Loading...
1// SPDX-License-Identifier: GPL-2.0+
2/*
3 * DRM driver for Ilitek ILI9486 panels
4 *
5 * Copyright 2020 Kamlesh Gurudasani <kamlesh.gurudasani@gmail.com>
6 */
7
8#include <linux/backlight.h>
9#include <linux/delay.h>
10#include <linux/gpio/consumer.h>
11#include <linux/module.h>
12#include <linux/property.h>
13#include <linux/spi/spi.h>
14
15#include <video/mipi_display.h>
16
17#include <drm/drm_atomic_helper.h>
18#include <drm/drm_drv.h>
19#include <drm/drm_fb_helper.h>
20#include <drm/drm_gem_cma_helper.h>
21#include <drm/drm_gem_framebuffer_helper.h>
22#include <drm/drm_managed.h>
23#include <drm/drm_mipi_dbi.h>
24#include <drm/drm_modeset_helper.h>
25
26#define ILI9486_ITFCTR1 0xb0
27#define ILI9486_PWCTRL1 0xc2
28#define ILI9486_VMCTRL1 0xc5
29#define ILI9486_PGAMCTRL 0xe0
30#define ILI9486_NGAMCTRL 0xe1
31#define ILI9486_DGAMCTRL 0xe2
32#define ILI9486_MADCTL_BGR BIT(3)
33#define ILI9486_MADCTL_MV BIT(5)
34#define ILI9486_MADCTL_MX BIT(6)
35#define ILI9486_MADCTL_MY BIT(7)
36
37/*
38 * The PiScreen/waveshare rpi-lcd-35 has a SPI to 16-bit parallel bus converter
39 * in front of the display controller. This means that 8-bit values have to be
40 * transferred as 16-bit.
41 */
42static int waveshare_command(struct mipi_dbi *mipi, u8 *cmd, u8 *par,
43 size_t num)
44{
45 struct spi_device *spi = mipi->spi;
46 void *data = par;
47 u32 speed_hz;
48 int i, ret;
49 __be16 *buf;
50
51 buf = kmalloc(32 * sizeof(u16), GFP_KERNEL);
52 if (!buf)
53 return -ENOMEM;
54
55 /*
56 * The displays are Raspberry Pi HATs and connected to the 8-bit only
57 * SPI controller, so 16-bit command and parameters need byte swapping
58 * before being transferred as 8-bit on the big endian SPI bus.
59 * Pixel data bytes have already been swapped before this function is
60 * called.
61 */
62 buf[0] = cpu_to_be16(*cmd);
63 gpiod_set_value_cansleep(mipi->dc, 0);
64 speed_hz = mipi_dbi_spi_cmd_max_speed(spi, 2);
65 ret = mipi_dbi_spi_transfer(spi, speed_hz, 8, buf, 2);
66 if (ret || !num)
67 goto free;
68
69 /* 8-bit configuration data, not 16-bit pixel data */
70 if (num <= 32) {
71 for (i = 0; i < num; i++)
72 buf[i] = cpu_to_be16(par[i]);
73 num *= 2;
74 speed_hz = mipi_dbi_spi_cmd_max_speed(spi, num);
75 data = buf;
76 }
77
78 gpiod_set_value_cansleep(mipi->dc, 1);
79 ret = mipi_dbi_spi_transfer(spi, speed_hz, 8, data, num);
80 free:
81 kfree(buf);
82
83 return ret;
84}
85
86static void waveshare_enable(struct drm_simple_display_pipe *pipe,
87 struct drm_crtc_state *crtc_state,
88 struct drm_plane_state *plane_state)
89{
90 struct mipi_dbi_dev *dbidev = drm_to_mipi_dbi_dev(pipe->crtc.dev);
91 struct mipi_dbi *dbi = &dbidev->dbi;
92 u8 addr_mode;
93 int ret, idx;
94
95 if (!drm_dev_enter(pipe->crtc.dev, &idx))
96 return;
97
98 DRM_DEBUG_KMS("\n");
99
100 ret = mipi_dbi_poweron_conditional_reset(dbidev);
101 if (ret < 0)
102 goto out_exit;
103 if (ret == 1)
104 goto out_enable;
105
106 mipi_dbi_command(dbi, ILI9486_ITFCTR1);
107 mipi_dbi_command(dbi, MIPI_DCS_EXIT_SLEEP_MODE);
108 msleep(250);
109
110 mipi_dbi_command(dbi, MIPI_DCS_SET_PIXEL_FORMAT, 0x55);
111
112 mipi_dbi_command(dbi, ILI9486_PWCTRL1, 0x44);
113
114 mipi_dbi_command(dbi, ILI9486_VMCTRL1, 0x00, 0x00, 0x00, 0x00);
115
116 mipi_dbi_command(dbi, ILI9486_PGAMCTRL,
117 0x0F, 0x1F, 0x1C, 0x0C, 0x0F, 0x08, 0x48, 0x98,
118 0x37, 0x0A, 0x13, 0x04, 0x11, 0x0D, 0x0);
119 mipi_dbi_command(dbi, ILI9486_NGAMCTRL,
120 0x0F, 0x32, 0x2E, 0x0B, 0x0D, 0x05, 0x47, 0x75,
121 0x37, 0x06, 0x10, 0x03, 0x24, 0x20, 0x00);
122 mipi_dbi_command(dbi, ILI9486_DGAMCTRL,
123 0x0F, 0x32, 0x2E, 0x0B, 0x0D, 0x05, 0x47, 0x75,
124 0x37, 0x06, 0x10, 0x03, 0x24, 0x20, 0x00);
125
126 mipi_dbi_command(dbi, MIPI_DCS_SET_DISPLAY_ON);
127 msleep(100);
128
129 out_enable:
130 switch (dbidev->rotation) {
131 case 90:
132 addr_mode = ILI9486_MADCTL_MY;
133 break;
134 case 180:
135 addr_mode = ILI9486_MADCTL_MV;
136 break;
137 case 270:
138 addr_mode = ILI9486_MADCTL_MX;
139 break;
140 default:
141 addr_mode = ILI9486_MADCTL_MV | ILI9486_MADCTL_MY |
142 ILI9486_MADCTL_MX;
143 break;
144 }
145 addr_mode |= ILI9486_MADCTL_BGR;
146 mipi_dbi_command(dbi, MIPI_DCS_SET_ADDRESS_MODE, addr_mode);
147 mipi_dbi_enable_flush(dbidev, crtc_state, plane_state);
148 out_exit:
149 drm_dev_exit(idx);
150}
151
152static const struct drm_simple_display_pipe_funcs waveshare_pipe_funcs = {
153 .enable = waveshare_enable,
154 .disable = mipi_dbi_pipe_disable,
155 .update = mipi_dbi_pipe_update,
156 .prepare_fb = drm_gem_fb_simple_display_pipe_prepare_fb,
157};
158
159static const struct drm_display_mode waveshare_mode = {
160 DRM_SIMPLE_MODE(480, 320, 73, 49),
161};
162
163DEFINE_DRM_GEM_CMA_FOPS(ili9486_fops);
164
165static struct drm_driver ili9486_driver = {
166 .driver_features = DRIVER_GEM | DRIVER_MODESET | DRIVER_ATOMIC,
167 .fops = &ili9486_fops,
168 DRM_GEM_CMA_DRIVER_OPS_VMAP,
169 .debugfs_init = mipi_dbi_debugfs_init,
170 .name = "ili9486",
171 .desc = "Ilitek ILI9486",
172 .date = "20200118",
173 .major = 1,
174 .minor = 0,
175};
176
177static const struct of_device_id ili9486_of_match[] = {
178 { .compatible = "waveshare,rpi-lcd-35" },
179 { .compatible = "ozzmaker,piscreen" },
180 {},
181};
182MODULE_DEVICE_TABLE(of, ili9486_of_match);
183
184static const struct spi_device_id ili9486_id[] = {
185 { "ili9486", 0 },
186 { }
187};
188MODULE_DEVICE_TABLE(spi, ili9486_id);
189
190static int ili9486_probe(struct spi_device *spi)
191{
192 struct device *dev = &spi->dev;
193 struct mipi_dbi_dev *dbidev;
194 struct drm_device *drm;
195 struct mipi_dbi *dbi;
196 struct gpio_desc *dc;
197 u32 rotation = 0;
198 int ret;
199
200 dbidev = devm_drm_dev_alloc(dev, &ili9486_driver,
201 struct mipi_dbi_dev, drm);
202 if (IS_ERR(dbidev))
203 return PTR_ERR(dbidev);
204
205 dbi = &dbidev->dbi;
206 drm = &dbidev->drm;
207
208 dbi->reset = devm_gpiod_get(dev, "reset", GPIOD_OUT_HIGH);
209 if (IS_ERR(dbi->reset)) {
210 DRM_DEV_ERROR(dev, "Failed to get gpio 'reset'\n");
211 return PTR_ERR(dbi->reset);
212 }
213
214 dc = devm_gpiod_get(dev, "dc", GPIOD_OUT_LOW);
215 if (IS_ERR(dc)) {
216 DRM_DEV_ERROR(dev, "Failed to get gpio 'dc'\n");
217 return PTR_ERR(dc);
218 }
219
220 dbidev->backlight = devm_of_find_backlight(dev);
221 if (IS_ERR(dbidev->backlight))
222 return PTR_ERR(dbidev->backlight);
223
224 device_property_read_u32(dev, "rotation", &rotation);
225
226 ret = mipi_dbi_spi_init(spi, dbi, dc);
227 if (ret)
228 return ret;
229
230 dbi->command = waveshare_command;
231 dbi->read_commands = NULL;
232
233 ret = mipi_dbi_dev_init(dbidev, &waveshare_pipe_funcs,
234 &waveshare_mode, rotation);
235 if (ret)
236 return ret;
237
238 drm_mode_config_reset(drm);
239
240 ret = drm_dev_register(drm, 0);
241 if (ret)
242 return ret;
243
244 spi_set_drvdata(spi, drm);
245
246 drm_fbdev_generic_setup(drm, 0);
247
248 return 0;
249}
250
251static int ili9486_remove(struct spi_device *spi)
252{
253 struct drm_device *drm = spi_get_drvdata(spi);
254
255 drm_dev_unplug(drm);
256 drm_atomic_helper_shutdown(drm);
257
258 return 0;
259}
260
261static void ili9486_shutdown(struct spi_device *spi)
262{
263 drm_atomic_helper_shutdown(spi_get_drvdata(spi));
264}
265
266static struct spi_driver ili9486_spi_driver = {
267 .driver = {
268 .name = "ili9486",
269 .of_match_table = ili9486_of_match,
270 },
271 .id_table = ili9486_id,
272 .probe = ili9486_probe,
273 .remove = ili9486_remove,
274 .shutdown = ili9486_shutdown,
275};
276module_spi_driver(ili9486_spi_driver);
277
278MODULE_DESCRIPTION("Ilitek ILI9486 DRM driver");
279MODULE_AUTHOR("Kamlesh Gurudasani <kamlesh.gurudasani@gmail.com>");
280MODULE_LICENSE("GPL");
1// SPDX-License-Identifier: GPL-2.0+
2/*
3 * DRM driver for Ilitek ILI9486 panels
4 *
5 * Copyright 2020 Kamlesh Gurudasani <kamlesh.gurudasani@gmail.com>
6 */
7
8#include <linux/backlight.h>
9#include <linux/delay.h>
10#include <linux/gpio/consumer.h>
11#include <linux/module.h>
12#include <linux/property.h>
13#include <linux/spi/spi.h>
14
15#include <video/mipi_display.h>
16
17#include <drm/drm_atomic_helper.h>
18#include <drm/drm_client_setup.h>
19#include <drm/drm_drv.h>
20#include <drm/drm_fbdev_dma.h>
21#include <drm/drm_gem_atomic_helper.h>
22#include <drm/drm_gem_dma_helper.h>
23#include <drm/drm_managed.h>
24#include <drm/drm_mipi_dbi.h>
25#include <drm/drm_modeset_helper.h>
26
27#define ILI9486_ITFCTR1 0xb0
28#define ILI9486_PWCTRL1 0xc2
29#define ILI9486_VMCTRL1 0xc5
30#define ILI9486_PGAMCTRL 0xe0
31#define ILI9486_NGAMCTRL 0xe1
32#define ILI9486_DGAMCTRL 0xe2
33#define ILI9486_MADCTL_BGR BIT(3)
34#define ILI9486_MADCTL_MV BIT(5)
35#define ILI9486_MADCTL_MX BIT(6)
36#define ILI9486_MADCTL_MY BIT(7)
37
38/*
39 * The PiScreen/waveshare rpi-lcd-35 has a SPI to 16-bit parallel bus converter
40 * in front of the display controller. This means that 8-bit values have to be
41 * transferred as 16-bit.
42 */
43static int waveshare_command(struct mipi_dbi *mipi, u8 *cmd, u8 *par,
44 size_t num)
45{
46 struct spi_device *spi = mipi->spi;
47 unsigned int bpw = 8;
48 void *data = par;
49 u32 speed_hz;
50 int i, ret;
51 __be16 *buf;
52
53 buf = kmalloc(32 * sizeof(u16), GFP_KERNEL);
54 if (!buf)
55 return -ENOMEM;
56
57 /*
58 * The displays are Raspberry Pi HATs and connected to the 8-bit only
59 * SPI controller, so 16-bit command and parameters need byte swapping
60 * before being transferred as 8-bit on the big endian SPI bus.
61 */
62 buf[0] = cpu_to_be16(*cmd);
63 spi_bus_lock(spi->controller);
64 gpiod_set_value_cansleep(mipi->dc, 0);
65 speed_hz = mipi_dbi_spi_cmd_max_speed(spi, 2);
66 ret = mipi_dbi_spi_transfer(spi, speed_hz, 8, buf, 2);
67 spi_bus_unlock(spi->controller);
68 if (ret || !num)
69 goto free;
70
71 /* 8-bit configuration data, not 16-bit pixel data */
72 if (num <= 32) {
73 for (i = 0; i < num; i++)
74 buf[i] = cpu_to_be16(par[i]);
75 num *= 2;
76 data = buf;
77 }
78
79 /*
80 * Check whether pixel data bytes needs to be swapped or not
81 */
82 if (*cmd == MIPI_DCS_WRITE_MEMORY_START && !mipi->swap_bytes)
83 bpw = 16;
84
85 spi_bus_lock(spi->controller);
86 gpiod_set_value_cansleep(mipi->dc, 1);
87 speed_hz = mipi_dbi_spi_cmd_max_speed(spi, num);
88 ret = mipi_dbi_spi_transfer(spi, speed_hz, bpw, data, num);
89 spi_bus_unlock(spi->controller);
90 free:
91 kfree(buf);
92
93 return ret;
94}
95
96static void waveshare_enable(struct drm_simple_display_pipe *pipe,
97 struct drm_crtc_state *crtc_state,
98 struct drm_plane_state *plane_state)
99{
100 struct mipi_dbi_dev *dbidev = drm_to_mipi_dbi_dev(pipe->crtc.dev);
101 struct mipi_dbi *dbi = &dbidev->dbi;
102 u8 addr_mode;
103 int ret, idx;
104
105 if (!drm_dev_enter(pipe->crtc.dev, &idx))
106 return;
107
108 DRM_DEBUG_KMS("\n");
109
110 ret = mipi_dbi_poweron_conditional_reset(dbidev);
111 if (ret < 0)
112 goto out_exit;
113 if (ret == 1)
114 goto out_enable;
115
116 mipi_dbi_command(dbi, ILI9486_ITFCTR1);
117 mipi_dbi_command(dbi, MIPI_DCS_EXIT_SLEEP_MODE);
118 msleep(250);
119
120 mipi_dbi_command(dbi, MIPI_DCS_SET_PIXEL_FORMAT, 0x55);
121
122 mipi_dbi_command(dbi, ILI9486_PWCTRL1, 0x44);
123
124 mipi_dbi_command(dbi, ILI9486_VMCTRL1, 0x00, 0x00, 0x00, 0x00);
125
126 mipi_dbi_command(dbi, ILI9486_PGAMCTRL,
127 0x0F, 0x1F, 0x1C, 0x0C, 0x0F, 0x08, 0x48, 0x98,
128 0x37, 0x0A, 0x13, 0x04, 0x11, 0x0D, 0x0);
129 mipi_dbi_command(dbi, ILI9486_NGAMCTRL,
130 0x0F, 0x32, 0x2E, 0x0B, 0x0D, 0x05, 0x47, 0x75,
131 0x37, 0x06, 0x10, 0x03, 0x24, 0x20, 0x00);
132 mipi_dbi_command(dbi, ILI9486_DGAMCTRL,
133 0x0F, 0x32, 0x2E, 0x0B, 0x0D, 0x05, 0x47, 0x75,
134 0x37, 0x06, 0x10, 0x03, 0x24, 0x20, 0x00);
135
136 mipi_dbi_command(dbi, MIPI_DCS_SET_DISPLAY_ON);
137 msleep(100);
138
139 out_enable:
140 switch (dbidev->rotation) {
141 case 90:
142 addr_mode = ILI9486_MADCTL_MY;
143 break;
144 case 180:
145 addr_mode = ILI9486_MADCTL_MV;
146 break;
147 case 270:
148 addr_mode = ILI9486_MADCTL_MX;
149 break;
150 default:
151 addr_mode = ILI9486_MADCTL_MV | ILI9486_MADCTL_MY |
152 ILI9486_MADCTL_MX;
153 break;
154 }
155 addr_mode |= ILI9486_MADCTL_BGR;
156 mipi_dbi_command(dbi, MIPI_DCS_SET_ADDRESS_MODE, addr_mode);
157 mipi_dbi_enable_flush(dbidev, crtc_state, plane_state);
158 out_exit:
159 drm_dev_exit(idx);
160}
161
162static const struct drm_simple_display_pipe_funcs waveshare_pipe_funcs = {
163 DRM_MIPI_DBI_SIMPLE_DISPLAY_PIPE_FUNCS(waveshare_enable),
164};
165
166static const struct drm_display_mode waveshare_mode = {
167 DRM_SIMPLE_MODE(480, 320, 73, 49),
168};
169
170DEFINE_DRM_GEM_DMA_FOPS(ili9486_fops);
171
172static const struct drm_driver ili9486_driver = {
173 .driver_features = DRIVER_GEM | DRIVER_MODESET | DRIVER_ATOMIC,
174 .fops = &ili9486_fops,
175 DRM_GEM_DMA_DRIVER_OPS_VMAP,
176 DRM_FBDEV_DMA_DRIVER_OPS,
177 .debugfs_init = mipi_dbi_debugfs_init,
178 .name = "ili9486",
179 .desc = "Ilitek ILI9486",
180 .date = "20200118",
181 .major = 1,
182 .minor = 0,
183};
184
185static const struct of_device_id ili9486_of_match[] = {
186 { .compatible = "waveshare,rpi-lcd-35" },
187 { .compatible = "ozzmaker,piscreen" },
188 {},
189};
190MODULE_DEVICE_TABLE(of, ili9486_of_match);
191
192static const struct spi_device_id ili9486_id[] = {
193 { "ili9486", 0 },
194 { "rpi-lcd-35", 0 },
195 { "piscreen", 0 },
196 { }
197};
198MODULE_DEVICE_TABLE(spi, ili9486_id);
199
200static int ili9486_probe(struct spi_device *spi)
201{
202 struct device *dev = &spi->dev;
203 struct mipi_dbi_dev *dbidev;
204 struct drm_device *drm;
205 struct mipi_dbi *dbi;
206 struct gpio_desc *dc;
207 u32 rotation = 0;
208 int ret;
209
210 dbidev = devm_drm_dev_alloc(dev, &ili9486_driver,
211 struct mipi_dbi_dev, drm);
212 if (IS_ERR(dbidev))
213 return PTR_ERR(dbidev);
214
215 dbi = &dbidev->dbi;
216 drm = &dbidev->drm;
217
218 dbi->reset = devm_gpiod_get(dev, "reset", GPIOD_OUT_HIGH);
219 if (IS_ERR(dbi->reset))
220 return dev_err_probe(dev, PTR_ERR(dbi->reset), "Failed to get GPIO 'reset'\n");
221
222 dc = devm_gpiod_get(dev, "dc", GPIOD_OUT_LOW);
223 if (IS_ERR(dc))
224 return dev_err_probe(dev, PTR_ERR(dc), "Failed to get GPIO 'dc'\n");
225
226 dbidev->backlight = devm_of_find_backlight(dev);
227 if (IS_ERR(dbidev->backlight))
228 return PTR_ERR(dbidev->backlight);
229
230 device_property_read_u32(dev, "rotation", &rotation);
231
232 ret = mipi_dbi_spi_init(spi, dbi, dc);
233 if (ret)
234 return ret;
235
236 dbi->command = waveshare_command;
237 dbi->read_commands = NULL;
238
239 ret = mipi_dbi_dev_init(dbidev, &waveshare_pipe_funcs,
240 &waveshare_mode, rotation);
241 if (ret)
242 return ret;
243
244 drm_mode_config_reset(drm);
245
246 ret = drm_dev_register(drm, 0);
247 if (ret)
248 return ret;
249
250 spi_set_drvdata(spi, drm);
251
252 drm_client_setup(drm, NULL);
253
254 return 0;
255}
256
257static void ili9486_remove(struct spi_device *spi)
258{
259 struct drm_device *drm = spi_get_drvdata(spi);
260
261 drm_dev_unplug(drm);
262 drm_atomic_helper_shutdown(drm);
263}
264
265static void ili9486_shutdown(struct spi_device *spi)
266{
267 drm_atomic_helper_shutdown(spi_get_drvdata(spi));
268}
269
270static struct spi_driver ili9486_spi_driver = {
271 .driver = {
272 .name = "ili9486",
273 .of_match_table = ili9486_of_match,
274 },
275 .id_table = ili9486_id,
276 .probe = ili9486_probe,
277 .remove = ili9486_remove,
278 .shutdown = ili9486_shutdown,
279};
280module_spi_driver(ili9486_spi_driver);
281
282MODULE_DESCRIPTION("Ilitek ILI9486 DRM driver");
283MODULE_AUTHOR("Kamlesh Gurudasani <kamlesh.gurudasani@gmail.com>");
284MODULE_LICENSE("GPL");