Loading...
1// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * Copyright (C) 2010, Paul Cercueil <paul@crapouillou.net>
4 * JZ4740 Watchdog driver
5 */
6
7#include <linux/mfd/ingenic-tcu.h>
8#include <linux/mfd/syscon.h>
9#include <linux/module.h>
10#include <linux/moduleparam.h>
11#include <linux/types.h>
12#include <linux/kernel.h>
13#include <linux/watchdog.h>
14#include <linux/platform_device.h>
15#include <linux/io.h>
16#include <linux/device.h>
17#include <linux/clk.h>
18#include <linux/slab.h>
19#include <linux/err.h>
20#include <linux/of.h>
21#include <linux/regmap.h>
22
23#define DEFAULT_HEARTBEAT 5
24#define MAX_HEARTBEAT 2048
25
26static bool nowayout = WATCHDOG_NOWAYOUT;
27module_param(nowayout, bool, 0);
28MODULE_PARM_DESC(nowayout,
29 "Watchdog cannot be stopped once started (default="
30 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
31
32static unsigned int heartbeat = DEFAULT_HEARTBEAT;
33module_param(heartbeat, uint, 0);
34MODULE_PARM_DESC(heartbeat,
35 "Watchdog heartbeat period in seconds from 1 to "
36 __MODULE_STRING(MAX_HEARTBEAT) ", default "
37 __MODULE_STRING(DEFAULT_HEARTBEAT));
38
39struct jz4740_wdt_drvdata {
40 struct watchdog_device wdt;
41 struct regmap *map;
42 struct clk *clk;
43 unsigned long clk_rate;
44};
45
46static int jz4740_wdt_ping(struct watchdog_device *wdt_dev)
47{
48 struct jz4740_wdt_drvdata *drvdata = watchdog_get_drvdata(wdt_dev);
49
50 regmap_write(drvdata->map, TCU_REG_WDT_TCNT, 0);
51
52 return 0;
53}
54
55static int jz4740_wdt_set_timeout(struct watchdog_device *wdt_dev,
56 unsigned int new_timeout)
57{
58 struct jz4740_wdt_drvdata *drvdata = watchdog_get_drvdata(wdt_dev);
59 u16 timeout_value = (u16)(drvdata->clk_rate * new_timeout);
60 unsigned int tcer;
61
62 regmap_read(drvdata->map, TCU_REG_WDT_TCER, &tcer);
63 regmap_write(drvdata->map, TCU_REG_WDT_TCER, 0);
64
65 regmap_write(drvdata->map, TCU_REG_WDT_TDR, timeout_value);
66 regmap_write(drvdata->map, TCU_REG_WDT_TCNT, 0);
67
68 if (tcer & TCU_WDT_TCER_TCEN)
69 regmap_write(drvdata->map, TCU_REG_WDT_TCER, TCU_WDT_TCER_TCEN);
70
71 wdt_dev->timeout = new_timeout;
72 return 0;
73}
74
75static int jz4740_wdt_start(struct watchdog_device *wdt_dev)
76{
77 struct jz4740_wdt_drvdata *drvdata = watchdog_get_drvdata(wdt_dev);
78 unsigned int tcer;
79 int ret;
80
81 ret = clk_prepare_enable(drvdata->clk);
82 if (ret)
83 return ret;
84
85 regmap_read(drvdata->map, TCU_REG_WDT_TCER, &tcer);
86
87 jz4740_wdt_set_timeout(wdt_dev, wdt_dev->timeout);
88
89 /* Start watchdog if it wasn't started already */
90 if (!(tcer & TCU_WDT_TCER_TCEN))
91 regmap_write(drvdata->map, TCU_REG_WDT_TCER, TCU_WDT_TCER_TCEN);
92
93 return 0;
94}
95
96static int jz4740_wdt_stop(struct watchdog_device *wdt_dev)
97{
98 struct jz4740_wdt_drvdata *drvdata = watchdog_get_drvdata(wdt_dev);
99
100 regmap_write(drvdata->map, TCU_REG_WDT_TCER, 0);
101 clk_disable_unprepare(drvdata->clk);
102
103 return 0;
104}
105
106static int jz4740_wdt_restart(struct watchdog_device *wdt_dev,
107 unsigned long action, void *data)
108{
109 wdt_dev->timeout = 0;
110 jz4740_wdt_start(wdt_dev);
111 return 0;
112}
113
114static const struct watchdog_info jz4740_wdt_info = {
115 .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
116 .identity = "jz4740 Watchdog",
117};
118
119static const struct watchdog_ops jz4740_wdt_ops = {
120 .owner = THIS_MODULE,
121 .start = jz4740_wdt_start,
122 .stop = jz4740_wdt_stop,
123 .ping = jz4740_wdt_ping,
124 .set_timeout = jz4740_wdt_set_timeout,
125 .restart = jz4740_wdt_restart,
126};
127
128#ifdef CONFIG_OF
129static const struct of_device_id jz4740_wdt_of_matches[] = {
130 { .compatible = "ingenic,jz4740-watchdog", },
131 { .compatible = "ingenic,jz4780-watchdog", },
132 { /* sentinel */ }
133};
134MODULE_DEVICE_TABLE(of, jz4740_wdt_of_matches);
135#endif
136
137static int jz4740_wdt_probe(struct platform_device *pdev)
138{
139 struct device *dev = &pdev->dev;
140 struct jz4740_wdt_drvdata *drvdata;
141 struct watchdog_device *jz4740_wdt;
142 long rate;
143 int ret;
144
145 drvdata = devm_kzalloc(dev, sizeof(struct jz4740_wdt_drvdata),
146 GFP_KERNEL);
147 if (!drvdata)
148 return -ENOMEM;
149
150 drvdata->clk = devm_clk_get(&pdev->dev, "wdt");
151 if (IS_ERR(drvdata->clk)) {
152 dev_err(&pdev->dev, "cannot find WDT clock\n");
153 return PTR_ERR(drvdata->clk);
154 }
155
156 /* Set smallest clock possible */
157 rate = clk_round_rate(drvdata->clk, 1);
158 if (rate < 0)
159 return rate;
160
161 ret = clk_set_rate(drvdata->clk, rate);
162 if (ret)
163 return ret;
164
165 drvdata->clk_rate = rate;
166 jz4740_wdt = &drvdata->wdt;
167 jz4740_wdt->info = &jz4740_wdt_info;
168 jz4740_wdt->ops = &jz4740_wdt_ops;
169 jz4740_wdt->min_timeout = 1;
170 jz4740_wdt->max_timeout = 0xffff / rate;
171 jz4740_wdt->timeout = clamp(heartbeat,
172 jz4740_wdt->min_timeout,
173 jz4740_wdt->max_timeout);
174 jz4740_wdt->parent = dev;
175 watchdog_set_nowayout(jz4740_wdt, nowayout);
176 watchdog_set_drvdata(jz4740_wdt, drvdata);
177
178 drvdata->map = device_node_to_regmap(dev->parent->of_node);
179 if (!drvdata->map) {
180 dev_err(dev, "regmap not found\n");
181 return -EINVAL;
182 }
183
184 return devm_watchdog_register_device(dev, &drvdata->wdt);
185}
186
187static struct platform_driver jz4740_wdt_driver = {
188 .probe = jz4740_wdt_probe,
189 .driver = {
190 .name = "jz4740-wdt",
191 .of_match_table = of_match_ptr(jz4740_wdt_of_matches),
192 },
193};
194
195module_platform_driver(jz4740_wdt_driver);
196
197MODULE_AUTHOR("Paul Cercueil <paul@crapouillou.net>");
198MODULE_DESCRIPTION("jz4740 Watchdog Driver");
199MODULE_LICENSE("GPL");
200MODULE_ALIAS("platform:jz4740-wdt");
1/*
2 * Copyright (C) 2010, Paul Cercueil <paul@crapouillou.net>
3 * JZ4740 Watchdog driver
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 *
10 * You should have received a copy of the GNU General Public License along
11 * with this program; if not, write to the Free Software Foundation, Inc.,
12 * 675 Mass Ave, Cambridge, MA 02139, USA.
13 *
14 */
15
16#include <linux/module.h>
17#include <linux/moduleparam.h>
18#include <linux/types.h>
19#include <linux/kernel.h>
20#include <linux/watchdog.h>
21#include <linux/platform_device.h>
22#include <linux/io.h>
23#include <linux/device.h>
24#include <linux/clk.h>
25#include <linux/slab.h>
26#include <linux/err.h>
27#include <linux/of.h>
28
29#include <asm/mach-jz4740/timer.h>
30
31#define JZ_REG_WDT_TIMER_DATA 0x0
32#define JZ_REG_WDT_COUNTER_ENABLE 0x4
33#define JZ_REG_WDT_TIMER_COUNTER 0x8
34#define JZ_REG_WDT_TIMER_CONTROL 0xC
35
36#define JZ_WDT_CLOCK_PCLK 0x1
37#define JZ_WDT_CLOCK_RTC 0x2
38#define JZ_WDT_CLOCK_EXT 0x4
39
40#define JZ_WDT_CLOCK_DIV_SHIFT 3
41
42#define JZ_WDT_CLOCK_DIV_1 (0 << JZ_WDT_CLOCK_DIV_SHIFT)
43#define JZ_WDT_CLOCK_DIV_4 (1 << JZ_WDT_CLOCK_DIV_SHIFT)
44#define JZ_WDT_CLOCK_DIV_16 (2 << JZ_WDT_CLOCK_DIV_SHIFT)
45#define JZ_WDT_CLOCK_DIV_64 (3 << JZ_WDT_CLOCK_DIV_SHIFT)
46#define JZ_WDT_CLOCK_DIV_256 (4 << JZ_WDT_CLOCK_DIV_SHIFT)
47#define JZ_WDT_CLOCK_DIV_1024 (5 << JZ_WDT_CLOCK_DIV_SHIFT)
48
49#define DEFAULT_HEARTBEAT 5
50#define MAX_HEARTBEAT 2048
51
52static bool nowayout = WATCHDOG_NOWAYOUT;
53module_param(nowayout, bool, 0);
54MODULE_PARM_DESC(nowayout,
55 "Watchdog cannot be stopped once started (default="
56 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
57
58static unsigned int heartbeat = DEFAULT_HEARTBEAT;
59module_param(heartbeat, uint, 0);
60MODULE_PARM_DESC(heartbeat,
61 "Watchdog heartbeat period in seconds from 1 to "
62 __MODULE_STRING(MAX_HEARTBEAT) ", default "
63 __MODULE_STRING(DEFAULT_HEARTBEAT));
64
65struct jz4740_wdt_drvdata {
66 struct watchdog_device wdt;
67 void __iomem *base;
68 struct clk *rtc_clk;
69};
70
71static int jz4740_wdt_ping(struct watchdog_device *wdt_dev)
72{
73 struct jz4740_wdt_drvdata *drvdata = watchdog_get_drvdata(wdt_dev);
74
75 writew(0x0, drvdata->base + JZ_REG_WDT_TIMER_COUNTER);
76 return 0;
77}
78
79static int jz4740_wdt_set_timeout(struct watchdog_device *wdt_dev,
80 unsigned int new_timeout)
81{
82 struct jz4740_wdt_drvdata *drvdata = watchdog_get_drvdata(wdt_dev);
83 unsigned int rtc_clk_rate;
84 unsigned int timeout_value;
85 unsigned short clock_div = JZ_WDT_CLOCK_DIV_1;
86
87 rtc_clk_rate = clk_get_rate(drvdata->rtc_clk);
88
89 timeout_value = rtc_clk_rate * new_timeout;
90 while (timeout_value > 0xffff) {
91 if (clock_div == JZ_WDT_CLOCK_DIV_1024) {
92 /* Requested timeout too high;
93 * use highest possible value. */
94 timeout_value = 0xffff;
95 break;
96 }
97 timeout_value >>= 2;
98 clock_div += (1 << JZ_WDT_CLOCK_DIV_SHIFT);
99 }
100
101 writeb(0x0, drvdata->base + JZ_REG_WDT_COUNTER_ENABLE);
102 writew(clock_div, drvdata->base + JZ_REG_WDT_TIMER_CONTROL);
103
104 writew((u16)timeout_value, drvdata->base + JZ_REG_WDT_TIMER_DATA);
105 writew(0x0, drvdata->base + JZ_REG_WDT_TIMER_COUNTER);
106 writew(clock_div | JZ_WDT_CLOCK_RTC,
107 drvdata->base + JZ_REG_WDT_TIMER_CONTROL);
108
109 writeb(0x1, drvdata->base + JZ_REG_WDT_COUNTER_ENABLE);
110
111 wdt_dev->timeout = new_timeout;
112 return 0;
113}
114
115static int jz4740_wdt_start(struct watchdog_device *wdt_dev)
116{
117 jz4740_timer_enable_watchdog();
118 jz4740_wdt_set_timeout(wdt_dev, wdt_dev->timeout);
119
120 return 0;
121}
122
123static int jz4740_wdt_stop(struct watchdog_device *wdt_dev)
124{
125 struct jz4740_wdt_drvdata *drvdata = watchdog_get_drvdata(wdt_dev);
126
127 jz4740_timer_disable_watchdog();
128 writeb(0x0, drvdata->base + JZ_REG_WDT_COUNTER_ENABLE);
129
130 return 0;
131}
132
133static const struct watchdog_info jz4740_wdt_info = {
134 .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
135 .identity = "jz4740 Watchdog",
136};
137
138static const struct watchdog_ops jz4740_wdt_ops = {
139 .owner = THIS_MODULE,
140 .start = jz4740_wdt_start,
141 .stop = jz4740_wdt_stop,
142 .ping = jz4740_wdt_ping,
143 .set_timeout = jz4740_wdt_set_timeout,
144};
145
146#ifdef CONFIG_OF
147static const struct of_device_id jz4740_wdt_of_matches[] = {
148 { .compatible = "ingenic,jz4740-watchdog", },
149 { .compatible = "ingenic,jz4780-watchdog", },
150 { /* sentinel */ }
151};
152MODULE_DEVICE_TABLE(of, jz4740_wdt_of_matches);
153#endif
154
155static int jz4740_wdt_probe(struct platform_device *pdev)
156{
157 struct jz4740_wdt_drvdata *drvdata;
158 struct watchdog_device *jz4740_wdt;
159 struct resource *res;
160 int ret;
161
162 drvdata = devm_kzalloc(&pdev->dev, sizeof(struct jz4740_wdt_drvdata),
163 GFP_KERNEL);
164 if (!drvdata)
165 return -ENOMEM;
166
167 if (heartbeat < 1 || heartbeat > MAX_HEARTBEAT)
168 heartbeat = DEFAULT_HEARTBEAT;
169
170 jz4740_wdt = &drvdata->wdt;
171 jz4740_wdt->info = &jz4740_wdt_info;
172 jz4740_wdt->ops = &jz4740_wdt_ops;
173 jz4740_wdt->timeout = heartbeat;
174 jz4740_wdt->min_timeout = 1;
175 jz4740_wdt->max_timeout = MAX_HEARTBEAT;
176 jz4740_wdt->parent = &pdev->dev;
177 watchdog_set_nowayout(jz4740_wdt, nowayout);
178 watchdog_set_drvdata(jz4740_wdt, drvdata);
179
180 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
181 drvdata->base = devm_ioremap_resource(&pdev->dev, res);
182 if (IS_ERR(drvdata->base)) {
183 ret = PTR_ERR(drvdata->base);
184 goto err_out;
185 }
186
187 drvdata->rtc_clk = clk_get(&pdev->dev, "rtc");
188 if (IS_ERR(drvdata->rtc_clk)) {
189 dev_err(&pdev->dev, "cannot find RTC clock\n");
190 ret = PTR_ERR(drvdata->rtc_clk);
191 goto err_out;
192 }
193
194 ret = watchdog_register_device(&drvdata->wdt);
195 if (ret < 0)
196 goto err_disable_clk;
197
198 platform_set_drvdata(pdev, drvdata);
199 return 0;
200
201err_disable_clk:
202 clk_put(drvdata->rtc_clk);
203err_out:
204 return ret;
205}
206
207static int jz4740_wdt_remove(struct platform_device *pdev)
208{
209 struct jz4740_wdt_drvdata *drvdata = platform_get_drvdata(pdev);
210
211 jz4740_wdt_stop(&drvdata->wdt);
212 watchdog_unregister_device(&drvdata->wdt);
213 clk_put(drvdata->rtc_clk);
214
215 return 0;
216}
217
218static struct platform_driver jz4740_wdt_driver = {
219 .probe = jz4740_wdt_probe,
220 .remove = jz4740_wdt_remove,
221 .driver = {
222 .name = "jz4740-wdt",
223 .of_match_table = of_match_ptr(jz4740_wdt_of_matches),
224 },
225};
226
227module_platform_driver(jz4740_wdt_driver);
228
229MODULE_AUTHOR("Paul Cercueil <paul@crapouillou.net>");
230MODULE_DESCRIPTION("jz4740 Watchdog Driver");
231MODULE_LICENSE("GPL");
232MODULE_ALIAS("platform:jz4740-wdt");