Linux Audio

Check our new training course

Loading...
v5.9
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * GPIO driver for the Diamond Systems GPIO-MM
  4 * Copyright (C) 2016 William Breathitt Gray
  5 *
 
 
 
 
 
 
 
 
 
  6 * This driver supports the following Diamond Systems devices: GPIO-MM and
  7 * GPIO-MM-12.
  8 */
  9#include <linux/bitmap.h>
 10#include <linux/bitops.h>
 11#include <linux/device.h>
 12#include <linux/errno.h>
 13#include <linux/gpio/driver.h>
 14#include <linux/io.h>
 15#include <linux/ioport.h>
 16#include <linux/isa.h>
 17#include <linux/kernel.h>
 18#include <linux/module.h>
 19#include <linux/moduleparam.h>
 20#include <linux/spinlock.h>
 21
 22#define GPIOMM_EXTENT 8
 23#define MAX_NUM_GPIOMM max_num_isa_dev(GPIOMM_EXTENT)
 24
 25static unsigned int base[MAX_NUM_GPIOMM];
 26static unsigned int num_gpiomm;
 27module_param_hw_array(base, uint, ioport, &num_gpiomm, 0);
 28MODULE_PARM_DESC(base, "Diamond Systems GPIO-MM base addresses");
 29
 30/**
 31 * struct gpiomm_gpio - GPIO device private data structure
 32 * @chip:	instance of the gpio_chip
 33 * @io_state:	bit I/O state (whether bit is set to input or output)
 34 * @out_state:	output bits state
 35 * @control:	Control registers state
 36 * @lock:	synchronization lock to prevent I/O race conditions
 37 * @base:	base port address of the GPIO device
 38 */
 39struct gpiomm_gpio {
 40	struct gpio_chip chip;
 41	unsigned char io_state[6];
 42	unsigned char out_state[6];
 43	unsigned char control[2];
 44	spinlock_t lock;
 45	unsigned int base;
 46};
 47
 48static int gpiomm_gpio_get_direction(struct gpio_chip *chip,
 49	unsigned int offset)
 50{
 51	struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip);
 52	const unsigned int port = offset / 8;
 53	const unsigned int mask = BIT(offset % 8);
 54
 55	if (gpiommgpio->io_state[port] & mask)
 56		return GPIO_LINE_DIRECTION_IN;
 57
 58	return GPIO_LINE_DIRECTION_OUT;
 59}
 60
 61static int gpiomm_gpio_direction_input(struct gpio_chip *chip,
 62	unsigned int offset)
 63{
 64	struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip);
 65	const unsigned int io_port = offset / 8;
 66	const unsigned int control_port = io_port / 3;
 67	const unsigned int control_addr = gpiommgpio->base + 3 + control_port*4;
 68	unsigned long flags;
 69	unsigned int control;
 70
 71	spin_lock_irqsave(&gpiommgpio->lock, flags);
 72
 73	/* Check if configuring Port C */
 74	if (io_port == 2 || io_port == 5) {
 75		/* Port C can be configured by nibble */
 76		if (offset % 8 > 3) {
 77			gpiommgpio->io_state[io_port] |= 0xF0;
 78			gpiommgpio->control[control_port] |= BIT(3);
 79		} else {
 80			gpiommgpio->io_state[io_port] |= 0x0F;
 81			gpiommgpio->control[control_port] |= BIT(0);
 82		}
 83	} else {
 84		gpiommgpio->io_state[io_port] |= 0xFF;
 85		if (io_port == 0 || io_port == 3)
 86			gpiommgpio->control[control_port] |= BIT(4);
 87		else
 88			gpiommgpio->control[control_port] |= BIT(1);
 89	}
 90
 91	control = BIT(7) | gpiommgpio->control[control_port];
 92	outb(control, control_addr);
 93
 94	spin_unlock_irqrestore(&gpiommgpio->lock, flags);
 95
 96	return 0;
 97}
 98
 99static int gpiomm_gpio_direction_output(struct gpio_chip *chip,
100	unsigned int offset, int value)
101{
102	struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip);
103	const unsigned int io_port = offset / 8;
104	const unsigned int control_port = io_port / 3;
105	const unsigned int mask = BIT(offset % 8);
106	const unsigned int control_addr = gpiommgpio->base + 3 + control_port*4;
107	const unsigned int out_port = (io_port > 2) ? io_port + 1 : io_port;
108	unsigned long flags;
109	unsigned int control;
110
111	spin_lock_irqsave(&gpiommgpio->lock, flags);
112
113	/* Check if configuring Port C */
114	if (io_port == 2 || io_port == 5) {
115		/* Port C can be configured by nibble */
116		if (offset % 8 > 3) {
117			gpiommgpio->io_state[io_port] &= 0x0F;
118			gpiommgpio->control[control_port] &= ~BIT(3);
119		} else {
120			gpiommgpio->io_state[io_port] &= 0xF0;
121			gpiommgpio->control[control_port] &= ~BIT(0);
122		}
123	} else {
124		gpiommgpio->io_state[io_port] &= 0x00;
125		if (io_port == 0 || io_port == 3)
126			gpiommgpio->control[control_port] &= ~BIT(4);
127		else
128			gpiommgpio->control[control_port] &= ~BIT(1);
129	}
130
131	if (value)
132		gpiommgpio->out_state[io_port] |= mask;
133	else
134		gpiommgpio->out_state[io_port] &= ~mask;
135
136	control = BIT(7) | gpiommgpio->control[control_port];
137	outb(control, control_addr);
138
139	outb(gpiommgpio->out_state[io_port], gpiommgpio->base + out_port);
140
141	spin_unlock_irqrestore(&gpiommgpio->lock, flags);
142
143	return 0;
144}
145
146static int gpiomm_gpio_get(struct gpio_chip *chip, unsigned int offset)
147{
148	struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip);
149	const unsigned int port = offset / 8;
150	const unsigned int mask = BIT(offset % 8);
151	const unsigned int in_port = (port > 2) ? port + 1 : port;
152	unsigned long flags;
153	unsigned int port_state;
154
155	spin_lock_irqsave(&gpiommgpio->lock, flags);
156
157	/* ensure that GPIO is set for input */
158	if (!(gpiommgpio->io_state[port] & mask)) {
159		spin_unlock_irqrestore(&gpiommgpio->lock, flags);
160		return -EINVAL;
161	}
162
163	port_state = inb(gpiommgpio->base + in_port);
164
165	spin_unlock_irqrestore(&gpiommgpio->lock, flags);
166
167	return !!(port_state & mask);
168}
169
170static const size_t ports[] = { 0, 1, 2, 4, 5, 6 };
171
172static int gpiomm_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
173	unsigned long *bits)
174{
175	struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip);
176	unsigned long offset;
177	unsigned long gpio_mask;
178	unsigned int port_addr;
 
 
 
 
 
179	unsigned long port_state;
180
181	/* clear bits array to a clean slate */
182	bitmap_zero(bits, chip->ngpio);
183
184	for_each_set_clump8(offset, gpio_mask, mask, ARRAY_SIZE(ports) * 8) {
185		port_addr = gpiommgpio->base + ports[offset / 8];
186		port_state = inb(port_addr) & gpio_mask;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
187
188		bitmap_set_value8(bits, port_state, offset);
 
189	}
190
191	return 0;
192}
193
194static void gpiomm_gpio_set(struct gpio_chip *chip, unsigned int offset,
195	int value)
196{
197	struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip);
198	const unsigned int port = offset / 8;
199	const unsigned int mask = BIT(offset % 8);
200	const unsigned int out_port = (port > 2) ? port + 1 : port;
201	unsigned long flags;
202
203	spin_lock_irqsave(&gpiommgpio->lock, flags);
204
205	if (value)
206		gpiommgpio->out_state[port] |= mask;
207	else
208		gpiommgpio->out_state[port] &= ~mask;
209
210	outb(gpiommgpio->out_state[port], gpiommgpio->base + out_port);
211
212	spin_unlock_irqrestore(&gpiommgpio->lock, flags);
213}
214
215static void gpiomm_gpio_set_multiple(struct gpio_chip *chip,
216	unsigned long *mask, unsigned long *bits)
217{
218	struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip);
219	unsigned long offset;
220	unsigned long gpio_mask;
221	size_t index;
222	unsigned int port_addr;
223	unsigned long bitmask;
224	unsigned long flags;
225
226	for_each_set_clump8(offset, gpio_mask, mask, ARRAY_SIZE(ports) * 8) {
227		index = offset / 8;
228		port_addr = gpiommgpio->base + ports[index];
 
 
 
 
229
230		bitmask = bitmap_get_value8(bits, offset) & gpio_mask;
 
 
231
232		spin_lock_irqsave(&gpiommgpio->lock, flags);
233
234		/* update output state data and set device gpio register */
235		gpiommgpio->out_state[index] &= ~gpio_mask;
236		gpiommgpio->out_state[index] |= bitmask;
237		outb(gpiommgpio->out_state[index], port_addr);
238
239		spin_unlock_irqrestore(&gpiommgpio->lock, flags);
 
 
 
 
240	}
241}
242
243#define GPIOMM_NGPIO 48
244static const char *gpiomm_names[GPIOMM_NGPIO] = {
245	"Port 1A0", "Port 1A1", "Port 1A2", "Port 1A3", "Port 1A4", "Port 1A5",
246	"Port 1A6", "Port 1A7", "Port 1B0", "Port 1B1", "Port 1B2", "Port 1B3",
247	"Port 1B4", "Port 1B5", "Port 1B6", "Port 1B7", "Port 1C0", "Port 1C1",
248	"Port 1C2", "Port 1C3", "Port 1C4", "Port 1C5", "Port 1C6", "Port 1C7",
249	"Port 2A0", "Port 2A1", "Port 2A2", "Port 2A3", "Port 2A4", "Port 2A5",
250	"Port 2A6", "Port 2A7", "Port 2B0", "Port 2B1", "Port 2B2", "Port 2B3",
251	"Port 2B4", "Port 2B5", "Port 2B6", "Port 2B7", "Port 2C0", "Port 2C1",
252	"Port 2C2", "Port 2C3", "Port 2C4", "Port 2C5", "Port 2C6", "Port 2C7",
253};
254
255static int gpiomm_probe(struct device *dev, unsigned int id)
256{
257	struct gpiomm_gpio *gpiommgpio;
258	const char *const name = dev_name(dev);
259	int err;
260
261	gpiommgpio = devm_kzalloc(dev, sizeof(*gpiommgpio), GFP_KERNEL);
262	if (!gpiommgpio)
263		return -ENOMEM;
264
265	if (!devm_request_region(dev, base[id], GPIOMM_EXTENT, name)) {
266		dev_err(dev, "Unable to lock port addresses (0x%X-0x%X)\n",
267			base[id], base[id] + GPIOMM_EXTENT);
268		return -EBUSY;
269	}
270
271	gpiommgpio->chip.label = name;
272	gpiommgpio->chip.parent = dev;
273	gpiommgpio->chip.owner = THIS_MODULE;
274	gpiommgpio->chip.base = -1;
275	gpiommgpio->chip.ngpio = GPIOMM_NGPIO;
276	gpiommgpio->chip.names = gpiomm_names;
277	gpiommgpio->chip.get_direction = gpiomm_gpio_get_direction;
278	gpiommgpio->chip.direction_input = gpiomm_gpio_direction_input;
279	gpiommgpio->chip.direction_output = gpiomm_gpio_direction_output;
280	gpiommgpio->chip.get = gpiomm_gpio_get;
281	gpiommgpio->chip.get_multiple = gpiomm_gpio_get_multiple;
282	gpiommgpio->chip.set = gpiomm_gpio_set;
283	gpiommgpio->chip.set_multiple = gpiomm_gpio_set_multiple;
284	gpiommgpio->base = base[id];
285
286	spin_lock_init(&gpiommgpio->lock);
287
288	err = devm_gpiochip_add_data(dev, &gpiommgpio->chip, gpiommgpio);
289	if (err) {
290		dev_err(dev, "GPIO registering failed (%d)\n", err);
291		return err;
292	}
293
294	/* initialize all GPIO as output */
295	outb(0x80, base[id] + 3);
296	outb(0x00, base[id]);
297	outb(0x00, base[id] + 1);
298	outb(0x00, base[id] + 2);
299	outb(0x80, base[id] + 7);
300	outb(0x00, base[id] + 4);
301	outb(0x00, base[id] + 5);
302	outb(0x00, base[id] + 6);
303
304	return 0;
305}
306
307static struct isa_driver gpiomm_driver = {
308	.probe = gpiomm_probe,
309	.driver = {
310		.name = "gpio-mm"
311	},
312};
313
314module_isa_driver(gpiomm_driver, num_gpiomm);
315
316MODULE_AUTHOR("William Breathitt Gray <vilhelm.gray@gmail.com>");
317MODULE_DESCRIPTION("Diamond Systems GPIO-MM GPIO driver");
318MODULE_LICENSE("GPL v2");
v4.17
 
  1/*
  2 * GPIO driver for the Diamond Systems GPIO-MM
  3 * Copyright (C) 2016 William Breathitt Gray
  4 *
  5 * This program is free software; you can redistribute it and/or modify
  6 * it under the terms of the GNU General Public License, version 2, as
  7 * published by the Free Software Foundation.
  8 *
  9 * This program is distributed in the hope that it will be useful, but
 10 * WITHOUT ANY WARRANTY; without even the implied warranty of
 11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 12 * General Public License for more details.
 13 *
 14 * This driver supports the following Diamond Systems devices: GPIO-MM and
 15 * GPIO-MM-12.
 16 */
 17#include <linux/bitmap.h>
 18#include <linux/bitops.h>
 19#include <linux/device.h>
 20#include <linux/errno.h>
 21#include <linux/gpio/driver.h>
 22#include <linux/io.h>
 23#include <linux/ioport.h>
 24#include <linux/isa.h>
 25#include <linux/kernel.h>
 26#include <linux/module.h>
 27#include <linux/moduleparam.h>
 28#include <linux/spinlock.h>
 29
 30#define GPIOMM_EXTENT 8
 31#define MAX_NUM_GPIOMM max_num_isa_dev(GPIOMM_EXTENT)
 32
 33static unsigned int base[MAX_NUM_GPIOMM];
 34static unsigned int num_gpiomm;
 35module_param_hw_array(base, uint, ioport, &num_gpiomm, 0);
 36MODULE_PARM_DESC(base, "Diamond Systems GPIO-MM base addresses");
 37
 38/**
 39 * struct gpiomm_gpio - GPIO device private data structure
 40 * @chip:	instance of the gpio_chip
 41 * @io_state:	bit I/O state (whether bit is set to input or output)
 42 * @out_state:	output bits state
 43 * @control:	Control registers state
 44 * @lock:	synchronization lock to prevent I/O race conditions
 45 * @base:	base port address of the GPIO device
 46 */
 47struct gpiomm_gpio {
 48	struct gpio_chip chip;
 49	unsigned char io_state[6];
 50	unsigned char out_state[6];
 51	unsigned char control[2];
 52	spinlock_t lock;
 53	unsigned int base;
 54};
 55
 56static int gpiomm_gpio_get_direction(struct gpio_chip *chip,
 57	unsigned int offset)
 58{
 59	struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip);
 60	const unsigned int port = offset / 8;
 61	const unsigned int mask = BIT(offset % 8);
 62
 63	return !!(gpiommgpio->io_state[port] & mask);
 
 
 
 64}
 65
 66static int gpiomm_gpio_direction_input(struct gpio_chip *chip,
 67	unsigned int offset)
 68{
 69	struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip);
 70	const unsigned int io_port = offset / 8;
 71	const unsigned int control_port = io_port / 3;
 72	const unsigned int control_addr = gpiommgpio->base + 3 + control_port*4;
 73	unsigned long flags;
 74	unsigned int control;
 75
 76	spin_lock_irqsave(&gpiommgpio->lock, flags);
 77
 78	/* Check if configuring Port C */
 79	if (io_port == 2 || io_port == 5) {
 80		/* Port C can be configured by nibble */
 81		if (offset % 8 > 3) {
 82			gpiommgpio->io_state[io_port] |= 0xF0;
 83			gpiommgpio->control[control_port] |= BIT(3);
 84		} else {
 85			gpiommgpio->io_state[io_port] |= 0x0F;
 86			gpiommgpio->control[control_port] |= BIT(0);
 87		}
 88	} else {
 89		gpiommgpio->io_state[io_port] |= 0xFF;
 90		if (io_port == 0 || io_port == 3)
 91			gpiommgpio->control[control_port] |= BIT(4);
 92		else
 93			gpiommgpio->control[control_port] |= BIT(1);
 94	}
 95
 96	control = BIT(7) | gpiommgpio->control[control_port];
 97	outb(control, control_addr);
 98
 99	spin_unlock_irqrestore(&gpiommgpio->lock, flags);
100
101	return 0;
102}
103
104static int gpiomm_gpio_direction_output(struct gpio_chip *chip,
105	unsigned int offset, int value)
106{
107	struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip);
108	const unsigned int io_port = offset / 8;
109	const unsigned int control_port = io_port / 3;
110	const unsigned int mask = BIT(offset % 8);
111	const unsigned int control_addr = gpiommgpio->base + 3 + control_port*4;
112	const unsigned int out_port = (io_port > 2) ? io_port + 1 : io_port;
113	unsigned long flags;
114	unsigned int control;
115
116	spin_lock_irqsave(&gpiommgpio->lock, flags);
117
118	/* Check if configuring Port C */
119	if (io_port == 2 || io_port == 5) {
120		/* Port C can be configured by nibble */
121		if (offset % 8 > 3) {
122			gpiommgpio->io_state[io_port] &= 0x0F;
123			gpiommgpio->control[control_port] &= ~BIT(3);
124		} else {
125			gpiommgpio->io_state[io_port] &= 0xF0;
126			gpiommgpio->control[control_port] &= ~BIT(0);
127		}
128	} else {
129		gpiommgpio->io_state[io_port] &= 0x00;
130		if (io_port == 0 || io_port == 3)
131			gpiommgpio->control[control_port] &= ~BIT(4);
132		else
133			gpiommgpio->control[control_port] &= ~BIT(1);
134	}
135
136	if (value)
137		gpiommgpio->out_state[io_port] |= mask;
138	else
139		gpiommgpio->out_state[io_port] &= ~mask;
140
141	control = BIT(7) | gpiommgpio->control[control_port];
142	outb(control, control_addr);
143
144	outb(gpiommgpio->out_state[io_port], gpiommgpio->base + out_port);
145
146	spin_unlock_irqrestore(&gpiommgpio->lock, flags);
147
148	return 0;
149}
150
151static int gpiomm_gpio_get(struct gpio_chip *chip, unsigned int offset)
152{
153	struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip);
154	const unsigned int port = offset / 8;
155	const unsigned int mask = BIT(offset % 8);
156	const unsigned int in_port = (port > 2) ? port + 1 : port;
157	unsigned long flags;
158	unsigned int port_state;
159
160	spin_lock_irqsave(&gpiommgpio->lock, flags);
161
162	/* ensure that GPIO is set for input */
163	if (!(gpiommgpio->io_state[port] & mask)) {
164		spin_unlock_irqrestore(&gpiommgpio->lock, flags);
165		return -EINVAL;
166	}
167
168	port_state = inb(gpiommgpio->base + in_port);
169
170	spin_unlock_irqrestore(&gpiommgpio->lock, flags);
171
172	return !!(port_state & mask);
173}
174
 
 
175static int gpiomm_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
176	unsigned long *bits)
177{
178	struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip);
179	size_t i;
180	const size_t ports[] = { 0, 1, 2, 4, 5, 6 };
181	const unsigned int gpio_reg_size = 8;
182	unsigned int bits_offset;
183	size_t word_index;
184	unsigned int word_offset;
185	unsigned long word_mask;
186	const unsigned long port_mask = GENMASK(gpio_reg_size - 1, 0);
187	unsigned long port_state;
188
189	/* clear bits array to a clean slate */
190	bitmap_zero(bits, chip->ngpio);
191
192	/* get bits are evaluated a gpio port register at a time */
193	for (i = 0; i < ARRAY_SIZE(ports); i++) {
194		/* gpio offset in bits array */
195		bits_offset = i * gpio_reg_size;
196
197		/* word index for bits array */
198		word_index = BIT_WORD(bits_offset);
199
200		/* gpio offset within current word of bits array */
201		word_offset = bits_offset % BITS_PER_LONG;
202
203		/* mask of get bits for current gpio within current word */
204		word_mask = mask[word_index] & (port_mask << word_offset);
205		if (!word_mask) {
206			/* no get bits in this port so skip to next one */
207			continue;
208		}
209
210		/* read bits from current gpio port */
211		port_state = inb(gpiommgpio->base + ports[i]);
212
213		/* store acquired bits at respective bits array offset */
214		bits[word_index] |= port_state << word_offset;
215	}
216
217	return 0;
218}
219
220static void gpiomm_gpio_set(struct gpio_chip *chip, unsigned int offset,
221	int value)
222{
223	struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip);
224	const unsigned int port = offset / 8;
225	const unsigned int mask = BIT(offset % 8);
226	const unsigned int out_port = (port > 2) ? port + 1 : port;
227	unsigned long flags;
228
229	spin_lock_irqsave(&gpiommgpio->lock, flags);
230
231	if (value)
232		gpiommgpio->out_state[port] |= mask;
233	else
234		gpiommgpio->out_state[port] &= ~mask;
235
236	outb(gpiommgpio->out_state[port], gpiommgpio->base + out_port);
237
238	spin_unlock_irqrestore(&gpiommgpio->lock, flags);
239}
240
241static void gpiomm_gpio_set_multiple(struct gpio_chip *chip,
242	unsigned long *mask, unsigned long *bits)
243{
244	struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip);
245	unsigned int i;
246	const unsigned int gpio_reg_size = 8;
247	unsigned int port;
248	unsigned int out_port;
249	unsigned int bitmask;
250	unsigned long flags;
251
252	/* set bits are evaluated a gpio register size at a time */
253	for (i = 0; i < chip->ngpio; i += gpio_reg_size) {
254		/* no more set bits in this mask word; skip to the next word */
255		if (!mask[BIT_WORD(i)]) {
256			i = (BIT_WORD(i) + 1) * BITS_PER_LONG - gpio_reg_size;
257			continue;
258		}
259
260		port = i / gpio_reg_size;
261		out_port = (port > 2) ? port + 1 : port;
262		bitmask = mask[BIT_WORD(i)] & bits[BIT_WORD(i)];
263
264		spin_lock_irqsave(&gpiommgpio->lock, flags);
265
266		/* update output state data and set device gpio register */
267		gpiommgpio->out_state[port] &= ~mask[BIT_WORD(i)];
268		gpiommgpio->out_state[port] |= bitmask;
269		outb(gpiommgpio->out_state[port], gpiommgpio->base + out_port);
270
271		spin_unlock_irqrestore(&gpiommgpio->lock, flags);
272
273		/* prepare for next gpio register set */
274		mask[BIT_WORD(i)] >>= gpio_reg_size;
275		bits[BIT_WORD(i)] >>= gpio_reg_size;
276	}
277}
278
279#define GPIOMM_NGPIO 48
280static const char *gpiomm_names[GPIOMM_NGPIO] = {
281	"Port 1A0", "Port 1A1", "Port 1A2", "Port 1A3", "Port 1A4", "Port 1A5",
282	"Port 1A6", "Port 1A7", "Port 1B0", "Port 1B1", "Port 1B2", "Port 1B3",
283	"Port 1B4", "Port 1B5", "Port 1B6", "Port 1B7", "Port 1C0", "Port 1C1",
284	"Port 1C2", "Port 1C3", "Port 1C4", "Port 1C5", "Port 1C6", "Port 1C7",
285	"Port 2A0", "Port 2A1", "Port 2A2", "Port 2A3", "Port 2A4", "Port 2A5",
286	"Port 2A6", "Port 2A7", "Port 2B0", "Port 2B1", "Port 2B2", "Port 2B3",
287	"Port 2B4", "Port 2B5", "Port 2B6", "Port 2B7", "Port 2C0", "Port 2C1",
288	"Port 2C2", "Port 2C3", "Port 2C4", "Port 2C5", "Port 2C6", "Port 2C7",
289};
290
291static int gpiomm_probe(struct device *dev, unsigned int id)
292{
293	struct gpiomm_gpio *gpiommgpio;
294	const char *const name = dev_name(dev);
295	int err;
296
297	gpiommgpio = devm_kzalloc(dev, sizeof(*gpiommgpio), GFP_KERNEL);
298	if (!gpiommgpio)
299		return -ENOMEM;
300
301	if (!devm_request_region(dev, base[id], GPIOMM_EXTENT, name)) {
302		dev_err(dev, "Unable to lock port addresses (0x%X-0x%X)\n",
303			base[id], base[id] + GPIOMM_EXTENT);
304		return -EBUSY;
305	}
306
307	gpiommgpio->chip.label = name;
308	gpiommgpio->chip.parent = dev;
309	gpiommgpio->chip.owner = THIS_MODULE;
310	gpiommgpio->chip.base = -1;
311	gpiommgpio->chip.ngpio = GPIOMM_NGPIO;
312	gpiommgpio->chip.names = gpiomm_names;
313	gpiommgpio->chip.get_direction = gpiomm_gpio_get_direction;
314	gpiommgpio->chip.direction_input = gpiomm_gpio_direction_input;
315	gpiommgpio->chip.direction_output = gpiomm_gpio_direction_output;
316	gpiommgpio->chip.get = gpiomm_gpio_get;
317	gpiommgpio->chip.get_multiple = gpiomm_gpio_get_multiple;
318	gpiommgpio->chip.set = gpiomm_gpio_set;
319	gpiommgpio->chip.set_multiple = gpiomm_gpio_set_multiple;
320	gpiommgpio->base = base[id];
321
322	spin_lock_init(&gpiommgpio->lock);
323
324	err = devm_gpiochip_add_data(dev, &gpiommgpio->chip, gpiommgpio);
325	if (err) {
326		dev_err(dev, "GPIO registering failed (%d)\n", err);
327		return err;
328	}
329
330	/* initialize all GPIO as output */
331	outb(0x80, base[id] + 3);
332	outb(0x00, base[id]);
333	outb(0x00, base[id] + 1);
334	outb(0x00, base[id] + 2);
335	outb(0x80, base[id] + 7);
336	outb(0x00, base[id] + 4);
337	outb(0x00, base[id] + 5);
338	outb(0x00, base[id] + 6);
339
340	return 0;
341}
342
343static struct isa_driver gpiomm_driver = {
344	.probe = gpiomm_probe,
345	.driver = {
346		.name = "gpio-mm"
347	},
348};
349
350module_isa_driver(gpiomm_driver, num_gpiomm);
351
352MODULE_AUTHOR("William Breathitt Gray <vilhelm.gray@gmail.com>");
353MODULE_DESCRIPTION("Diamond Systems GPIO-MM GPIO driver");
354MODULE_LICENSE("GPL v2");