Loading...
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 - 1999, 2000 by Ralf Baechle and others.
7 * Copyright (C) 2005, 2006 by Ralf Baechle (ralf@linux-mips.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 * Copyright (C) 2004 Thiemo Seufer
10 * Copyright (C) 2013 Imagination Technologies Ltd.
11 */
12#include <linux/errno.h>
13#include <linux/sched.h>
14#include <linux/sched/debug.h>
15#include <linux/sched/task.h>
16#include <linux/sched/task_stack.h>
17#include <linux/tick.h>
18#include <linux/kernel.h>
19#include <linux/mm.h>
20#include <linux/stddef.h>
21#include <linux/unistd.h>
22#include <linux/export.h>
23#include <linux/ptrace.h>
24#include <linux/mman.h>
25#include <linux/personality.h>
26#include <linux/sys.h>
27#include <linux/init.h>
28#include <linux/completion.h>
29#include <linux/kallsyms.h>
30#include <linux/random.h>
31#include <linux/prctl.h>
32#include <linux/nmi.h>
33#include <linux/cpu.h>
34
35#include <asm/abi.h>
36#include <asm/asm.h>
37#include <asm/bootinfo.h>
38#include <asm/cpu.h>
39#include <asm/dsemul.h>
40#include <asm/dsp.h>
41#include <asm/fpu.h>
42#include <asm/irq.h>
43#include <asm/mips-cps.h>
44#include <asm/msa.h>
45#include <asm/mipsregs.h>
46#include <asm/processor.h>
47#include <asm/reg.h>
48#include <linux/uaccess.h>
49#include <asm/io.h>
50#include <asm/elf.h>
51#include <asm/isadep.h>
52#include <asm/inst.h>
53#include <asm/stacktrace.h>
54#include <asm/irq_regs.h>
55
56#ifdef CONFIG_HOTPLUG_CPU
57void arch_cpu_idle_dead(void)
58{
59 play_dead();
60}
61#endif
62
63asmlinkage void ret_from_fork(void);
64asmlinkage void ret_from_kernel_thread(void);
65
66void start_thread(struct pt_regs * regs, unsigned long pc, unsigned long sp)
67{
68 unsigned long status;
69
70 /* New thread loses kernel privileges. */
71 status = regs->cp0_status & ~(ST0_CU0|ST0_CU1|ST0_FR|KU_MASK);
72 status |= KU_USER;
73 regs->cp0_status = status;
74 lose_fpu(0);
75 clear_thread_flag(TIF_MSA_CTX_LIVE);
76 clear_used_math();
77#ifdef CONFIG_MIPS_FP_SUPPORT
78 atomic_set(¤t->thread.bd_emu_frame, BD_EMUFRAME_NONE);
79#endif
80 init_dsp();
81 regs->cp0_epc = pc;
82 regs->regs[29] = sp;
83}
84
85void exit_thread(struct task_struct *tsk)
86{
87 /*
88 * User threads may have allocated a delay slot emulation frame.
89 * If so, clean up that allocation.
90 */
91 if (!(current->flags & PF_KTHREAD))
92 dsemul_thread_cleanup(tsk);
93}
94
95int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
96{
97 /*
98 * Save any process state which is live in hardware registers to the
99 * parent context prior to duplication. This prevents the new child
100 * state becoming stale if the parent is preempted before copy_thread()
101 * gets a chance to save the parent's live hardware registers to the
102 * child context.
103 */
104 preempt_disable();
105
106 if (is_msa_enabled())
107 save_msa(current);
108 else if (is_fpu_owner())
109 _save_fp(current);
110
111 save_dsp(current);
112
113 preempt_enable();
114
115 *dst = *src;
116 return 0;
117}
118
119/*
120 * Copy architecture-specific thread state
121 */
122int copy_thread(unsigned long clone_flags, unsigned long usp,
123 unsigned long kthread_arg, struct task_struct *p,
124 unsigned long tls)
125{
126 struct thread_info *ti = task_thread_info(p);
127 struct pt_regs *childregs, *regs = current_pt_regs();
128 unsigned long childksp;
129
130 childksp = (unsigned long)task_stack_page(p) + THREAD_SIZE - 32;
131
132 /* set up new TSS. */
133 childregs = (struct pt_regs *) childksp - 1;
134 /* Put the stack after the struct pt_regs. */
135 childksp = (unsigned long) childregs;
136 p->thread.cp0_status = read_c0_status() & ~(ST0_CU2|ST0_CU1);
137 if (unlikely(p->flags & PF_KTHREAD)) {
138 /* kernel thread */
139 unsigned long status = p->thread.cp0_status;
140 memset(childregs, 0, sizeof(struct pt_regs));
141 ti->addr_limit = KERNEL_DS;
142 p->thread.reg16 = usp; /* fn */
143 p->thread.reg17 = kthread_arg;
144 p->thread.reg29 = childksp;
145 p->thread.reg31 = (unsigned long) ret_from_kernel_thread;
146#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
147 status = (status & ~(ST0_KUP | ST0_IEP | ST0_IEC)) |
148 ((status & (ST0_KUC | ST0_IEC)) << 2);
149#else
150 status |= ST0_EXL;
151#endif
152 childregs->cp0_status = status;
153 return 0;
154 }
155
156 /* user thread */
157 *childregs = *regs;
158 childregs->regs[7] = 0; /* Clear error flag */
159 childregs->regs[2] = 0; /* Child gets zero as return value */
160 if (usp)
161 childregs->regs[29] = usp;
162 ti->addr_limit = USER_DS;
163
164 p->thread.reg29 = (unsigned long) childregs;
165 p->thread.reg31 = (unsigned long) ret_from_fork;
166
167 /*
168 * New tasks lose permission to use the fpu. This accelerates context
169 * switching for most programs since they don't use the fpu.
170 */
171 childregs->cp0_status &= ~(ST0_CU2|ST0_CU1);
172
173 clear_tsk_thread_flag(p, TIF_USEDFPU);
174 clear_tsk_thread_flag(p, TIF_USEDMSA);
175 clear_tsk_thread_flag(p, TIF_MSA_CTX_LIVE);
176
177#ifdef CONFIG_MIPS_MT_FPAFF
178 clear_tsk_thread_flag(p, TIF_FPUBOUND);
179#endif /* CONFIG_MIPS_MT_FPAFF */
180
181#ifdef CONFIG_MIPS_FP_SUPPORT
182 atomic_set(&p->thread.bd_emu_frame, BD_EMUFRAME_NONE);
183#endif
184
185 if (clone_flags & CLONE_SETTLS)
186 ti->tp_value = tls;
187
188 return 0;
189}
190
191#ifdef CONFIG_STACKPROTECTOR
192#include <linux/stackprotector.h>
193unsigned long __stack_chk_guard __read_mostly;
194EXPORT_SYMBOL(__stack_chk_guard);
195#endif
196
197struct mips_frame_info {
198 void *func;
199 unsigned long func_size;
200 int frame_size;
201 int pc_offset;
202};
203
204#define J_TARGET(pc,target) \
205 (((unsigned long)(pc) & 0xf0000000) | ((target) << 2))
206
207static inline int is_ra_save_ins(union mips_instruction *ip, int *poff)
208{
209#ifdef CONFIG_CPU_MICROMIPS
210 /*
211 * swsp ra,offset
212 * swm16 reglist,offset(sp)
213 * swm32 reglist,offset(sp)
214 * sw32 ra,offset(sp)
215 * jradiussp - NOT SUPPORTED
216 *
217 * microMIPS is way more fun...
218 */
219 if (mm_insn_16bit(ip->word >> 16)) {
220 switch (ip->mm16_r5_format.opcode) {
221 case mm_swsp16_op:
222 if (ip->mm16_r5_format.rt != 31)
223 return 0;
224
225 *poff = ip->mm16_r5_format.imm;
226 *poff = (*poff << 2) / sizeof(ulong);
227 return 1;
228
229 case mm_pool16c_op:
230 switch (ip->mm16_m_format.func) {
231 case mm_swm16_op:
232 *poff = ip->mm16_m_format.imm;
233 *poff += 1 + ip->mm16_m_format.rlist;
234 *poff = (*poff << 2) / sizeof(ulong);
235 return 1;
236
237 default:
238 return 0;
239 }
240
241 default:
242 return 0;
243 }
244 }
245
246 switch (ip->i_format.opcode) {
247 case mm_sw32_op:
248 if (ip->i_format.rs != 29)
249 return 0;
250 if (ip->i_format.rt != 31)
251 return 0;
252
253 *poff = ip->i_format.simmediate / sizeof(ulong);
254 return 1;
255
256 case mm_pool32b_op:
257 switch (ip->mm_m_format.func) {
258 case mm_swm32_func:
259 if (ip->mm_m_format.rd < 0x10)
260 return 0;
261 if (ip->mm_m_format.base != 29)
262 return 0;
263
264 *poff = ip->mm_m_format.simmediate;
265 *poff += (ip->mm_m_format.rd & 0xf) * sizeof(u32);
266 *poff /= sizeof(ulong);
267 return 1;
268 default:
269 return 0;
270 }
271
272 default:
273 return 0;
274 }
275#else
276 /* sw / sd $ra, offset($sp) */
277 if ((ip->i_format.opcode == sw_op || ip->i_format.opcode == sd_op) &&
278 ip->i_format.rs == 29 && ip->i_format.rt == 31) {
279 *poff = ip->i_format.simmediate / sizeof(ulong);
280 return 1;
281 }
282
283 return 0;
284#endif
285}
286
287static inline int is_jump_ins(union mips_instruction *ip)
288{
289#ifdef CONFIG_CPU_MICROMIPS
290 /*
291 * jr16,jrc,jalr16,jalr16
292 * jal
293 * jalr/jr,jalr.hb/jr.hb,jalrs,jalrs.hb
294 * jraddiusp - NOT SUPPORTED
295 *
296 * microMIPS is kind of more fun...
297 */
298 if (mm_insn_16bit(ip->word >> 16)) {
299 if ((ip->mm16_r5_format.opcode == mm_pool16c_op &&
300 (ip->mm16_r5_format.rt & mm_jr16_op) == mm_jr16_op))
301 return 1;
302 return 0;
303 }
304
305 if (ip->j_format.opcode == mm_j32_op)
306 return 1;
307 if (ip->j_format.opcode == mm_jal32_op)
308 return 1;
309 if (ip->r_format.opcode != mm_pool32a_op ||
310 ip->r_format.func != mm_pool32axf_op)
311 return 0;
312 return ((ip->u_format.uimmediate >> 6) & mm_jalr_op) == mm_jalr_op;
313#else
314 if (ip->j_format.opcode == j_op)
315 return 1;
316 if (ip->j_format.opcode == jal_op)
317 return 1;
318 if (ip->r_format.opcode != spec_op)
319 return 0;
320 return ip->r_format.func == jalr_op || ip->r_format.func == jr_op;
321#endif
322}
323
324static inline int is_sp_move_ins(union mips_instruction *ip, int *frame_size)
325{
326#ifdef CONFIG_CPU_MICROMIPS
327 unsigned short tmp;
328
329 /*
330 * addiusp -imm
331 * addius5 sp,-imm
332 * addiu32 sp,sp,-imm
333 * jradiussp - NOT SUPPORTED
334 *
335 * microMIPS is not more fun...
336 */
337 if (mm_insn_16bit(ip->word >> 16)) {
338 if (ip->mm16_r3_format.opcode == mm_pool16d_op &&
339 ip->mm16_r3_format.simmediate & mm_addiusp_func) {
340 tmp = ip->mm_b0_format.simmediate >> 1;
341 tmp = ((tmp & 0x1ff) ^ 0x100) - 0x100;
342 if ((tmp + 2) < 4) /* 0x0,0x1,0x1fe,0x1ff are special */
343 tmp ^= 0x100;
344 *frame_size = -(signed short)(tmp << 2);
345 return 1;
346 }
347 if (ip->mm16_r5_format.opcode == mm_pool16d_op &&
348 ip->mm16_r5_format.rt == 29) {
349 tmp = ip->mm16_r5_format.imm >> 1;
350 *frame_size = -(signed short)(tmp & 0xf);
351 return 1;
352 }
353 return 0;
354 }
355
356 if (ip->mm_i_format.opcode == mm_addiu32_op &&
357 ip->mm_i_format.rt == 29 && ip->mm_i_format.rs == 29) {
358 *frame_size = -ip->i_format.simmediate;
359 return 1;
360 }
361#else
362 /* addiu/daddiu sp,sp,-imm */
363 if (ip->i_format.rs != 29 || ip->i_format.rt != 29)
364 return 0;
365
366 if (ip->i_format.opcode == addiu_op ||
367 ip->i_format.opcode == daddiu_op) {
368 *frame_size = -ip->i_format.simmediate;
369 return 1;
370 }
371#endif
372 return 0;
373}
374
375static int get_frame_info(struct mips_frame_info *info)
376{
377 bool is_mmips = IS_ENABLED(CONFIG_CPU_MICROMIPS);
378 union mips_instruction insn, *ip;
379 const unsigned int max_insns = 128;
380 unsigned int last_insn_size = 0;
381 unsigned int i;
382 bool saw_jump = false;
383
384 info->pc_offset = -1;
385 info->frame_size = 0;
386
387 ip = (void *)msk_isa16_mode((ulong)info->func);
388 if (!ip)
389 goto err;
390
391 for (i = 0; i < max_insns; i++) {
392 ip = (void *)ip + last_insn_size;
393
394 if (is_mmips && mm_insn_16bit(ip->halfword[0])) {
395 insn.word = ip->halfword[0] << 16;
396 last_insn_size = 2;
397 } else if (is_mmips) {
398 insn.word = ip->halfword[0] << 16 | ip->halfword[1];
399 last_insn_size = 4;
400 } else {
401 insn.word = ip->word;
402 last_insn_size = 4;
403 }
404
405 if (!info->frame_size) {
406 is_sp_move_ins(&insn, &info->frame_size);
407 continue;
408 } else if (!saw_jump && is_jump_ins(ip)) {
409 /*
410 * If we see a jump instruction, we are finished
411 * with the frame save.
412 *
413 * Some functions can have a shortcut return at
414 * the beginning of the function, so don't start
415 * looking for jump instruction until we see the
416 * frame setup.
417 *
418 * The RA save instruction can get put into the
419 * delay slot of the jump instruction, so look
420 * at the next instruction, too.
421 */
422 saw_jump = true;
423 continue;
424 }
425 if (info->pc_offset == -1 &&
426 is_ra_save_ins(&insn, &info->pc_offset))
427 break;
428 if (saw_jump)
429 break;
430 }
431 if (info->frame_size && info->pc_offset >= 0) /* nested */
432 return 0;
433 if (info->pc_offset < 0) /* leaf */
434 return 1;
435 /* prologue seems bogus... */
436err:
437 return -1;
438}
439
440static struct mips_frame_info schedule_mfi __read_mostly;
441
442#ifdef CONFIG_KALLSYMS
443static unsigned long get___schedule_addr(void)
444{
445 return kallsyms_lookup_name("__schedule");
446}
447#else
448static unsigned long get___schedule_addr(void)
449{
450 union mips_instruction *ip = (void *)schedule;
451 int max_insns = 8;
452 int i;
453
454 for (i = 0; i < max_insns; i++, ip++) {
455 if (ip->j_format.opcode == j_op)
456 return J_TARGET(ip, ip->j_format.target);
457 }
458 return 0;
459}
460#endif
461
462static int __init frame_info_init(void)
463{
464 unsigned long size = 0;
465#ifdef CONFIG_KALLSYMS
466 unsigned long ofs;
467#endif
468 unsigned long addr;
469
470 addr = get___schedule_addr();
471 if (!addr)
472 addr = (unsigned long)schedule;
473
474#ifdef CONFIG_KALLSYMS
475 kallsyms_lookup_size_offset(addr, &size, &ofs);
476#endif
477 schedule_mfi.func = (void *)addr;
478 schedule_mfi.func_size = size;
479
480 get_frame_info(&schedule_mfi);
481
482 /*
483 * Without schedule() frame info, result given by
484 * thread_saved_pc() and get_wchan() are not reliable.
485 */
486 if (schedule_mfi.pc_offset < 0)
487 printk("Can't analyze schedule() prologue at %p\n", schedule);
488
489 return 0;
490}
491
492arch_initcall(frame_info_init);
493
494/*
495 * Return saved PC of a blocked thread.
496 */
497static unsigned long thread_saved_pc(struct task_struct *tsk)
498{
499 struct thread_struct *t = &tsk->thread;
500
501 /* New born processes are a special case */
502 if (t->reg31 == (unsigned long) ret_from_fork)
503 return t->reg31;
504 if (schedule_mfi.pc_offset < 0)
505 return 0;
506 return ((unsigned long *)t->reg29)[schedule_mfi.pc_offset];
507}
508
509
510#ifdef CONFIG_KALLSYMS
511/* generic stack unwinding function */
512unsigned long notrace unwind_stack_by_address(unsigned long stack_page,
513 unsigned long *sp,
514 unsigned long pc,
515 unsigned long *ra)
516{
517 unsigned long low, high, irq_stack_high;
518 struct mips_frame_info info;
519 unsigned long size, ofs;
520 struct pt_regs *regs;
521 int leaf;
522
523 if (!stack_page)
524 return 0;
525
526 /*
527 * IRQ stacks start at IRQ_STACK_START
528 * task stacks at THREAD_SIZE - 32
529 */
530 low = stack_page;
531 if (!preemptible() && on_irq_stack(raw_smp_processor_id(), *sp)) {
532 high = stack_page + IRQ_STACK_START;
533 irq_stack_high = high;
534 } else {
535 high = stack_page + THREAD_SIZE - 32;
536 irq_stack_high = 0;
537 }
538
539 /*
540 * If we reached the top of the interrupt stack, start unwinding
541 * the interrupted task stack.
542 */
543 if (unlikely(*sp == irq_stack_high)) {
544 unsigned long task_sp = *(unsigned long *)*sp;
545
546 /*
547 * Check that the pointer saved in the IRQ stack head points to
548 * something within the stack of the current task
549 */
550 if (!object_is_on_stack((void *)task_sp))
551 return 0;
552
553 /*
554 * Follow pointer to tasks kernel stack frame where interrupted
555 * state was saved.
556 */
557 regs = (struct pt_regs *)task_sp;
558 pc = regs->cp0_epc;
559 if (!user_mode(regs) && __kernel_text_address(pc)) {
560 *sp = regs->regs[29];
561 *ra = regs->regs[31];
562 return pc;
563 }
564 return 0;
565 }
566 if (!kallsyms_lookup_size_offset(pc, &size, &ofs))
567 return 0;
568 /*
569 * Return ra if an exception occurred at the first instruction
570 */
571 if (unlikely(ofs == 0)) {
572 pc = *ra;
573 *ra = 0;
574 return pc;
575 }
576
577 info.func = (void *)(pc - ofs);
578 info.func_size = ofs; /* analyze from start to ofs */
579 leaf = get_frame_info(&info);
580 if (leaf < 0)
581 return 0;
582
583 if (*sp < low || *sp + info.frame_size > high)
584 return 0;
585
586 if (leaf)
587 /*
588 * For some extreme cases, get_frame_info() can
589 * consider wrongly a nested function as a leaf
590 * one. In that cases avoid to return always the
591 * same value.
592 */
593 pc = pc != *ra ? *ra : 0;
594 else
595 pc = ((unsigned long *)(*sp))[info.pc_offset];
596
597 *sp += info.frame_size;
598 *ra = 0;
599 return __kernel_text_address(pc) ? pc : 0;
600}
601EXPORT_SYMBOL(unwind_stack_by_address);
602
603/* used by show_backtrace() */
604unsigned long unwind_stack(struct task_struct *task, unsigned long *sp,
605 unsigned long pc, unsigned long *ra)
606{
607 unsigned long stack_page = 0;
608 int cpu;
609
610 for_each_possible_cpu(cpu) {
611 if (on_irq_stack(cpu, *sp)) {
612 stack_page = (unsigned long)irq_stack[cpu];
613 break;
614 }
615 }
616
617 if (!stack_page)
618 stack_page = (unsigned long)task_stack_page(task);
619
620 return unwind_stack_by_address(stack_page, sp, pc, ra);
621}
622#endif
623
624/*
625 * get_wchan - a maintenance nightmare^W^Wpain in the ass ...
626 */
627unsigned long get_wchan(struct task_struct *task)
628{
629 unsigned long pc = 0;
630#ifdef CONFIG_KALLSYMS
631 unsigned long sp;
632 unsigned long ra = 0;
633#endif
634
635 if (!task || task == current || task->state == TASK_RUNNING)
636 goto out;
637 if (!task_stack_page(task))
638 goto out;
639
640 pc = thread_saved_pc(task);
641
642#ifdef CONFIG_KALLSYMS
643 sp = task->thread.reg29 + schedule_mfi.frame_size;
644
645 while (in_sched_functions(pc))
646 pc = unwind_stack(task, &sp, pc, &ra);
647#endif
648
649out:
650 return pc;
651}
652
653unsigned long mips_stack_top(void)
654{
655 unsigned long top = TASK_SIZE & PAGE_MASK;
656
657 if (IS_ENABLED(CONFIG_MIPS_FP_SUPPORT)) {
658 /* One page for branch delay slot "emulation" */
659 top -= PAGE_SIZE;
660 }
661
662 /* Space for the VDSO, data page & GIC user page */
663 top -= PAGE_ALIGN(current->thread.abi->vdso->size);
664 top -= PAGE_SIZE;
665 top -= mips_gic_present() ? PAGE_SIZE : 0;
666
667 /* Space for cache colour alignment */
668 if (cpu_has_dc_aliases)
669 top -= shm_align_mask + 1;
670
671 /* Space to randomize the VDSO base */
672 if (current->flags & PF_RANDOMIZE)
673 top -= VDSO_RANDOMIZE_SIZE;
674
675 return top;
676}
677
678/*
679 * Don't forget that the stack pointer must be aligned on a 8 bytes
680 * boundary for 32-bits ABI and 16 bytes for 64-bits ABI.
681 */
682unsigned long arch_align_stack(unsigned long sp)
683{
684 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
685 sp -= get_random_int() & ~PAGE_MASK;
686
687 return sp & ALMASK;
688}
689
690static DEFINE_PER_CPU(call_single_data_t, backtrace_csd);
691static struct cpumask backtrace_csd_busy;
692
693static void handle_backtrace(void *info)
694{
695 nmi_cpu_backtrace(get_irq_regs());
696 cpumask_clear_cpu(smp_processor_id(), &backtrace_csd_busy);
697}
698
699static void raise_backtrace(cpumask_t *mask)
700{
701 call_single_data_t *csd;
702 int cpu;
703
704 for_each_cpu(cpu, mask) {
705 /*
706 * If we previously sent an IPI to the target CPU & it hasn't
707 * cleared its bit in the busy cpumask then it didn't handle
708 * our previous IPI & it's not safe for us to reuse the
709 * call_single_data_t.
710 */
711 if (cpumask_test_and_set_cpu(cpu, &backtrace_csd_busy)) {
712 pr_warn("Unable to send backtrace IPI to CPU%u - perhaps it hung?\n",
713 cpu);
714 continue;
715 }
716
717 csd = &per_cpu(backtrace_csd, cpu);
718 csd->func = handle_backtrace;
719 smp_call_function_single_async(cpu, csd);
720 }
721}
722
723void arch_trigger_cpumask_backtrace(const cpumask_t *mask, bool exclude_self)
724{
725 nmi_trigger_cpumask_backtrace(mask, exclude_self, raise_backtrace);
726}
727
728int mips_get_process_fp_mode(struct task_struct *task)
729{
730 int value = 0;
731
732 if (!test_tsk_thread_flag(task, TIF_32BIT_FPREGS))
733 value |= PR_FP_MODE_FR;
734 if (test_tsk_thread_flag(task, TIF_HYBRID_FPREGS))
735 value |= PR_FP_MODE_FRE;
736
737 return value;
738}
739
740static long prepare_for_fp_mode_switch(void *unused)
741{
742 /*
743 * This is icky, but we use this to simply ensure that all CPUs have
744 * context switched, regardless of whether they were previously running
745 * kernel or user code. This ensures that no CPU that a mode-switching
746 * program may execute on keeps its FPU enabled (& in the old mode)
747 * throughout the mode switch.
748 */
749 return 0;
750}
751
752int mips_set_process_fp_mode(struct task_struct *task, unsigned int value)
753{
754 const unsigned int known_bits = PR_FP_MODE_FR | PR_FP_MODE_FRE;
755 struct task_struct *t;
756 struct cpumask process_cpus;
757 int cpu;
758
759 /* If nothing to change, return right away, successfully. */
760 if (value == mips_get_process_fp_mode(task))
761 return 0;
762
763 /* Only accept a mode change if 64-bit FP enabled for o32. */
764 if (!IS_ENABLED(CONFIG_MIPS_O32_FP64_SUPPORT))
765 return -EOPNOTSUPP;
766
767 /* And only for o32 tasks. */
768 if (IS_ENABLED(CONFIG_64BIT) && !test_thread_flag(TIF_32BIT_REGS))
769 return -EOPNOTSUPP;
770
771 /* Check the value is valid */
772 if (value & ~known_bits)
773 return -EOPNOTSUPP;
774
775 /* Setting FRE without FR is not supported. */
776 if ((value & (PR_FP_MODE_FR | PR_FP_MODE_FRE)) == PR_FP_MODE_FRE)
777 return -EOPNOTSUPP;
778
779 /* Avoid inadvertently triggering emulation */
780 if ((value & PR_FP_MODE_FR) && raw_cpu_has_fpu &&
781 !(raw_current_cpu_data.fpu_id & MIPS_FPIR_F64))
782 return -EOPNOTSUPP;
783 if ((value & PR_FP_MODE_FRE) && raw_cpu_has_fpu && !cpu_has_fre)
784 return -EOPNOTSUPP;
785
786 /* FR = 0 not supported in MIPS R6 */
787 if (!(value & PR_FP_MODE_FR) && raw_cpu_has_fpu && cpu_has_mips_r6)
788 return -EOPNOTSUPP;
789
790 /* Indicate the new FP mode in each thread */
791 for_each_thread(task, t) {
792 /* Update desired FP register width */
793 if (value & PR_FP_MODE_FR) {
794 clear_tsk_thread_flag(t, TIF_32BIT_FPREGS);
795 } else {
796 set_tsk_thread_flag(t, TIF_32BIT_FPREGS);
797 clear_tsk_thread_flag(t, TIF_MSA_CTX_LIVE);
798 }
799
800 /* Update desired FP single layout */
801 if (value & PR_FP_MODE_FRE)
802 set_tsk_thread_flag(t, TIF_HYBRID_FPREGS);
803 else
804 clear_tsk_thread_flag(t, TIF_HYBRID_FPREGS);
805 }
806
807 /*
808 * We need to ensure that all threads in the process have switched mode
809 * before returning, in order to allow userland to not worry about
810 * races. We can do this by forcing all CPUs that any thread in the
811 * process may be running on to schedule something else - in this case
812 * prepare_for_fp_mode_switch().
813 *
814 * We begin by generating a mask of all CPUs that any thread in the
815 * process may be running on.
816 */
817 cpumask_clear(&process_cpus);
818 for_each_thread(task, t)
819 cpumask_set_cpu(task_cpu(t), &process_cpus);
820
821 /*
822 * Now we schedule prepare_for_fp_mode_switch() on each of those CPUs.
823 *
824 * The CPUs may have rescheduled already since we switched mode or
825 * generated the cpumask, but that doesn't matter. If the task in this
826 * process is scheduled out then our scheduling
827 * prepare_for_fp_mode_switch() will simply be redundant. If it's
828 * scheduled in then it will already have picked up the new FP mode
829 * whilst doing so.
830 */
831 get_online_cpus();
832 for_each_cpu_and(cpu, &process_cpus, cpu_online_mask)
833 work_on_cpu(cpu, prepare_for_fp_mode_switch, NULL);
834 put_online_cpus();
835
836 return 0;
837}
838
839#if defined(CONFIG_32BIT) || defined(CONFIG_MIPS32_O32)
840void mips_dump_regs32(u32 *uregs, const struct pt_regs *regs)
841{
842 unsigned int i;
843
844 for (i = MIPS32_EF_R1; i <= MIPS32_EF_R31; i++) {
845 /* k0/k1 are copied as zero. */
846 if (i == MIPS32_EF_R26 || i == MIPS32_EF_R27)
847 uregs[i] = 0;
848 else
849 uregs[i] = regs->regs[i - MIPS32_EF_R0];
850 }
851
852 uregs[MIPS32_EF_LO] = regs->lo;
853 uregs[MIPS32_EF_HI] = regs->hi;
854 uregs[MIPS32_EF_CP0_EPC] = regs->cp0_epc;
855 uregs[MIPS32_EF_CP0_BADVADDR] = regs->cp0_badvaddr;
856 uregs[MIPS32_EF_CP0_STATUS] = regs->cp0_status;
857 uregs[MIPS32_EF_CP0_CAUSE] = regs->cp0_cause;
858}
859#endif /* CONFIG_32BIT || CONFIG_MIPS32_O32 */
860
861#ifdef CONFIG_64BIT
862void mips_dump_regs64(u64 *uregs, const struct pt_regs *regs)
863{
864 unsigned int i;
865
866 for (i = MIPS64_EF_R1; i <= MIPS64_EF_R31; i++) {
867 /* k0/k1 are copied as zero. */
868 if (i == MIPS64_EF_R26 || i == MIPS64_EF_R27)
869 uregs[i] = 0;
870 else
871 uregs[i] = regs->regs[i - MIPS64_EF_R0];
872 }
873
874 uregs[MIPS64_EF_LO] = regs->lo;
875 uregs[MIPS64_EF_HI] = regs->hi;
876 uregs[MIPS64_EF_CP0_EPC] = regs->cp0_epc;
877 uregs[MIPS64_EF_CP0_BADVADDR] = regs->cp0_badvaddr;
878 uregs[MIPS64_EF_CP0_STATUS] = regs->cp0_status;
879 uregs[MIPS64_EF_CP0_CAUSE] = regs->cp0_cause;
880}
881#endif /* CONFIG_64BIT */
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 - 1999, 2000 by Ralf Baechle and others.
7 * Copyright (C) 2005, 2006 by Ralf Baechle (ralf@linux-mips.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 * Copyright (C) 2004 Thiemo Seufer
10 * Copyright (C) 2013 Imagination Technologies Ltd.
11 */
12#include <linux/errno.h>
13#include <linux/sched.h>
14#include <linux/tick.h>
15#include <linux/kernel.h>
16#include <linux/mm.h>
17#include <linux/stddef.h>
18#include <linux/unistd.h>
19#include <linux/export.h>
20#include <linux/ptrace.h>
21#include <linux/mman.h>
22#include <linux/personality.h>
23#include <linux/sys.h>
24#include <linux/init.h>
25#include <linux/completion.h>
26#include <linux/kallsyms.h>
27#include <linux/random.h>
28#include <linux/prctl.h>
29
30#include <asm/asm.h>
31#include <asm/bootinfo.h>
32#include <asm/cpu.h>
33#include <asm/dsemul.h>
34#include <asm/dsp.h>
35#include <asm/fpu.h>
36#include <asm/irq.h>
37#include <asm/msa.h>
38#include <asm/pgtable.h>
39#include <asm/mipsregs.h>
40#include <asm/processor.h>
41#include <asm/reg.h>
42#include <linux/uaccess.h>
43#include <asm/io.h>
44#include <asm/elf.h>
45#include <asm/isadep.h>
46#include <asm/inst.h>
47#include <asm/stacktrace.h>
48#include <asm/irq_regs.h>
49
50#ifdef CONFIG_HOTPLUG_CPU
51void arch_cpu_idle_dead(void)
52{
53 /* What the heck is this check doing ? */
54 if (!cpumask_test_cpu(smp_processor_id(), &cpu_callin_map))
55 play_dead();
56}
57#endif
58
59asmlinkage void ret_from_fork(void);
60asmlinkage void ret_from_kernel_thread(void);
61
62void start_thread(struct pt_regs * regs, unsigned long pc, unsigned long sp)
63{
64 unsigned long status;
65
66 /* New thread loses kernel privileges. */
67 status = regs->cp0_status & ~(ST0_CU0|ST0_CU1|ST0_FR|KU_MASK);
68 status |= KU_USER;
69 regs->cp0_status = status;
70 lose_fpu(0);
71 clear_thread_flag(TIF_MSA_CTX_LIVE);
72 clear_used_math();
73 atomic_set(¤t->thread.bd_emu_frame, BD_EMUFRAME_NONE);
74 init_dsp();
75 regs->cp0_epc = pc;
76 regs->regs[29] = sp;
77}
78
79void exit_thread(struct task_struct *tsk)
80{
81 /*
82 * User threads may have allocated a delay slot emulation frame.
83 * If so, clean up that allocation.
84 */
85 if (!(current->flags & PF_KTHREAD))
86 dsemul_thread_cleanup(tsk);
87}
88
89int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
90{
91 /*
92 * Save any process state which is live in hardware registers to the
93 * parent context prior to duplication. This prevents the new child
94 * state becoming stale if the parent is preempted before copy_thread()
95 * gets a chance to save the parent's live hardware registers to the
96 * child context.
97 */
98 preempt_disable();
99
100 if (is_msa_enabled())
101 save_msa(current);
102 else if (is_fpu_owner())
103 _save_fp(current);
104
105 save_dsp(current);
106
107 preempt_enable();
108
109 *dst = *src;
110 return 0;
111}
112
113/*
114 * Copy architecture-specific thread state
115 */
116int copy_thread(unsigned long clone_flags, unsigned long usp,
117 unsigned long kthread_arg, struct task_struct *p)
118{
119 struct thread_info *ti = task_thread_info(p);
120 struct pt_regs *childregs, *regs = current_pt_regs();
121 unsigned long childksp;
122 p->set_child_tid = p->clear_child_tid = NULL;
123
124 childksp = (unsigned long)task_stack_page(p) + THREAD_SIZE - 32;
125
126 /* set up new TSS. */
127 childregs = (struct pt_regs *) childksp - 1;
128 /* Put the stack after the struct pt_regs. */
129 childksp = (unsigned long) childregs;
130 p->thread.cp0_status = read_c0_status() & ~(ST0_CU2|ST0_CU1);
131 if (unlikely(p->flags & PF_KTHREAD)) {
132 /* kernel thread */
133 unsigned long status = p->thread.cp0_status;
134 memset(childregs, 0, sizeof(struct pt_regs));
135 ti->addr_limit = KERNEL_DS;
136 p->thread.reg16 = usp; /* fn */
137 p->thread.reg17 = kthread_arg;
138 p->thread.reg29 = childksp;
139 p->thread.reg31 = (unsigned long) ret_from_kernel_thread;
140#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
141 status = (status & ~(ST0_KUP | ST0_IEP | ST0_IEC)) |
142 ((status & (ST0_KUC | ST0_IEC)) << 2);
143#else
144 status |= ST0_EXL;
145#endif
146 childregs->cp0_status = status;
147 return 0;
148 }
149
150 /* user thread */
151 *childregs = *regs;
152 childregs->regs[7] = 0; /* Clear error flag */
153 childregs->regs[2] = 0; /* Child gets zero as return value */
154 if (usp)
155 childregs->regs[29] = usp;
156 ti->addr_limit = USER_DS;
157
158 p->thread.reg29 = (unsigned long) childregs;
159 p->thread.reg31 = (unsigned long) ret_from_fork;
160
161 /*
162 * New tasks lose permission to use the fpu. This accelerates context
163 * switching for most programs since they don't use the fpu.
164 */
165 childregs->cp0_status &= ~(ST0_CU2|ST0_CU1);
166
167 clear_tsk_thread_flag(p, TIF_USEDFPU);
168 clear_tsk_thread_flag(p, TIF_USEDMSA);
169 clear_tsk_thread_flag(p, TIF_MSA_CTX_LIVE);
170
171#ifdef CONFIG_MIPS_MT_FPAFF
172 clear_tsk_thread_flag(p, TIF_FPUBOUND);
173#endif /* CONFIG_MIPS_MT_FPAFF */
174
175 atomic_set(&p->thread.bd_emu_frame, BD_EMUFRAME_NONE);
176
177 if (clone_flags & CLONE_SETTLS)
178 ti->tp_value = regs->regs[7];
179
180 return 0;
181}
182
183#ifdef CONFIG_CC_STACKPROTECTOR
184#include <linux/stackprotector.h>
185unsigned long __stack_chk_guard __read_mostly;
186EXPORT_SYMBOL(__stack_chk_guard);
187#endif
188
189struct mips_frame_info {
190 void *func;
191 unsigned long func_size;
192 int frame_size;
193 int pc_offset;
194};
195
196#define J_TARGET(pc,target) \
197 (((unsigned long)(pc) & 0xf0000000) | ((target) << 2))
198
199static inline int is_ra_save_ins(union mips_instruction *ip, int *poff)
200{
201#ifdef CONFIG_CPU_MICROMIPS
202 /*
203 * swsp ra,offset
204 * swm16 reglist,offset(sp)
205 * swm32 reglist,offset(sp)
206 * sw32 ra,offset(sp)
207 * jradiussp - NOT SUPPORTED
208 *
209 * microMIPS is way more fun...
210 */
211 if (mm_insn_16bit(ip->halfword[1])) {
212 switch (ip->mm16_r5_format.opcode) {
213 case mm_swsp16_op:
214 if (ip->mm16_r5_format.rt != 31)
215 return 0;
216
217 *poff = ip->mm16_r5_format.simmediate;
218 *poff = (*poff << 2) / sizeof(ulong);
219 return 1;
220
221 case mm_pool16c_op:
222 switch (ip->mm16_m_format.func) {
223 case mm_swm16_op:
224 *poff = ip->mm16_m_format.imm;
225 *poff += 1 + ip->mm16_m_format.rlist;
226 *poff = (*poff << 2) / sizeof(ulong);
227 return 1;
228
229 default:
230 return 0;
231 }
232
233 default:
234 return 0;
235 }
236 }
237
238 switch (ip->i_format.opcode) {
239 case mm_sw32_op:
240 if (ip->i_format.rs != 29)
241 return 0;
242 if (ip->i_format.rt != 31)
243 return 0;
244
245 *poff = ip->i_format.simmediate / sizeof(ulong);
246 return 1;
247
248 case mm_pool32b_op:
249 switch (ip->mm_m_format.func) {
250 case mm_swm32_func:
251 if (ip->mm_m_format.rd < 0x10)
252 return 0;
253 if (ip->mm_m_format.base != 29)
254 return 0;
255
256 *poff = ip->mm_m_format.simmediate;
257 *poff += (ip->mm_m_format.rd & 0xf) * sizeof(u32);
258 *poff /= sizeof(ulong);
259 return 1;
260 default:
261 return 0;
262 }
263
264 default:
265 return 0;
266 }
267#else
268 /* sw / sd $ra, offset($sp) */
269 if ((ip->i_format.opcode == sw_op || ip->i_format.opcode == sd_op) &&
270 ip->i_format.rs == 29 && ip->i_format.rt == 31) {
271 *poff = ip->i_format.simmediate / sizeof(ulong);
272 return 1;
273 }
274
275 return 0;
276#endif
277}
278
279static inline int is_jump_ins(union mips_instruction *ip)
280{
281#ifdef CONFIG_CPU_MICROMIPS
282 /*
283 * jr16,jrc,jalr16,jalr16
284 * jal
285 * jalr/jr,jalr.hb/jr.hb,jalrs,jalrs.hb
286 * jraddiusp - NOT SUPPORTED
287 *
288 * microMIPS is kind of more fun...
289 */
290 if (mm_insn_16bit(ip->halfword[1])) {
291 if ((ip->mm16_r5_format.opcode == mm_pool16c_op &&
292 (ip->mm16_r5_format.rt & mm_jr16_op) == mm_jr16_op))
293 return 1;
294 return 0;
295 }
296
297 if (ip->j_format.opcode == mm_j32_op)
298 return 1;
299 if (ip->j_format.opcode == mm_jal32_op)
300 return 1;
301 if (ip->r_format.opcode != mm_pool32a_op ||
302 ip->r_format.func != mm_pool32axf_op)
303 return 0;
304 return ((ip->u_format.uimmediate >> 6) & mm_jalr_op) == mm_jalr_op;
305#else
306 if (ip->j_format.opcode == j_op)
307 return 1;
308 if (ip->j_format.opcode == jal_op)
309 return 1;
310 if (ip->r_format.opcode != spec_op)
311 return 0;
312 return ip->r_format.func == jalr_op || ip->r_format.func == jr_op;
313#endif
314}
315
316static inline int is_sp_move_ins(union mips_instruction *ip)
317{
318#ifdef CONFIG_CPU_MICROMIPS
319 /*
320 * addiusp -imm
321 * addius5 sp,-imm
322 * addiu32 sp,sp,-imm
323 * jradiussp - NOT SUPPORTED
324 *
325 * microMIPS is not more fun...
326 */
327 if (mm_insn_16bit(ip->halfword[1])) {
328 return (ip->mm16_r3_format.opcode == mm_pool16d_op &&
329 ip->mm16_r3_format.simmediate && mm_addiusp_func) ||
330 (ip->mm16_r5_format.opcode == mm_pool16d_op &&
331 ip->mm16_r5_format.rt == 29);
332 }
333
334 return ip->mm_i_format.opcode == mm_addiu32_op &&
335 ip->mm_i_format.rt == 29 && ip->mm_i_format.rs == 29;
336#else
337 /* addiu/daddiu sp,sp,-imm */
338 if (ip->i_format.rs != 29 || ip->i_format.rt != 29)
339 return 0;
340 if (ip->i_format.opcode == addiu_op || ip->i_format.opcode == daddiu_op)
341 return 1;
342#endif
343 return 0;
344}
345
346static int get_frame_info(struct mips_frame_info *info)
347{
348 bool is_mmips = IS_ENABLED(CONFIG_CPU_MICROMIPS);
349 union mips_instruction insn, *ip, *ip_end;
350 const unsigned int max_insns = 128;
351 unsigned int i;
352
353 info->pc_offset = -1;
354 info->frame_size = 0;
355
356 ip = (void *)msk_isa16_mode((ulong)info->func);
357 if (!ip)
358 goto err;
359
360 ip_end = (void *)ip + info->func_size;
361
362 for (i = 0; i < max_insns && ip < ip_end; i++, ip++) {
363 if (is_mmips && mm_insn_16bit(ip->halfword[0])) {
364 insn.halfword[0] = 0;
365 insn.halfword[1] = ip->halfword[0];
366 } else if (is_mmips) {
367 insn.halfword[0] = ip->halfword[1];
368 insn.halfword[1] = ip->halfword[0];
369 } else {
370 insn.word = ip->word;
371 }
372
373 if (is_jump_ins(&insn))
374 break;
375
376 if (!info->frame_size) {
377 if (is_sp_move_ins(&insn))
378 {
379#ifdef CONFIG_CPU_MICROMIPS
380 if (mm_insn_16bit(ip->halfword[0]))
381 {
382 unsigned short tmp;
383
384 if (ip->halfword[0] & mm_addiusp_func)
385 {
386 tmp = (((ip->halfword[0] >> 1) & 0x1ff) << 2);
387 info->frame_size = -(signed short)(tmp | ((tmp & 0x100) ? 0xfe00 : 0));
388 } else {
389 tmp = (ip->halfword[0] >> 1);
390 info->frame_size = -(signed short)(tmp & 0xf);
391 }
392 ip = (void *) &ip->halfword[1];
393 ip--;
394 } else
395#endif
396 info->frame_size = - ip->i_format.simmediate;
397 }
398 continue;
399 }
400 if (info->pc_offset == -1 &&
401 is_ra_save_ins(&insn, &info->pc_offset))
402 break;
403 }
404 if (info->frame_size && info->pc_offset >= 0) /* nested */
405 return 0;
406 if (info->pc_offset < 0) /* leaf */
407 return 1;
408 /* prologue seems bogus... */
409err:
410 return -1;
411}
412
413static struct mips_frame_info schedule_mfi __read_mostly;
414
415#ifdef CONFIG_KALLSYMS
416static unsigned long get___schedule_addr(void)
417{
418 return kallsyms_lookup_name("__schedule");
419}
420#else
421static unsigned long get___schedule_addr(void)
422{
423 union mips_instruction *ip = (void *)schedule;
424 int max_insns = 8;
425 int i;
426
427 for (i = 0; i < max_insns; i++, ip++) {
428 if (ip->j_format.opcode == j_op)
429 return J_TARGET(ip, ip->j_format.target);
430 }
431 return 0;
432}
433#endif
434
435static int __init frame_info_init(void)
436{
437 unsigned long size = 0;
438#ifdef CONFIG_KALLSYMS
439 unsigned long ofs;
440#endif
441 unsigned long addr;
442
443 addr = get___schedule_addr();
444 if (!addr)
445 addr = (unsigned long)schedule;
446
447#ifdef CONFIG_KALLSYMS
448 kallsyms_lookup_size_offset(addr, &size, &ofs);
449#endif
450 schedule_mfi.func = (void *)addr;
451 schedule_mfi.func_size = size;
452
453 get_frame_info(&schedule_mfi);
454
455 /*
456 * Without schedule() frame info, result given by
457 * thread_saved_pc() and get_wchan() are not reliable.
458 */
459 if (schedule_mfi.pc_offset < 0)
460 printk("Can't analyze schedule() prologue at %p\n", schedule);
461
462 return 0;
463}
464
465arch_initcall(frame_info_init);
466
467/*
468 * Return saved PC of a blocked thread.
469 */
470unsigned long thread_saved_pc(struct task_struct *tsk)
471{
472 struct thread_struct *t = &tsk->thread;
473
474 /* New born processes are a special case */
475 if (t->reg31 == (unsigned long) ret_from_fork)
476 return t->reg31;
477 if (schedule_mfi.pc_offset < 0)
478 return 0;
479 return ((unsigned long *)t->reg29)[schedule_mfi.pc_offset];
480}
481
482
483#ifdef CONFIG_KALLSYMS
484/* generic stack unwinding function */
485unsigned long notrace unwind_stack_by_address(unsigned long stack_page,
486 unsigned long *sp,
487 unsigned long pc,
488 unsigned long *ra)
489{
490 struct mips_frame_info info;
491 unsigned long size, ofs;
492 int leaf;
493 extern void ret_from_irq(void);
494 extern void ret_from_exception(void);
495
496 if (!stack_page)
497 return 0;
498
499 /*
500 * If we reached the bottom of interrupt context,
501 * return saved pc in pt_regs.
502 */
503 if (pc == (unsigned long)ret_from_irq ||
504 pc == (unsigned long)ret_from_exception) {
505 struct pt_regs *regs;
506 if (*sp >= stack_page &&
507 *sp + sizeof(*regs) <= stack_page + THREAD_SIZE - 32) {
508 regs = (struct pt_regs *)*sp;
509 pc = regs->cp0_epc;
510 if (!user_mode(regs) && __kernel_text_address(pc)) {
511 *sp = regs->regs[29];
512 *ra = regs->regs[31];
513 return pc;
514 }
515 }
516 return 0;
517 }
518 if (!kallsyms_lookup_size_offset(pc, &size, &ofs))
519 return 0;
520 /*
521 * Return ra if an exception occurred at the first instruction
522 */
523 if (unlikely(ofs == 0)) {
524 pc = *ra;
525 *ra = 0;
526 return pc;
527 }
528
529 info.func = (void *)(pc - ofs);
530 info.func_size = ofs; /* analyze from start to ofs */
531 leaf = get_frame_info(&info);
532 if (leaf < 0)
533 return 0;
534
535 if (*sp < stack_page ||
536 *sp + info.frame_size > stack_page + THREAD_SIZE - 32)
537 return 0;
538
539 if (leaf)
540 /*
541 * For some extreme cases, get_frame_info() can
542 * consider wrongly a nested function as a leaf
543 * one. In that cases avoid to return always the
544 * same value.
545 */
546 pc = pc != *ra ? *ra : 0;
547 else
548 pc = ((unsigned long *)(*sp))[info.pc_offset];
549
550 *sp += info.frame_size;
551 *ra = 0;
552 return __kernel_text_address(pc) ? pc : 0;
553}
554EXPORT_SYMBOL(unwind_stack_by_address);
555
556/* used by show_backtrace() */
557unsigned long unwind_stack(struct task_struct *task, unsigned long *sp,
558 unsigned long pc, unsigned long *ra)
559{
560 unsigned long stack_page = 0;
561 int cpu;
562
563 for_each_possible_cpu(cpu) {
564 if (on_irq_stack(cpu, *sp)) {
565 stack_page = (unsigned long)irq_stack[cpu];
566 break;
567 }
568 }
569
570 if (!stack_page)
571 stack_page = (unsigned long)task_stack_page(task);
572
573 return unwind_stack_by_address(stack_page, sp, pc, ra);
574}
575#endif
576
577/*
578 * get_wchan - a maintenance nightmare^W^Wpain in the ass ...
579 */
580unsigned long get_wchan(struct task_struct *task)
581{
582 unsigned long pc = 0;
583#ifdef CONFIG_KALLSYMS
584 unsigned long sp;
585 unsigned long ra = 0;
586#endif
587
588 if (!task || task == current || task->state == TASK_RUNNING)
589 goto out;
590 if (!task_stack_page(task))
591 goto out;
592
593 pc = thread_saved_pc(task);
594
595#ifdef CONFIG_KALLSYMS
596 sp = task->thread.reg29 + schedule_mfi.frame_size;
597
598 while (in_sched_functions(pc))
599 pc = unwind_stack(task, &sp, pc, &ra);
600#endif
601
602out:
603 return pc;
604}
605
606/*
607 * Don't forget that the stack pointer must be aligned on a 8 bytes
608 * boundary for 32-bits ABI and 16 bytes for 64-bits ABI.
609 */
610unsigned long arch_align_stack(unsigned long sp)
611{
612 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
613 sp -= get_random_int() & ~PAGE_MASK;
614
615 return sp & ALMASK;
616}
617
618static void arch_dump_stack(void *info)
619{
620 struct pt_regs *regs;
621
622 regs = get_irq_regs();
623
624 if (regs)
625 show_regs(regs);
626
627 dump_stack();
628}
629
630void arch_trigger_cpumask_backtrace(const cpumask_t *mask, bool exclude_self)
631{
632 long this_cpu = get_cpu();
633
634 if (cpumask_test_cpu(this_cpu, mask) && !exclude_self)
635 dump_stack();
636
637 smp_call_function_many(mask, arch_dump_stack, NULL, 1);
638
639 put_cpu();
640}
641
642int mips_get_process_fp_mode(struct task_struct *task)
643{
644 int value = 0;
645
646 if (!test_tsk_thread_flag(task, TIF_32BIT_FPREGS))
647 value |= PR_FP_MODE_FR;
648 if (test_tsk_thread_flag(task, TIF_HYBRID_FPREGS))
649 value |= PR_FP_MODE_FRE;
650
651 return value;
652}
653
654static void prepare_for_fp_mode_switch(void *info)
655{
656 struct mm_struct *mm = info;
657
658 if (current->mm == mm)
659 lose_fpu(1);
660}
661
662int mips_set_process_fp_mode(struct task_struct *task, unsigned int value)
663{
664 const unsigned int known_bits = PR_FP_MODE_FR | PR_FP_MODE_FRE;
665 struct task_struct *t;
666 int max_users;
667
668 /* Check the value is valid */
669 if (value & ~known_bits)
670 return -EOPNOTSUPP;
671
672 /* Avoid inadvertently triggering emulation */
673 if ((value & PR_FP_MODE_FR) && raw_cpu_has_fpu &&
674 !(raw_current_cpu_data.fpu_id & MIPS_FPIR_F64))
675 return -EOPNOTSUPP;
676 if ((value & PR_FP_MODE_FRE) && raw_cpu_has_fpu && !cpu_has_fre)
677 return -EOPNOTSUPP;
678
679 /* FR = 0 not supported in MIPS R6 */
680 if (!(value & PR_FP_MODE_FR) && raw_cpu_has_fpu && cpu_has_mips_r6)
681 return -EOPNOTSUPP;
682
683 /* Proceed with the mode switch */
684 preempt_disable();
685
686 /* Save FP & vector context, then disable FPU & MSA */
687 if (task->signal == current->signal)
688 lose_fpu(1);
689
690 /* Prevent any threads from obtaining live FP context */
691 atomic_set(&task->mm->context.fp_mode_switching, 1);
692 smp_mb__after_atomic();
693
694 /*
695 * If there are multiple online CPUs then force any which are running
696 * threads in this process to lose their FPU context, which they can't
697 * regain until fp_mode_switching is cleared later.
698 */
699 if (num_online_cpus() > 1) {
700 /* No need to send an IPI for the local CPU */
701 max_users = (task->mm == current->mm) ? 1 : 0;
702
703 if (atomic_read(¤t->mm->mm_users) > max_users)
704 smp_call_function(prepare_for_fp_mode_switch,
705 (void *)current->mm, 1);
706 }
707
708 /*
709 * There are now no threads of the process with live FP context, so it
710 * is safe to proceed with the FP mode switch.
711 */
712 for_each_thread(task, t) {
713 /* Update desired FP register width */
714 if (value & PR_FP_MODE_FR) {
715 clear_tsk_thread_flag(t, TIF_32BIT_FPREGS);
716 } else {
717 set_tsk_thread_flag(t, TIF_32BIT_FPREGS);
718 clear_tsk_thread_flag(t, TIF_MSA_CTX_LIVE);
719 }
720
721 /* Update desired FP single layout */
722 if (value & PR_FP_MODE_FRE)
723 set_tsk_thread_flag(t, TIF_HYBRID_FPREGS);
724 else
725 clear_tsk_thread_flag(t, TIF_HYBRID_FPREGS);
726 }
727
728 /* Allow threads to use FP again */
729 atomic_set(&task->mm->context.fp_mode_switching, 0);
730 preempt_enable();
731
732 return 0;
733}