Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Intel Smart Sound Technology (SST) DSP Core Driver
4 *
5 * Copyright (C) 2013, Intel Corporation. All rights reserved.
6 */
7
8#include <linux/slab.h>
9#include <linux/export.h>
10#include <linux/interrupt.h>
11#include <linux/module.h>
12#include <linux/platform_device.h>
13#include <linux/io-64-nonatomic-lo-hi.h>
14#include <linux/delay.h>
15
16#include "sst-dsp.h"
17#include "sst-dsp-priv.h"
18
19#define CREATE_TRACE_POINTS
20#include <trace/events/intel-sst.h>
21
22/* Internal generic low-level SST IO functions - can be overidden */
23void sst_shim32_write(void __iomem *addr, u32 offset, u32 value)
24{
25 writel(value, addr + offset);
26}
27EXPORT_SYMBOL_GPL(sst_shim32_write);
28
29u32 sst_shim32_read(void __iomem *addr, u32 offset)
30{
31 return readl(addr + offset);
32}
33EXPORT_SYMBOL_GPL(sst_shim32_read);
34
35void sst_shim32_write64(void __iomem *addr, u32 offset, u64 value)
36{
37 writeq(value, addr + offset);
38}
39EXPORT_SYMBOL_GPL(sst_shim32_write64);
40
41u64 sst_shim32_read64(void __iomem *addr, u32 offset)
42{
43 return readq(addr + offset);
44}
45EXPORT_SYMBOL_GPL(sst_shim32_read64);
46
47static inline void _sst_memcpy_toio_32(volatile u32 __iomem *dest,
48 u32 *src, size_t bytes)
49{
50 int i, words = bytes >> 2;
51
52 for (i = 0; i < words; i++)
53 writel(src[i], dest + i);
54}
55
56static inline void _sst_memcpy_fromio_32(u32 *dest,
57 const volatile __iomem u32 *src, size_t bytes)
58{
59 int i, words = bytes >> 2;
60
61 for (i = 0; i < words; i++)
62 dest[i] = readl(src + i);
63}
64
65void sst_memcpy_toio_32(struct sst_dsp *sst,
66 void __iomem *dest, void *src, size_t bytes)
67{
68 _sst_memcpy_toio_32(dest, src, bytes);
69}
70EXPORT_SYMBOL_GPL(sst_memcpy_toio_32);
71
72void sst_memcpy_fromio_32(struct sst_dsp *sst, void *dest,
73 void __iomem *src, size_t bytes)
74{
75 _sst_memcpy_fromio_32(dest, src, bytes);
76}
77EXPORT_SYMBOL_GPL(sst_memcpy_fromio_32);
78
79/* Public API */
80void sst_dsp_shim_write(struct sst_dsp *sst, u32 offset, u32 value)
81{
82 unsigned long flags;
83
84 spin_lock_irqsave(&sst->spinlock, flags);
85 sst->ops->write(sst->addr.shim, offset, value);
86 spin_unlock_irqrestore(&sst->spinlock, flags);
87}
88EXPORT_SYMBOL_GPL(sst_dsp_shim_write);
89
90u32 sst_dsp_shim_read(struct sst_dsp *sst, u32 offset)
91{
92 unsigned long flags;
93 u32 val;
94
95 spin_lock_irqsave(&sst->spinlock, flags);
96 val = sst->ops->read(sst->addr.shim, offset);
97 spin_unlock_irqrestore(&sst->spinlock, flags);
98
99 return val;
100}
101EXPORT_SYMBOL_GPL(sst_dsp_shim_read);
102
103void sst_dsp_shim_write64(struct sst_dsp *sst, u32 offset, u64 value)
104{
105 unsigned long flags;
106
107 spin_lock_irqsave(&sst->spinlock, flags);
108 sst->ops->write64(sst->addr.shim, offset, value);
109 spin_unlock_irqrestore(&sst->spinlock, flags);
110}
111EXPORT_SYMBOL_GPL(sst_dsp_shim_write64);
112
113u64 sst_dsp_shim_read64(struct sst_dsp *sst, u32 offset)
114{
115 unsigned long flags;
116 u64 val;
117
118 spin_lock_irqsave(&sst->spinlock, flags);
119 val = sst->ops->read64(sst->addr.shim, offset);
120 spin_unlock_irqrestore(&sst->spinlock, flags);
121
122 return val;
123}
124EXPORT_SYMBOL_GPL(sst_dsp_shim_read64);
125
126void sst_dsp_shim_write_unlocked(struct sst_dsp *sst, u32 offset, u32 value)
127{
128 sst->ops->write(sst->addr.shim, offset, value);
129}
130EXPORT_SYMBOL_GPL(sst_dsp_shim_write_unlocked);
131
132u32 sst_dsp_shim_read_unlocked(struct sst_dsp *sst, u32 offset)
133{
134 return sst->ops->read(sst->addr.shim, offset);
135}
136EXPORT_SYMBOL_GPL(sst_dsp_shim_read_unlocked);
137
138void sst_dsp_shim_write64_unlocked(struct sst_dsp *sst, u32 offset, u64 value)
139{
140 sst->ops->write64(sst->addr.shim, offset, value);
141}
142EXPORT_SYMBOL_GPL(sst_dsp_shim_write64_unlocked);
143
144u64 sst_dsp_shim_read64_unlocked(struct sst_dsp *sst, u32 offset)
145{
146 return sst->ops->read64(sst->addr.shim, offset);
147}
148EXPORT_SYMBOL_GPL(sst_dsp_shim_read64_unlocked);
149
150int sst_dsp_shim_update_bits_unlocked(struct sst_dsp *sst, u32 offset,
151 u32 mask, u32 value)
152{
153 bool change;
154 unsigned int old, new;
155 u32 ret;
156
157 ret = sst_dsp_shim_read_unlocked(sst, offset);
158
159 old = ret;
160 new = (old & (~mask)) | (value & mask);
161
162 change = (old != new);
163 if (change)
164 sst_dsp_shim_write_unlocked(sst, offset, new);
165
166 return change;
167}
168EXPORT_SYMBOL_GPL(sst_dsp_shim_update_bits_unlocked);
169
170int sst_dsp_shim_update_bits64_unlocked(struct sst_dsp *sst, u32 offset,
171 u64 mask, u64 value)
172{
173 bool change;
174 u64 old, new;
175
176 old = sst_dsp_shim_read64_unlocked(sst, offset);
177
178 new = (old & (~mask)) | (value & mask);
179
180 change = (old != new);
181 if (change)
182 sst_dsp_shim_write64_unlocked(sst, offset, new);
183
184 return change;
185}
186EXPORT_SYMBOL_GPL(sst_dsp_shim_update_bits64_unlocked);
187
188/* This is for registers bits with attribute RWC */
189void sst_dsp_shim_update_bits_forced_unlocked(struct sst_dsp *sst, u32 offset,
190 u32 mask, u32 value)
191{
192 unsigned int old, new;
193 u32 ret;
194
195 ret = sst_dsp_shim_read_unlocked(sst, offset);
196
197 old = ret;
198 new = (old & (~mask)) | (value & mask);
199
200 sst_dsp_shim_write_unlocked(sst, offset, new);
201}
202EXPORT_SYMBOL_GPL(sst_dsp_shim_update_bits_forced_unlocked);
203
204int sst_dsp_shim_update_bits(struct sst_dsp *sst, u32 offset,
205 u32 mask, u32 value)
206{
207 unsigned long flags;
208 bool change;
209
210 spin_lock_irqsave(&sst->spinlock, flags);
211 change = sst_dsp_shim_update_bits_unlocked(sst, offset, mask, value);
212 spin_unlock_irqrestore(&sst->spinlock, flags);
213 return change;
214}
215EXPORT_SYMBOL_GPL(sst_dsp_shim_update_bits);
216
217int sst_dsp_shim_update_bits64(struct sst_dsp *sst, u32 offset,
218 u64 mask, u64 value)
219{
220 unsigned long flags;
221 bool change;
222
223 spin_lock_irqsave(&sst->spinlock, flags);
224 change = sst_dsp_shim_update_bits64_unlocked(sst, offset, mask, value);
225 spin_unlock_irqrestore(&sst->spinlock, flags);
226 return change;
227}
228EXPORT_SYMBOL_GPL(sst_dsp_shim_update_bits64);
229
230/* This is for registers bits with attribute RWC */
231void sst_dsp_shim_update_bits_forced(struct sst_dsp *sst, u32 offset,
232 u32 mask, u32 value)
233{
234 unsigned long flags;
235
236 spin_lock_irqsave(&sst->spinlock, flags);
237 sst_dsp_shim_update_bits_forced_unlocked(sst, offset, mask, value);
238 spin_unlock_irqrestore(&sst->spinlock, flags);
239}
240EXPORT_SYMBOL_GPL(sst_dsp_shim_update_bits_forced);
241
242int sst_dsp_register_poll(struct sst_dsp *ctx, u32 offset, u32 mask,
243 u32 target, u32 time, char *operation)
244{
245 u32 reg;
246 unsigned long timeout;
247 int k = 0, s = 500;
248
249 /*
250 * split the loop into sleeps of varying resolution. more accurately,
251 * the range of wakeups are:
252 * Phase 1(first 5ms): min sleep 0.5ms; max sleep 1ms.
253 * Phase 2:( 5ms to 10ms) : min sleep 0.5ms; max sleep 10ms
254 * (usleep_range (500, 1000) and usleep_range(5000, 10000) are
255 * both possible in this phase depending on whether k > 10 or not).
256 * Phase 3: (beyond 10 ms) min sleep 5ms; max sleep 10ms.
257 */
258
259 timeout = jiffies + msecs_to_jiffies(time);
260 while ((((reg = sst_dsp_shim_read_unlocked(ctx, offset)) & mask) != target)
261 && time_before(jiffies, timeout)) {
262 k++;
263 if (k > 10)
264 s = 5000;
265
266 usleep_range(s, 2*s);
267 }
268
269 if ((reg & mask) == target) {
270 dev_dbg(ctx->dev, "FW Poll Status: reg=%#x %s successful\n",
271 reg, operation);
272
273 return 0;
274 }
275
276 dev_dbg(ctx->dev, "FW Poll Status: reg=%#x %s timedout\n",
277 reg, operation);
278 return -ETIME;
279}
280EXPORT_SYMBOL_GPL(sst_dsp_register_poll);
281
282void sst_dsp_dump(struct sst_dsp *sst)
283{
284 if (sst->ops->dump)
285 sst->ops->dump(sst);
286}
287EXPORT_SYMBOL_GPL(sst_dsp_dump);
288
289void sst_dsp_reset(struct sst_dsp *sst)
290{
291 if (sst->ops->reset)
292 sst->ops->reset(sst);
293}
294EXPORT_SYMBOL_GPL(sst_dsp_reset);
295
296int sst_dsp_boot(struct sst_dsp *sst)
297{
298 if (sst->ops->boot)
299 sst->ops->boot(sst);
300
301 return 0;
302}
303EXPORT_SYMBOL_GPL(sst_dsp_boot);
304
305int sst_dsp_wake(struct sst_dsp *sst)
306{
307 if (sst->ops->wake)
308 return sst->ops->wake(sst);
309
310 return 0;
311}
312EXPORT_SYMBOL_GPL(sst_dsp_wake);
313
314void sst_dsp_sleep(struct sst_dsp *sst)
315{
316 if (sst->ops->sleep)
317 sst->ops->sleep(sst);
318}
319EXPORT_SYMBOL_GPL(sst_dsp_sleep);
320
321void sst_dsp_stall(struct sst_dsp *sst)
322{
323 if (sst->ops->stall)
324 sst->ops->stall(sst);
325}
326EXPORT_SYMBOL_GPL(sst_dsp_stall);
327
328void sst_dsp_ipc_msg_tx(struct sst_dsp *dsp, u32 msg)
329{
330 sst_dsp_shim_write_unlocked(dsp, SST_IPCX, msg | SST_IPCX_BUSY);
331 trace_sst_ipc_msg_tx(msg);
332}
333EXPORT_SYMBOL_GPL(sst_dsp_ipc_msg_tx);
334
335u32 sst_dsp_ipc_msg_rx(struct sst_dsp *dsp)
336{
337 u32 msg;
338
339 msg = sst_dsp_shim_read_unlocked(dsp, SST_IPCX);
340 trace_sst_ipc_msg_rx(msg);
341
342 return msg;
343}
344EXPORT_SYMBOL_GPL(sst_dsp_ipc_msg_rx);
345
346int sst_dsp_mailbox_init(struct sst_dsp *sst, u32 inbox_offset, size_t inbox_size,
347 u32 outbox_offset, size_t outbox_size)
348{
349 sst->mailbox.in_base = sst->addr.lpe + inbox_offset;
350 sst->mailbox.out_base = sst->addr.lpe + outbox_offset;
351 sst->mailbox.in_size = inbox_size;
352 sst->mailbox.out_size = outbox_size;
353 return 0;
354}
355EXPORT_SYMBOL_GPL(sst_dsp_mailbox_init);
356
357void sst_dsp_outbox_write(struct sst_dsp *sst, void *message, size_t bytes)
358{
359 u32 i;
360
361 trace_sst_ipc_outbox_write(bytes);
362
363 memcpy_toio(sst->mailbox.out_base, message, bytes);
364
365 for (i = 0; i < bytes; i += 4)
366 trace_sst_ipc_outbox_wdata(i, *(u32 *)(message + i));
367}
368EXPORT_SYMBOL_GPL(sst_dsp_outbox_write);
369
370void sst_dsp_outbox_read(struct sst_dsp *sst, void *message, size_t bytes)
371{
372 u32 i;
373
374 trace_sst_ipc_outbox_read(bytes);
375
376 memcpy_fromio(message, sst->mailbox.out_base, bytes);
377
378 for (i = 0; i < bytes; i += 4)
379 trace_sst_ipc_outbox_rdata(i, *(u32 *)(message + i));
380}
381EXPORT_SYMBOL_GPL(sst_dsp_outbox_read);
382
383void sst_dsp_inbox_write(struct sst_dsp *sst, void *message, size_t bytes)
384{
385 u32 i;
386
387 trace_sst_ipc_inbox_write(bytes);
388
389 memcpy_toio(sst->mailbox.in_base, message, bytes);
390
391 for (i = 0; i < bytes; i += 4)
392 trace_sst_ipc_inbox_wdata(i, *(u32 *)(message + i));
393}
394EXPORT_SYMBOL_GPL(sst_dsp_inbox_write);
395
396void sst_dsp_inbox_read(struct sst_dsp *sst, void *message, size_t bytes)
397{
398 u32 i;
399
400 trace_sst_ipc_inbox_read(bytes);
401
402 memcpy_fromio(message, sst->mailbox.in_base, bytes);
403
404 for (i = 0; i < bytes; i += 4)
405 trace_sst_ipc_inbox_rdata(i, *(u32 *)(message + i));
406}
407EXPORT_SYMBOL_GPL(sst_dsp_inbox_read);
408
409/* Module information */
410MODULE_AUTHOR("Liam Girdwood");
411MODULE_DESCRIPTION("Intel SST Core");
412MODULE_LICENSE("GPL v2");
1/*
2 * Intel Smart Sound Technology (SST) DSP Core Driver
3 *
4 * Copyright (C) 2013, Intel Corporation. All rights reserved.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License version
8 * 2 as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
17#include <linux/slab.h>
18#include <linux/export.h>
19#include <linux/interrupt.h>
20#include <linux/module.h>
21#include <linux/platform_device.h>
22#include <linux/io.h>
23#include <linux/delay.h>
24
25#include "sst-dsp.h"
26#include "sst-dsp-priv.h"
27
28#define CREATE_TRACE_POINTS
29#include <trace/events/intel-sst.h>
30
31/* Internal generic low-level SST IO functions - can be overidden */
32void sst_shim32_write(void __iomem *addr, u32 offset, u32 value)
33{
34 writel(value, addr + offset);
35}
36EXPORT_SYMBOL_GPL(sst_shim32_write);
37
38u32 sst_shim32_read(void __iomem *addr, u32 offset)
39{
40 return readl(addr + offset);
41}
42EXPORT_SYMBOL_GPL(sst_shim32_read);
43
44void sst_shim32_write64(void __iomem *addr, u32 offset, u64 value)
45{
46 memcpy_toio(addr + offset, &value, sizeof(value));
47}
48EXPORT_SYMBOL_GPL(sst_shim32_write64);
49
50u64 sst_shim32_read64(void __iomem *addr, u32 offset)
51{
52 u64 val;
53
54 memcpy_fromio(&val, addr + offset, sizeof(val));
55 return val;
56}
57EXPORT_SYMBOL_GPL(sst_shim32_read64);
58
59static inline void _sst_memcpy_toio_32(volatile u32 __iomem *dest,
60 u32 *src, size_t bytes)
61{
62 int i, words = bytes >> 2;
63
64 for (i = 0; i < words; i++)
65 writel(src[i], dest + i);
66}
67
68static inline void _sst_memcpy_fromio_32(u32 *dest,
69 const volatile __iomem u32 *src, size_t bytes)
70{
71 int i, words = bytes >> 2;
72
73 for (i = 0; i < words; i++)
74 dest[i] = readl(src + i);
75}
76
77void sst_memcpy_toio_32(struct sst_dsp *sst,
78 void __iomem *dest, void *src, size_t bytes)
79{
80 _sst_memcpy_toio_32(dest, src, bytes);
81}
82EXPORT_SYMBOL_GPL(sst_memcpy_toio_32);
83
84void sst_memcpy_fromio_32(struct sst_dsp *sst, void *dest,
85 void __iomem *src, size_t bytes)
86{
87 _sst_memcpy_fromio_32(dest, src, bytes);
88}
89EXPORT_SYMBOL_GPL(sst_memcpy_fromio_32);
90
91/* Public API */
92void sst_dsp_shim_write(struct sst_dsp *sst, u32 offset, u32 value)
93{
94 unsigned long flags;
95
96 spin_lock_irqsave(&sst->spinlock, flags);
97 sst->ops->write(sst->addr.shim, offset, value);
98 spin_unlock_irqrestore(&sst->spinlock, flags);
99}
100EXPORT_SYMBOL_GPL(sst_dsp_shim_write);
101
102u32 sst_dsp_shim_read(struct sst_dsp *sst, u32 offset)
103{
104 unsigned long flags;
105 u32 val;
106
107 spin_lock_irqsave(&sst->spinlock, flags);
108 val = sst->ops->read(sst->addr.shim, offset);
109 spin_unlock_irqrestore(&sst->spinlock, flags);
110
111 return val;
112}
113EXPORT_SYMBOL_GPL(sst_dsp_shim_read);
114
115void sst_dsp_shim_write64(struct sst_dsp *sst, u32 offset, u64 value)
116{
117 unsigned long flags;
118
119 spin_lock_irqsave(&sst->spinlock, flags);
120 sst->ops->write64(sst->addr.shim, offset, value);
121 spin_unlock_irqrestore(&sst->spinlock, flags);
122}
123EXPORT_SYMBOL_GPL(sst_dsp_shim_write64);
124
125u64 sst_dsp_shim_read64(struct sst_dsp *sst, u32 offset)
126{
127 unsigned long flags;
128 u64 val;
129
130 spin_lock_irqsave(&sst->spinlock, flags);
131 val = sst->ops->read64(sst->addr.shim, offset);
132 spin_unlock_irqrestore(&sst->spinlock, flags);
133
134 return val;
135}
136EXPORT_SYMBOL_GPL(sst_dsp_shim_read64);
137
138void sst_dsp_shim_write_unlocked(struct sst_dsp *sst, u32 offset, u32 value)
139{
140 sst->ops->write(sst->addr.shim, offset, value);
141}
142EXPORT_SYMBOL_GPL(sst_dsp_shim_write_unlocked);
143
144u32 sst_dsp_shim_read_unlocked(struct sst_dsp *sst, u32 offset)
145{
146 return sst->ops->read(sst->addr.shim, offset);
147}
148EXPORT_SYMBOL_GPL(sst_dsp_shim_read_unlocked);
149
150void sst_dsp_shim_write64_unlocked(struct sst_dsp *sst, u32 offset, u64 value)
151{
152 sst->ops->write64(sst->addr.shim, offset, value);
153}
154EXPORT_SYMBOL_GPL(sst_dsp_shim_write64_unlocked);
155
156u64 sst_dsp_shim_read64_unlocked(struct sst_dsp *sst, u32 offset)
157{
158 return sst->ops->read64(sst->addr.shim, offset);
159}
160EXPORT_SYMBOL_GPL(sst_dsp_shim_read64_unlocked);
161
162int sst_dsp_shim_update_bits_unlocked(struct sst_dsp *sst, u32 offset,
163 u32 mask, u32 value)
164{
165 bool change;
166 unsigned int old, new;
167 u32 ret;
168
169 ret = sst_dsp_shim_read_unlocked(sst, offset);
170
171 old = ret;
172 new = (old & (~mask)) | (value & mask);
173
174 change = (old != new);
175 if (change)
176 sst_dsp_shim_write_unlocked(sst, offset, new);
177
178 return change;
179}
180EXPORT_SYMBOL_GPL(sst_dsp_shim_update_bits_unlocked);
181
182int sst_dsp_shim_update_bits64_unlocked(struct sst_dsp *sst, u32 offset,
183 u64 mask, u64 value)
184{
185 bool change;
186 u64 old, new;
187
188 old = sst_dsp_shim_read64_unlocked(sst, offset);
189
190 new = (old & (~mask)) | (value & mask);
191
192 change = (old != new);
193 if (change)
194 sst_dsp_shim_write64_unlocked(sst, offset, new);
195
196 return change;
197}
198EXPORT_SYMBOL_GPL(sst_dsp_shim_update_bits64_unlocked);
199
200/* This is for registers bits with attribute RWC */
201void sst_dsp_shim_update_bits_forced_unlocked(struct sst_dsp *sst, u32 offset,
202 u32 mask, u32 value)
203{
204 unsigned int old, new;
205 u32 ret;
206
207 ret = sst_dsp_shim_read_unlocked(sst, offset);
208
209 old = ret;
210 new = (old & (~mask)) | (value & mask);
211
212 sst_dsp_shim_write_unlocked(sst, offset, new);
213}
214EXPORT_SYMBOL_GPL(sst_dsp_shim_update_bits_forced_unlocked);
215
216int sst_dsp_shim_update_bits(struct sst_dsp *sst, u32 offset,
217 u32 mask, u32 value)
218{
219 unsigned long flags;
220 bool change;
221
222 spin_lock_irqsave(&sst->spinlock, flags);
223 change = sst_dsp_shim_update_bits_unlocked(sst, offset, mask, value);
224 spin_unlock_irqrestore(&sst->spinlock, flags);
225 return change;
226}
227EXPORT_SYMBOL_GPL(sst_dsp_shim_update_bits);
228
229int sst_dsp_shim_update_bits64(struct sst_dsp *sst, u32 offset,
230 u64 mask, u64 value)
231{
232 unsigned long flags;
233 bool change;
234
235 spin_lock_irqsave(&sst->spinlock, flags);
236 change = sst_dsp_shim_update_bits64_unlocked(sst, offset, mask, value);
237 spin_unlock_irqrestore(&sst->spinlock, flags);
238 return change;
239}
240EXPORT_SYMBOL_GPL(sst_dsp_shim_update_bits64);
241
242/* This is for registers bits with attribute RWC */
243void sst_dsp_shim_update_bits_forced(struct sst_dsp *sst, u32 offset,
244 u32 mask, u32 value)
245{
246 unsigned long flags;
247
248 spin_lock_irqsave(&sst->spinlock, flags);
249 sst_dsp_shim_update_bits_forced_unlocked(sst, offset, mask, value);
250 spin_unlock_irqrestore(&sst->spinlock, flags);
251}
252EXPORT_SYMBOL_GPL(sst_dsp_shim_update_bits_forced);
253
254int sst_dsp_register_poll(struct sst_dsp *ctx, u32 offset, u32 mask,
255 u32 target, u32 timeout, char *operation)
256{
257 int time, ret;
258 u32 reg;
259 bool done = false;
260
261 /*
262 * we will poll for couple of ms using mdelay, if not successful
263 * then go to longer sleep using usleep_range
264 */
265
266 /* check if set state successful */
267 for (time = 0; time < 5; time++) {
268 if ((sst_dsp_shim_read_unlocked(ctx, offset) & mask) == target) {
269 done = true;
270 break;
271 }
272 mdelay(1);
273 }
274
275 if (done == false) {
276 /* sleeping in 10ms steps so adjust timeout value */
277 timeout /= 10;
278
279 for (time = 0; time < timeout; time++) {
280 if ((sst_dsp_shim_read_unlocked(ctx, offset) & mask) == target)
281 break;
282
283 usleep_range(5000, 10000);
284 }
285 }
286
287 reg = sst_dsp_shim_read_unlocked(ctx, offset);
288 dev_dbg(ctx->dev, "FW Poll Status: reg=%#x %s %s\n", reg, operation,
289 (time < timeout) ? "successful" : "timedout");
290 ret = time < timeout ? 0 : -ETIME;
291
292 return ret;
293}
294EXPORT_SYMBOL_GPL(sst_dsp_register_poll);
295
296void sst_dsp_dump(struct sst_dsp *sst)
297{
298 if (sst->ops->dump)
299 sst->ops->dump(sst);
300}
301EXPORT_SYMBOL_GPL(sst_dsp_dump);
302
303void sst_dsp_reset(struct sst_dsp *sst)
304{
305 if (sst->ops->reset)
306 sst->ops->reset(sst);
307}
308EXPORT_SYMBOL_GPL(sst_dsp_reset);
309
310int sst_dsp_boot(struct sst_dsp *sst)
311{
312 if (sst->ops->boot)
313 sst->ops->boot(sst);
314
315 return 0;
316}
317EXPORT_SYMBOL_GPL(sst_dsp_boot);
318
319int sst_dsp_wake(struct sst_dsp *sst)
320{
321 if (sst->ops->wake)
322 return sst->ops->wake(sst);
323
324 return 0;
325}
326EXPORT_SYMBOL_GPL(sst_dsp_wake);
327
328void sst_dsp_sleep(struct sst_dsp *sst)
329{
330 if (sst->ops->sleep)
331 sst->ops->sleep(sst);
332}
333EXPORT_SYMBOL_GPL(sst_dsp_sleep);
334
335void sst_dsp_stall(struct sst_dsp *sst)
336{
337 if (sst->ops->stall)
338 sst->ops->stall(sst);
339}
340EXPORT_SYMBOL_GPL(sst_dsp_stall);
341
342void sst_dsp_ipc_msg_tx(struct sst_dsp *dsp, u32 msg)
343{
344 sst_dsp_shim_write_unlocked(dsp, SST_IPCX, msg | SST_IPCX_BUSY);
345 trace_sst_ipc_msg_tx(msg);
346}
347EXPORT_SYMBOL_GPL(sst_dsp_ipc_msg_tx);
348
349u32 sst_dsp_ipc_msg_rx(struct sst_dsp *dsp)
350{
351 u32 msg;
352
353 msg = sst_dsp_shim_read_unlocked(dsp, SST_IPCX);
354 trace_sst_ipc_msg_rx(msg);
355
356 return msg;
357}
358EXPORT_SYMBOL_GPL(sst_dsp_ipc_msg_rx);
359
360int sst_dsp_mailbox_init(struct sst_dsp *sst, u32 inbox_offset, size_t inbox_size,
361 u32 outbox_offset, size_t outbox_size)
362{
363 sst->mailbox.in_base = sst->addr.lpe + inbox_offset;
364 sst->mailbox.out_base = sst->addr.lpe + outbox_offset;
365 sst->mailbox.in_size = inbox_size;
366 sst->mailbox.out_size = outbox_size;
367 return 0;
368}
369EXPORT_SYMBOL_GPL(sst_dsp_mailbox_init);
370
371void sst_dsp_outbox_write(struct sst_dsp *sst, void *message, size_t bytes)
372{
373 u32 i;
374
375 trace_sst_ipc_outbox_write(bytes);
376
377 memcpy_toio(sst->mailbox.out_base, message, bytes);
378
379 for (i = 0; i < bytes; i += 4)
380 trace_sst_ipc_outbox_wdata(i, *(u32 *)(message + i));
381}
382EXPORT_SYMBOL_GPL(sst_dsp_outbox_write);
383
384void sst_dsp_outbox_read(struct sst_dsp *sst, void *message, size_t bytes)
385{
386 u32 i;
387
388 trace_sst_ipc_outbox_read(bytes);
389
390 memcpy_fromio(message, sst->mailbox.out_base, bytes);
391
392 for (i = 0; i < bytes; i += 4)
393 trace_sst_ipc_outbox_rdata(i, *(u32 *)(message + i));
394}
395EXPORT_SYMBOL_GPL(sst_dsp_outbox_read);
396
397void sst_dsp_inbox_write(struct sst_dsp *sst, void *message, size_t bytes)
398{
399 u32 i;
400
401 trace_sst_ipc_inbox_write(bytes);
402
403 memcpy_toio(sst->mailbox.in_base, message, bytes);
404
405 for (i = 0; i < bytes; i += 4)
406 trace_sst_ipc_inbox_wdata(i, *(u32 *)(message + i));
407}
408EXPORT_SYMBOL_GPL(sst_dsp_inbox_write);
409
410void sst_dsp_inbox_read(struct sst_dsp *sst, void *message, size_t bytes)
411{
412 u32 i;
413
414 trace_sst_ipc_inbox_read(bytes);
415
416 memcpy_fromio(message, sst->mailbox.in_base, bytes);
417
418 for (i = 0; i < bytes; i += 4)
419 trace_sst_ipc_inbox_rdata(i, *(u32 *)(message + i));
420}
421EXPORT_SYMBOL_GPL(sst_dsp_inbox_read);
422
423/* Module information */
424MODULE_AUTHOR("Liam Girdwood");
425MODULE_DESCRIPTION("Intel SST Core");
426MODULE_LICENSE("GPL v2");