Loading...
1/*
2 * Copyright 2012 Red Hat Inc.
3 * Parts based on xf86-video-ast
4 * Copyright (c) 2005 ASPEED Technology Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
18 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
19 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
20 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * The above copyright notice and this permission notice (including the
23 * next paragraph) shall be included in all copies or substantial portions
24 * of the Software.
25 *
26 */
27/*
28 * Authors: Dave Airlie <airlied@redhat.com>
29 */
30
31#include <linux/export.h>
32#include <linux/pci.h>
33
34#include <drm/drm_atomic.h>
35#include <drm/drm_atomic_helper.h>
36#include <drm/drm_atomic_state_helper.h>
37#include <drm/drm_crtc.h>
38#include <drm/drm_crtc_helper.h>
39#include <drm/drm_fourcc.h>
40#include <drm/drm_gem_framebuffer_helper.h>
41#include <drm/drm_gem_vram_helper.h>
42#include <drm/drm_plane_helper.h>
43#include <drm/drm_probe_helper.h>
44#include <drm/drm_simple_kms_helper.h>
45
46#include "ast_drv.h"
47#include "ast_tables.h"
48
49static struct ast_i2c_chan *ast_i2c_create(struct drm_device *dev);
50static void ast_i2c_destroy(struct ast_i2c_chan *i2c);
51
52static inline void ast_load_palette_index(struct ast_private *ast,
53 u8 index, u8 red, u8 green,
54 u8 blue)
55{
56 ast_io_write8(ast, AST_IO_DAC_INDEX_WRITE, index);
57 ast_io_read8(ast, AST_IO_SEQ_PORT);
58 ast_io_write8(ast, AST_IO_DAC_DATA, red);
59 ast_io_read8(ast, AST_IO_SEQ_PORT);
60 ast_io_write8(ast, AST_IO_DAC_DATA, green);
61 ast_io_read8(ast, AST_IO_SEQ_PORT);
62 ast_io_write8(ast, AST_IO_DAC_DATA, blue);
63 ast_io_read8(ast, AST_IO_SEQ_PORT);
64}
65
66static void ast_crtc_load_lut(struct ast_private *ast, struct drm_crtc *crtc)
67{
68 u16 *r, *g, *b;
69 int i;
70
71 if (!crtc->enabled)
72 return;
73
74 r = crtc->gamma_store;
75 g = r + crtc->gamma_size;
76 b = g + crtc->gamma_size;
77
78 for (i = 0; i < 256; i++)
79 ast_load_palette_index(ast, i, *r++ >> 8, *g++ >> 8, *b++ >> 8);
80}
81
82static bool ast_get_vbios_mode_info(const struct drm_format_info *format,
83 const struct drm_display_mode *mode,
84 struct drm_display_mode *adjusted_mode,
85 struct ast_vbios_mode_info *vbios_mode)
86{
87 u32 refresh_rate_index = 0, refresh_rate;
88 const struct ast_vbios_enhtable *best = NULL;
89 u32 hborder, vborder;
90 bool check_sync;
91
92 switch (format->cpp[0] * 8) {
93 case 8:
94 vbios_mode->std_table = &vbios_stdtable[VGAModeIndex];
95 break;
96 case 16:
97 vbios_mode->std_table = &vbios_stdtable[HiCModeIndex];
98 break;
99 case 24:
100 case 32:
101 vbios_mode->std_table = &vbios_stdtable[TrueCModeIndex];
102 break;
103 default:
104 return false;
105 }
106
107 switch (mode->crtc_hdisplay) {
108 case 640:
109 vbios_mode->enh_table = &res_640x480[refresh_rate_index];
110 break;
111 case 800:
112 vbios_mode->enh_table = &res_800x600[refresh_rate_index];
113 break;
114 case 1024:
115 vbios_mode->enh_table = &res_1024x768[refresh_rate_index];
116 break;
117 case 1280:
118 if (mode->crtc_vdisplay == 800)
119 vbios_mode->enh_table = &res_1280x800[refresh_rate_index];
120 else
121 vbios_mode->enh_table = &res_1280x1024[refresh_rate_index];
122 break;
123 case 1360:
124 vbios_mode->enh_table = &res_1360x768[refresh_rate_index];
125 break;
126 case 1440:
127 vbios_mode->enh_table = &res_1440x900[refresh_rate_index];
128 break;
129 case 1600:
130 if (mode->crtc_vdisplay == 900)
131 vbios_mode->enh_table = &res_1600x900[refresh_rate_index];
132 else
133 vbios_mode->enh_table = &res_1600x1200[refresh_rate_index];
134 break;
135 case 1680:
136 vbios_mode->enh_table = &res_1680x1050[refresh_rate_index];
137 break;
138 case 1920:
139 if (mode->crtc_vdisplay == 1080)
140 vbios_mode->enh_table = &res_1920x1080[refresh_rate_index];
141 else
142 vbios_mode->enh_table = &res_1920x1200[refresh_rate_index];
143 break;
144 default:
145 return false;
146 }
147
148 refresh_rate = drm_mode_vrefresh(mode);
149 check_sync = vbios_mode->enh_table->flags & WideScreenMode;
150
151 while (1) {
152 const struct ast_vbios_enhtable *loop = vbios_mode->enh_table;
153
154 while (loop->refresh_rate != 0xff) {
155 if ((check_sync) &&
156 (((mode->flags & DRM_MODE_FLAG_NVSYNC) &&
157 (loop->flags & PVSync)) ||
158 ((mode->flags & DRM_MODE_FLAG_PVSYNC) &&
159 (loop->flags & NVSync)) ||
160 ((mode->flags & DRM_MODE_FLAG_NHSYNC) &&
161 (loop->flags & PHSync)) ||
162 ((mode->flags & DRM_MODE_FLAG_PHSYNC) &&
163 (loop->flags & NHSync)))) {
164 loop++;
165 continue;
166 }
167 if (loop->refresh_rate <= refresh_rate
168 && (!best || loop->refresh_rate > best->refresh_rate))
169 best = loop;
170 loop++;
171 }
172 if (best || !check_sync)
173 break;
174 check_sync = 0;
175 }
176
177 if (best)
178 vbios_mode->enh_table = best;
179
180 hborder = (vbios_mode->enh_table->flags & HBorder) ? 8 : 0;
181 vborder = (vbios_mode->enh_table->flags & VBorder) ? 8 : 0;
182
183 adjusted_mode->crtc_htotal = vbios_mode->enh_table->ht;
184 adjusted_mode->crtc_hblank_start = vbios_mode->enh_table->hde + hborder;
185 adjusted_mode->crtc_hblank_end = vbios_mode->enh_table->ht - hborder;
186 adjusted_mode->crtc_hsync_start = vbios_mode->enh_table->hde + hborder +
187 vbios_mode->enh_table->hfp;
188 adjusted_mode->crtc_hsync_end = (vbios_mode->enh_table->hde + hborder +
189 vbios_mode->enh_table->hfp +
190 vbios_mode->enh_table->hsync);
191
192 adjusted_mode->crtc_vtotal = vbios_mode->enh_table->vt;
193 adjusted_mode->crtc_vblank_start = vbios_mode->enh_table->vde + vborder;
194 adjusted_mode->crtc_vblank_end = vbios_mode->enh_table->vt - vborder;
195 adjusted_mode->crtc_vsync_start = vbios_mode->enh_table->vde + vborder +
196 vbios_mode->enh_table->vfp;
197 adjusted_mode->crtc_vsync_end = (vbios_mode->enh_table->vde + vborder +
198 vbios_mode->enh_table->vfp +
199 vbios_mode->enh_table->vsync);
200
201 return true;
202}
203
204static void ast_set_vbios_color_reg(struct ast_private *ast,
205 const struct drm_format_info *format,
206 const struct ast_vbios_mode_info *vbios_mode)
207{
208 u32 color_index;
209
210 switch (format->cpp[0]) {
211 case 1:
212 color_index = VGAModeIndex - 1;
213 break;
214 case 2:
215 color_index = HiCModeIndex;
216 break;
217 case 3:
218 case 4:
219 color_index = TrueCModeIndex;
220 break;
221 default:
222 return;
223 }
224
225 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8c, (u8)((color_index & 0x0f) << 4));
226
227 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0x00);
228
229 if (vbios_mode->enh_table->flags & NewModeInfo) {
230 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0xa8);
231 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x92, format->cpp[0] * 8);
232 }
233}
234
235static void ast_set_vbios_mode_reg(struct ast_private *ast,
236 const struct drm_display_mode *adjusted_mode,
237 const struct ast_vbios_mode_info *vbios_mode)
238{
239 u32 refresh_rate_index, mode_id;
240
241 refresh_rate_index = vbios_mode->enh_table->refresh_rate_index;
242 mode_id = vbios_mode->enh_table->mode_id;
243
244 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8d, refresh_rate_index & 0xff);
245 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8e, mode_id & 0xff);
246
247 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0x00);
248
249 if (vbios_mode->enh_table->flags & NewModeInfo) {
250 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0xa8);
251 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x93, adjusted_mode->clock / 1000);
252 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x94, adjusted_mode->crtc_hdisplay);
253 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x95, adjusted_mode->crtc_hdisplay >> 8);
254 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x96, adjusted_mode->crtc_vdisplay);
255 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x97, adjusted_mode->crtc_vdisplay >> 8);
256 }
257}
258
259static void ast_set_std_reg(struct ast_private *ast,
260 struct drm_display_mode *mode,
261 struct ast_vbios_mode_info *vbios_mode)
262{
263 const struct ast_vbios_stdtable *stdtable;
264 u32 i;
265 u8 jreg;
266
267 stdtable = vbios_mode->std_table;
268
269 jreg = stdtable->misc;
270 ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
271
272 /* Set SEQ; except Screen Disable field */
273 ast_set_index_reg(ast, AST_IO_SEQ_PORT, 0x00, 0x03);
274 ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x01, 0xdf, stdtable->seq[0]);
275 for (i = 1; i < 4; i++) {
276 jreg = stdtable->seq[i];
277 ast_set_index_reg(ast, AST_IO_SEQ_PORT, (i + 1) , jreg);
278 }
279
280 /* Set CRTC; except base address and offset */
281 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
282 for (i = 0; i < 12; i++)
283 ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, stdtable->crtc[i]);
284 for (i = 14; i < 19; i++)
285 ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, stdtable->crtc[i]);
286 for (i = 20; i < 25; i++)
287 ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, stdtable->crtc[i]);
288
289 /* set AR */
290 jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
291 for (i = 0; i < 20; i++) {
292 jreg = stdtable->ar[i];
293 ast_io_write8(ast, AST_IO_AR_PORT_WRITE, (u8)i);
294 ast_io_write8(ast, AST_IO_AR_PORT_WRITE, jreg);
295 }
296 ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x14);
297 ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x00);
298
299 jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
300 ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x20);
301
302 /* Set GR */
303 for (i = 0; i < 9; i++)
304 ast_set_index_reg(ast, AST_IO_GR_PORT, i, stdtable->gr[i]);
305}
306
307static void ast_set_crtc_reg(struct ast_private *ast,
308 struct drm_display_mode *mode,
309 struct ast_vbios_mode_info *vbios_mode)
310{
311 u8 jreg05 = 0, jreg07 = 0, jreg09 = 0, jregAC = 0, jregAD = 0, jregAE = 0;
312 u16 temp, precache = 0;
313
314 if ((ast->chip == AST2500) &&
315 (vbios_mode->enh_table->flags & AST2500PreCatchCRT))
316 precache = 40;
317
318 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
319
320 temp = (mode->crtc_htotal >> 3) - 5;
321 if (temp & 0x100)
322 jregAC |= 0x01; /* HT D[8] */
323 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x00, 0x00, temp);
324
325 temp = (mode->crtc_hdisplay >> 3) - 1;
326 if (temp & 0x100)
327 jregAC |= 0x04; /* HDE D[8] */
328 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x01, 0x00, temp);
329
330 temp = (mode->crtc_hblank_start >> 3) - 1;
331 if (temp & 0x100)
332 jregAC |= 0x10; /* HBS D[8] */
333 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x02, 0x00, temp);
334
335 temp = ((mode->crtc_hblank_end >> 3) - 1) & 0x7f;
336 if (temp & 0x20)
337 jreg05 |= 0x80; /* HBE D[5] */
338 if (temp & 0x40)
339 jregAD |= 0x01; /* HBE D[5] */
340 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x03, 0xE0, (temp & 0x1f));
341
342 temp = ((mode->crtc_hsync_start-precache) >> 3) - 1;
343 if (temp & 0x100)
344 jregAC |= 0x40; /* HRS D[5] */
345 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x04, 0x00, temp);
346
347 temp = (((mode->crtc_hsync_end-precache) >> 3) - 1) & 0x3f;
348 if (temp & 0x20)
349 jregAD |= 0x04; /* HRE D[5] */
350 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x05, 0x60, (u8)((temp & 0x1f) | jreg05));
351
352 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAC, 0x00, jregAC);
353 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAD, 0x00, jregAD);
354
355 /* vert timings */
356 temp = (mode->crtc_vtotal) - 2;
357 if (temp & 0x100)
358 jreg07 |= 0x01;
359 if (temp & 0x200)
360 jreg07 |= 0x20;
361 if (temp & 0x400)
362 jregAE |= 0x01;
363 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x06, 0x00, temp);
364
365 temp = (mode->crtc_vsync_start) - 1;
366 if (temp & 0x100)
367 jreg07 |= 0x04;
368 if (temp & 0x200)
369 jreg07 |= 0x80;
370 if (temp & 0x400)
371 jregAE |= 0x08;
372 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x10, 0x00, temp);
373
374 temp = (mode->crtc_vsync_end - 1) & 0x3f;
375 if (temp & 0x10)
376 jregAE |= 0x20;
377 if (temp & 0x20)
378 jregAE |= 0x40;
379 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x70, temp & 0xf);
380
381 temp = mode->crtc_vdisplay - 1;
382 if (temp & 0x100)
383 jreg07 |= 0x02;
384 if (temp & 0x200)
385 jreg07 |= 0x40;
386 if (temp & 0x400)
387 jregAE |= 0x02;
388 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x12, 0x00, temp);
389
390 temp = mode->crtc_vblank_start - 1;
391 if (temp & 0x100)
392 jreg07 |= 0x08;
393 if (temp & 0x200)
394 jreg09 |= 0x20;
395 if (temp & 0x400)
396 jregAE |= 0x04;
397 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x15, 0x00, temp);
398
399 temp = mode->crtc_vblank_end - 1;
400 if (temp & 0x100)
401 jregAE |= 0x10;
402 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x16, 0x00, temp);
403
404 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x07, 0x00, jreg07);
405 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x09, 0xdf, jreg09);
406 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAE, 0x00, (jregAE | 0x80));
407
408 if (precache)
409 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb6, 0x3f, 0x80);
410 else
411 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb6, 0x3f, 0x00);
412
413 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x80);
414}
415
416static void ast_set_offset_reg(struct ast_private *ast,
417 struct drm_framebuffer *fb)
418{
419 u16 offset;
420
421 offset = fb->pitches[0] >> 3;
422 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x13, (offset & 0xff));
423 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xb0, (offset >> 8) & 0x3f);
424}
425
426static void ast_set_dclk_reg(struct ast_private *ast,
427 struct drm_display_mode *mode,
428 struct ast_vbios_mode_info *vbios_mode)
429{
430 const struct ast_vbios_dclk_info *clk_info;
431
432 if (ast->chip == AST2500)
433 clk_info = &dclk_table_ast2500[vbios_mode->enh_table->dclk_index];
434 else
435 clk_info = &dclk_table[vbios_mode->enh_table->dclk_index];
436
437 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc0, 0x00, clk_info->param1);
438 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc1, 0x00, clk_info->param2);
439 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xbb, 0x0f,
440 (clk_info->param3 & 0xc0) |
441 ((clk_info->param3 & 0x3) << 4));
442}
443
444static void ast_set_color_reg(struct ast_private *ast,
445 const struct drm_format_info *format)
446{
447 u8 jregA0 = 0, jregA3 = 0, jregA8 = 0;
448
449 switch (format->cpp[0] * 8) {
450 case 8:
451 jregA0 = 0x70;
452 jregA3 = 0x01;
453 jregA8 = 0x00;
454 break;
455 case 15:
456 case 16:
457 jregA0 = 0x70;
458 jregA3 = 0x04;
459 jregA8 = 0x02;
460 break;
461 case 32:
462 jregA0 = 0x70;
463 jregA3 = 0x08;
464 jregA8 = 0x02;
465 break;
466 }
467
468 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa0, 0x8f, jregA0);
469 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa3, 0xf0, jregA3);
470 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa8, 0xfd, jregA8);
471}
472
473static void ast_set_crtthd_reg(struct ast_private *ast)
474{
475 /* Set Threshold */
476 if (ast->chip == AST2300 || ast->chip == AST2400 ||
477 ast->chip == AST2500) {
478 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x78);
479 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x60);
480 } else if (ast->chip == AST2100 ||
481 ast->chip == AST1100 ||
482 ast->chip == AST2200 ||
483 ast->chip == AST2150) {
484 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x3f);
485 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x2f);
486 } else {
487 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x2f);
488 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x1f);
489 }
490}
491
492static void ast_set_sync_reg(struct ast_private *ast,
493 struct drm_display_mode *mode,
494 struct ast_vbios_mode_info *vbios_mode)
495{
496 u8 jreg;
497
498 jreg = ast_io_read8(ast, AST_IO_MISC_PORT_READ);
499 jreg &= ~0xC0;
500 if (vbios_mode->enh_table->flags & NVSync) jreg |= 0x80;
501 if (vbios_mode->enh_table->flags & NHSync) jreg |= 0x40;
502 ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
503}
504
505static void ast_set_start_address_crt1(struct ast_private *ast,
506 unsigned offset)
507{
508 u32 addr;
509
510 addr = offset >> 2;
511 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0d, (u8)(addr & 0xff));
512 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0c, (u8)((addr >> 8) & 0xff));
513 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xaf, (u8)((addr >> 16) & 0xff));
514
515}
516
517/*
518 * Primary plane
519 */
520
521static const uint32_t ast_primary_plane_formats[] = {
522 DRM_FORMAT_XRGB8888,
523 DRM_FORMAT_RGB565,
524 DRM_FORMAT_C8,
525};
526
527static int ast_primary_plane_helper_atomic_check(struct drm_plane *plane,
528 struct drm_plane_state *state)
529{
530 struct drm_crtc_state *crtc_state;
531 struct ast_crtc_state *ast_crtc_state;
532 int ret;
533
534 if (!state->crtc)
535 return 0;
536
537 crtc_state = drm_atomic_get_new_crtc_state(state->state, state->crtc);
538
539 ret = drm_atomic_helper_check_plane_state(state, crtc_state,
540 DRM_PLANE_HELPER_NO_SCALING,
541 DRM_PLANE_HELPER_NO_SCALING,
542 false, true);
543 if (ret)
544 return ret;
545
546 if (!state->visible)
547 return 0;
548
549 ast_crtc_state = to_ast_crtc_state(crtc_state);
550
551 ast_crtc_state->format = state->fb->format;
552
553 return 0;
554}
555
556static void
557ast_primary_plane_helper_atomic_update(struct drm_plane *plane,
558 struct drm_plane_state *old_state)
559{
560 struct drm_device *dev = plane->dev;
561 struct ast_private *ast = to_ast_private(dev);
562 struct drm_plane_state *state = plane->state;
563 struct drm_gem_vram_object *gbo;
564 s64 gpu_addr;
565
566 gbo = drm_gem_vram_of_gem(state->fb->obj[0]);
567 gpu_addr = drm_gem_vram_offset(gbo);
568 if (drm_WARN_ON_ONCE(dev, gpu_addr < 0))
569 return; /* Bug: we didn't pin the BO to VRAM in prepare_fb. */
570
571 ast_set_offset_reg(ast, state->fb);
572 ast_set_start_address_crt1(ast, (u32)gpu_addr);
573
574 ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0x00);
575}
576
577static void
578ast_primary_plane_helper_atomic_disable(struct drm_plane *plane,
579 struct drm_plane_state *old_state)
580{
581 struct ast_private *ast = to_ast_private(plane->dev);
582
583 ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0x20);
584}
585
586static const struct drm_plane_helper_funcs ast_primary_plane_helper_funcs = {
587 .prepare_fb = drm_gem_vram_plane_helper_prepare_fb,
588 .cleanup_fb = drm_gem_vram_plane_helper_cleanup_fb,
589 .atomic_check = ast_primary_plane_helper_atomic_check,
590 .atomic_update = ast_primary_plane_helper_atomic_update,
591 .atomic_disable = ast_primary_plane_helper_atomic_disable,
592};
593
594static const struct drm_plane_funcs ast_primary_plane_funcs = {
595 .update_plane = drm_atomic_helper_update_plane,
596 .disable_plane = drm_atomic_helper_disable_plane,
597 .destroy = drm_plane_cleanup,
598 .reset = drm_atomic_helper_plane_reset,
599 .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
600 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
601};
602
603/*
604 * Cursor plane
605 */
606
607static const uint32_t ast_cursor_plane_formats[] = {
608 DRM_FORMAT_ARGB8888,
609};
610
611static int
612ast_cursor_plane_helper_prepare_fb(struct drm_plane *plane,
613 struct drm_plane_state *new_state)
614{
615 struct drm_framebuffer *fb = new_state->fb;
616 struct drm_crtc *crtc = new_state->crtc;
617 struct ast_private *ast;
618 int ret;
619
620 if (!crtc || !fb)
621 return 0;
622
623 ast = to_ast_private(plane->dev);
624
625 ret = ast_cursor_blit(ast, fb);
626 if (ret)
627 return ret;
628
629 return 0;
630}
631
632static int ast_cursor_plane_helper_atomic_check(struct drm_plane *plane,
633 struct drm_plane_state *state)
634{
635 struct drm_framebuffer *fb = state->fb;
636 struct drm_crtc_state *crtc_state;
637 int ret;
638
639 if (!state->crtc)
640 return 0;
641
642 crtc_state = drm_atomic_get_new_crtc_state(state->state, state->crtc);
643
644 ret = drm_atomic_helper_check_plane_state(state, crtc_state,
645 DRM_PLANE_HELPER_NO_SCALING,
646 DRM_PLANE_HELPER_NO_SCALING,
647 true, true);
648 if (ret)
649 return ret;
650
651 if (!state->visible)
652 return 0;
653
654 if (fb->width > AST_MAX_HWC_WIDTH || fb->height > AST_MAX_HWC_HEIGHT)
655 return -EINVAL;
656
657 return 0;
658}
659
660static void
661ast_cursor_plane_helper_atomic_update(struct drm_plane *plane,
662 struct drm_plane_state *old_state)
663{
664 struct drm_plane_state *state = plane->state;
665 struct drm_framebuffer *fb = state->fb;
666 struct ast_private *ast = plane->dev->dev_private;
667 unsigned int offset_x, offset_y;
668
669 offset_x = AST_MAX_HWC_WIDTH - fb->width;
670 offset_y = AST_MAX_HWC_WIDTH - fb->height;
671
672 if (state->fb != old_state->fb) {
673 /* A new cursor image was installed. */
674 ast_cursor_page_flip(ast);
675 }
676
677 ast_cursor_show(ast, state->crtc_x, state->crtc_y,
678 offset_x, offset_y);
679}
680
681static void
682ast_cursor_plane_helper_atomic_disable(struct drm_plane *plane,
683 struct drm_plane_state *old_state)
684{
685 struct ast_private *ast = to_ast_private(plane->dev);
686
687 ast_cursor_hide(ast);
688}
689
690static const struct drm_plane_helper_funcs ast_cursor_plane_helper_funcs = {
691 .prepare_fb = ast_cursor_plane_helper_prepare_fb,
692 .cleanup_fb = NULL, /* not required for cursor plane */
693 .atomic_check = ast_cursor_plane_helper_atomic_check,
694 .atomic_update = ast_cursor_plane_helper_atomic_update,
695 .atomic_disable = ast_cursor_plane_helper_atomic_disable,
696};
697
698static const struct drm_plane_funcs ast_cursor_plane_funcs = {
699 .update_plane = drm_atomic_helper_update_plane,
700 .disable_plane = drm_atomic_helper_disable_plane,
701 .destroy = drm_plane_cleanup,
702 .reset = drm_atomic_helper_plane_reset,
703 .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
704 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
705};
706
707/*
708 * CRTC
709 */
710
711static void ast_crtc_dpms(struct drm_crtc *crtc, int mode)
712{
713 struct ast_private *ast = to_ast_private(crtc->dev);
714
715 /* TODO: Maybe control display signal generation with
716 * Sync Enable (bit CR17.7).
717 */
718 switch (mode) {
719 case DRM_MODE_DPMS_ON:
720 case DRM_MODE_DPMS_STANDBY:
721 case DRM_MODE_DPMS_SUSPEND:
722 if (ast->tx_chip_type == AST_TX_DP501)
723 ast_set_dp501_video_output(crtc->dev, 1);
724 ast_crtc_load_lut(ast, crtc);
725 break;
726 case DRM_MODE_DPMS_OFF:
727 if (ast->tx_chip_type == AST_TX_DP501)
728 ast_set_dp501_video_output(crtc->dev, 0);
729 break;
730 }
731}
732
733static int ast_crtc_helper_atomic_check(struct drm_crtc *crtc,
734 struct drm_crtc_state *state)
735{
736 struct ast_crtc_state *ast_state;
737 const struct drm_format_info *format;
738 bool succ;
739
740 if (!state->enable)
741 return 0; /* no mode checks if CRTC is being disabled */
742
743 ast_state = to_ast_crtc_state(state);
744
745 format = ast_state->format;
746 if (!format)
747 return 0;
748
749 succ = ast_get_vbios_mode_info(format, &state->mode,
750 &state->adjusted_mode,
751 &ast_state->vbios_mode_info);
752 if (!succ)
753 return -EINVAL;
754
755 return 0;
756}
757
758static void ast_crtc_helper_atomic_begin(struct drm_crtc *crtc,
759 struct drm_crtc_state *old_crtc_state)
760{
761 struct ast_private *ast = to_ast_private(crtc->dev);
762
763 ast_open_key(ast);
764}
765
766static void ast_crtc_helper_atomic_flush(struct drm_crtc *crtc,
767 struct drm_crtc_state *old_crtc_state)
768{
769 struct drm_device *dev = crtc->dev;
770 struct ast_private *ast = to_ast_private(dev);
771 struct ast_crtc_state *ast_state;
772 const struct drm_format_info *format;
773 struct ast_vbios_mode_info *vbios_mode_info;
774 struct drm_display_mode *adjusted_mode;
775
776 ast_state = to_ast_crtc_state(crtc->state);
777
778 format = ast_state->format;
779 if (!format)
780 return;
781
782 vbios_mode_info = &ast_state->vbios_mode_info;
783
784 ast_set_color_reg(ast, format);
785 ast_set_vbios_color_reg(ast, format, vbios_mode_info);
786
787 if (!crtc->state->mode_changed)
788 return;
789
790 adjusted_mode = &crtc->state->adjusted_mode;
791
792 ast_set_vbios_mode_reg(ast, adjusted_mode, vbios_mode_info);
793 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa1, 0x06);
794 ast_set_std_reg(ast, adjusted_mode, vbios_mode_info);
795 ast_set_crtc_reg(ast, adjusted_mode, vbios_mode_info);
796 ast_set_dclk_reg(ast, adjusted_mode, vbios_mode_info);
797 ast_set_crtthd_reg(ast);
798 ast_set_sync_reg(ast, adjusted_mode, vbios_mode_info);
799}
800
801static void
802ast_crtc_helper_atomic_enable(struct drm_crtc *crtc,
803 struct drm_crtc_state *old_crtc_state)
804{
805 ast_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
806}
807
808static void
809ast_crtc_helper_atomic_disable(struct drm_crtc *crtc,
810 struct drm_crtc_state *old_crtc_state)
811{
812 ast_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
813}
814
815static const struct drm_crtc_helper_funcs ast_crtc_helper_funcs = {
816 .atomic_check = ast_crtc_helper_atomic_check,
817 .atomic_begin = ast_crtc_helper_atomic_begin,
818 .atomic_flush = ast_crtc_helper_atomic_flush,
819 .atomic_enable = ast_crtc_helper_atomic_enable,
820 .atomic_disable = ast_crtc_helper_atomic_disable,
821};
822
823static void ast_crtc_reset(struct drm_crtc *crtc)
824{
825 struct ast_crtc_state *ast_state =
826 kzalloc(sizeof(*ast_state), GFP_KERNEL);
827
828 if (crtc->state)
829 crtc->funcs->atomic_destroy_state(crtc, crtc->state);
830
831 __drm_atomic_helper_crtc_reset(crtc, &ast_state->base);
832}
833
834static void ast_crtc_destroy(struct drm_crtc *crtc)
835{
836 drm_crtc_cleanup(crtc);
837 kfree(crtc);
838}
839
840static struct drm_crtc_state *
841ast_crtc_atomic_duplicate_state(struct drm_crtc *crtc)
842{
843 struct ast_crtc_state *new_ast_state, *ast_state;
844 struct drm_device *dev = crtc->dev;
845
846 if (drm_WARN_ON(dev, !crtc->state))
847 return NULL;
848
849 new_ast_state = kmalloc(sizeof(*new_ast_state), GFP_KERNEL);
850 if (!new_ast_state)
851 return NULL;
852 __drm_atomic_helper_crtc_duplicate_state(crtc, &new_ast_state->base);
853
854 ast_state = to_ast_crtc_state(crtc->state);
855
856 new_ast_state->format = ast_state->format;
857 memcpy(&new_ast_state->vbios_mode_info, &ast_state->vbios_mode_info,
858 sizeof(new_ast_state->vbios_mode_info));
859
860 return &new_ast_state->base;
861}
862
863static void ast_crtc_atomic_destroy_state(struct drm_crtc *crtc,
864 struct drm_crtc_state *state)
865{
866 struct ast_crtc_state *ast_state = to_ast_crtc_state(state);
867
868 __drm_atomic_helper_crtc_destroy_state(&ast_state->base);
869 kfree(ast_state);
870}
871
872static const struct drm_crtc_funcs ast_crtc_funcs = {
873 .reset = ast_crtc_reset,
874 .gamma_set = drm_atomic_helper_legacy_gamma_set,
875 .destroy = ast_crtc_destroy,
876 .set_config = drm_atomic_helper_set_config,
877 .page_flip = drm_atomic_helper_page_flip,
878 .atomic_duplicate_state = ast_crtc_atomic_duplicate_state,
879 .atomic_destroy_state = ast_crtc_atomic_destroy_state,
880};
881
882static int ast_crtc_init(struct drm_device *dev)
883{
884 struct ast_private *ast = to_ast_private(dev);
885 struct drm_crtc *crtc;
886 int ret;
887
888 crtc = kzalloc(sizeof(*crtc), GFP_KERNEL);
889 if (!crtc)
890 return -ENOMEM;
891
892 ret = drm_crtc_init_with_planes(dev, crtc, &ast->primary_plane,
893 &ast->cursor_plane, &ast_crtc_funcs,
894 NULL);
895 if (ret)
896 goto err_kfree;
897
898 drm_mode_crtc_set_gamma_size(crtc, 256);
899 drm_crtc_helper_add(crtc, &ast_crtc_helper_funcs);
900
901 return 0;
902
903err_kfree:
904 kfree(crtc);
905 return ret;
906}
907
908/*
909 * Encoder
910 */
911
912static int ast_encoder_init(struct drm_device *dev)
913{
914 struct ast_private *ast = to_ast_private(dev);
915 struct drm_encoder *encoder = &ast->encoder;
916 int ret;
917
918 ret = drm_simple_encoder_init(dev, encoder, DRM_MODE_ENCODER_DAC);
919 if (ret)
920 return ret;
921
922 encoder->possible_crtcs = 1;
923
924 return 0;
925}
926
927/*
928 * Connector
929 */
930
931static int ast_get_modes(struct drm_connector *connector)
932{
933 struct ast_connector *ast_connector = to_ast_connector(connector);
934 struct ast_private *ast = to_ast_private(connector->dev);
935 struct edid *edid;
936 int ret;
937 bool flags = false;
938 if (ast->tx_chip_type == AST_TX_DP501) {
939 ast->dp501_maxclk = 0xff;
940 edid = kmalloc(128, GFP_KERNEL);
941 if (!edid)
942 return -ENOMEM;
943
944 flags = ast_dp501_read_edid(connector->dev, (u8 *)edid);
945 if (flags)
946 ast->dp501_maxclk = ast_get_dp501_max_clk(connector->dev);
947 else
948 kfree(edid);
949 }
950 if (!flags)
951 edid = drm_get_edid(connector, &ast_connector->i2c->adapter);
952 if (edid) {
953 drm_connector_update_edid_property(&ast_connector->base, edid);
954 ret = drm_add_edid_modes(connector, edid);
955 kfree(edid);
956 return ret;
957 } else
958 drm_connector_update_edid_property(&ast_connector->base, NULL);
959 return 0;
960}
961
962static enum drm_mode_status ast_mode_valid(struct drm_connector *connector,
963 struct drm_display_mode *mode)
964{
965 struct ast_private *ast = to_ast_private(connector->dev);
966 int flags = MODE_NOMODE;
967 uint32_t jtemp;
968
969 if (ast->support_wide_screen) {
970 if ((mode->hdisplay == 1680) && (mode->vdisplay == 1050))
971 return MODE_OK;
972 if ((mode->hdisplay == 1280) && (mode->vdisplay == 800))
973 return MODE_OK;
974 if ((mode->hdisplay == 1440) && (mode->vdisplay == 900))
975 return MODE_OK;
976 if ((mode->hdisplay == 1360) && (mode->vdisplay == 768))
977 return MODE_OK;
978 if ((mode->hdisplay == 1600) && (mode->vdisplay == 900))
979 return MODE_OK;
980
981 if ((ast->chip == AST2100) || (ast->chip == AST2200) ||
982 (ast->chip == AST2300) || (ast->chip == AST2400) ||
983 (ast->chip == AST2500)) {
984 if ((mode->hdisplay == 1920) && (mode->vdisplay == 1080))
985 return MODE_OK;
986
987 if ((mode->hdisplay == 1920) && (mode->vdisplay == 1200)) {
988 jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd1, 0xff);
989 if (jtemp & 0x01)
990 return MODE_NOMODE;
991 else
992 return MODE_OK;
993 }
994 }
995 }
996 switch (mode->hdisplay) {
997 case 640:
998 if (mode->vdisplay == 480) flags = MODE_OK;
999 break;
1000 case 800:
1001 if (mode->vdisplay == 600) flags = MODE_OK;
1002 break;
1003 case 1024:
1004 if (mode->vdisplay == 768) flags = MODE_OK;
1005 break;
1006 case 1280:
1007 if (mode->vdisplay == 1024) flags = MODE_OK;
1008 break;
1009 case 1600:
1010 if (mode->vdisplay == 1200) flags = MODE_OK;
1011 break;
1012 default:
1013 return flags;
1014 }
1015
1016 return flags;
1017}
1018
1019static void ast_connector_destroy(struct drm_connector *connector)
1020{
1021 struct ast_connector *ast_connector = to_ast_connector(connector);
1022 ast_i2c_destroy(ast_connector->i2c);
1023 drm_connector_cleanup(connector);
1024 kfree(connector);
1025}
1026
1027static const struct drm_connector_helper_funcs ast_connector_helper_funcs = {
1028 .get_modes = ast_get_modes,
1029 .mode_valid = ast_mode_valid,
1030};
1031
1032static const struct drm_connector_funcs ast_connector_funcs = {
1033 .reset = drm_atomic_helper_connector_reset,
1034 .fill_modes = drm_helper_probe_single_connector_modes,
1035 .destroy = ast_connector_destroy,
1036 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1037 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1038};
1039
1040static int ast_connector_init(struct drm_device *dev)
1041{
1042 struct ast_connector *ast_connector;
1043 struct drm_connector *connector;
1044 struct drm_encoder *encoder;
1045
1046 ast_connector = kzalloc(sizeof(struct ast_connector), GFP_KERNEL);
1047 if (!ast_connector)
1048 return -ENOMEM;
1049
1050 connector = &ast_connector->base;
1051 ast_connector->i2c = ast_i2c_create(dev);
1052 if (!ast_connector->i2c)
1053 drm_err(dev, "failed to add ddc bus for connector\n");
1054
1055 drm_connector_init_with_ddc(dev, connector,
1056 &ast_connector_funcs,
1057 DRM_MODE_CONNECTOR_VGA,
1058 &ast_connector->i2c->adapter);
1059
1060 drm_connector_helper_add(connector, &ast_connector_helper_funcs);
1061
1062 connector->interlace_allowed = 0;
1063 connector->doublescan_allowed = 0;
1064
1065 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
1066
1067 encoder = list_first_entry(&dev->mode_config.encoder_list, struct drm_encoder, head);
1068 drm_connector_attach_encoder(connector, encoder);
1069
1070 return 0;
1071}
1072
1073/*
1074 * Mode config
1075 */
1076
1077static const struct drm_mode_config_funcs ast_mode_config_funcs = {
1078 .fb_create = drm_gem_fb_create,
1079 .mode_valid = drm_vram_helper_mode_valid,
1080 .atomic_check = drm_atomic_helper_check,
1081 .atomic_commit = drm_atomic_helper_commit,
1082};
1083
1084int ast_mode_config_init(struct ast_private *ast)
1085{
1086 struct drm_device *dev = ast->dev;
1087 int ret;
1088
1089 ret = ast_cursor_init(ast);
1090 if (ret)
1091 return ret;
1092
1093 ret = drmm_mode_config_init(dev);
1094 if (ret)
1095 return ret;
1096
1097 dev->mode_config.funcs = &ast_mode_config_funcs;
1098 dev->mode_config.min_width = 0;
1099 dev->mode_config.min_height = 0;
1100 dev->mode_config.preferred_depth = 24;
1101 dev->mode_config.prefer_shadow = 1;
1102 dev->mode_config.fb_base = pci_resource_start(ast->dev->pdev, 0);
1103
1104 if (ast->chip == AST2100 ||
1105 ast->chip == AST2200 ||
1106 ast->chip == AST2300 ||
1107 ast->chip == AST2400 ||
1108 ast->chip == AST2500) {
1109 dev->mode_config.max_width = 1920;
1110 dev->mode_config.max_height = 2048;
1111 } else {
1112 dev->mode_config.max_width = 1600;
1113 dev->mode_config.max_height = 1200;
1114 }
1115
1116 memset(&ast->primary_plane, 0, sizeof(ast->primary_plane));
1117 ret = drm_universal_plane_init(dev, &ast->primary_plane, 0x01,
1118 &ast_primary_plane_funcs,
1119 ast_primary_plane_formats,
1120 ARRAY_SIZE(ast_primary_plane_formats),
1121 NULL, DRM_PLANE_TYPE_PRIMARY, NULL);
1122 if (ret) {
1123 drm_err(dev, "ast: drm_universal_plane_init() failed: %d\n", ret);
1124 return ret;
1125 }
1126 drm_plane_helper_add(&ast->primary_plane,
1127 &ast_primary_plane_helper_funcs);
1128
1129 ret = drm_universal_plane_init(dev, &ast->cursor_plane, 0x01,
1130 &ast_cursor_plane_funcs,
1131 ast_cursor_plane_formats,
1132 ARRAY_SIZE(ast_cursor_plane_formats),
1133 NULL, DRM_PLANE_TYPE_CURSOR, NULL);
1134 if (ret) {
1135 drm_err(dev, "drm_universal_plane_failed(): %d\n", ret);
1136 return ret;
1137 }
1138 drm_plane_helper_add(&ast->cursor_plane,
1139 &ast_cursor_plane_helper_funcs);
1140
1141 ast_crtc_init(dev);
1142 ast_encoder_init(dev);
1143 ast_connector_init(dev);
1144
1145 drm_mode_config_reset(dev);
1146
1147 return 0;
1148}
1149
1150static int get_clock(void *i2c_priv)
1151{
1152 struct ast_i2c_chan *i2c = i2c_priv;
1153 struct ast_private *ast = to_ast_private(i2c->dev);
1154 uint32_t val, val2, count, pass;
1155
1156 count = 0;
1157 pass = 0;
1158 val = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x10) >> 4) & 0x01;
1159 do {
1160 val2 = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x10) >> 4) & 0x01;
1161 if (val == val2) {
1162 pass++;
1163 } else {
1164 pass = 0;
1165 val = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x10) >> 4) & 0x01;
1166 }
1167 } while ((pass < 5) && (count++ < 0x10000));
1168
1169 return val & 1 ? 1 : 0;
1170}
1171
1172static int get_data(void *i2c_priv)
1173{
1174 struct ast_i2c_chan *i2c = i2c_priv;
1175 struct ast_private *ast = to_ast_private(i2c->dev);
1176 uint32_t val, val2, count, pass;
1177
1178 count = 0;
1179 pass = 0;
1180 val = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x20) >> 5) & 0x01;
1181 do {
1182 val2 = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x20) >> 5) & 0x01;
1183 if (val == val2) {
1184 pass++;
1185 } else {
1186 pass = 0;
1187 val = (ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x20) >> 5) & 0x01;
1188 }
1189 } while ((pass < 5) && (count++ < 0x10000));
1190
1191 return val & 1 ? 1 : 0;
1192}
1193
1194static void set_clock(void *i2c_priv, int clock)
1195{
1196 struct ast_i2c_chan *i2c = i2c_priv;
1197 struct ast_private *ast = to_ast_private(i2c->dev);
1198 int i;
1199 u8 ujcrb7, jtemp;
1200
1201 for (i = 0; i < 0x10000; i++) {
1202 ujcrb7 = ((clock & 0x01) ? 0 : 1);
1203 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0xf4, ujcrb7);
1204 jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x01);
1205 if (ujcrb7 == jtemp)
1206 break;
1207 }
1208}
1209
1210static void set_data(void *i2c_priv, int data)
1211{
1212 struct ast_i2c_chan *i2c = i2c_priv;
1213 struct ast_private *ast = to_ast_private(i2c->dev);
1214 int i;
1215 u8 ujcrb7, jtemp;
1216
1217 for (i = 0; i < 0x10000; i++) {
1218 ujcrb7 = ((data & 0x01) ? 0 : 1) << 2;
1219 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0xf1, ujcrb7);
1220 jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x04);
1221 if (ujcrb7 == jtemp)
1222 break;
1223 }
1224}
1225
1226static struct ast_i2c_chan *ast_i2c_create(struct drm_device *dev)
1227{
1228 struct ast_i2c_chan *i2c;
1229 int ret;
1230
1231 i2c = kzalloc(sizeof(struct ast_i2c_chan), GFP_KERNEL);
1232 if (!i2c)
1233 return NULL;
1234
1235 i2c->adapter.owner = THIS_MODULE;
1236 i2c->adapter.class = I2C_CLASS_DDC;
1237 i2c->adapter.dev.parent = &dev->pdev->dev;
1238 i2c->dev = dev;
1239 i2c_set_adapdata(&i2c->adapter, i2c);
1240 snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
1241 "AST i2c bit bus");
1242 i2c->adapter.algo_data = &i2c->bit;
1243
1244 i2c->bit.udelay = 20;
1245 i2c->bit.timeout = 2;
1246 i2c->bit.data = i2c;
1247 i2c->bit.setsda = set_data;
1248 i2c->bit.setscl = set_clock;
1249 i2c->bit.getsda = get_data;
1250 i2c->bit.getscl = get_clock;
1251 ret = i2c_bit_add_bus(&i2c->adapter);
1252 if (ret) {
1253 drm_err(dev, "Failed to register bit i2c\n");
1254 goto out_free;
1255 }
1256
1257 return i2c;
1258out_free:
1259 kfree(i2c);
1260 return NULL;
1261}
1262
1263static void ast_i2c_destroy(struct ast_i2c_chan *i2c)
1264{
1265 if (!i2c)
1266 return;
1267 i2c_del_adapter(&i2c->adapter);
1268 kfree(i2c);
1269}
1/*
2 * Copyright 2012 Red Hat Inc.
3 * Parts based on xf86-video-ast
4 * Copyright (c) 2005 ASPEED Technology Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
18 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
19 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
20 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * The above copyright notice and this permission notice (including the
23 * next paragraph) shall be included in all copies or substantial portions
24 * of the Software.
25 *
26 */
27/*
28 * Authors: Dave Airlie <airlied@redhat.com>
29 */
30#include <linux/export.h>
31#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_plane_helper.h>
35#include "ast_drv.h"
36
37#include "ast_tables.h"
38
39static struct ast_i2c_chan *ast_i2c_create(struct drm_device *dev);
40static void ast_i2c_destroy(struct ast_i2c_chan *i2c);
41static int ast_cursor_set(struct drm_crtc *crtc,
42 struct drm_file *file_priv,
43 uint32_t handle,
44 uint32_t width,
45 uint32_t height);
46static int ast_cursor_move(struct drm_crtc *crtc,
47 int x, int y);
48
49static inline void ast_load_palette_index(struct ast_private *ast,
50 u8 index, u8 red, u8 green,
51 u8 blue)
52{
53 ast_io_write8(ast, AST_IO_DAC_INDEX_WRITE, index);
54 ast_io_read8(ast, AST_IO_SEQ_PORT);
55 ast_io_write8(ast, AST_IO_DAC_DATA, red);
56 ast_io_read8(ast, AST_IO_SEQ_PORT);
57 ast_io_write8(ast, AST_IO_DAC_DATA, green);
58 ast_io_read8(ast, AST_IO_SEQ_PORT);
59 ast_io_write8(ast, AST_IO_DAC_DATA, blue);
60 ast_io_read8(ast, AST_IO_SEQ_PORT);
61}
62
63static void ast_crtc_load_lut(struct drm_crtc *crtc)
64{
65 struct ast_private *ast = crtc->dev->dev_private;
66 struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
67 int i;
68
69 if (!crtc->enabled)
70 return;
71
72 for (i = 0; i < 256; i++)
73 ast_load_palette_index(ast, i, ast_crtc->lut_r[i],
74 ast_crtc->lut_g[i], ast_crtc->lut_b[i]);
75}
76
77static bool ast_get_vbios_mode_info(struct drm_crtc *crtc, struct drm_display_mode *mode,
78 struct drm_display_mode *adjusted_mode,
79 struct ast_vbios_mode_info *vbios_mode)
80{
81 struct ast_private *ast = crtc->dev->dev_private;
82 u32 refresh_rate_index = 0, mode_id, color_index, refresh_rate;
83 u32 hborder, vborder;
84 bool check_sync;
85 struct ast_vbios_enhtable *best = NULL;
86
87 switch (crtc->primary->fb->bits_per_pixel) {
88 case 8:
89 vbios_mode->std_table = &vbios_stdtable[VGAModeIndex];
90 color_index = VGAModeIndex - 1;
91 break;
92 case 16:
93 vbios_mode->std_table = &vbios_stdtable[HiCModeIndex];
94 color_index = HiCModeIndex;
95 break;
96 case 24:
97 case 32:
98 vbios_mode->std_table = &vbios_stdtable[TrueCModeIndex];
99 color_index = TrueCModeIndex;
100 break;
101 default:
102 return false;
103 }
104
105 switch (crtc->mode.crtc_hdisplay) {
106 case 640:
107 vbios_mode->enh_table = &res_640x480[refresh_rate_index];
108 break;
109 case 800:
110 vbios_mode->enh_table = &res_800x600[refresh_rate_index];
111 break;
112 case 1024:
113 vbios_mode->enh_table = &res_1024x768[refresh_rate_index];
114 break;
115 case 1280:
116 if (crtc->mode.crtc_vdisplay == 800)
117 vbios_mode->enh_table = &res_1280x800[refresh_rate_index];
118 else
119 vbios_mode->enh_table = &res_1280x1024[refresh_rate_index];
120 break;
121 case 1360:
122 vbios_mode->enh_table = &res_1360x768[refresh_rate_index];
123 break;
124 case 1440:
125 vbios_mode->enh_table = &res_1440x900[refresh_rate_index];
126 break;
127 case 1600:
128 if (crtc->mode.crtc_vdisplay == 900)
129 vbios_mode->enh_table = &res_1600x900[refresh_rate_index];
130 else
131 vbios_mode->enh_table = &res_1600x1200[refresh_rate_index];
132 break;
133 case 1680:
134 vbios_mode->enh_table = &res_1680x1050[refresh_rate_index];
135 break;
136 case 1920:
137 if (crtc->mode.crtc_vdisplay == 1080)
138 vbios_mode->enh_table = &res_1920x1080[refresh_rate_index];
139 else
140 vbios_mode->enh_table = &res_1920x1200[refresh_rate_index];
141 break;
142 default:
143 return false;
144 }
145
146 refresh_rate = drm_mode_vrefresh(mode);
147 check_sync = vbios_mode->enh_table->flags & WideScreenMode;
148 do {
149 struct ast_vbios_enhtable *loop = vbios_mode->enh_table;
150
151 while (loop->refresh_rate != 0xff) {
152 if ((check_sync) &&
153 (((mode->flags & DRM_MODE_FLAG_NVSYNC) &&
154 (loop->flags & PVSync)) ||
155 ((mode->flags & DRM_MODE_FLAG_PVSYNC) &&
156 (loop->flags & NVSync)) ||
157 ((mode->flags & DRM_MODE_FLAG_NHSYNC) &&
158 (loop->flags & PHSync)) ||
159 ((mode->flags & DRM_MODE_FLAG_PHSYNC) &&
160 (loop->flags & NHSync)))) {
161 loop++;
162 continue;
163 }
164 if (loop->refresh_rate <= refresh_rate
165 && (!best || loop->refresh_rate > best->refresh_rate))
166 best = loop;
167 loop++;
168 }
169 if (best || !check_sync)
170 break;
171 check_sync = 0;
172 } while (1);
173 if (best)
174 vbios_mode->enh_table = best;
175
176 hborder = (vbios_mode->enh_table->flags & HBorder) ? 8 : 0;
177 vborder = (vbios_mode->enh_table->flags & VBorder) ? 8 : 0;
178
179 adjusted_mode->crtc_htotal = vbios_mode->enh_table->ht;
180 adjusted_mode->crtc_hblank_start = vbios_mode->enh_table->hde + hborder;
181 adjusted_mode->crtc_hblank_end = vbios_mode->enh_table->ht - hborder;
182 adjusted_mode->crtc_hsync_start = vbios_mode->enh_table->hde + hborder +
183 vbios_mode->enh_table->hfp;
184 adjusted_mode->crtc_hsync_end = (vbios_mode->enh_table->hde + hborder +
185 vbios_mode->enh_table->hfp +
186 vbios_mode->enh_table->hsync);
187
188 adjusted_mode->crtc_vtotal = vbios_mode->enh_table->vt;
189 adjusted_mode->crtc_vblank_start = vbios_mode->enh_table->vde + vborder;
190 adjusted_mode->crtc_vblank_end = vbios_mode->enh_table->vt - vborder;
191 adjusted_mode->crtc_vsync_start = vbios_mode->enh_table->vde + vborder +
192 vbios_mode->enh_table->vfp;
193 adjusted_mode->crtc_vsync_end = (vbios_mode->enh_table->vde + vborder +
194 vbios_mode->enh_table->vfp +
195 vbios_mode->enh_table->vsync);
196
197 refresh_rate_index = vbios_mode->enh_table->refresh_rate_index;
198 mode_id = vbios_mode->enh_table->mode_id;
199
200 if (ast->chip == AST1180) {
201 /* TODO 1180 */
202 } else {
203 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8c, (u8)((color_index & 0xf) << 4));
204 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8d, refresh_rate_index & 0xff);
205 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8e, mode_id & 0xff);
206
207 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0x00);
208 if (vbios_mode->enh_table->flags & NewModeInfo) {
209 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0xa8);
210 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x92, crtc->primary->fb->bits_per_pixel);
211 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x93, adjusted_mode->clock / 1000);
212 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x94, adjusted_mode->crtc_hdisplay);
213 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x95, adjusted_mode->crtc_hdisplay >> 8);
214
215 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x96, adjusted_mode->crtc_vdisplay);
216 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x97, adjusted_mode->crtc_vdisplay >> 8);
217 }
218 }
219
220 return true;
221
222
223}
224static void ast_set_std_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
225 struct ast_vbios_mode_info *vbios_mode)
226{
227 struct ast_private *ast = crtc->dev->dev_private;
228 struct ast_vbios_stdtable *stdtable;
229 u32 i;
230 u8 jreg;
231
232 stdtable = vbios_mode->std_table;
233
234 jreg = stdtable->misc;
235 ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
236
237 /* Set SEQ */
238 ast_set_index_reg(ast, AST_IO_SEQ_PORT, 0x00, 0x03);
239 for (i = 0; i < 4; i++) {
240 jreg = stdtable->seq[i];
241 if (!i)
242 jreg |= 0x20;
243 ast_set_index_reg(ast, AST_IO_SEQ_PORT, (i + 1) , jreg);
244 }
245
246 /* Set CRTC */
247 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
248 for (i = 0; i < 25; i++)
249 ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, stdtable->crtc[i]);
250
251 /* set AR */
252 jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
253 for (i = 0; i < 20; i++) {
254 jreg = stdtable->ar[i];
255 ast_io_write8(ast, AST_IO_AR_PORT_WRITE, (u8)i);
256 ast_io_write8(ast, AST_IO_AR_PORT_WRITE, jreg);
257 }
258 ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x14);
259 ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x00);
260
261 jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
262 ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x20);
263
264 /* Set GR */
265 for (i = 0; i < 9; i++)
266 ast_set_index_reg(ast, AST_IO_GR_PORT, i, stdtable->gr[i]);
267}
268
269static void ast_set_crtc_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
270 struct ast_vbios_mode_info *vbios_mode)
271{
272 struct ast_private *ast = crtc->dev->dev_private;
273 u8 jreg05 = 0, jreg07 = 0, jreg09 = 0, jregAC = 0, jregAD = 0, jregAE = 0;
274 u16 temp;
275
276 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
277
278 temp = (mode->crtc_htotal >> 3) - 5;
279 if (temp & 0x100)
280 jregAC |= 0x01; /* HT D[8] */
281 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x00, 0x00, temp);
282
283 temp = (mode->crtc_hdisplay >> 3) - 1;
284 if (temp & 0x100)
285 jregAC |= 0x04; /* HDE D[8] */
286 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x01, 0x00, temp);
287
288 temp = (mode->crtc_hblank_start >> 3) - 1;
289 if (temp & 0x100)
290 jregAC |= 0x10; /* HBS D[8] */
291 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x02, 0x00, temp);
292
293 temp = ((mode->crtc_hblank_end >> 3) - 1) & 0x7f;
294 if (temp & 0x20)
295 jreg05 |= 0x80; /* HBE D[5] */
296 if (temp & 0x40)
297 jregAD |= 0x01; /* HBE D[5] */
298 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x03, 0xE0, (temp & 0x1f));
299
300 temp = (mode->crtc_hsync_start >> 3) - 1;
301 if (temp & 0x100)
302 jregAC |= 0x40; /* HRS D[5] */
303 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x04, 0x00, temp);
304
305 temp = ((mode->crtc_hsync_end >> 3) - 1) & 0x3f;
306 if (temp & 0x20)
307 jregAD |= 0x04; /* HRE D[5] */
308 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x05, 0x60, (u8)((temp & 0x1f) | jreg05));
309
310 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAC, 0x00, jregAC);
311 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAD, 0x00, jregAD);
312
313 /* vert timings */
314 temp = (mode->crtc_vtotal) - 2;
315 if (temp & 0x100)
316 jreg07 |= 0x01;
317 if (temp & 0x200)
318 jreg07 |= 0x20;
319 if (temp & 0x400)
320 jregAE |= 0x01;
321 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x06, 0x00, temp);
322
323 temp = (mode->crtc_vsync_start) - 1;
324 if (temp & 0x100)
325 jreg07 |= 0x04;
326 if (temp & 0x200)
327 jreg07 |= 0x80;
328 if (temp & 0x400)
329 jregAE |= 0x08;
330 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x10, 0x00, temp);
331
332 temp = (mode->crtc_vsync_end - 1) & 0x3f;
333 if (temp & 0x10)
334 jregAE |= 0x20;
335 if (temp & 0x20)
336 jregAE |= 0x40;
337 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x70, temp & 0xf);
338
339 temp = mode->crtc_vdisplay - 1;
340 if (temp & 0x100)
341 jreg07 |= 0x02;
342 if (temp & 0x200)
343 jreg07 |= 0x40;
344 if (temp & 0x400)
345 jregAE |= 0x02;
346 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x12, 0x00, temp);
347
348 temp = mode->crtc_vblank_start - 1;
349 if (temp & 0x100)
350 jreg07 |= 0x08;
351 if (temp & 0x200)
352 jreg09 |= 0x20;
353 if (temp & 0x400)
354 jregAE |= 0x04;
355 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x15, 0x00, temp);
356
357 temp = mode->crtc_vblank_end - 1;
358 if (temp & 0x100)
359 jregAE |= 0x10;
360 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x16, 0x00, temp);
361
362 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x07, 0x00, jreg07);
363 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x09, 0xdf, jreg09);
364 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAE, 0x00, (jregAE | 0x80));
365
366 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x80);
367}
368
369static void ast_set_offset_reg(struct drm_crtc *crtc)
370{
371 struct ast_private *ast = crtc->dev->dev_private;
372
373 u16 offset;
374
375 offset = crtc->primary->fb->pitches[0] >> 3;
376 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x13, (offset & 0xff));
377 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xb0, (offset >> 8) & 0x3f);
378}
379
380static void ast_set_dclk_reg(struct drm_device *dev, struct drm_display_mode *mode,
381 struct ast_vbios_mode_info *vbios_mode)
382{
383 struct ast_private *ast = dev->dev_private;
384 struct ast_vbios_dclk_info *clk_info;
385
386 clk_info = &dclk_table[vbios_mode->enh_table->dclk_index];
387
388 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc0, 0x00, clk_info->param1);
389 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc1, 0x00, clk_info->param2);
390 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xbb, 0x0f,
391 (clk_info->param3 & 0x80) | ((clk_info->param3 & 0x3) << 4));
392}
393
394static void ast_set_ext_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
395 struct ast_vbios_mode_info *vbios_mode)
396{
397 struct ast_private *ast = crtc->dev->dev_private;
398 u8 jregA0 = 0, jregA3 = 0, jregA8 = 0;
399
400 switch (crtc->primary->fb->bits_per_pixel) {
401 case 8:
402 jregA0 = 0x70;
403 jregA3 = 0x01;
404 jregA8 = 0x00;
405 break;
406 case 15:
407 case 16:
408 jregA0 = 0x70;
409 jregA3 = 0x04;
410 jregA8 = 0x02;
411 break;
412 case 32:
413 jregA0 = 0x70;
414 jregA3 = 0x08;
415 jregA8 = 0x02;
416 break;
417 }
418
419 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa0, 0x8f, jregA0);
420 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa3, 0xf0, jregA3);
421 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa8, 0xfd, jregA8);
422
423 /* Set Threshold */
424 if (ast->chip == AST2300 || ast->chip == AST2400) {
425 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x78);
426 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x60);
427 } else if (ast->chip == AST2100 ||
428 ast->chip == AST1100 ||
429 ast->chip == AST2200 ||
430 ast->chip == AST2150) {
431 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x3f);
432 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x2f);
433 } else {
434 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x2f);
435 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x1f);
436 }
437}
438
439static void ast_set_sync_reg(struct drm_device *dev, struct drm_display_mode *mode,
440 struct ast_vbios_mode_info *vbios_mode)
441{
442 struct ast_private *ast = dev->dev_private;
443 u8 jreg;
444
445 jreg = ast_io_read8(ast, AST_IO_MISC_PORT_READ);
446 jreg &= ~0xC0;
447 if (vbios_mode->enh_table->flags & NVSync) jreg |= 0x80;
448 if (vbios_mode->enh_table->flags & NHSync) jreg |= 0x40;
449 ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
450}
451
452static bool ast_set_dac_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
453 struct ast_vbios_mode_info *vbios_mode)
454{
455 switch (crtc->primary->fb->bits_per_pixel) {
456 case 8:
457 break;
458 default:
459 return false;
460 }
461 return true;
462}
463
464static void ast_set_start_address_crt1(struct drm_crtc *crtc, unsigned offset)
465{
466 struct ast_private *ast = crtc->dev->dev_private;
467 u32 addr;
468
469 addr = offset >> 2;
470 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0d, (u8)(addr & 0xff));
471 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0c, (u8)((addr >> 8) & 0xff));
472 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xaf, (u8)((addr >> 16) & 0xff));
473
474}
475
476static void ast_crtc_dpms(struct drm_crtc *crtc, int mode)
477{
478 struct ast_private *ast = crtc->dev->dev_private;
479
480 if (ast->chip == AST1180)
481 return;
482
483 switch (mode) {
484 case DRM_MODE_DPMS_ON:
485 case DRM_MODE_DPMS_STANDBY:
486 case DRM_MODE_DPMS_SUSPEND:
487 ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0);
488 if (ast->tx_chip_type == AST_TX_DP501)
489 ast_set_dp501_video_output(crtc->dev, 1);
490 ast_crtc_load_lut(crtc);
491 break;
492 case DRM_MODE_DPMS_OFF:
493 if (ast->tx_chip_type == AST_TX_DP501)
494 ast_set_dp501_video_output(crtc->dev, 0);
495 ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0x20);
496 break;
497 }
498}
499
500/* ast is different - we will force move buffers out of VRAM */
501static int ast_crtc_do_set_base(struct drm_crtc *crtc,
502 struct drm_framebuffer *fb,
503 int x, int y, int atomic)
504{
505 struct ast_private *ast = crtc->dev->dev_private;
506 struct drm_gem_object *obj;
507 struct ast_framebuffer *ast_fb;
508 struct ast_bo *bo;
509 int ret;
510 u64 gpu_addr;
511
512 /* push the previous fb to system ram */
513 if (!atomic && fb) {
514 ast_fb = to_ast_framebuffer(fb);
515 obj = ast_fb->obj;
516 bo = gem_to_ast_bo(obj);
517 ret = ast_bo_reserve(bo, false);
518 if (ret)
519 return ret;
520 ast_bo_push_sysram(bo);
521 ast_bo_unreserve(bo);
522 }
523
524 ast_fb = to_ast_framebuffer(crtc->primary->fb);
525 obj = ast_fb->obj;
526 bo = gem_to_ast_bo(obj);
527
528 ret = ast_bo_reserve(bo, false);
529 if (ret)
530 return ret;
531
532 ret = ast_bo_pin(bo, TTM_PL_FLAG_VRAM, &gpu_addr);
533 if (ret) {
534 ast_bo_unreserve(bo);
535 return ret;
536 }
537
538 if (&ast->fbdev->afb == ast_fb) {
539 /* if pushing console in kmap it */
540 ret = ttm_bo_kmap(&bo->bo, 0, bo->bo.num_pages, &bo->kmap);
541 if (ret)
542 DRM_ERROR("failed to kmap fbcon\n");
543 else
544 ast_fbdev_set_base(ast, gpu_addr);
545 }
546 ast_bo_unreserve(bo);
547
548 ast_set_start_address_crt1(crtc, (u32)gpu_addr);
549
550 return 0;
551}
552
553static int ast_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
554 struct drm_framebuffer *old_fb)
555{
556 return ast_crtc_do_set_base(crtc, old_fb, x, y, 0);
557}
558
559static int ast_crtc_mode_set(struct drm_crtc *crtc,
560 struct drm_display_mode *mode,
561 struct drm_display_mode *adjusted_mode,
562 int x, int y,
563 struct drm_framebuffer *old_fb)
564{
565 struct drm_device *dev = crtc->dev;
566 struct ast_private *ast = crtc->dev->dev_private;
567 struct ast_vbios_mode_info vbios_mode;
568 bool ret;
569 if (ast->chip == AST1180) {
570 DRM_ERROR("AST 1180 modesetting not supported\n");
571 return -EINVAL;
572 }
573
574 ret = ast_get_vbios_mode_info(crtc, mode, adjusted_mode, &vbios_mode);
575 if (ret == false)
576 return -EINVAL;
577 ast_open_key(ast);
578
579 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa1, 0xff, 0x04);
580
581 ast_set_std_reg(crtc, adjusted_mode, &vbios_mode);
582 ast_set_crtc_reg(crtc, adjusted_mode, &vbios_mode);
583 ast_set_offset_reg(crtc);
584 ast_set_dclk_reg(dev, adjusted_mode, &vbios_mode);
585 ast_set_ext_reg(crtc, adjusted_mode, &vbios_mode);
586 ast_set_sync_reg(dev, adjusted_mode, &vbios_mode);
587 ast_set_dac_reg(crtc, adjusted_mode, &vbios_mode);
588
589 ast_crtc_mode_set_base(crtc, x, y, old_fb);
590
591 return 0;
592}
593
594static void ast_crtc_disable(struct drm_crtc *crtc)
595{
596
597}
598
599static void ast_crtc_prepare(struct drm_crtc *crtc)
600{
601
602}
603
604static void ast_crtc_commit(struct drm_crtc *crtc)
605{
606 struct ast_private *ast = crtc->dev->dev_private;
607 ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0);
608}
609
610
611static const struct drm_crtc_helper_funcs ast_crtc_helper_funcs = {
612 .dpms = ast_crtc_dpms,
613 .mode_set = ast_crtc_mode_set,
614 .mode_set_base = ast_crtc_mode_set_base,
615 .disable = ast_crtc_disable,
616 .load_lut = ast_crtc_load_lut,
617 .prepare = ast_crtc_prepare,
618 .commit = ast_crtc_commit,
619
620};
621
622static void ast_crtc_reset(struct drm_crtc *crtc)
623{
624
625}
626
627static int ast_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
628 u16 *blue, uint32_t size)
629{
630 struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
631 int i;
632
633 /* userspace palettes are always correct as is */
634 for (i = 0; i < size; i++) {
635 ast_crtc->lut_r[i] = red[i] >> 8;
636 ast_crtc->lut_g[i] = green[i] >> 8;
637 ast_crtc->lut_b[i] = blue[i] >> 8;
638 }
639 ast_crtc_load_lut(crtc);
640
641 return 0;
642}
643
644
645static void ast_crtc_destroy(struct drm_crtc *crtc)
646{
647 drm_crtc_cleanup(crtc);
648 kfree(crtc);
649}
650
651static const struct drm_crtc_funcs ast_crtc_funcs = {
652 .cursor_set = ast_cursor_set,
653 .cursor_move = ast_cursor_move,
654 .reset = ast_crtc_reset,
655 .set_config = drm_crtc_helper_set_config,
656 .gamma_set = ast_crtc_gamma_set,
657 .destroy = ast_crtc_destroy,
658};
659
660static int ast_crtc_init(struct drm_device *dev)
661{
662 struct ast_crtc *crtc;
663 int i;
664
665 crtc = kzalloc(sizeof(struct ast_crtc), GFP_KERNEL);
666 if (!crtc)
667 return -ENOMEM;
668
669 drm_crtc_init(dev, &crtc->base, &ast_crtc_funcs);
670 drm_mode_crtc_set_gamma_size(&crtc->base, 256);
671 drm_crtc_helper_add(&crtc->base, &ast_crtc_helper_funcs);
672
673 for (i = 0; i < 256; i++) {
674 crtc->lut_r[i] = i;
675 crtc->lut_g[i] = i;
676 crtc->lut_b[i] = i;
677 }
678 return 0;
679}
680
681static void ast_encoder_destroy(struct drm_encoder *encoder)
682{
683 drm_encoder_cleanup(encoder);
684 kfree(encoder);
685}
686
687
688static struct drm_encoder *ast_best_single_encoder(struct drm_connector *connector)
689{
690 int enc_id = connector->encoder_ids[0];
691 /* pick the encoder ids */
692 if (enc_id)
693 return drm_encoder_find(connector->dev, enc_id);
694 return NULL;
695}
696
697
698static const struct drm_encoder_funcs ast_enc_funcs = {
699 .destroy = ast_encoder_destroy,
700};
701
702static void ast_encoder_dpms(struct drm_encoder *encoder, int mode)
703{
704
705}
706
707static void ast_encoder_mode_set(struct drm_encoder *encoder,
708 struct drm_display_mode *mode,
709 struct drm_display_mode *adjusted_mode)
710{
711}
712
713static void ast_encoder_prepare(struct drm_encoder *encoder)
714{
715
716}
717
718static void ast_encoder_commit(struct drm_encoder *encoder)
719{
720
721}
722
723
724static const struct drm_encoder_helper_funcs ast_enc_helper_funcs = {
725 .dpms = ast_encoder_dpms,
726 .prepare = ast_encoder_prepare,
727 .commit = ast_encoder_commit,
728 .mode_set = ast_encoder_mode_set,
729};
730
731static int ast_encoder_init(struct drm_device *dev)
732{
733 struct ast_encoder *ast_encoder;
734
735 ast_encoder = kzalloc(sizeof(struct ast_encoder), GFP_KERNEL);
736 if (!ast_encoder)
737 return -ENOMEM;
738
739 drm_encoder_init(dev, &ast_encoder->base, &ast_enc_funcs,
740 DRM_MODE_ENCODER_DAC, NULL);
741 drm_encoder_helper_add(&ast_encoder->base, &ast_enc_helper_funcs);
742
743 ast_encoder->base.possible_crtcs = 1;
744 return 0;
745}
746
747static int ast_get_modes(struct drm_connector *connector)
748{
749 struct ast_connector *ast_connector = to_ast_connector(connector);
750 struct ast_private *ast = connector->dev->dev_private;
751 struct edid *edid;
752 int ret;
753 bool flags = false;
754 if (ast->tx_chip_type == AST_TX_DP501) {
755 ast->dp501_maxclk = 0xff;
756 edid = kmalloc(128, GFP_KERNEL);
757 if (!edid)
758 return -ENOMEM;
759
760 flags = ast_dp501_read_edid(connector->dev, (u8 *)edid);
761 if (flags)
762 ast->dp501_maxclk = ast_get_dp501_max_clk(connector->dev);
763 else
764 kfree(edid);
765 }
766 if (!flags)
767 edid = drm_get_edid(connector, &ast_connector->i2c->adapter);
768 if (edid) {
769 drm_mode_connector_update_edid_property(&ast_connector->base, edid);
770 ret = drm_add_edid_modes(connector, edid);
771 kfree(edid);
772 return ret;
773 } else
774 drm_mode_connector_update_edid_property(&ast_connector->base, NULL);
775 return 0;
776}
777
778static int ast_mode_valid(struct drm_connector *connector,
779 struct drm_display_mode *mode)
780{
781 struct ast_private *ast = connector->dev->dev_private;
782 int flags = MODE_NOMODE;
783 uint32_t jtemp;
784
785 if (ast->support_wide_screen) {
786 if ((mode->hdisplay == 1680) && (mode->vdisplay == 1050))
787 return MODE_OK;
788 if ((mode->hdisplay == 1280) && (mode->vdisplay == 800))
789 return MODE_OK;
790 if ((mode->hdisplay == 1440) && (mode->vdisplay == 900))
791 return MODE_OK;
792 if ((mode->hdisplay == 1360) && (mode->vdisplay == 768))
793 return MODE_OK;
794 if ((mode->hdisplay == 1600) && (mode->vdisplay == 900))
795 return MODE_OK;
796
797 if ((ast->chip == AST2100) || (ast->chip == AST2200) || (ast->chip == AST2300) || (ast->chip == AST2400) || (ast->chip == AST1180)) {
798 if ((mode->hdisplay == 1920) && (mode->vdisplay == 1080))
799 return MODE_OK;
800
801 if ((mode->hdisplay == 1920) && (mode->vdisplay == 1200)) {
802 jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd1, 0xff);
803 if (jtemp & 0x01)
804 return MODE_NOMODE;
805 else
806 return MODE_OK;
807 }
808 }
809 }
810 switch (mode->hdisplay) {
811 case 640:
812 if (mode->vdisplay == 480) flags = MODE_OK;
813 break;
814 case 800:
815 if (mode->vdisplay == 600) flags = MODE_OK;
816 break;
817 case 1024:
818 if (mode->vdisplay == 768) flags = MODE_OK;
819 break;
820 case 1280:
821 if (mode->vdisplay == 1024) flags = MODE_OK;
822 break;
823 case 1600:
824 if (mode->vdisplay == 1200) flags = MODE_OK;
825 break;
826 default:
827 return flags;
828 }
829
830 return flags;
831}
832
833static void ast_connector_destroy(struct drm_connector *connector)
834{
835 struct ast_connector *ast_connector = to_ast_connector(connector);
836 ast_i2c_destroy(ast_connector->i2c);
837 drm_connector_unregister(connector);
838 drm_connector_cleanup(connector);
839 kfree(connector);
840}
841
842static const struct drm_connector_helper_funcs ast_connector_helper_funcs = {
843 .mode_valid = ast_mode_valid,
844 .get_modes = ast_get_modes,
845 .best_encoder = ast_best_single_encoder,
846};
847
848static const struct drm_connector_funcs ast_connector_funcs = {
849 .dpms = drm_helper_connector_dpms,
850 .fill_modes = drm_helper_probe_single_connector_modes,
851 .destroy = ast_connector_destroy,
852};
853
854static int ast_connector_init(struct drm_device *dev)
855{
856 struct ast_connector *ast_connector;
857 struct drm_connector *connector;
858 struct drm_encoder *encoder;
859
860 ast_connector = kzalloc(sizeof(struct ast_connector), GFP_KERNEL);
861 if (!ast_connector)
862 return -ENOMEM;
863
864 connector = &ast_connector->base;
865 drm_connector_init(dev, connector, &ast_connector_funcs, DRM_MODE_CONNECTOR_VGA);
866
867 drm_connector_helper_add(connector, &ast_connector_helper_funcs);
868
869 connector->interlace_allowed = 0;
870 connector->doublescan_allowed = 0;
871
872 drm_connector_register(connector);
873
874 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
875
876 encoder = list_first_entry(&dev->mode_config.encoder_list, struct drm_encoder, head);
877 drm_mode_connector_attach_encoder(connector, encoder);
878
879 ast_connector->i2c = ast_i2c_create(dev);
880 if (!ast_connector->i2c)
881 DRM_ERROR("failed to add ddc bus for connector\n");
882
883 return 0;
884}
885
886/* allocate cursor cache and pin at start of VRAM */
887static int ast_cursor_init(struct drm_device *dev)
888{
889 struct ast_private *ast = dev->dev_private;
890 int size;
891 int ret;
892 struct drm_gem_object *obj;
893 struct ast_bo *bo;
894 uint64_t gpu_addr;
895
896 size = (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE) * AST_DEFAULT_HWC_NUM;
897
898 ret = ast_gem_create(dev, size, true, &obj);
899 if (ret)
900 return ret;
901 bo = gem_to_ast_bo(obj);
902 ret = ast_bo_reserve(bo, false);
903 if (unlikely(ret != 0))
904 goto fail;
905
906 ret = ast_bo_pin(bo, TTM_PL_FLAG_VRAM, &gpu_addr);
907 ast_bo_unreserve(bo);
908 if (ret)
909 goto fail;
910
911 /* kmap the object */
912 ret = ttm_bo_kmap(&bo->bo, 0, bo->bo.num_pages, &ast->cache_kmap);
913 if (ret)
914 goto fail;
915
916 ast->cursor_cache = obj;
917 ast->cursor_cache_gpu_addr = gpu_addr;
918 DRM_DEBUG_KMS("pinned cursor cache at %llx\n", ast->cursor_cache_gpu_addr);
919 return 0;
920fail:
921 return ret;
922}
923
924static void ast_cursor_fini(struct drm_device *dev)
925{
926 struct ast_private *ast = dev->dev_private;
927 ttm_bo_kunmap(&ast->cache_kmap);
928 drm_gem_object_unreference_unlocked(ast->cursor_cache);
929}
930
931int ast_mode_init(struct drm_device *dev)
932{
933 ast_cursor_init(dev);
934 ast_crtc_init(dev);
935 ast_encoder_init(dev);
936 ast_connector_init(dev);
937 return 0;
938}
939
940void ast_mode_fini(struct drm_device *dev)
941{
942 ast_cursor_fini(dev);
943}
944
945static int get_clock(void *i2c_priv)
946{
947 struct ast_i2c_chan *i2c = i2c_priv;
948 struct ast_private *ast = i2c->dev->dev_private;
949 uint32_t val;
950
951 val = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x10) >> 4;
952 return val & 1 ? 1 : 0;
953}
954
955static int get_data(void *i2c_priv)
956{
957 struct ast_i2c_chan *i2c = i2c_priv;
958 struct ast_private *ast = i2c->dev->dev_private;
959 uint32_t val;
960
961 val = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x20) >> 5;
962 return val & 1 ? 1 : 0;
963}
964
965static void set_clock(void *i2c_priv, int clock)
966{
967 struct ast_i2c_chan *i2c = i2c_priv;
968 struct ast_private *ast = i2c->dev->dev_private;
969 int i;
970 u8 ujcrb7, jtemp;
971
972 for (i = 0; i < 0x10000; i++) {
973 ujcrb7 = ((clock & 0x01) ? 0 : 1);
974 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0xfe, ujcrb7);
975 jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x01);
976 if (ujcrb7 == jtemp)
977 break;
978 }
979}
980
981static void set_data(void *i2c_priv, int data)
982{
983 struct ast_i2c_chan *i2c = i2c_priv;
984 struct ast_private *ast = i2c->dev->dev_private;
985 int i;
986 u8 ujcrb7, jtemp;
987
988 for (i = 0; i < 0x10000; i++) {
989 ujcrb7 = ((data & 0x01) ? 0 : 1) << 2;
990 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0xfb, ujcrb7);
991 jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x04);
992 if (ujcrb7 == jtemp)
993 break;
994 }
995}
996
997static struct ast_i2c_chan *ast_i2c_create(struct drm_device *dev)
998{
999 struct ast_i2c_chan *i2c;
1000 int ret;
1001
1002 i2c = kzalloc(sizeof(struct ast_i2c_chan), GFP_KERNEL);
1003 if (!i2c)
1004 return NULL;
1005
1006 i2c->adapter.owner = THIS_MODULE;
1007 i2c->adapter.class = I2C_CLASS_DDC;
1008 i2c->adapter.dev.parent = &dev->pdev->dev;
1009 i2c->dev = dev;
1010 i2c_set_adapdata(&i2c->adapter, i2c);
1011 snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
1012 "AST i2c bit bus");
1013 i2c->adapter.algo_data = &i2c->bit;
1014
1015 i2c->bit.udelay = 20;
1016 i2c->bit.timeout = 2;
1017 i2c->bit.data = i2c;
1018 i2c->bit.setsda = set_data;
1019 i2c->bit.setscl = set_clock;
1020 i2c->bit.getsda = get_data;
1021 i2c->bit.getscl = get_clock;
1022 ret = i2c_bit_add_bus(&i2c->adapter);
1023 if (ret) {
1024 DRM_ERROR("Failed to register bit i2c\n");
1025 goto out_free;
1026 }
1027
1028 return i2c;
1029out_free:
1030 kfree(i2c);
1031 return NULL;
1032}
1033
1034static void ast_i2c_destroy(struct ast_i2c_chan *i2c)
1035{
1036 if (!i2c)
1037 return;
1038 i2c_del_adapter(&i2c->adapter);
1039 kfree(i2c);
1040}
1041
1042static void ast_show_cursor(struct drm_crtc *crtc)
1043{
1044 struct ast_private *ast = crtc->dev->dev_private;
1045 u8 jreg;
1046
1047 jreg = 0x2;
1048 /* enable ARGB cursor */
1049 jreg |= 1;
1050 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xcb, 0xfc, jreg);
1051}
1052
1053static void ast_hide_cursor(struct drm_crtc *crtc)
1054{
1055 struct ast_private *ast = crtc->dev->dev_private;
1056 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xcb, 0xfc, 0x00);
1057}
1058
1059static u32 copy_cursor_image(u8 *src, u8 *dst, int width, int height)
1060{
1061 union {
1062 u32 ul;
1063 u8 b[4];
1064 } srcdata32[2], data32;
1065 union {
1066 u16 us;
1067 u8 b[2];
1068 } data16;
1069 u32 csum = 0;
1070 s32 alpha_dst_delta, last_alpha_dst_delta;
1071 u8 *srcxor, *dstxor;
1072 int i, j;
1073 u32 per_pixel_copy, two_pixel_copy;
1074
1075 alpha_dst_delta = AST_MAX_HWC_WIDTH << 1;
1076 last_alpha_dst_delta = alpha_dst_delta - (width << 1);
1077
1078 srcxor = src;
1079 dstxor = (u8 *)dst + last_alpha_dst_delta + (AST_MAX_HWC_HEIGHT - height) * alpha_dst_delta;
1080 per_pixel_copy = width & 1;
1081 two_pixel_copy = width >> 1;
1082
1083 for (j = 0; j < height; j++) {
1084 for (i = 0; i < two_pixel_copy; i++) {
1085 srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
1086 srcdata32[1].ul = *((u32 *)(srcxor + 4)) & 0xf0f0f0f0;
1087 data32.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
1088 data32.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
1089 data32.b[2] = srcdata32[1].b[1] | (srcdata32[1].b[0] >> 4);
1090 data32.b[3] = srcdata32[1].b[3] | (srcdata32[1].b[2] >> 4);
1091
1092 writel(data32.ul, dstxor);
1093 csum += data32.ul;
1094
1095 dstxor += 4;
1096 srcxor += 8;
1097
1098 }
1099
1100 for (i = 0; i < per_pixel_copy; i++) {
1101 srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
1102 data16.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
1103 data16.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
1104 writew(data16.us, dstxor);
1105 csum += (u32)data16.us;
1106
1107 dstxor += 2;
1108 srcxor += 4;
1109 }
1110 dstxor += last_alpha_dst_delta;
1111 }
1112 return csum;
1113}
1114
1115static int ast_cursor_set(struct drm_crtc *crtc,
1116 struct drm_file *file_priv,
1117 uint32_t handle,
1118 uint32_t width,
1119 uint32_t height)
1120{
1121 struct ast_private *ast = crtc->dev->dev_private;
1122 struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
1123 struct drm_gem_object *obj;
1124 struct ast_bo *bo;
1125 uint64_t gpu_addr;
1126 u32 csum;
1127 int ret;
1128 struct ttm_bo_kmap_obj uobj_map;
1129 u8 *src, *dst;
1130 bool src_isiomem, dst_isiomem;
1131 if (!handle) {
1132 ast_hide_cursor(crtc);
1133 return 0;
1134 }
1135
1136 if (width > AST_MAX_HWC_WIDTH || height > AST_MAX_HWC_HEIGHT)
1137 return -EINVAL;
1138
1139 obj = drm_gem_object_lookup(file_priv, handle);
1140 if (!obj) {
1141 DRM_ERROR("Cannot find cursor object %x for crtc\n", handle);
1142 return -ENOENT;
1143 }
1144 bo = gem_to_ast_bo(obj);
1145
1146 ret = ast_bo_reserve(bo, false);
1147 if (ret)
1148 goto fail;
1149
1150 ret = ttm_bo_kmap(&bo->bo, 0, bo->bo.num_pages, &uobj_map);
1151
1152 src = ttm_kmap_obj_virtual(&uobj_map, &src_isiomem);
1153 dst = ttm_kmap_obj_virtual(&ast->cache_kmap, &dst_isiomem);
1154
1155 if (src_isiomem == true)
1156 DRM_ERROR("src cursor bo should be in main memory\n");
1157 if (dst_isiomem == false)
1158 DRM_ERROR("dst bo should be in VRAM\n");
1159
1160 dst += (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor;
1161
1162 /* do data transfer to cursor cache */
1163 csum = copy_cursor_image(src, dst, width, height);
1164
1165 /* write checksum + signature */
1166 ttm_bo_kunmap(&uobj_map);
1167 ast_bo_unreserve(bo);
1168 {
1169 u8 *dst = (u8 *)ast->cache_kmap.virtual + (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor + AST_HWC_SIZE;
1170 writel(csum, dst);
1171 writel(width, dst + AST_HWC_SIGNATURE_SizeX);
1172 writel(height, dst + AST_HWC_SIGNATURE_SizeY);
1173 writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTX);
1174 writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTY);
1175
1176 /* set pattern offset */
1177 gpu_addr = ast->cursor_cache_gpu_addr;
1178 gpu_addr += (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor;
1179 gpu_addr >>= 3;
1180 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc8, gpu_addr & 0xff);
1181 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc9, (gpu_addr >> 8) & 0xff);
1182 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xca, (gpu_addr >> 16) & 0xff);
1183 }
1184 ast_crtc->cursor_width = width;
1185 ast_crtc->cursor_height = height;
1186 ast_crtc->offset_x = AST_MAX_HWC_WIDTH - width;
1187 ast_crtc->offset_y = AST_MAX_HWC_WIDTH - height;
1188
1189 ast->next_cursor = (ast->next_cursor + 1) % AST_DEFAULT_HWC_NUM;
1190
1191 ast_show_cursor(crtc);
1192
1193 drm_gem_object_unreference_unlocked(obj);
1194 return 0;
1195fail:
1196 drm_gem_object_unreference_unlocked(obj);
1197 return ret;
1198}
1199
1200static int ast_cursor_move(struct drm_crtc *crtc,
1201 int x, int y)
1202{
1203 struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
1204 struct ast_private *ast = crtc->dev->dev_private;
1205 int x_offset, y_offset;
1206 u8 *sig;
1207
1208 sig = (u8 *)ast->cache_kmap.virtual + (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor + AST_HWC_SIZE;
1209 writel(x, sig + AST_HWC_SIGNATURE_X);
1210 writel(y, sig + AST_HWC_SIGNATURE_Y);
1211
1212 x_offset = ast_crtc->offset_x;
1213 y_offset = ast_crtc->offset_y;
1214 if (x < 0) {
1215 x_offset = (-x) + ast_crtc->offset_x;
1216 x = 0;
1217 }
1218
1219 if (y < 0) {
1220 y_offset = (-y) + ast_crtc->offset_y;
1221 y = 0;
1222 }
1223 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc2, x_offset);
1224 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc3, y_offset);
1225 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc4, (x & 0xff));
1226 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc5, ((x >> 8) & 0x0f));
1227 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc6, (y & 0xff));
1228 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc7, ((y >> 8) & 0x07));
1229
1230 /* dummy write to fire HWC */
1231 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xCB, 0xFF, 0x00);
1232
1233 return 0;
1234}