Linux Audio

Check our new training course

Loading...
v5.9
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * Copyright (C) 2010 OKI SEMICONDUCTOR Co., LTD.
 
 
 
 
 
 
 
 
 
 
 
 
 
  4 */
  5#include <linux/module.h>
  6#include <linux/kernel.h>
  7#include <linux/slab.h>
  8#include <linux/pci.h>
  9#include <linux/gpio/driver.h>
 10#include <linux/interrupt.h>
 11#include <linux/irq.h>
 12
 13#define IOH_EDGE_FALLING	0
 14#define IOH_EDGE_RISING		BIT(0)
 15#define IOH_LEVEL_L		BIT(1)
 16#define IOH_LEVEL_H		(BIT(0) | BIT(1))
 17#define IOH_EDGE_BOTH		BIT(2)
 18#define IOH_IM_MASK		(BIT(0) | BIT(1) | BIT(2))
 19
 20#define IOH_IRQ_BASE		0
 21
 
 
 22struct ioh_reg_comn {
 23	u32	ien;
 24	u32	istatus;
 25	u32	idisp;
 26	u32	iclr;
 27	u32	imask;
 28	u32	imaskclr;
 29	u32	po;
 30	u32	pi;
 31	u32	pm;
 32	u32	im_0;
 33	u32	im_1;
 34	u32	reserved;
 35};
 36
 37struct ioh_regs {
 38	struct ioh_reg_comn regs[8];
 39	u32 reserve1[16];
 40	u32 ioh_sel_reg[4];
 41	u32 reserve2[11];
 42	u32 srst;
 43};
 44
 45/**
 46 * struct ioh_gpio_reg_data - The register store data.
 47 * @ien_reg:	To store contents of interrupt enable register.
 48 * @imask_reg:	To store contents of interrupt mask regist
 49 * @po_reg:	To store contents of PO register.
 50 * @pm_reg:	To store contents of PM register.
 51 * @im0_reg:	To store contents of interrupt mode regist0
 52 * @im1_reg:	To store contents of interrupt mode regist1
 53 * @use_sel_reg: To store contents of GPIO_USE_SEL0~3
 54 */
 55struct ioh_gpio_reg_data {
 56	u32 ien_reg;
 57	u32 imask_reg;
 58	u32 po_reg;
 59	u32 pm_reg;
 60	u32 im0_reg;
 61	u32 im1_reg;
 62	u32 use_sel_reg;
 63};
 64
 65/**
 66 * struct ioh_gpio - GPIO private data structure.
 67 * @base:			PCI base address of Memory mapped I/O register.
 68 * @reg:			Memory mapped IOH GPIO register list.
 69 * @dev:			Pointer to device structure.
 70 * @gpio:			Data for GPIO infrastructure.
 71 * @ioh_gpio_reg:		Memory mapped Register data is saved here
 72 *				when suspend.
 73 * @gpio_use_sel:		Save GPIO_USE_SEL1~4 register for PM
 74 * @ch:				Indicate GPIO channel
 75 * @irq_base:		Save base of IRQ number for interrupt
 76 * @spinlock:		Used for register access protection
 
 77 */
 78struct ioh_gpio {
 79	void __iomem *base;
 80	struct ioh_regs __iomem *reg;
 81	struct device *dev;
 82	struct gpio_chip gpio;
 83	struct ioh_gpio_reg_data ioh_gpio_reg;
 84	u32 gpio_use_sel;
 
 85	int ch;
 86	int irq_base;
 87	spinlock_t spinlock;
 88};
 89
 90static const int num_ports[] = {6, 12, 16, 16, 15, 16, 16, 12};
 91
 92static void ioh_gpio_set(struct gpio_chip *gpio, unsigned nr, int val)
 93{
 94	u32 reg_val;
 95	struct ioh_gpio *chip =	gpiochip_get_data(gpio);
 96	unsigned long flags;
 97
 98	spin_lock_irqsave(&chip->spinlock, flags);
 99	reg_val = ioread32(&chip->reg->regs[chip->ch].po);
100	if (val)
101		reg_val |= (1 << nr);
102	else
103		reg_val &= ~(1 << nr);
104
105	iowrite32(reg_val, &chip->reg->regs[chip->ch].po);
106	spin_unlock_irqrestore(&chip->spinlock, flags);
107}
108
109static int ioh_gpio_get(struct gpio_chip *gpio, unsigned nr)
110{
111	struct ioh_gpio *chip =	gpiochip_get_data(gpio);
112
113	return !!(ioread32(&chip->reg->regs[chip->ch].pi) & (1 << nr));
114}
115
116static int ioh_gpio_direction_output(struct gpio_chip *gpio, unsigned nr,
117				     int val)
118{
119	struct ioh_gpio *chip =	gpiochip_get_data(gpio);
120	u32 pm;
121	u32 reg_val;
122	unsigned long flags;
123
124	spin_lock_irqsave(&chip->spinlock, flags);
125	pm = ioread32(&chip->reg->regs[chip->ch].pm) &
126					((1 << num_ports[chip->ch]) - 1);
127	pm |= (1 << nr);
128	iowrite32(pm, &chip->reg->regs[chip->ch].pm);
129
130	reg_val = ioread32(&chip->reg->regs[chip->ch].po);
131	if (val)
132		reg_val |= (1 << nr);
133	else
134		reg_val &= ~(1 << nr);
135	iowrite32(reg_val, &chip->reg->regs[chip->ch].po);
136
137	spin_unlock_irqrestore(&chip->spinlock, flags);
138
139	return 0;
140}
141
142static int ioh_gpio_direction_input(struct gpio_chip *gpio, unsigned nr)
143{
144	struct ioh_gpio *chip =	gpiochip_get_data(gpio);
145	u32 pm;
146	unsigned long flags;
147
148	spin_lock_irqsave(&chip->spinlock, flags);
149	pm = ioread32(&chip->reg->regs[chip->ch].pm) &
150				((1 << num_ports[chip->ch]) - 1);
151	pm &= ~(1 << nr);
152	iowrite32(pm, &chip->reg->regs[chip->ch].pm);
153	spin_unlock_irqrestore(&chip->spinlock, flags);
154
155	return 0;
156}
157
158#ifdef CONFIG_PM
159/*
160 * Save register configuration and disable interrupts.
161 */
162static void ioh_gpio_save_reg_conf(struct ioh_gpio *chip)
163{
164	int i;
165
166	for (i = 0; i < 8; i ++, chip++) {
167		chip->ioh_gpio_reg.po_reg =
168					ioread32(&chip->reg->regs[chip->ch].po);
169		chip->ioh_gpio_reg.pm_reg =
170					ioread32(&chip->reg->regs[chip->ch].pm);
171		chip->ioh_gpio_reg.ien_reg =
172				       ioread32(&chip->reg->regs[chip->ch].ien);
173		chip->ioh_gpio_reg.imask_reg =
174				     ioread32(&chip->reg->regs[chip->ch].imask);
175		chip->ioh_gpio_reg.im0_reg =
176				      ioread32(&chip->reg->regs[chip->ch].im_0);
177		chip->ioh_gpio_reg.im1_reg =
178				      ioread32(&chip->reg->regs[chip->ch].im_1);
179		if (i < 4)
180			chip->ioh_gpio_reg.use_sel_reg =
181					   ioread32(&chip->reg->ioh_sel_reg[i]);
182	}
183}
184
185/*
186 * This function restores the register configuration of the GPIO device.
187 */
188static void ioh_gpio_restore_reg_conf(struct ioh_gpio *chip)
189{
190	int i;
191
192	for (i = 0; i < 8; i ++, chip++) {
193		iowrite32(chip->ioh_gpio_reg.po_reg,
194			  &chip->reg->regs[chip->ch].po);
195		iowrite32(chip->ioh_gpio_reg.pm_reg,
196			  &chip->reg->regs[chip->ch].pm);
197		iowrite32(chip->ioh_gpio_reg.ien_reg,
198			  &chip->reg->regs[chip->ch].ien);
199		iowrite32(chip->ioh_gpio_reg.imask_reg,
200			  &chip->reg->regs[chip->ch].imask);
201		iowrite32(chip->ioh_gpio_reg.im0_reg,
202			  &chip->reg->regs[chip->ch].im_0);
203		iowrite32(chip->ioh_gpio_reg.im1_reg,
204			  &chip->reg->regs[chip->ch].im_1);
205		if (i < 4)
206			iowrite32(chip->ioh_gpio_reg.use_sel_reg,
207				  &chip->reg->ioh_sel_reg[i]);
208	}
209}
210#endif
211
212static int ioh_gpio_to_irq(struct gpio_chip *gpio, unsigned offset)
213{
214	struct ioh_gpio *chip = gpiochip_get_data(gpio);
215	return chip->irq_base + offset;
216}
217
218static void ioh_gpio_setup(struct ioh_gpio *chip, int num_port)
219{
220	struct gpio_chip *gpio = &chip->gpio;
221
222	gpio->label = dev_name(chip->dev);
223	gpio->owner = THIS_MODULE;
224	gpio->direction_input = ioh_gpio_direction_input;
225	gpio->get = ioh_gpio_get;
226	gpio->direction_output = ioh_gpio_direction_output;
227	gpio->set = ioh_gpio_set;
228	gpio->dbg_show = NULL;
229	gpio->base = -1;
230	gpio->ngpio = num_port;
231	gpio->can_sleep = false;
232	gpio->to_irq = ioh_gpio_to_irq;
233}
234
235static int ioh_irq_type(struct irq_data *d, unsigned int type)
236{
237	u32 im;
238	void __iomem *im_reg;
239	u32 ien;
240	u32 im_pos;
241	int ch;
242	unsigned long flags;
243	u32 val;
244	int irq = d->irq;
245	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
246	struct ioh_gpio *chip = gc->private;
247
248	ch = irq - chip->irq_base;
249	if (irq <= chip->irq_base + 7) {
250		im_reg = &chip->reg->regs[chip->ch].im_0;
251		im_pos = ch;
252	} else {
253		im_reg = &chip->reg->regs[chip->ch].im_1;
254		im_pos = ch - 8;
255	}
256	dev_dbg(chip->dev, "%s:irq=%d type=%d ch=%d pos=%d type=%d\n",
257		__func__, irq, type, ch, im_pos, type);
258
259	spin_lock_irqsave(&chip->spinlock, flags);
260
261	switch (type) {
262	case IRQ_TYPE_EDGE_RISING:
263		val = IOH_EDGE_RISING;
264		break;
265	case IRQ_TYPE_EDGE_FALLING:
266		val = IOH_EDGE_FALLING;
267		break;
268	case IRQ_TYPE_EDGE_BOTH:
269		val = IOH_EDGE_BOTH;
270		break;
271	case IRQ_TYPE_LEVEL_HIGH:
272		val = IOH_LEVEL_H;
273		break;
274	case IRQ_TYPE_LEVEL_LOW:
275		val = IOH_LEVEL_L;
276		break;
277	case IRQ_TYPE_PROBE:
278		goto end;
279	default:
280		dev_warn(chip->dev, "%s: unknown type(%dd)",
281			__func__, type);
282		goto end;
283	}
284
285	/* Set interrupt mode */
286	im = ioread32(im_reg) & ~(IOH_IM_MASK << (im_pos * 4));
287	iowrite32(im | (val << (im_pos * 4)), im_reg);
288
289	/* iclr */
290	iowrite32(BIT(ch), &chip->reg->regs[chip->ch].iclr);
291
292	/* IMASKCLR */
293	iowrite32(BIT(ch), &chip->reg->regs[chip->ch].imaskclr);
294
295	/* Enable interrupt */
296	ien = ioread32(&chip->reg->regs[chip->ch].ien);
297	iowrite32(ien | BIT(ch), &chip->reg->regs[chip->ch].ien);
298end:
299	spin_unlock_irqrestore(&chip->spinlock, flags);
300
301	return 0;
302}
303
304static void ioh_irq_unmask(struct irq_data *d)
305{
306	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
307	struct ioh_gpio *chip = gc->private;
308
309	iowrite32(1 << (d->irq - chip->irq_base),
310		  &chip->reg->regs[chip->ch].imaskclr);
311}
312
313static void ioh_irq_mask(struct irq_data *d)
314{
315	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
316	struct ioh_gpio *chip = gc->private;
317
318	iowrite32(1 << (d->irq - chip->irq_base),
319		  &chip->reg->regs[chip->ch].imask);
320}
321
322static void ioh_irq_disable(struct irq_data *d)
323{
324	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
325	struct ioh_gpio *chip = gc->private;
326	unsigned long flags;
327	u32 ien;
328
329	spin_lock_irqsave(&chip->spinlock, flags);
330	ien = ioread32(&chip->reg->regs[chip->ch].ien);
331	ien &= ~(1 << (d->irq - chip->irq_base));
332	iowrite32(ien, &chip->reg->regs[chip->ch].ien);
333	spin_unlock_irqrestore(&chip->spinlock, flags);
334}
335
336static void ioh_irq_enable(struct irq_data *d)
337{
338	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
339	struct ioh_gpio *chip = gc->private;
340	unsigned long flags;
341	u32 ien;
342
343	spin_lock_irqsave(&chip->spinlock, flags);
344	ien = ioread32(&chip->reg->regs[chip->ch].ien);
345	ien |= 1 << (d->irq - chip->irq_base);
346	iowrite32(ien, &chip->reg->regs[chip->ch].ien);
347	spin_unlock_irqrestore(&chip->spinlock, flags);
348}
349
350static irqreturn_t ioh_gpio_handler(int irq, void *dev_id)
351{
352	struct ioh_gpio *chip = dev_id;
353	u32 reg_val;
354	int i, j;
355	int ret = IRQ_NONE;
356
357	for (i = 0; i < 8; i++, chip++) {
358		reg_val = ioread32(&chip->reg->regs[i].istatus);
359		for (j = 0; j < num_ports[i]; j++) {
360			if (reg_val & BIT(j)) {
361				dev_dbg(chip->dev,
362					"%s:[%d]:irq=%d status=0x%x\n",
363					__func__, j, irq, reg_val);
364				iowrite32(BIT(j),
365					  &chip->reg->regs[chip->ch].iclr);
366				generic_handle_irq(chip->irq_base + j);
367				ret = IRQ_HANDLED;
368			}
369		}
370	}
371	return ret;
372}
373
374static int ioh_gpio_alloc_generic_chip(struct ioh_gpio *chip,
375				       unsigned int irq_start,
376				       unsigned int num)
377{
378	struct irq_chip_generic *gc;
379	struct irq_chip_type *ct;
380	int rv;
381
382	gc = devm_irq_alloc_generic_chip(chip->dev, "ioh_gpio", 1, irq_start,
383					 chip->base, handle_simple_irq);
384	if (!gc)
385		return -ENOMEM;
386
 
 
387	gc->private = chip;
388	ct = gc->chip_types;
389
390	ct->chip.irq_mask = ioh_irq_mask;
391	ct->chip.irq_unmask = ioh_irq_unmask;
392	ct->chip.irq_set_type = ioh_irq_type;
393	ct->chip.irq_disable = ioh_irq_disable;
394	ct->chip.irq_enable = ioh_irq_enable;
395
396	rv = devm_irq_setup_generic_chip(chip->dev, gc, IRQ_MSK(num),
397					 IRQ_GC_INIT_MASK_CACHE,
398					 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
399
400	return rv;
401}
402
403static int ioh_gpio_probe(struct pci_dev *pdev,
404				    const struct pci_device_id *id)
405{
406	int ret;
407	int i, j;
408	struct ioh_gpio *chip;
409	void __iomem *base;
410	void *chip_save;
411	int irq_base;
412
413	ret = pci_enable_device(pdev);
414	if (ret) {
415		dev_err(&pdev->dev, "%s : pci_enable_device failed", __func__);
416		goto err_pci_enable;
417	}
418
419	ret = pci_request_regions(pdev, KBUILD_MODNAME);
420	if (ret) {
421		dev_err(&pdev->dev, "pci_request_regions failed-%d", ret);
422		goto err_request_regions;
423	}
424
425	base = pci_iomap(pdev, 1, 0);
426	if (!base) {
427		dev_err(&pdev->dev, "%s : pci_iomap failed", __func__);
428		ret = -ENOMEM;
429		goto err_iomap;
430	}
431
432	chip_save = kcalloc(8, sizeof(*chip), GFP_KERNEL);
433	if (chip_save == NULL) {
 
434		ret = -ENOMEM;
435		goto err_kzalloc;
436	}
437
438	chip = chip_save;
439	for (i = 0; i < 8; i++, chip++) {
440		chip->dev = &pdev->dev;
441		chip->base = base;
442		chip->reg = chip->base;
443		chip->ch = i;
 
444		spin_lock_init(&chip->spinlock);
445		ioh_gpio_setup(chip, num_ports[i]);
446		ret = gpiochip_add_data(&chip->gpio, chip);
447		if (ret) {
448			dev_err(&pdev->dev, "IOH gpio: Failed to register GPIO\n");
449			goto err_gpiochip_add;
450		}
451	}
452
453	chip = chip_save;
454	for (j = 0; j < 8; j++, chip++) {
455		irq_base = devm_irq_alloc_descs(&pdev->dev, -1, IOH_IRQ_BASE,
456						num_ports[j], NUMA_NO_NODE);
457		if (irq_base < 0) {
458			dev_warn(&pdev->dev,
459				"ml_ioh_gpio: Failed to get IRQ base num\n");
460			ret = irq_base;
461			goto err_gpiochip_add;
462		}
463		chip->irq_base = irq_base;
464
465		ret = ioh_gpio_alloc_generic_chip(chip,
466						  irq_base, num_ports[j]);
467		if (ret)
468			goto err_gpiochip_add;
469	}
470
471	chip = chip_save;
472	ret = devm_request_irq(&pdev->dev, pdev->irq, ioh_gpio_handler,
473			       IRQF_SHARED, KBUILD_MODNAME, chip);
474	if (ret != 0) {
475		dev_err(&pdev->dev,
476			"%s request_irq failed\n", __func__);
477		goto err_gpiochip_add;
478	}
479
480	pci_set_drvdata(pdev, chip);
481
482	return 0;
483
484err_gpiochip_add:
 
 
 
 
 
 
 
485	chip = chip_save;
 
486	while (--i >= 0) {
487		gpiochip_remove(&chip->gpio);
488		chip++;
 
 
489	}
490	kfree(chip_save);
491
492err_kzalloc:
493	pci_iounmap(pdev, base);
494
495err_iomap:
496	pci_release_regions(pdev);
497
498err_request_regions:
499	pci_disable_device(pdev);
500
501err_pci_enable:
502
503	dev_err(&pdev->dev, "%s Failed returns %d\n", __func__, ret);
504	return ret;
505}
506
507static void ioh_gpio_remove(struct pci_dev *pdev)
508{
 
509	int i;
510	struct ioh_gpio *chip = pci_get_drvdata(pdev);
511	void *chip_save;
512
513	chip_save = chip;
514
515	for (i = 0; i < 8; i++, chip++)
516		gpiochip_remove(&chip->gpio);
 
 
 
 
 
 
517
518	chip = chip_save;
519	pci_iounmap(pdev, chip->base);
520	pci_release_regions(pdev);
521	pci_disable_device(pdev);
522	kfree(chip);
523}
524
525#ifdef CONFIG_PM
526static int ioh_gpio_suspend(struct pci_dev *pdev, pm_message_t state)
527{
528	s32 ret;
529	struct ioh_gpio *chip = pci_get_drvdata(pdev);
530	unsigned long flags;
531
532	spin_lock_irqsave(&chip->spinlock, flags);
533	ioh_gpio_save_reg_conf(chip);
534	spin_unlock_irqrestore(&chip->spinlock, flags);
535
536	ret = pci_save_state(pdev);
537	if (ret) {
538		dev_err(&pdev->dev, "pci_save_state Failed-%d\n", ret);
539		return ret;
540	}
541	pci_disable_device(pdev);
542	pci_set_power_state(pdev, PCI_D0);
543	ret = pci_enable_wake(pdev, PCI_D0, 1);
544	if (ret)
545		dev_err(&pdev->dev, "pci_enable_wake Failed -%d\n", ret);
546
547	return 0;
548}
549
550static int ioh_gpio_resume(struct pci_dev *pdev)
551{
552	s32 ret;
553	struct ioh_gpio *chip = pci_get_drvdata(pdev);
554	unsigned long flags;
555
556	ret = pci_enable_wake(pdev, PCI_D0, 0);
557
558	pci_set_power_state(pdev, PCI_D0);
559	ret = pci_enable_device(pdev);
560	if (ret) {
561		dev_err(&pdev->dev, "pci_enable_device Failed-%d ", ret);
562		return ret;
563	}
564	pci_restore_state(pdev);
565
566	spin_lock_irqsave(&chip->spinlock, flags);
567	iowrite32(0x01, &chip->reg->srst);
568	iowrite32(0x00, &chip->reg->srst);
569	ioh_gpio_restore_reg_conf(chip);
570	spin_unlock_irqrestore(&chip->spinlock, flags);
571
572	return 0;
573}
574#else
575#define ioh_gpio_suspend NULL
576#define ioh_gpio_resume NULL
577#endif
578
579static const struct pci_device_id ioh_gpio_pcidev_id[] = {
580	{ PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x802E) },
581	{ 0, }
582};
583MODULE_DEVICE_TABLE(pci, ioh_gpio_pcidev_id);
584
585static struct pci_driver ioh_gpio_driver = {
586	.name = "ml_ioh_gpio",
587	.id_table = ioh_gpio_pcidev_id,
588	.probe = ioh_gpio_probe,
589	.remove = ioh_gpio_remove,
590	.suspend = ioh_gpio_suspend,
591	.resume = ioh_gpio_resume
592};
593
594module_pci_driver(ioh_gpio_driver);
595
596MODULE_DESCRIPTION("OKI SEMICONDUCTOR ML-IOH series GPIO Driver");
597MODULE_LICENSE("GPL");
v3.5.6
 
  1/*
  2 * Copyright (C) 2010 OKI SEMICONDUCTOR Co., LTD.
  3 *
  4 * This program is free software; you can redistribute it and/or modify
  5 * it under the terms of the GNU General Public License as published by
  6 * the Free Software Foundation; version 2 of the License.
  7 *
  8 * This program is distributed in the hope that it will be useful,
  9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 11 * GNU General Public License for more details.
 12 *
 13 * You should have received a copy of the GNU General Public License
 14 * along with this program; if not, write to the Free Software
 15 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
 16 */
 17#include <linux/module.h>
 18#include <linux/kernel.h>
 19#include <linux/slab.h>
 20#include <linux/pci.h>
 21#include <linux/gpio.h>
 22#include <linux/interrupt.h>
 23#include <linux/irq.h>
 24
 25#define IOH_EDGE_FALLING	0
 26#define IOH_EDGE_RISING		BIT(0)
 27#define IOH_LEVEL_L		BIT(1)
 28#define IOH_LEVEL_H		(BIT(0) | BIT(1))
 29#define IOH_EDGE_BOTH		BIT(2)
 30#define IOH_IM_MASK		(BIT(0) | BIT(1) | BIT(2))
 31
 32#define IOH_IRQ_BASE		0
 33
 34#define PCI_VENDOR_ID_ROHM             0x10DB
 35
 36struct ioh_reg_comn {
 37	u32	ien;
 38	u32	istatus;
 39	u32	idisp;
 40	u32	iclr;
 41	u32	imask;
 42	u32	imaskclr;
 43	u32	po;
 44	u32	pi;
 45	u32	pm;
 46	u32	im_0;
 47	u32	im_1;
 48	u32	reserved;
 49};
 50
 51struct ioh_regs {
 52	struct ioh_reg_comn regs[8];
 53	u32 reserve1[16];
 54	u32 ioh_sel_reg[4];
 55	u32 reserve2[11];
 56	u32 srst;
 57};
 58
 59/**
 60 * struct ioh_gpio_reg_data - The register store data.
 61 * @ien_reg	To store contents of interrupt enable register.
 62 * @imask_reg:	To store contents of interrupt mask regist
 63 * @po_reg:	To store contents of PO register.
 64 * @pm_reg:	To store contents of PM register.
 65 * @im0_reg:	To store contents of interrupt mode regist0
 66 * @im1_reg:	To store contents of interrupt mode regist1
 67 * @use_sel_reg: To store contents of GPIO_USE_SEL0~3
 68 */
 69struct ioh_gpio_reg_data {
 70	u32 ien_reg;
 71	u32 imask_reg;
 72	u32 po_reg;
 73	u32 pm_reg;
 74	u32 im0_reg;
 75	u32 im1_reg;
 76	u32 use_sel_reg;
 77};
 78
 79/**
 80 * struct ioh_gpio - GPIO private data structure.
 81 * @base:			PCI base address of Memory mapped I/O register.
 82 * @reg:			Memory mapped IOH GPIO register list.
 83 * @dev:			Pointer to device structure.
 84 * @gpio:			Data for GPIO infrastructure.
 85 * @ioh_gpio_reg:		Memory mapped Register data is saved here
 86 *				when suspend.
 87 * @gpio_use_sel:		Save GPIO_USE_SEL1~4 register for PM
 88 * @ch:				Indicate GPIO channel
 89 * @irq_base:		Save base of IRQ number for interrupt
 90 * @spinlock:		Used for register access protection in
 91 *				interrupt context ioh_irq_type and PM;
 92 */
 93struct ioh_gpio {
 94	void __iomem *base;
 95	struct ioh_regs __iomem *reg;
 96	struct device *dev;
 97	struct gpio_chip gpio;
 98	struct ioh_gpio_reg_data ioh_gpio_reg;
 99	u32 gpio_use_sel;
100	struct mutex lock;
101	int ch;
102	int irq_base;
103	spinlock_t spinlock;
104};
105
106static const int num_ports[] = {6, 12, 16, 16, 15, 16, 16, 12};
107
108static void ioh_gpio_set(struct gpio_chip *gpio, unsigned nr, int val)
109{
110	u32 reg_val;
111	struct ioh_gpio *chip =	container_of(gpio, struct ioh_gpio, gpio);
 
112
113	mutex_lock(&chip->lock);
114	reg_val = ioread32(&chip->reg->regs[chip->ch].po);
115	if (val)
116		reg_val |= (1 << nr);
117	else
118		reg_val &= ~(1 << nr);
119
120	iowrite32(reg_val, &chip->reg->regs[chip->ch].po);
121	mutex_unlock(&chip->lock);
122}
123
124static int ioh_gpio_get(struct gpio_chip *gpio, unsigned nr)
125{
126	struct ioh_gpio *chip =	container_of(gpio, struct ioh_gpio, gpio);
127
128	return ioread32(&chip->reg->regs[chip->ch].pi) & (1 << nr);
129}
130
131static int ioh_gpio_direction_output(struct gpio_chip *gpio, unsigned nr,
132				     int val)
133{
134	struct ioh_gpio *chip =	container_of(gpio, struct ioh_gpio, gpio);
135	u32 pm;
136	u32 reg_val;
 
137
138	mutex_lock(&chip->lock);
139	pm = ioread32(&chip->reg->regs[chip->ch].pm) &
140					((1 << num_ports[chip->ch]) - 1);
141	pm |= (1 << nr);
142	iowrite32(pm, &chip->reg->regs[chip->ch].pm);
143
144	reg_val = ioread32(&chip->reg->regs[chip->ch].po);
145	if (val)
146		reg_val |= (1 << nr);
147	else
148		reg_val &= ~(1 << nr);
149	iowrite32(reg_val, &chip->reg->regs[chip->ch].po);
150
151	mutex_unlock(&chip->lock);
152
153	return 0;
154}
155
156static int ioh_gpio_direction_input(struct gpio_chip *gpio, unsigned nr)
157{
158	struct ioh_gpio *chip =	container_of(gpio, struct ioh_gpio, gpio);
159	u32 pm;
 
160
161	mutex_lock(&chip->lock);
162	pm = ioread32(&chip->reg->regs[chip->ch].pm) &
163				((1 << num_ports[chip->ch]) - 1);
164	pm &= ~(1 << nr);
165	iowrite32(pm, &chip->reg->regs[chip->ch].pm);
166	mutex_unlock(&chip->lock);
167
168	return 0;
169}
170
171#ifdef CONFIG_PM
172/*
173 * Save register configuration and disable interrupts.
174 */
175static void ioh_gpio_save_reg_conf(struct ioh_gpio *chip)
176{
177	int i;
178
179	for (i = 0; i < 8; i ++, chip++) {
180		chip->ioh_gpio_reg.po_reg =
181					ioread32(&chip->reg->regs[chip->ch].po);
182		chip->ioh_gpio_reg.pm_reg =
183					ioread32(&chip->reg->regs[chip->ch].pm);
184		chip->ioh_gpio_reg.ien_reg =
185				       ioread32(&chip->reg->regs[chip->ch].ien);
186		chip->ioh_gpio_reg.imask_reg =
187				     ioread32(&chip->reg->regs[chip->ch].imask);
188		chip->ioh_gpio_reg.im0_reg =
189				      ioread32(&chip->reg->regs[chip->ch].im_0);
190		chip->ioh_gpio_reg.im1_reg =
191				      ioread32(&chip->reg->regs[chip->ch].im_1);
192		if (i < 4)
193			chip->ioh_gpio_reg.use_sel_reg =
194					   ioread32(&chip->reg->ioh_sel_reg[i]);
195	}
196}
197
198/*
199 * This function restores the register configuration of the GPIO device.
200 */
201static void ioh_gpio_restore_reg_conf(struct ioh_gpio *chip)
202{
203	int i;
204
205	for (i = 0; i < 8; i ++, chip++) {
206		iowrite32(chip->ioh_gpio_reg.po_reg,
207			  &chip->reg->regs[chip->ch].po);
208		iowrite32(chip->ioh_gpio_reg.pm_reg,
209			  &chip->reg->regs[chip->ch].pm);
210		iowrite32(chip->ioh_gpio_reg.ien_reg,
211			  &chip->reg->regs[chip->ch].ien);
212		iowrite32(chip->ioh_gpio_reg.imask_reg,
213			  &chip->reg->regs[chip->ch].imask);
214		iowrite32(chip->ioh_gpio_reg.im0_reg,
215			  &chip->reg->regs[chip->ch].im_0);
216		iowrite32(chip->ioh_gpio_reg.im1_reg,
217			  &chip->reg->regs[chip->ch].im_1);
218		if (i < 4)
219			iowrite32(chip->ioh_gpio_reg.use_sel_reg,
220				  &chip->reg->ioh_sel_reg[i]);
221	}
222}
223#endif
224
225static int ioh_gpio_to_irq(struct gpio_chip *gpio, unsigned offset)
226{
227	struct ioh_gpio *chip = container_of(gpio, struct ioh_gpio, gpio);
228	return chip->irq_base + offset;
229}
230
231static void ioh_gpio_setup(struct ioh_gpio *chip, int num_port)
232{
233	struct gpio_chip *gpio = &chip->gpio;
234
235	gpio->label = dev_name(chip->dev);
236	gpio->owner = THIS_MODULE;
237	gpio->direction_input = ioh_gpio_direction_input;
238	gpio->get = ioh_gpio_get;
239	gpio->direction_output = ioh_gpio_direction_output;
240	gpio->set = ioh_gpio_set;
241	gpio->dbg_show = NULL;
242	gpio->base = -1;
243	gpio->ngpio = num_port;
244	gpio->can_sleep = 0;
245	gpio->to_irq = ioh_gpio_to_irq;
246}
247
248static int ioh_irq_type(struct irq_data *d, unsigned int type)
249{
250	u32 im;
251	void __iomem *im_reg;
252	u32 ien;
253	u32 im_pos;
254	int ch;
255	unsigned long flags;
256	u32 val;
257	int irq = d->irq;
258	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
259	struct ioh_gpio *chip = gc->private;
260
261	ch = irq - chip->irq_base;
262	if (irq <= chip->irq_base + 7) {
263		im_reg = &chip->reg->regs[chip->ch].im_0;
264		im_pos = ch;
265	} else {
266		im_reg = &chip->reg->regs[chip->ch].im_1;
267		im_pos = ch - 8;
268	}
269	dev_dbg(chip->dev, "%s:irq=%d type=%d ch=%d pos=%d type=%d\n",
270		__func__, irq, type, ch, im_pos, type);
271
272	spin_lock_irqsave(&chip->spinlock, flags);
273
274	switch (type) {
275	case IRQ_TYPE_EDGE_RISING:
276		val = IOH_EDGE_RISING;
277		break;
278	case IRQ_TYPE_EDGE_FALLING:
279		val = IOH_EDGE_FALLING;
280		break;
281	case IRQ_TYPE_EDGE_BOTH:
282		val = IOH_EDGE_BOTH;
283		break;
284	case IRQ_TYPE_LEVEL_HIGH:
285		val = IOH_LEVEL_H;
286		break;
287	case IRQ_TYPE_LEVEL_LOW:
288		val = IOH_LEVEL_L;
289		break;
290	case IRQ_TYPE_PROBE:
291		goto end;
292	default:
293		dev_warn(chip->dev, "%s: unknown type(%dd)",
294			__func__, type);
295		goto end;
296	}
297
298	/* Set interrupt mode */
299	im = ioread32(im_reg) & ~(IOH_IM_MASK << (im_pos * 4));
300	iowrite32(im | (val << (im_pos * 4)), im_reg);
301
302	/* iclr */
303	iowrite32(BIT(ch), &chip->reg->regs[chip->ch].iclr);
304
305	/* IMASKCLR */
306	iowrite32(BIT(ch), &chip->reg->regs[chip->ch].imaskclr);
307
308	/* Enable interrupt */
309	ien = ioread32(&chip->reg->regs[chip->ch].ien);
310	iowrite32(ien | BIT(ch), &chip->reg->regs[chip->ch].ien);
311end:
312	spin_unlock_irqrestore(&chip->spinlock, flags);
313
314	return 0;
315}
316
317static void ioh_irq_unmask(struct irq_data *d)
318{
319	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
320	struct ioh_gpio *chip = gc->private;
321
322	iowrite32(1 << (d->irq - chip->irq_base),
323		  &chip->reg->regs[chip->ch].imaskclr);
324}
325
326static void ioh_irq_mask(struct irq_data *d)
327{
328	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
329	struct ioh_gpio *chip = gc->private;
330
331	iowrite32(1 << (d->irq - chip->irq_base),
332		  &chip->reg->regs[chip->ch].imask);
333}
334
335static void ioh_irq_disable(struct irq_data *d)
336{
337	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
338	struct ioh_gpio *chip = gc->private;
339	unsigned long flags;
340	u32 ien;
341
342	spin_lock_irqsave(&chip->spinlock, flags);
343	ien = ioread32(&chip->reg->regs[chip->ch].ien);
344	ien &= ~(1 << (d->irq - chip->irq_base));
345	iowrite32(ien, &chip->reg->regs[chip->ch].ien);
346	spin_unlock_irqrestore(&chip->spinlock, flags);
347}
348
349static void ioh_irq_enable(struct irq_data *d)
350{
351	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
352	struct ioh_gpio *chip = gc->private;
353	unsigned long flags;
354	u32 ien;
355
356	spin_lock_irqsave(&chip->spinlock, flags);
357	ien = ioread32(&chip->reg->regs[chip->ch].ien);
358	ien |= 1 << (d->irq - chip->irq_base);
359	iowrite32(ien, &chip->reg->regs[chip->ch].ien);
360	spin_unlock_irqrestore(&chip->spinlock, flags);
361}
362
363static irqreturn_t ioh_gpio_handler(int irq, void *dev_id)
364{
365	struct ioh_gpio *chip = dev_id;
366	u32 reg_val;
367	int i, j;
368	int ret = IRQ_NONE;
369
370	for (i = 0; i < 8; i++, chip++) {
371		reg_val = ioread32(&chip->reg->regs[i].istatus);
372		for (j = 0; j < num_ports[i]; j++) {
373			if (reg_val & BIT(j)) {
374				dev_dbg(chip->dev,
375					"%s:[%d]:irq=%d status=0x%x\n",
376					__func__, j, irq, reg_val);
377				iowrite32(BIT(j),
378					  &chip->reg->regs[chip->ch].iclr);
379				generic_handle_irq(chip->irq_base + j);
380				ret = IRQ_HANDLED;
381			}
382		}
383	}
384	return ret;
385}
386
387static __devinit void ioh_gpio_alloc_generic_chip(struct ioh_gpio *chip,
388				unsigned int irq_start, unsigned int num)
 
389{
390	struct irq_chip_generic *gc;
391	struct irq_chip_type *ct;
 
 
 
 
 
 
392
393	gc = irq_alloc_generic_chip("ioh_gpio", 1, irq_start, chip->base,
394				    handle_simple_irq);
395	gc->private = chip;
396	ct = gc->chip_types;
397
398	ct->chip.irq_mask = ioh_irq_mask;
399	ct->chip.irq_unmask = ioh_irq_unmask;
400	ct->chip.irq_set_type = ioh_irq_type;
401	ct->chip.irq_disable = ioh_irq_disable;
402	ct->chip.irq_enable = ioh_irq_enable;
403
404	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
405			       IRQ_NOREQUEST | IRQ_NOPROBE, 0);
 
 
 
406}
407
408static int __devinit ioh_gpio_probe(struct pci_dev *pdev,
409				    const struct pci_device_id *id)
410{
411	int ret;
412	int i, j;
413	struct ioh_gpio *chip;
414	void __iomem *base;
415	void *chip_save;
416	int irq_base;
417
418	ret = pci_enable_device(pdev);
419	if (ret) {
420		dev_err(&pdev->dev, "%s : pci_enable_device failed", __func__);
421		goto err_pci_enable;
422	}
423
424	ret = pci_request_regions(pdev, KBUILD_MODNAME);
425	if (ret) {
426		dev_err(&pdev->dev, "pci_request_regions failed-%d", ret);
427		goto err_request_regions;
428	}
429
430	base = pci_iomap(pdev, 1, 0);
431	if (!base) {
432		dev_err(&pdev->dev, "%s : pci_iomap failed", __func__);
433		ret = -ENOMEM;
434		goto err_iomap;
435	}
436
437	chip_save = kzalloc(sizeof(*chip) * 8, GFP_KERNEL);
438	if (chip_save == NULL) {
439		dev_err(&pdev->dev, "%s : kzalloc failed", __func__);
440		ret = -ENOMEM;
441		goto err_kzalloc;
442	}
443
444	chip = chip_save;
445	for (i = 0; i < 8; i++, chip++) {
446		chip->dev = &pdev->dev;
447		chip->base = base;
448		chip->reg = chip->base;
449		chip->ch = i;
450		mutex_init(&chip->lock);
451		spin_lock_init(&chip->spinlock);
452		ioh_gpio_setup(chip, num_ports[i]);
453		ret = gpiochip_add(&chip->gpio);
454		if (ret) {
455			dev_err(&pdev->dev, "IOH gpio: Failed to register GPIO\n");
456			goto err_gpiochip_add;
457		}
458	}
459
460	chip = chip_save;
461	for (j = 0; j < 8; j++, chip++) {
462		irq_base = irq_alloc_descs(-1, IOH_IRQ_BASE, num_ports[j],
463					   NUMA_NO_NODE);
464		if (irq_base < 0) {
465			dev_warn(&pdev->dev,
466				"ml_ioh_gpio: Failed to get IRQ base num\n");
467			chip->irq_base = -1;
468			goto err_irq_alloc_descs;
469		}
470		chip->irq_base = irq_base;
471		ioh_gpio_alloc_generic_chip(chip, irq_base, num_ports[j]);
 
 
 
 
472	}
473
474	chip = chip_save;
475	ret = request_irq(pdev->irq, ioh_gpio_handler,
476			     IRQF_SHARED, KBUILD_MODNAME, chip);
477	if (ret != 0) {
478		dev_err(&pdev->dev,
479			"%s request_irq failed\n", __func__);
480		goto err_request_irq;
481	}
482
483	pci_set_drvdata(pdev, chip);
484
485	return 0;
486
487err_request_irq:
488	chip = chip_save;
489err_irq_alloc_descs:
490	while (--j >= 0) {
491		chip--;
492		irq_free_descs(chip->irq_base, num_ports[j]);
493	}
494
495	chip = chip_save;
496err_gpiochip_add:
497	while (--i >= 0) {
498		chip--;
499		ret = gpiochip_remove(&chip->gpio);
500		if (ret)
501			dev_err(&pdev->dev, "Failed gpiochip_remove(%d)\n", i);
502	}
503	kfree(chip_save);
504
505err_kzalloc:
506	pci_iounmap(pdev, base);
507
508err_iomap:
509	pci_release_regions(pdev);
510
511err_request_regions:
512	pci_disable_device(pdev);
513
514err_pci_enable:
515
516	dev_err(&pdev->dev, "%s Failed returns %d\n", __func__, ret);
517	return ret;
518}
519
520static void __devexit ioh_gpio_remove(struct pci_dev *pdev)
521{
522	int err;
523	int i;
524	struct ioh_gpio *chip = pci_get_drvdata(pdev);
525	void *chip_save;
526
527	chip_save = chip;
528
529	free_irq(pdev->irq, chip);
530
531	for (i = 0; i < 8; i++, chip++) {
532		irq_free_descs(chip->irq_base, num_ports[i]);
533		err = gpiochip_remove(&chip->gpio);
534		if (err)
535			dev_err(&pdev->dev, "Failed gpiochip_remove\n");
536	}
537
538	chip = chip_save;
539	pci_iounmap(pdev, chip->base);
540	pci_release_regions(pdev);
541	pci_disable_device(pdev);
542	kfree(chip);
543}
544
545#ifdef CONFIG_PM
546static int ioh_gpio_suspend(struct pci_dev *pdev, pm_message_t state)
547{
548	s32 ret;
549	struct ioh_gpio *chip = pci_get_drvdata(pdev);
550	unsigned long flags;
551
552	spin_lock_irqsave(&chip->spinlock, flags);
553	ioh_gpio_save_reg_conf(chip);
554	spin_unlock_irqrestore(&chip->spinlock, flags);
555
556	ret = pci_save_state(pdev);
557	if (ret) {
558		dev_err(&pdev->dev, "pci_save_state Failed-%d\n", ret);
559		return ret;
560	}
561	pci_disable_device(pdev);
562	pci_set_power_state(pdev, PCI_D0);
563	ret = pci_enable_wake(pdev, PCI_D0, 1);
564	if (ret)
565		dev_err(&pdev->dev, "pci_enable_wake Failed -%d\n", ret);
566
567	return 0;
568}
569
570static int ioh_gpio_resume(struct pci_dev *pdev)
571{
572	s32 ret;
573	struct ioh_gpio *chip = pci_get_drvdata(pdev);
574	unsigned long flags;
575
576	ret = pci_enable_wake(pdev, PCI_D0, 0);
577
578	pci_set_power_state(pdev, PCI_D0);
579	ret = pci_enable_device(pdev);
580	if (ret) {
581		dev_err(&pdev->dev, "pci_enable_device Failed-%d ", ret);
582		return ret;
583	}
584	pci_restore_state(pdev);
585
586	spin_lock_irqsave(&chip->spinlock, flags);
587	iowrite32(0x01, &chip->reg->srst);
588	iowrite32(0x00, &chip->reg->srst);
589	ioh_gpio_restore_reg_conf(chip);
590	spin_unlock_irqrestore(&chip->spinlock, flags);
591
592	return 0;
593}
594#else
595#define ioh_gpio_suspend NULL
596#define ioh_gpio_resume NULL
597#endif
598
599static DEFINE_PCI_DEVICE_TABLE(ioh_gpio_pcidev_id) = {
600	{ PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x802E) },
601	{ 0, }
602};
603MODULE_DEVICE_TABLE(pci, ioh_gpio_pcidev_id);
604
605static struct pci_driver ioh_gpio_driver = {
606	.name = "ml_ioh_gpio",
607	.id_table = ioh_gpio_pcidev_id,
608	.probe = ioh_gpio_probe,
609	.remove = __devexit_p(ioh_gpio_remove),
610	.suspend = ioh_gpio_suspend,
611	.resume = ioh_gpio_resume
612};
613
614module_pci_driver(ioh_gpio_driver);
615
616MODULE_DESCRIPTION("OKI SEMICONDUCTOR ML-IOH series GPIO Driver");
617MODULE_LICENSE("GPL");