Linux Audio

Check our new training course

Loading...
v5.9
   1// SPDX-License-Identifier: GPL-2.0-only
   2/*
 
 
 
 
 
 
 
 
 
 
 
 
   3 *
   4 * Copyright (C) 2009, 2010 ARM Limited
   5 *
   6 * Author: Will Deacon <will.deacon@arm.com>
   7 */
   8
   9/*
  10 * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
  11 * using the CPU's debug registers.
  12 */
  13#define pr_fmt(fmt) "hw-breakpoint: " fmt
  14
  15#include <linux/errno.h>
  16#include <linux/hardirq.h>
  17#include <linux/perf_event.h>
  18#include <linux/hw_breakpoint.h>
  19#include <linux/smp.h>
  20#include <linux/cpu_pm.h>
  21#include <linux/coresight.h>
  22
  23#include <asm/cacheflush.h>
  24#include <asm/cputype.h>
  25#include <asm/current.h>
  26#include <asm/hw_breakpoint.h>
 
  27#include <asm/traps.h>
  28
  29/* Breakpoint currently in use for each BRP. */
  30static DEFINE_PER_CPU(struct perf_event *, bp_on_reg[ARM_MAX_BRP]);
  31
  32/* Watchpoint currently in use for each WRP. */
  33static DEFINE_PER_CPU(struct perf_event *, wp_on_reg[ARM_MAX_WRP]);
  34
  35/* Number of BRP/WRP registers on this CPU. */
  36static int core_num_brps __ro_after_init;
  37static int core_num_wrps __ro_after_init;
  38
  39/* Debug architecture version. */
  40static u8 debug_arch __ro_after_init;
  41
  42/* Does debug architecture support OS Save and Restore? */
  43static bool has_ossr __ro_after_init;
  44
  45/* Maximum supported watchpoint length. */
  46static u8 max_watchpoint_len __ro_after_init;
  47
  48#define READ_WB_REG_CASE(OP2, M, VAL)			\
  49	case ((OP2 << 4) + M):				\
  50		ARM_DBG_READ(c0, c ## M, OP2, VAL);	\
  51		break
  52
  53#define WRITE_WB_REG_CASE(OP2, M, VAL)			\
  54	case ((OP2 << 4) + M):				\
  55		ARM_DBG_WRITE(c0, c ## M, OP2, VAL);	\
  56		break
  57
  58#define GEN_READ_WB_REG_CASES(OP2, VAL)		\
  59	READ_WB_REG_CASE(OP2, 0, VAL);		\
  60	READ_WB_REG_CASE(OP2, 1, VAL);		\
  61	READ_WB_REG_CASE(OP2, 2, VAL);		\
  62	READ_WB_REG_CASE(OP2, 3, VAL);		\
  63	READ_WB_REG_CASE(OP2, 4, VAL);		\
  64	READ_WB_REG_CASE(OP2, 5, VAL);		\
  65	READ_WB_REG_CASE(OP2, 6, VAL);		\
  66	READ_WB_REG_CASE(OP2, 7, VAL);		\
  67	READ_WB_REG_CASE(OP2, 8, VAL);		\
  68	READ_WB_REG_CASE(OP2, 9, VAL);		\
  69	READ_WB_REG_CASE(OP2, 10, VAL);		\
  70	READ_WB_REG_CASE(OP2, 11, VAL);		\
  71	READ_WB_REG_CASE(OP2, 12, VAL);		\
  72	READ_WB_REG_CASE(OP2, 13, VAL);		\
  73	READ_WB_REG_CASE(OP2, 14, VAL);		\
  74	READ_WB_REG_CASE(OP2, 15, VAL)
  75
  76#define GEN_WRITE_WB_REG_CASES(OP2, VAL)	\
  77	WRITE_WB_REG_CASE(OP2, 0, VAL);		\
  78	WRITE_WB_REG_CASE(OP2, 1, VAL);		\
  79	WRITE_WB_REG_CASE(OP2, 2, VAL);		\
  80	WRITE_WB_REG_CASE(OP2, 3, VAL);		\
  81	WRITE_WB_REG_CASE(OP2, 4, VAL);		\
  82	WRITE_WB_REG_CASE(OP2, 5, VAL);		\
  83	WRITE_WB_REG_CASE(OP2, 6, VAL);		\
  84	WRITE_WB_REG_CASE(OP2, 7, VAL);		\
  85	WRITE_WB_REG_CASE(OP2, 8, VAL);		\
  86	WRITE_WB_REG_CASE(OP2, 9, VAL);		\
  87	WRITE_WB_REG_CASE(OP2, 10, VAL);	\
  88	WRITE_WB_REG_CASE(OP2, 11, VAL);	\
  89	WRITE_WB_REG_CASE(OP2, 12, VAL);	\
  90	WRITE_WB_REG_CASE(OP2, 13, VAL);	\
  91	WRITE_WB_REG_CASE(OP2, 14, VAL);	\
  92	WRITE_WB_REG_CASE(OP2, 15, VAL)
  93
  94static u32 read_wb_reg(int n)
  95{
  96	u32 val = 0;
  97
  98	switch (n) {
  99	GEN_READ_WB_REG_CASES(ARM_OP2_BVR, val);
 100	GEN_READ_WB_REG_CASES(ARM_OP2_BCR, val);
 101	GEN_READ_WB_REG_CASES(ARM_OP2_WVR, val);
 102	GEN_READ_WB_REG_CASES(ARM_OP2_WCR, val);
 103	default:
 104		pr_warn("attempt to read from unknown breakpoint register %d\n",
 105			n);
 106	}
 107
 108	return val;
 109}
 110
 111static void write_wb_reg(int n, u32 val)
 112{
 113	switch (n) {
 114	GEN_WRITE_WB_REG_CASES(ARM_OP2_BVR, val);
 115	GEN_WRITE_WB_REG_CASES(ARM_OP2_BCR, val);
 116	GEN_WRITE_WB_REG_CASES(ARM_OP2_WVR, val);
 117	GEN_WRITE_WB_REG_CASES(ARM_OP2_WCR, val);
 118	default:
 119		pr_warn("attempt to write to unknown breakpoint register %d\n",
 120			n);
 121	}
 122	isb();
 123}
 124
 125/* Determine debug architecture. */
 126static u8 get_debug_arch(void)
 127{
 128	u32 didr;
 129
 130	/* Do we implement the extended CPUID interface? */
 131	if (((read_cpuid_id() >> 16) & 0xf) != 0xf) {
 132		pr_warn_once("CPUID feature registers not supported. "
 133			     "Assuming v6 debug is present.\n");
 134		return ARM_DEBUG_ARCH_V6;
 135	}
 136
 137	ARM_DBG_READ(c0, c0, 0, didr);
 138	return (didr >> 16) & 0xf;
 139}
 140
 141u8 arch_get_debug_arch(void)
 142{
 143	return debug_arch;
 144}
 145
 146static int debug_arch_supported(void)
 147{
 148	u8 arch = get_debug_arch();
 149
 150	/* We don't support the memory-mapped interface. */
 151	return (arch >= ARM_DEBUG_ARCH_V6 && arch <= ARM_DEBUG_ARCH_V7_ECP14) ||
 152		arch >= ARM_DEBUG_ARCH_V7_1;
 153}
 154
 155/* Can we determine the watchpoint access type from the fsr? */
 156static int debug_exception_updates_fsr(void)
 157{
 158	return get_debug_arch() >= ARM_DEBUG_ARCH_V8;
 159}
 160
 161/* Determine number of WRP registers available. */
 162static int get_num_wrp_resources(void)
 163{
 164	u32 didr;
 165	ARM_DBG_READ(c0, c0, 0, didr);
 166	return ((didr >> 28) & 0xf) + 1;
 167}
 168
 169/* Determine number of BRP registers available. */
 170static int get_num_brp_resources(void)
 171{
 172	u32 didr;
 173	ARM_DBG_READ(c0, c0, 0, didr);
 174	return ((didr >> 24) & 0xf) + 1;
 175}
 176
 177/* Does this core support mismatch breakpoints? */
 178static int core_has_mismatch_brps(void)
 179{
 180	return (get_debug_arch() >= ARM_DEBUG_ARCH_V7_ECP14 &&
 181		get_num_brp_resources() > 1);
 182}
 183
 184/* Determine number of usable WRPs available. */
 185static int get_num_wrps(void)
 186{
 187	/*
 188	 * On debug architectures prior to 7.1, when a watchpoint fires, the
 189	 * only way to work out which watchpoint it was is by disassembling
 190	 * the faulting instruction and working out the address of the memory
 191	 * access.
 192	 *
 193	 * Furthermore, we can only do this if the watchpoint was precise
 194	 * since imprecise watchpoints prevent us from calculating register
 195	 * based addresses.
 196	 *
 197	 * Providing we have more than 1 breakpoint register, we only report
 198	 * a single watchpoint register for the time being. This way, we always
 199	 * know which watchpoint fired. In the future we can either add a
 200	 * disassembler and address generation emulator, or we can insert a
 201	 * check to see if the DFAR is set on watchpoint exception entry
 202	 * [the ARM ARM states that the DFAR is UNKNOWN, but experience shows
 203	 * that it is set on some implementations].
 204	 */
 205	if (get_debug_arch() < ARM_DEBUG_ARCH_V7_1)
 206		return 1;
 207
 208	return get_num_wrp_resources();
 209}
 210
 211/* Determine number of usable BRPs available. */
 212static int get_num_brps(void)
 213{
 214	int brps = get_num_brp_resources();
 215	return core_has_mismatch_brps() ? brps - 1 : brps;
 216}
 217
 218/*
 219 * In order to access the breakpoint/watchpoint control registers,
 220 * we must be running in debug monitor mode. Unfortunately, we can
 221 * be put into halting debug mode at any time by an external debugger
 222 * but there is nothing we can do to prevent that.
 223 */
 224static int monitor_mode_enabled(void)
 225{
 226	u32 dscr;
 227	ARM_DBG_READ(c0, c1, 0, dscr);
 228	return !!(dscr & ARM_DSCR_MDBGEN);
 229}
 230
 231static int enable_monitor_mode(void)
 232{
 233	u32 dscr;
 234	ARM_DBG_READ(c0, c1, 0, dscr);
 
 
 
 
 
 
 
 
 
 235
 236	/* If monitor mode is already enabled, just return. */
 237	if (dscr & ARM_DSCR_MDBGEN)
 238		goto out;
 239
 240	/* Write to the corresponding DSCR. */
 241	switch (get_debug_arch()) {
 242	case ARM_DEBUG_ARCH_V6:
 243	case ARM_DEBUG_ARCH_V6_1:
 244		ARM_DBG_WRITE(c0, c1, 0, (dscr | ARM_DSCR_MDBGEN));
 245		break;
 246	case ARM_DEBUG_ARCH_V7_ECP14:
 247	case ARM_DEBUG_ARCH_V7_1:
 248	case ARM_DEBUG_ARCH_V8:
 249	case ARM_DEBUG_ARCH_V8_1:
 250	case ARM_DEBUG_ARCH_V8_2:
 251	case ARM_DEBUG_ARCH_V8_4:
 252		ARM_DBG_WRITE(c0, c2, 2, (dscr | ARM_DSCR_MDBGEN));
 253		isb();
 254		break;
 255	default:
 256		return -ENODEV;
 
 257	}
 258
 259	/* Check that the write made it through. */
 260	ARM_DBG_READ(c0, c1, 0, dscr);
 261	if (!(dscr & ARM_DSCR_MDBGEN)) {
 262		pr_warn_once("Failed to enable monitor mode on CPU %d.\n",
 263				smp_processor_id());
 264		return -EPERM;
 265	}
 266
 267out:
 268	return 0;
 269}
 270
 271int hw_breakpoint_slots(int type)
 272{
 273	if (!debug_arch_supported())
 274		return 0;
 275
 276	/*
 277	 * We can be called early, so don't rely on
 278	 * our static variables being initialised.
 279	 */
 280	switch (type) {
 281	case TYPE_INST:
 282		return get_num_brps();
 283	case TYPE_DATA:
 284		return get_num_wrps();
 285	default:
 286		pr_warn("unknown slot type: %d\n", type);
 287		return 0;
 288	}
 289}
 290
 291/*
 292 * Check if 8-bit byte-address select is available.
 293 * This clobbers WRP 0.
 294 */
 295static u8 get_max_wp_len(void)
 296{
 297	u32 ctrl_reg;
 298	struct arch_hw_breakpoint_ctrl ctrl;
 299	u8 size = 4;
 300
 301	if (debug_arch < ARM_DEBUG_ARCH_V7_ECP14)
 302		goto out;
 303
 304	memset(&ctrl, 0, sizeof(ctrl));
 305	ctrl.len = ARM_BREAKPOINT_LEN_8;
 306	ctrl_reg = encode_ctrl_reg(ctrl);
 307
 308	write_wb_reg(ARM_BASE_WVR, 0);
 309	write_wb_reg(ARM_BASE_WCR, ctrl_reg);
 310	if ((read_wb_reg(ARM_BASE_WCR) & ctrl_reg) == ctrl_reg)
 311		size = 8;
 312
 313out:
 314	return size;
 315}
 316
 317u8 arch_get_max_wp_len(void)
 318{
 319	return max_watchpoint_len;
 320}
 321
 322/*
 323 * Install a perf counter breakpoint.
 324 */
 325int arch_install_hw_breakpoint(struct perf_event *bp)
 326{
 327	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
 328	struct perf_event **slot, **slots;
 329	int i, max_slots, ctrl_base, val_base;
 330	u32 addr, ctrl;
 331
 
 
 
 
 
 332	addr = info->address;
 333	ctrl = encode_ctrl_reg(info->ctrl) | 0x1;
 334
 335	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
 336		/* Breakpoint */
 337		ctrl_base = ARM_BASE_BCR;
 338		val_base = ARM_BASE_BVR;
 339		slots = this_cpu_ptr(bp_on_reg);
 340		max_slots = core_num_brps;
 341	} else {
 342		/* Watchpoint */
 343		ctrl_base = ARM_BASE_WCR;
 344		val_base = ARM_BASE_WVR;
 345		slots = this_cpu_ptr(wp_on_reg);
 346		max_slots = core_num_wrps;
 347	}
 348
 349	for (i = 0; i < max_slots; ++i) {
 350		slot = &slots[i];
 351
 352		if (!*slot) {
 353			*slot = bp;
 354			break;
 355		}
 356	}
 357
 358	if (i == max_slots) {
 359		pr_warn("Can't find any breakpoint slot\n");
 360		return -EBUSY;
 361	}
 362
 363	/* Override the breakpoint data with the step data. */
 364	if (info->step_ctrl.enabled) {
 365		addr = info->trigger & ~0x3;
 366		ctrl = encode_ctrl_reg(info->step_ctrl);
 367		if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE) {
 368			i = 0;
 369			ctrl_base = ARM_BASE_BCR + core_num_brps;
 370			val_base = ARM_BASE_BVR + core_num_brps;
 371		}
 372	}
 373
 374	/* Setup the address register. */
 375	write_wb_reg(val_base + i, addr);
 376
 377	/* Setup the control register. */
 378	write_wb_reg(ctrl_base + i, ctrl);
 379	return 0;
 
 
 380}
 381
 382void arch_uninstall_hw_breakpoint(struct perf_event *bp)
 383{
 384	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
 385	struct perf_event **slot, **slots;
 386	int i, max_slots, base;
 387
 388	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
 389		/* Breakpoint */
 390		base = ARM_BASE_BCR;
 391		slots = this_cpu_ptr(bp_on_reg);
 392		max_slots = core_num_brps;
 393	} else {
 394		/* Watchpoint */
 395		base = ARM_BASE_WCR;
 396		slots = this_cpu_ptr(wp_on_reg);
 397		max_slots = core_num_wrps;
 398	}
 399
 400	/* Remove the breakpoint. */
 401	for (i = 0; i < max_slots; ++i) {
 402		slot = &slots[i];
 403
 404		if (*slot == bp) {
 405			*slot = NULL;
 406			break;
 407		}
 408	}
 409
 410	if (i == max_slots) {
 411		pr_warn("Can't find any breakpoint slot\n");
 412		return;
 413	}
 414
 415	/* Ensure that we disable the mismatch breakpoint. */
 416	if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE &&
 417	    info->step_ctrl.enabled) {
 418		i = 0;
 419		base = ARM_BASE_BCR + core_num_brps;
 420	}
 421
 422	/* Reset the control register. */
 423	write_wb_reg(base + i, 0);
 424}
 425
 426static int get_hbp_len(u8 hbp_len)
 427{
 428	unsigned int len_in_bytes = 0;
 429
 430	switch (hbp_len) {
 431	case ARM_BREAKPOINT_LEN_1:
 432		len_in_bytes = 1;
 433		break;
 434	case ARM_BREAKPOINT_LEN_2:
 435		len_in_bytes = 2;
 436		break;
 437	case ARM_BREAKPOINT_LEN_4:
 438		len_in_bytes = 4;
 439		break;
 440	case ARM_BREAKPOINT_LEN_8:
 441		len_in_bytes = 8;
 442		break;
 443	}
 444
 445	return len_in_bytes;
 446}
 447
 448/*
 449 * Check whether bp virtual address is in kernel space.
 450 */
 451int arch_check_bp_in_kernelspace(struct arch_hw_breakpoint *hw)
 452{
 453	unsigned int len;
 454	unsigned long va;
 
 455
 456	va = hw->address;
 457	len = get_hbp_len(hw->ctrl.len);
 458
 459	return (va >= TASK_SIZE) && ((va + len - 1) >= TASK_SIZE);
 460}
 461
 462/*
 463 * Extract generic type and length encodings from an arch_hw_breakpoint_ctrl.
 464 * Hopefully this will disappear when ptrace can bypass the conversion
 465 * to generic breakpoint descriptions.
 466 */
 467int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl,
 468			   int *gen_len, int *gen_type)
 469{
 470	/* Type */
 471	switch (ctrl.type) {
 472	case ARM_BREAKPOINT_EXECUTE:
 473		*gen_type = HW_BREAKPOINT_X;
 474		break;
 475	case ARM_BREAKPOINT_LOAD:
 476		*gen_type = HW_BREAKPOINT_R;
 477		break;
 478	case ARM_BREAKPOINT_STORE:
 479		*gen_type = HW_BREAKPOINT_W;
 480		break;
 481	case ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE:
 482		*gen_type = HW_BREAKPOINT_RW;
 483		break;
 484	default:
 485		return -EINVAL;
 486	}
 487
 488	/* Len */
 489	switch (ctrl.len) {
 490	case ARM_BREAKPOINT_LEN_1:
 491		*gen_len = HW_BREAKPOINT_LEN_1;
 492		break;
 493	case ARM_BREAKPOINT_LEN_2:
 494		*gen_len = HW_BREAKPOINT_LEN_2;
 495		break;
 496	case ARM_BREAKPOINT_LEN_4:
 497		*gen_len = HW_BREAKPOINT_LEN_4;
 498		break;
 499	case ARM_BREAKPOINT_LEN_8:
 500		*gen_len = HW_BREAKPOINT_LEN_8;
 501		break;
 502	default:
 503		return -EINVAL;
 504	}
 505
 506	return 0;
 507}
 508
 509/*
 510 * Construct an arch_hw_breakpoint from a perf_event.
 511 */
 512static int arch_build_bp_info(struct perf_event *bp,
 513			      const struct perf_event_attr *attr,
 514			      struct arch_hw_breakpoint *hw)
 515{
 
 
 516	/* Type */
 517	switch (attr->bp_type) {
 518	case HW_BREAKPOINT_X:
 519		hw->ctrl.type = ARM_BREAKPOINT_EXECUTE;
 520		break;
 521	case HW_BREAKPOINT_R:
 522		hw->ctrl.type = ARM_BREAKPOINT_LOAD;
 523		break;
 524	case HW_BREAKPOINT_W:
 525		hw->ctrl.type = ARM_BREAKPOINT_STORE;
 526		break;
 527	case HW_BREAKPOINT_RW:
 528		hw->ctrl.type = ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE;
 529		break;
 530	default:
 531		return -EINVAL;
 532	}
 533
 534	/* Len */
 535	switch (attr->bp_len) {
 536	case HW_BREAKPOINT_LEN_1:
 537		hw->ctrl.len = ARM_BREAKPOINT_LEN_1;
 538		break;
 539	case HW_BREAKPOINT_LEN_2:
 540		hw->ctrl.len = ARM_BREAKPOINT_LEN_2;
 541		break;
 542	case HW_BREAKPOINT_LEN_4:
 543		hw->ctrl.len = ARM_BREAKPOINT_LEN_4;
 544		break;
 545	case HW_BREAKPOINT_LEN_8:
 546		hw->ctrl.len = ARM_BREAKPOINT_LEN_8;
 547		if ((hw->ctrl.type != ARM_BREAKPOINT_EXECUTE)
 548			&& max_watchpoint_len >= 8)
 549			break;
 550		fallthrough;
 551	default:
 552		return -EINVAL;
 553	}
 554
 555	/*
 556	 * Breakpoints must be of length 2 (thumb) or 4 (ARM) bytes.
 557	 * Watchpoints can be of length 1, 2, 4 or 8 bytes if supported
 558	 * by the hardware and must be aligned to the appropriate number of
 559	 * bytes.
 560	 */
 561	if (hw->ctrl.type == ARM_BREAKPOINT_EXECUTE &&
 562	    hw->ctrl.len != ARM_BREAKPOINT_LEN_2 &&
 563	    hw->ctrl.len != ARM_BREAKPOINT_LEN_4)
 564		return -EINVAL;
 565
 566	/* Address */
 567	hw->address = attr->bp_addr;
 568
 569	/* Privilege */
 570	hw->ctrl.privilege = ARM_BREAKPOINT_USER;
 571	if (arch_check_bp_in_kernelspace(hw))
 572		hw->ctrl.privilege |= ARM_BREAKPOINT_PRIV;
 573
 574	/* Enabled? */
 575	hw->ctrl.enabled = !attr->disabled;
 576
 577	/* Mismatch */
 578	hw->ctrl.mismatch = 0;
 579
 580	return 0;
 581}
 582
 583/*
 584 * Validate the arch-specific HW Breakpoint register settings.
 585 */
 586int hw_breakpoint_arch_parse(struct perf_event *bp,
 587			     const struct perf_event_attr *attr,
 588			     struct arch_hw_breakpoint *hw)
 589{
 
 590	int ret = 0;
 591	u32 offset, alignment_mask = 0x3;
 592
 593	/* Ensure that we are in monitor debug mode. */
 594	if (!monitor_mode_enabled())
 595		return -ENODEV;
 596
 597	/* Build the arch_hw_breakpoint. */
 598	ret = arch_build_bp_info(bp, attr, hw);
 599	if (ret)
 600		goto out;
 601
 602	/* Check address alignment. */
 603	if (hw->ctrl.len == ARM_BREAKPOINT_LEN_8)
 604		alignment_mask = 0x7;
 605	offset = hw->address & alignment_mask;
 606	switch (offset) {
 607	case 0:
 608		/* Aligned */
 609		break;
 610	case 1:
 
 
 
 611	case 2:
 612		/* Allow halfword watchpoints and breakpoints. */
 613		if (hw->ctrl.len == ARM_BREAKPOINT_LEN_2)
 614			break;
 615		fallthrough;
 616	case 3:
 617		/* Allow single byte watchpoint. */
 618		if (hw->ctrl.len == ARM_BREAKPOINT_LEN_1)
 619			break;
 620		fallthrough;
 621	default:
 622		ret = -EINVAL;
 623		goto out;
 624	}
 625
 626	hw->address &= ~alignment_mask;
 627	hw->ctrl.len <<= offset;
 628
 629	if (is_default_overflow_handler(bp)) {
 630		/*
 631		 * Mismatch breakpoints are required for single-stepping
 632		 * breakpoints.
 633		 */
 634		if (!core_has_mismatch_brps())
 635			return -EINVAL;
 636
 637		/* We don't allow mismatch breakpoints in kernel space. */
 638		if (arch_check_bp_in_kernelspace(hw))
 639			return -EPERM;
 640
 641		/*
 642		 * Per-cpu breakpoints are not supported by our stepping
 643		 * mechanism.
 644		 */
 645		if (!bp->hw.target)
 646			return -EINVAL;
 647
 648		/*
 649		 * We only support specific access types if the fsr
 650		 * reports them.
 651		 */
 652		if (!debug_exception_updates_fsr() &&
 653		    (hw->ctrl.type == ARM_BREAKPOINT_LOAD ||
 654		     hw->ctrl.type == ARM_BREAKPOINT_STORE))
 655			return -EINVAL;
 656	}
 657
 658out:
 659	return ret;
 660}
 661
 662/*
 663 * Enable/disable single-stepping over the breakpoint bp at address addr.
 664 */
 665static void enable_single_step(struct perf_event *bp, u32 addr)
 666{
 667	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
 668
 669	arch_uninstall_hw_breakpoint(bp);
 670	info->step_ctrl.mismatch  = 1;
 671	info->step_ctrl.len	  = ARM_BREAKPOINT_LEN_4;
 672	info->step_ctrl.type	  = ARM_BREAKPOINT_EXECUTE;
 673	info->step_ctrl.privilege = info->ctrl.privilege;
 674	info->step_ctrl.enabled	  = 1;
 675	info->trigger		  = addr;
 676	arch_install_hw_breakpoint(bp);
 677}
 678
 679static void disable_single_step(struct perf_event *bp)
 680{
 681	arch_uninstall_hw_breakpoint(bp);
 682	counter_arch_bp(bp)->step_ctrl.enabled = 0;
 683	arch_install_hw_breakpoint(bp);
 684}
 685
 686static int watchpoint_fault_on_uaccess(struct pt_regs *regs,
 687				       struct arch_hw_breakpoint *info)
 688{
 689	return !user_mode(regs) && info->ctrl.privilege == ARM_BREAKPOINT_USER;
 690}
 691
 692static void watchpoint_handler(unsigned long addr, unsigned int fsr,
 693			       struct pt_regs *regs)
 694{
 695	int i, access;
 696	u32 val, ctrl_reg, alignment_mask;
 697	struct perf_event *wp, **slots;
 698	struct arch_hw_breakpoint *info;
 699	struct arch_hw_breakpoint_ctrl ctrl;
 700
 701	slots = this_cpu_ptr(wp_on_reg);
 702
 703	for (i = 0; i < core_num_wrps; ++i) {
 704		rcu_read_lock();
 705
 706		wp = slots[i];
 707
 708		if (wp == NULL)
 709			goto unlock;
 710
 711		info = counter_arch_bp(wp);
 712		/*
 713		 * The DFAR is an unknown value on debug architectures prior
 714		 * to 7.1. Since we only allow a single watchpoint on these
 715		 * older CPUs, we can set the trigger to the lowest possible
 716		 * faulting address.
 717		 */
 718		if (debug_arch < ARM_DEBUG_ARCH_V7_1) {
 719			BUG_ON(i > 0);
 720			info->trigger = wp->attr.bp_addr;
 721		} else {
 722			if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
 723				alignment_mask = 0x7;
 724			else
 725				alignment_mask = 0x3;
 726
 727			/* Check if the watchpoint value matches. */
 728			val = read_wb_reg(ARM_BASE_WVR + i);
 729			if (val != (addr & ~alignment_mask))
 730				goto unlock;
 731
 732			/* Possible match, check the byte address select. */
 733			ctrl_reg = read_wb_reg(ARM_BASE_WCR + i);
 734			decode_ctrl_reg(ctrl_reg, &ctrl);
 735			if (!((1 << (addr & alignment_mask)) & ctrl.len))
 736				goto unlock;
 737
 738			/* Check that the access type matches. */
 739			if (debug_exception_updates_fsr()) {
 740				access = (fsr & ARM_FSR_ACCESS_MASK) ?
 741					  HW_BREAKPOINT_W : HW_BREAKPOINT_R;
 742				if (!(access & hw_breakpoint_type(wp)))
 743					goto unlock;
 744			}
 745
 746			/* We have a winner. */
 747			info->trigger = addr;
 748		}
 749
 750		pr_debug("watchpoint fired: address = 0x%x\n", info->trigger);
 751
 752		/*
 753		 * If we triggered a user watchpoint from a uaccess routine,
 754		 * then handle the stepping ourselves since userspace really
 755		 * can't help us with this.
 756		 */
 757		if (watchpoint_fault_on_uaccess(regs, info))
 758			goto step;
 759
 760		perf_bp_event(wp, regs);
 761
 762		/*
 763		 * Defer stepping to the overflow handler if one is installed.
 764		 * Otherwise, insert a temporary mismatch breakpoint so that
 765		 * we can single-step over the watchpoint trigger.
 766		 */
 767		if (!is_default_overflow_handler(wp))
 768			goto unlock;
 769
 770step:
 771		enable_single_step(wp, instruction_pointer(regs));
 772unlock:
 773		rcu_read_unlock();
 774	}
 775}
 776
 777static void watchpoint_single_step_handler(unsigned long pc)
 778{
 779	int i;
 780	struct perf_event *wp, **slots;
 781	struct arch_hw_breakpoint *info;
 782
 783	slots = this_cpu_ptr(wp_on_reg);
 784
 785	for (i = 0; i < core_num_wrps; ++i) {
 786		rcu_read_lock();
 787
 788		wp = slots[i];
 789
 790		if (wp == NULL)
 791			goto unlock;
 792
 793		info = counter_arch_bp(wp);
 794		if (!info->step_ctrl.enabled)
 795			goto unlock;
 796
 797		/*
 798		 * Restore the original watchpoint if we've completed the
 799		 * single-step.
 800		 */
 801		if (info->trigger != pc)
 802			disable_single_step(wp);
 803
 804unlock:
 805		rcu_read_unlock();
 806	}
 807}
 808
 809static void breakpoint_handler(unsigned long unknown, struct pt_regs *regs)
 810{
 811	int i;
 812	u32 ctrl_reg, val, addr;
 813	struct perf_event *bp, **slots;
 814	struct arch_hw_breakpoint *info;
 815	struct arch_hw_breakpoint_ctrl ctrl;
 816
 817	slots = this_cpu_ptr(bp_on_reg);
 818
 819	/* The exception entry code places the amended lr in the PC. */
 820	addr = regs->ARM_pc;
 821
 822	/* Check the currently installed breakpoints first. */
 823	for (i = 0; i < core_num_brps; ++i) {
 824		rcu_read_lock();
 825
 826		bp = slots[i];
 827
 828		if (bp == NULL)
 829			goto unlock;
 830
 831		info = counter_arch_bp(bp);
 832
 833		/* Check if the breakpoint value matches. */
 834		val = read_wb_reg(ARM_BASE_BVR + i);
 835		if (val != (addr & ~0x3))
 836			goto mismatch;
 837
 838		/* Possible match, check the byte address select to confirm. */
 839		ctrl_reg = read_wb_reg(ARM_BASE_BCR + i);
 840		decode_ctrl_reg(ctrl_reg, &ctrl);
 841		if ((1 << (addr & 0x3)) & ctrl.len) {
 842			info->trigger = addr;
 843			pr_debug("breakpoint fired: address = 0x%x\n", addr);
 844			perf_bp_event(bp, regs);
 845			if (!bp->overflow_handler)
 846				enable_single_step(bp, addr);
 847			goto unlock;
 848		}
 849
 850mismatch:
 851		/* If we're stepping a breakpoint, it can now be restored. */
 852		if (info->step_ctrl.enabled)
 853			disable_single_step(bp);
 854unlock:
 855		rcu_read_unlock();
 856	}
 857
 858	/* Handle any pending watchpoint single-step breakpoints. */
 859	watchpoint_single_step_handler(addr);
 860}
 861
 862/*
 863 * Called from either the Data Abort Handler [watchpoint] or the
 864 * Prefetch Abort Handler [breakpoint] with interrupts disabled.
 865 */
 866static int hw_breakpoint_pending(unsigned long addr, unsigned int fsr,
 867				 struct pt_regs *regs)
 868{
 869	int ret = 0;
 870	u32 dscr;
 871
 872	preempt_disable();
 873
 874	if (interrupts_enabled(regs))
 875		local_irq_enable();
 876
 877	/* We only handle watchpoints and hardware breakpoints. */
 878	ARM_DBG_READ(c0, c1, 0, dscr);
 879
 880	/* Perform perf callbacks. */
 881	switch (ARM_DSCR_MOE(dscr)) {
 882	case ARM_ENTRY_BREAKPOINT:
 883		breakpoint_handler(addr, regs);
 884		break;
 885	case ARM_ENTRY_ASYNC_WATCHPOINT:
 886		WARN(1, "Asynchronous watchpoint exception taken. Debugging results may be unreliable\n");
 887		fallthrough;
 888	case ARM_ENTRY_SYNC_WATCHPOINT:
 889		watchpoint_handler(addr, fsr, regs);
 890		break;
 891	default:
 892		ret = 1; /* Unhandled fault. */
 893	}
 894
 895	preempt_enable();
 896
 897	return ret;
 898}
 899
 900/*
 901 * One-time initialisation.
 902 */
 903static cpumask_t debug_err_mask;
 904
 905static int debug_reg_trap(struct pt_regs *regs, unsigned int instr)
 906{
 907	int cpu = smp_processor_id();
 908
 909	pr_warn("Debug register access (0x%x) caused undefined instruction on CPU %d\n",
 910		instr, cpu);
 911
 912	/* Set the error flag for this CPU and skip the faulting instruction. */
 913	cpumask_set_cpu(cpu, &debug_err_mask);
 914	instruction_pointer(regs) += 4;
 915	return 0;
 916}
 917
 918static struct undef_hook debug_reg_hook = {
 919	.instr_mask	= 0x0fe80f10,
 920	.instr_val	= 0x0e000e10,
 921	.fn		= debug_reg_trap,
 922};
 923
 924/* Does this core support OS Save and Restore? */
 925static bool core_has_os_save_restore(void)
 926{
 927	u32 oslsr;
 928
 929	switch (get_debug_arch()) {
 930	case ARM_DEBUG_ARCH_V7_1:
 931		return true;
 932	case ARM_DEBUG_ARCH_V7_ECP14:
 933		ARM_DBG_READ(c1, c1, 4, oslsr);
 934		if (oslsr & ARM_OSLSR_OSLM0)
 935			return true;
 936		fallthrough;
 937	default:
 938		return false;
 939	}
 940}
 941
 942static void reset_ctrl_regs(unsigned int cpu)
 943{
 944	int i, raw_num_brps, err = 0;
 945	u32 val;
 946
 947	/*
 948	 * v7 debug contains save and restore registers so that debug state
 949	 * can be maintained across low-power modes without leaving the debug
 950	 * logic powered up. It is IMPLEMENTATION DEFINED whether we can access
 951	 * the debug registers out of reset, so we must unlock the OS Lock
 952	 * Access Register to avoid taking undefined instruction exceptions
 953	 * later on.
 954	 */
 955	switch (debug_arch) {
 956	case ARM_DEBUG_ARCH_V6:
 957	case ARM_DEBUG_ARCH_V6_1:
 958		/* ARMv6 cores clear the registers out of reset. */
 959		goto out_mdbgen;
 960	case ARM_DEBUG_ARCH_V7_ECP14:
 961		/*
 962		 * Ensure sticky power-down is clear (i.e. debug logic is
 963		 * powered up).
 964		 */
 965		ARM_DBG_READ(c1, c5, 4, val);
 966		if ((val & 0x1) == 0)
 967			err = -EPERM;
 968
 969		if (!has_ossr)
 970			goto clear_vcr;
 971		break;
 972	case ARM_DEBUG_ARCH_V7_1:
 973		/*
 974		 * Ensure the OS double lock is clear.
 975		 */
 976		ARM_DBG_READ(c1, c3, 4, val);
 977		if ((val & 0x1) == 1)
 978			err = -EPERM;
 979		break;
 980	}
 981
 982	if (err) {
 983		pr_warn_once("CPU %d debug is powered down!\n", cpu);
 984		cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
 985		return;
 986	}
 987
 988	/*
 989	 * Unconditionally clear the OS lock by writing a value
 990	 * other than CS_LAR_KEY to the access register.
 991	 */
 992	ARM_DBG_WRITE(c1, c0, 4, ~CORESIGHT_UNLOCK);
 993	isb();
 994
 995	/*
 996	 * Clear any configured vector-catch events before
 997	 * enabling monitor mode.
 998	 */
 999clear_vcr:
1000	ARM_DBG_WRITE(c0, c7, 0, 0);
1001	isb();
1002
1003	if (cpumask_intersects(&debug_err_mask, cpumask_of(cpu))) {
1004		pr_warn_once("CPU %d failed to disable vector catch\n", cpu);
1005		return;
1006	}
1007
1008	/*
1009	 * The control/value register pairs are UNKNOWN out of reset so
1010	 * clear them to avoid spurious debug events.
1011	 */
1012	raw_num_brps = get_num_brp_resources();
1013	for (i = 0; i < raw_num_brps; ++i) {
1014		write_wb_reg(ARM_BASE_BCR + i, 0UL);
1015		write_wb_reg(ARM_BASE_BVR + i, 0UL);
1016	}
1017
1018	for (i = 0; i < core_num_wrps; ++i) {
1019		write_wb_reg(ARM_BASE_WCR + i, 0UL);
1020		write_wb_reg(ARM_BASE_WVR + i, 0UL);
1021	}
1022
1023	if (cpumask_intersects(&debug_err_mask, cpumask_of(cpu))) {
1024		pr_warn_once("CPU %d failed to clear debug register pairs\n", cpu);
1025		return;
1026	}
1027
1028	/*
1029	 * Have a crack at enabling monitor mode. We don't actually need
1030	 * it yet, but reporting an error early is useful if it fails.
1031	 */
1032out_mdbgen:
1033	if (enable_monitor_mode())
1034		cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
1035}
1036
1037static int dbg_reset_online(unsigned int cpu)
1038{
1039	local_irq_disable();
1040	reset_ctrl_regs(cpu);
1041	local_irq_enable();
1042	return 0;
1043}
1044
1045#ifdef CONFIG_CPU_PM
1046static int dbg_cpu_pm_notify(struct notifier_block *self, unsigned long action,
1047			     void *v)
1048{
1049	if (action == CPU_PM_EXIT)
1050		reset_ctrl_regs(smp_processor_id());
1051
1052	return NOTIFY_OK;
1053}
1054
1055static struct notifier_block dbg_cpu_pm_nb = {
1056	.notifier_call = dbg_cpu_pm_notify,
1057};
1058
1059static void __init pm_init(void)
1060{
1061	cpu_pm_register_notifier(&dbg_cpu_pm_nb);
1062}
1063#else
1064static inline void pm_init(void)
1065{
1066}
1067#endif
1068
1069static int __init arch_hw_breakpoint_init(void)
1070{
1071	int ret;
1072
1073	debug_arch = get_debug_arch();
1074
1075	if (!debug_arch_supported()) {
1076		pr_info("debug architecture 0x%x unsupported.\n", debug_arch);
1077		return 0;
1078	}
1079
1080	/*
1081	 * Scorpion CPUs (at least those in APQ8060) seem to set DBGPRSR.SPD
1082	 * whenever a WFI is issued, even if the core is not powered down, in
1083	 * violation of the architecture.  When DBGPRSR.SPD is set, accesses to
1084	 * breakpoint and watchpoint registers are treated as undefined, so
1085	 * this results in boot time and runtime failures when these are
1086	 * accessed and we unexpectedly take a trap.
1087	 *
1088	 * It's not clear if/how this can be worked around, so we blacklist
1089	 * Scorpion CPUs to avoid these issues.
1090	*/
1091	if (read_cpuid_part() == ARM_CPU_PART_SCORPION) {
1092		pr_info("Scorpion CPU detected. Hardware breakpoints and watchpoints disabled\n");
1093		return 0;
1094	}
1095
1096	has_ossr = core_has_os_save_restore();
1097
1098	/* Determine how many BRPs/WRPs are available. */
1099	core_num_brps = get_num_brps();
1100	core_num_wrps = get_num_wrps();
1101
1102	/*
1103	 * We need to tread carefully here because DBGSWENABLE may be
1104	 * driven low on this core and there isn't an architected way to
1105	 * determine that.
1106	 */
1107	cpus_read_lock();
1108	register_undef_hook(&debug_reg_hook);
1109
1110	/*
1111	 * Register CPU notifier which resets the breakpoint resources. We
1112	 * assume that a halting debugger will leave the world in a nice state
1113	 * for us.
1114	 */
1115	ret = cpuhp_setup_state_cpuslocked(CPUHP_AP_ONLINE_DYN,
1116					   "arm/hw_breakpoint:online",
1117					   dbg_reset_online, NULL);
1118	unregister_undef_hook(&debug_reg_hook);
1119	if (WARN_ON(ret < 0) || !cpumask_empty(&debug_err_mask)) {
1120		core_num_brps = 0;
1121		core_num_wrps = 0;
1122		if (ret > 0)
1123			cpuhp_remove_state_nocalls_cpuslocked(ret);
1124		cpus_read_unlock();
1125		return 0;
1126	}
1127
1128	pr_info("found %d " "%s" "breakpoint and %d watchpoint registers.\n",
1129		core_num_brps, core_has_mismatch_brps() ? "(+1 reserved) " :
1130		"", core_num_wrps);
1131
1132	/* Work out the maximum supported watchpoint length. */
1133	max_watchpoint_len = get_max_wp_len();
1134	pr_info("maximum watchpoint size is %u bytes.\n",
1135			max_watchpoint_len);
 
 
 
 
 
 
 
1136
1137	/* Register debug fault handler. */
1138	hook_fault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1139			TRAP_HWBKPT, "watchpoint debug exception");
1140	hook_ifault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1141			TRAP_HWBKPT, "breakpoint debug exception");
1142	cpus_read_unlock();
1143
1144	/* Register PM notifiers. */
1145	pm_init();
1146	return 0;
1147}
1148arch_initcall(arch_hw_breakpoint_init);
1149
1150void hw_breakpoint_pmu_read(struct perf_event *bp)
1151{
1152}
1153
1154/*
1155 * Dummy function to register with die_notifier.
1156 */
1157int hw_breakpoint_exceptions_notify(struct notifier_block *unused,
1158					unsigned long val, void *data)
1159{
1160	return NOTIFY_DONE;
1161}
v3.5.6
 
   1/*
   2 * This program is free software; you can redistribute it and/or modify
   3 * it under the terms of the GNU General Public License version 2 as
   4 * published by the Free Software Foundation.
   5 *
   6 * This program is distributed in the hope that it will be useful,
   7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
   8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
   9 * GNU General Public License for more details.
  10 *
  11 * You should have received a copy of the GNU General Public License
  12 * along with this program; if not, write to the Free Software
  13 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  14 *
  15 * Copyright (C) 2009, 2010 ARM Limited
  16 *
  17 * Author: Will Deacon <will.deacon@arm.com>
  18 */
  19
  20/*
  21 * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
  22 * using the CPU's debug registers.
  23 */
  24#define pr_fmt(fmt) "hw-breakpoint: " fmt
  25
  26#include <linux/errno.h>
  27#include <linux/hardirq.h>
  28#include <linux/perf_event.h>
  29#include <linux/hw_breakpoint.h>
  30#include <linux/smp.h>
 
 
  31
  32#include <asm/cacheflush.h>
  33#include <asm/cputype.h>
  34#include <asm/current.h>
  35#include <asm/hw_breakpoint.h>
  36#include <asm/kdebug.h>
  37#include <asm/traps.h>
  38
  39/* Breakpoint currently in use for each BRP. */
  40static DEFINE_PER_CPU(struct perf_event *, bp_on_reg[ARM_MAX_BRP]);
  41
  42/* Watchpoint currently in use for each WRP. */
  43static DEFINE_PER_CPU(struct perf_event *, wp_on_reg[ARM_MAX_WRP]);
  44
  45/* Number of BRP/WRP registers on this CPU. */
  46static int core_num_brps;
  47static int core_num_wrps;
  48
  49/* Debug architecture version. */
  50static u8 debug_arch;
 
 
 
  51
  52/* Maximum supported watchpoint length. */
  53static u8 max_watchpoint_len;
  54
  55#define READ_WB_REG_CASE(OP2, M, VAL)		\
  56	case ((OP2 << 4) + M):			\
  57		ARM_DBG_READ(c ## M, OP2, VAL); \
  58		break
  59
  60#define WRITE_WB_REG_CASE(OP2, M, VAL)		\
  61	case ((OP2 << 4) + M):			\
  62		ARM_DBG_WRITE(c ## M, OP2, VAL);\
  63		break
  64
  65#define GEN_READ_WB_REG_CASES(OP2, VAL)		\
  66	READ_WB_REG_CASE(OP2, 0, VAL);		\
  67	READ_WB_REG_CASE(OP2, 1, VAL);		\
  68	READ_WB_REG_CASE(OP2, 2, VAL);		\
  69	READ_WB_REG_CASE(OP2, 3, VAL);		\
  70	READ_WB_REG_CASE(OP2, 4, VAL);		\
  71	READ_WB_REG_CASE(OP2, 5, VAL);		\
  72	READ_WB_REG_CASE(OP2, 6, VAL);		\
  73	READ_WB_REG_CASE(OP2, 7, VAL);		\
  74	READ_WB_REG_CASE(OP2, 8, VAL);		\
  75	READ_WB_REG_CASE(OP2, 9, VAL);		\
  76	READ_WB_REG_CASE(OP2, 10, VAL);		\
  77	READ_WB_REG_CASE(OP2, 11, VAL);		\
  78	READ_WB_REG_CASE(OP2, 12, VAL);		\
  79	READ_WB_REG_CASE(OP2, 13, VAL);		\
  80	READ_WB_REG_CASE(OP2, 14, VAL);		\
  81	READ_WB_REG_CASE(OP2, 15, VAL)
  82
  83#define GEN_WRITE_WB_REG_CASES(OP2, VAL)	\
  84	WRITE_WB_REG_CASE(OP2, 0, VAL);		\
  85	WRITE_WB_REG_CASE(OP2, 1, VAL);		\
  86	WRITE_WB_REG_CASE(OP2, 2, VAL);		\
  87	WRITE_WB_REG_CASE(OP2, 3, VAL);		\
  88	WRITE_WB_REG_CASE(OP2, 4, VAL);		\
  89	WRITE_WB_REG_CASE(OP2, 5, VAL);		\
  90	WRITE_WB_REG_CASE(OP2, 6, VAL);		\
  91	WRITE_WB_REG_CASE(OP2, 7, VAL);		\
  92	WRITE_WB_REG_CASE(OP2, 8, VAL);		\
  93	WRITE_WB_REG_CASE(OP2, 9, VAL);		\
  94	WRITE_WB_REG_CASE(OP2, 10, VAL);	\
  95	WRITE_WB_REG_CASE(OP2, 11, VAL);	\
  96	WRITE_WB_REG_CASE(OP2, 12, VAL);	\
  97	WRITE_WB_REG_CASE(OP2, 13, VAL);	\
  98	WRITE_WB_REG_CASE(OP2, 14, VAL);	\
  99	WRITE_WB_REG_CASE(OP2, 15, VAL)
 100
 101static u32 read_wb_reg(int n)
 102{
 103	u32 val = 0;
 104
 105	switch (n) {
 106	GEN_READ_WB_REG_CASES(ARM_OP2_BVR, val);
 107	GEN_READ_WB_REG_CASES(ARM_OP2_BCR, val);
 108	GEN_READ_WB_REG_CASES(ARM_OP2_WVR, val);
 109	GEN_READ_WB_REG_CASES(ARM_OP2_WCR, val);
 110	default:
 111		pr_warning("attempt to read from unknown breakpoint "
 112				"register %d\n", n);
 113	}
 114
 115	return val;
 116}
 117
 118static void write_wb_reg(int n, u32 val)
 119{
 120	switch (n) {
 121	GEN_WRITE_WB_REG_CASES(ARM_OP2_BVR, val);
 122	GEN_WRITE_WB_REG_CASES(ARM_OP2_BCR, val);
 123	GEN_WRITE_WB_REG_CASES(ARM_OP2_WVR, val);
 124	GEN_WRITE_WB_REG_CASES(ARM_OP2_WCR, val);
 125	default:
 126		pr_warning("attempt to write to unknown breakpoint "
 127				"register %d\n", n);
 128	}
 129	isb();
 130}
 131
 132/* Determine debug architecture. */
 133static u8 get_debug_arch(void)
 134{
 135	u32 didr;
 136
 137	/* Do we implement the extended CPUID interface? */
 138	if (((read_cpuid_id() >> 16) & 0xf) != 0xf) {
 139		pr_warning("CPUID feature registers not supported. "
 140			   "Assuming v6 debug is present.\n");
 141		return ARM_DEBUG_ARCH_V6;
 142	}
 143
 144	ARM_DBG_READ(c0, 0, didr);
 145	return (didr >> 16) & 0xf;
 146}
 147
 148u8 arch_get_debug_arch(void)
 149{
 150	return debug_arch;
 151}
 152
 153static int debug_arch_supported(void)
 154{
 155	u8 arch = get_debug_arch();
 156
 157	/* We don't support the memory-mapped interface. */
 158	return (arch >= ARM_DEBUG_ARCH_V6 && arch <= ARM_DEBUG_ARCH_V7_ECP14) ||
 159		arch >= ARM_DEBUG_ARCH_V7_1;
 160}
 161
 162/* Can we determine the watchpoint access type from the fsr? */
 163static int debug_exception_updates_fsr(void)
 164{
 165	return 0;
 166}
 167
 168/* Determine number of WRP registers available. */
 169static int get_num_wrp_resources(void)
 170{
 171	u32 didr;
 172	ARM_DBG_READ(c0, 0, didr);
 173	return ((didr >> 28) & 0xf) + 1;
 174}
 175
 176/* Determine number of BRP registers available. */
 177static int get_num_brp_resources(void)
 178{
 179	u32 didr;
 180	ARM_DBG_READ(c0, 0, didr);
 181	return ((didr >> 24) & 0xf) + 1;
 182}
 183
 184/* Does this core support mismatch breakpoints? */
 185static int core_has_mismatch_brps(void)
 186{
 187	return (get_debug_arch() >= ARM_DEBUG_ARCH_V7_ECP14 &&
 188		get_num_brp_resources() > 1);
 189}
 190
 191/* Determine number of usable WRPs available. */
 192static int get_num_wrps(void)
 193{
 194	/*
 195	 * On debug architectures prior to 7.1, when a watchpoint fires, the
 196	 * only way to work out which watchpoint it was is by disassembling
 197	 * the faulting instruction and working out the address of the memory
 198	 * access.
 199	 *
 200	 * Furthermore, we can only do this if the watchpoint was precise
 201	 * since imprecise watchpoints prevent us from calculating register
 202	 * based addresses.
 203	 *
 204	 * Providing we have more than 1 breakpoint register, we only report
 205	 * a single watchpoint register for the time being. This way, we always
 206	 * know which watchpoint fired. In the future we can either add a
 207	 * disassembler and address generation emulator, or we can insert a
 208	 * check to see if the DFAR is set on watchpoint exception entry
 209	 * [the ARM ARM states that the DFAR is UNKNOWN, but experience shows
 210	 * that it is set on some implementations].
 211	 */
 212	if (get_debug_arch() < ARM_DEBUG_ARCH_V7_1)
 213		return 1;
 214
 215	return get_num_wrp_resources();
 216}
 217
 218/* Determine number of usable BRPs available. */
 219static int get_num_brps(void)
 220{
 221	int brps = get_num_brp_resources();
 222	return core_has_mismatch_brps() ? brps - 1 : brps;
 223}
 224
 225/*
 226 * In order to access the breakpoint/watchpoint control registers,
 227 * we must be running in debug monitor mode. Unfortunately, we can
 228 * be put into halting debug mode at any time by an external debugger
 229 * but there is nothing we can do to prevent that.
 230 */
 
 
 
 
 
 
 
 231static int enable_monitor_mode(void)
 232{
 233	u32 dscr;
 234	int ret = 0;
 235
 236	ARM_DBG_READ(c1, 0, dscr);
 237
 238	/* Ensure that halting mode is disabled. */
 239	if (WARN_ONCE(dscr & ARM_DSCR_HDBGEN,
 240		"halting debug mode enabled. Unable to access hardware resources.\n")) {
 241		ret = -EPERM;
 242		goto out;
 243	}
 244
 245	/* If monitor mode is already enabled, just return. */
 246	if (dscr & ARM_DSCR_MDBGEN)
 247		goto out;
 248
 249	/* Write to the corresponding DSCR. */
 250	switch (get_debug_arch()) {
 251	case ARM_DEBUG_ARCH_V6:
 252	case ARM_DEBUG_ARCH_V6_1:
 253		ARM_DBG_WRITE(c1, 0, (dscr | ARM_DSCR_MDBGEN));
 254		break;
 255	case ARM_DEBUG_ARCH_V7_ECP14:
 256	case ARM_DEBUG_ARCH_V7_1:
 257		ARM_DBG_WRITE(c2, 2, (dscr | ARM_DSCR_MDBGEN));
 
 
 
 
 
 258		break;
 259	default:
 260		ret = -ENODEV;
 261		goto out;
 262	}
 263
 264	/* Check that the write made it through. */
 265	ARM_DBG_READ(c1, 0, dscr);
 266	if (!(dscr & ARM_DSCR_MDBGEN))
 267		ret = -EPERM;
 
 
 
 268
 269out:
 270	return ret;
 271}
 272
 273int hw_breakpoint_slots(int type)
 274{
 275	if (!debug_arch_supported())
 276		return 0;
 277
 278	/*
 279	 * We can be called early, so don't rely on
 280	 * our static variables being initialised.
 281	 */
 282	switch (type) {
 283	case TYPE_INST:
 284		return get_num_brps();
 285	case TYPE_DATA:
 286		return get_num_wrps();
 287	default:
 288		pr_warning("unknown slot type: %d\n", type);
 289		return 0;
 290	}
 291}
 292
 293/*
 294 * Check if 8-bit byte-address select is available.
 295 * This clobbers WRP 0.
 296 */
 297static u8 get_max_wp_len(void)
 298{
 299	u32 ctrl_reg;
 300	struct arch_hw_breakpoint_ctrl ctrl;
 301	u8 size = 4;
 302
 303	if (debug_arch < ARM_DEBUG_ARCH_V7_ECP14)
 304		goto out;
 305
 306	memset(&ctrl, 0, sizeof(ctrl));
 307	ctrl.len = ARM_BREAKPOINT_LEN_8;
 308	ctrl_reg = encode_ctrl_reg(ctrl);
 309
 310	write_wb_reg(ARM_BASE_WVR, 0);
 311	write_wb_reg(ARM_BASE_WCR, ctrl_reg);
 312	if ((read_wb_reg(ARM_BASE_WCR) & ctrl_reg) == ctrl_reg)
 313		size = 8;
 314
 315out:
 316	return size;
 317}
 318
 319u8 arch_get_max_wp_len(void)
 320{
 321	return max_watchpoint_len;
 322}
 323
 324/*
 325 * Install a perf counter breakpoint.
 326 */
 327int arch_install_hw_breakpoint(struct perf_event *bp)
 328{
 329	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
 330	struct perf_event **slot, **slots;
 331	int i, max_slots, ctrl_base, val_base, ret = 0;
 332	u32 addr, ctrl;
 333
 334	/* Ensure that we are in monitor mode and halting mode is disabled. */
 335	ret = enable_monitor_mode();
 336	if (ret)
 337		goto out;
 338
 339	addr = info->address;
 340	ctrl = encode_ctrl_reg(info->ctrl) | 0x1;
 341
 342	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
 343		/* Breakpoint */
 344		ctrl_base = ARM_BASE_BCR;
 345		val_base = ARM_BASE_BVR;
 346		slots = (struct perf_event **)__get_cpu_var(bp_on_reg);
 347		max_slots = core_num_brps;
 348	} else {
 349		/* Watchpoint */
 350		ctrl_base = ARM_BASE_WCR;
 351		val_base = ARM_BASE_WVR;
 352		slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
 353		max_slots = core_num_wrps;
 354	}
 355
 356	for (i = 0; i < max_slots; ++i) {
 357		slot = &slots[i];
 358
 359		if (!*slot) {
 360			*slot = bp;
 361			break;
 362		}
 363	}
 364
 365	if (WARN_ONCE(i == max_slots, "Can't find any breakpoint slot\n")) {
 366		ret = -EBUSY;
 367		goto out;
 368	}
 369
 370	/* Override the breakpoint data with the step data. */
 371	if (info->step_ctrl.enabled) {
 372		addr = info->trigger & ~0x3;
 373		ctrl = encode_ctrl_reg(info->step_ctrl);
 374		if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE) {
 375			i = 0;
 376			ctrl_base = ARM_BASE_BCR + core_num_brps;
 377			val_base = ARM_BASE_BVR + core_num_brps;
 378		}
 379	}
 380
 381	/* Setup the address register. */
 382	write_wb_reg(val_base + i, addr);
 383
 384	/* Setup the control register. */
 385	write_wb_reg(ctrl_base + i, ctrl);
 386
 387out:
 388	return ret;
 389}
 390
 391void arch_uninstall_hw_breakpoint(struct perf_event *bp)
 392{
 393	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
 394	struct perf_event **slot, **slots;
 395	int i, max_slots, base;
 396
 397	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
 398		/* Breakpoint */
 399		base = ARM_BASE_BCR;
 400		slots = (struct perf_event **)__get_cpu_var(bp_on_reg);
 401		max_slots = core_num_brps;
 402	} else {
 403		/* Watchpoint */
 404		base = ARM_BASE_WCR;
 405		slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
 406		max_slots = core_num_wrps;
 407	}
 408
 409	/* Remove the breakpoint. */
 410	for (i = 0; i < max_slots; ++i) {
 411		slot = &slots[i];
 412
 413		if (*slot == bp) {
 414			*slot = NULL;
 415			break;
 416		}
 417	}
 418
 419	if (WARN_ONCE(i == max_slots, "Can't find any breakpoint slot\n"))
 
 420		return;
 
 421
 422	/* Ensure that we disable the mismatch breakpoint. */
 423	if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE &&
 424	    info->step_ctrl.enabled) {
 425		i = 0;
 426		base = ARM_BASE_BCR + core_num_brps;
 427	}
 428
 429	/* Reset the control register. */
 430	write_wb_reg(base + i, 0);
 431}
 432
 433static int get_hbp_len(u8 hbp_len)
 434{
 435	unsigned int len_in_bytes = 0;
 436
 437	switch (hbp_len) {
 438	case ARM_BREAKPOINT_LEN_1:
 439		len_in_bytes = 1;
 440		break;
 441	case ARM_BREAKPOINT_LEN_2:
 442		len_in_bytes = 2;
 443		break;
 444	case ARM_BREAKPOINT_LEN_4:
 445		len_in_bytes = 4;
 446		break;
 447	case ARM_BREAKPOINT_LEN_8:
 448		len_in_bytes = 8;
 449		break;
 450	}
 451
 452	return len_in_bytes;
 453}
 454
 455/*
 456 * Check whether bp virtual address is in kernel space.
 457 */
 458int arch_check_bp_in_kernelspace(struct perf_event *bp)
 459{
 460	unsigned int len;
 461	unsigned long va;
 462	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
 463
 464	va = info->address;
 465	len = get_hbp_len(info->ctrl.len);
 466
 467	return (va >= TASK_SIZE) && ((va + len - 1) >= TASK_SIZE);
 468}
 469
 470/*
 471 * Extract generic type and length encodings from an arch_hw_breakpoint_ctrl.
 472 * Hopefully this will disappear when ptrace can bypass the conversion
 473 * to generic breakpoint descriptions.
 474 */
 475int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl,
 476			   int *gen_len, int *gen_type)
 477{
 478	/* Type */
 479	switch (ctrl.type) {
 480	case ARM_BREAKPOINT_EXECUTE:
 481		*gen_type = HW_BREAKPOINT_X;
 482		break;
 483	case ARM_BREAKPOINT_LOAD:
 484		*gen_type = HW_BREAKPOINT_R;
 485		break;
 486	case ARM_BREAKPOINT_STORE:
 487		*gen_type = HW_BREAKPOINT_W;
 488		break;
 489	case ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE:
 490		*gen_type = HW_BREAKPOINT_RW;
 491		break;
 492	default:
 493		return -EINVAL;
 494	}
 495
 496	/* Len */
 497	switch (ctrl.len) {
 498	case ARM_BREAKPOINT_LEN_1:
 499		*gen_len = HW_BREAKPOINT_LEN_1;
 500		break;
 501	case ARM_BREAKPOINT_LEN_2:
 502		*gen_len = HW_BREAKPOINT_LEN_2;
 503		break;
 504	case ARM_BREAKPOINT_LEN_4:
 505		*gen_len = HW_BREAKPOINT_LEN_4;
 506		break;
 507	case ARM_BREAKPOINT_LEN_8:
 508		*gen_len = HW_BREAKPOINT_LEN_8;
 509		break;
 510	default:
 511		return -EINVAL;
 512	}
 513
 514	return 0;
 515}
 516
 517/*
 518 * Construct an arch_hw_breakpoint from a perf_event.
 519 */
 520static int arch_build_bp_info(struct perf_event *bp)
 
 
 521{
 522	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
 523
 524	/* Type */
 525	switch (bp->attr.bp_type) {
 526	case HW_BREAKPOINT_X:
 527		info->ctrl.type = ARM_BREAKPOINT_EXECUTE;
 528		break;
 529	case HW_BREAKPOINT_R:
 530		info->ctrl.type = ARM_BREAKPOINT_LOAD;
 531		break;
 532	case HW_BREAKPOINT_W:
 533		info->ctrl.type = ARM_BREAKPOINT_STORE;
 534		break;
 535	case HW_BREAKPOINT_RW:
 536		info->ctrl.type = ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE;
 537		break;
 538	default:
 539		return -EINVAL;
 540	}
 541
 542	/* Len */
 543	switch (bp->attr.bp_len) {
 544	case HW_BREAKPOINT_LEN_1:
 545		info->ctrl.len = ARM_BREAKPOINT_LEN_1;
 546		break;
 547	case HW_BREAKPOINT_LEN_2:
 548		info->ctrl.len = ARM_BREAKPOINT_LEN_2;
 549		break;
 550	case HW_BREAKPOINT_LEN_4:
 551		info->ctrl.len = ARM_BREAKPOINT_LEN_4;
 552		break;
 553	case HW_BREAKPOINT_LEN_8:
 554		info->ctrl.len = ARM_BREAKPOINT_LEN_8;
 555		if ((info->ctrl.type != ARM_BREAKPOINT_EXECUTE)
 556			&& max_watchpoint_len >= 8)
 557			break;
 
 558	default:
 559		return -EINVAL;
 560	}
 561
 562	/*
 563	 * Breakpoints must be of length 2 (thumb) or 4 (ARM) bytes.
 564	 * Watchpoints can be of length 1, 2, 4 or 8 bytes if supported
 565	 * by the hardware and must be aligned to the appropriate number of
 566	 * bytes.
 567	 */
 568	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE &&
 569	    info->ctrl.len != ARM_BREAKPOINT_LEN_2 &&
 570	    info->ctrl.len != ARM_BREAKPOINT_LEN_4)
 571		return -EINVAL;
 572
 573	/* Address */
 574	info->address = bp->attr.bp_addr;
 575
 576	/* Privilege */
 577	info->ctrl.privilege = ARM_BREAKPOINT_USER;
 578	if (arch_check_bp_in_kernelspace(bp))
 579		info->ctrl.privilege |= ARM_BREAKPOINT_PRIV;
 580
 581	/* Enabled? */
 582	info->ctrl.enabled = !bp->attr.disabled;
 583
 584	/* Mismatch */
 585	info->ctrl.mismatch = 0;
 586
 587	return 0;
 588}
 589
 590/*
 591 * Validate the arch-specific HW Breakpoint register settings.
 592 */
 593int arch_validate_hwbkpt_settings(struct perf_event *bp)
 
 
 594{
 595	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
 596	int ret = 0;
 597	u32 offset, alignment_mask = 0x3;
 598
 
 
 
 
 599	/* Build the arch_hw_breakpoint. */
 600	ret = arch_build_bp_info(bp);
 601	if (ret)
 602		goto out;
 603
 604	/* Check address alignment. */
 605	if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
 606		alignment_mask = 0x7;
 607	offset = info->address & alignment_mask;
 608	switch (offset) {
 609	case 0:
 610		/* Aligned */
 611		break;
 612	case 1:
 613		/* Allow single byte watchpoint. */
 614		if (info->ctrl.len == ARM_BREAKPOINT_LEN_1)
 615			break;
 616	case 2:
 617		/* Allow halfword watchpoints and breakpoints. */
 618		if (info->ctrl.len == ARM_BREAKPOINT_LEN_2)
 
 
 
 
 
 619			break;
 
 620	default:
 621		ret = -EINVAL;
 622		goto out;
 623	}
 624
 625	info->address &= ~alignment_mask;
 626	info->ctrl.len <<= offset;
 627
 628	if (!bp->overflow_handler) {
 629		/*
 630		 * Mismatch breakpoints are required for single-stepping
 631		 * breakpoints.
 632		 */
 633		if (!core_has_mismatch_brps())
 634			return -EINVAL;
 635
 636		/* We don't allow mismatch breakpoints in kernel space. */
 637		if (arch_check_bp_in_kernelspace(bp))
 638			return -EPERM;
 639
 640		/*
 641		 * Per-cpu breakpoints are not supported by our stepping
 642		 * mechanism.
 643		 */
 644		if (!bp->hw.bp_target)
 645			return -EINVAL;
 646
 647		/*
 648		 * We only support specific access types if the fsr
 649		 * reports them.
 650		 */
 651		if (!debug_exception_updates_fsr() &&
 652		    (info->ctrl.type == ARM_BREAKPOINT_LOAD ||
 653		     info->ctrl.type == ARM_BREAKPOINT_STORE))
 654			return -EINVAL;
 655	}
 656
 657out:
 658	return ret;
 659}
 660
 661/*
 662 * Enable/disable single-stepping over the breakpoint bp at address addr.
 663 */
 664static void enable_single_step(struct perf_event *bp, u32 addr)
 665{
 666	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
 667
 668	arch_uninstall_hw_breakpoint(bp);
 669	info->step_ctrl.mismatch  = 1;
 670	info->step_ctrl.len	  = ARM_BREAKPOINT_LEN_4;
 671	info->step_ctrl.type	  = ARM_BREAKPOINT_EXECUTE;
 672	info->step_ctrl.privilege = info->ctrl.privilege;
 673	info->step_ctrl.enabled	  = 1;
 674	info->trigger		  = addr;
 675	arch_install_hw_breakpoint(bp);
 676}
 677
 678static void disable_single_step(struct perf_event *bp)
 679{
 680	arch_uninstall_hw_breakpoint(bp);
 681	counter_arch_bp(bp)->step_ctrl.enabled = 0;
 682	arch_install_hw_breakpoint(bp);
 683}
 684
 
 
 
 
 
 
 685static void watchpoint_handler(unsigned long addr, unsigned int fsr,
 686			       struct pt_regs *regs)
 687{
 688	int i, access;
 689	u32 val, ctrl_reg, alignment_mask;
 690	struct perf_event *wp, **slots;
 691	struct arch_hw_breakpoint *info;
 692	struct arch_hw_breakpoint_ctrl ctrl;
 693
 694	slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
 695
 696	for (i = 0; i < core_num_wrps; ++i) {
 697		rcu_read_lock();
 698
 699		wp = slots[i];
 700
 701		if (wp == NULL)
 702			goto unlock;
 703
 704		info = counter_arch_bp(wp);
 705		/*
 706		 * The DFAR is an unknown value on debug architectures prior
 707		 * to 7.1. Since we only allow a single watchpoint on these
 708		 * older CPUs, we can set the trigger to the lowest possible
 709		 * faulting address.
 710		 */
 711		if (debug_arch < ARM_DEBUG_ARCH_V7_1) {
 712			BUG_ON(i > 0);
 713			info->trigger = wp->attr.bp_addr;
 714		} else {
 715			if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
 716				alignment_mask = 0x7;
 717			else
 718				alignment_mask = 0x3;
 719
 720			/* Check if the watchpoint value matches. */
 721			val = read_wb_reg(ARM_BASE_WVR + i);
 722			if (val != (addr & ~alignment_mask))
 723				goto unlock;
 724
 725			/* Possible match, check the byte address select. */
 726			ctrl_reg = read_wb_reg(ARM_BASE_WCR + i);
 727			decode_ctrl_reg(ctrl_reg, &ctrl);
 728			if (!((1 << (addr & alignment_mask)) & ctrl.len))
 729				goto unlock;
 730
 731			/* Check that the access type matches. */
 732			if (debug_exception_updates_fsr()) {
 733				access = (fsr & ARM_FSR_ACCESS_MASK) ?
 734					  HW_BREAKPOINT_W : HW_BREAKPOINT_R;
 735				if (!(access & hw_breakpoint_type(wp)))
 736					goto unlock;
 737			}
 738
 739			/* We have a winner. */
 740			info->trigger = addr;
 741		}
 742
 743		pr_debug("watchpoint fired: address = 0x%x\n", info->trigger);
 
 
 
 
 
 
 
 
 
 744		perf_bp_event(wp, regs);
 745
 746		/*
 747		 * If no overflow handler is present, insert a temporary
 748		 * mismatch breakpoint so we can single-step over the
 749		 * watchpoint trigger.
 750		 */
 751		if (!wp->overflow_handler)
 752			enable_single_step(wp, instruction_pointer(regs));
 753
 
 
 754unlock:
 755		rcu_read_unlock();
 756	}
 757}
 758
 759static void watchpoint_single_step_handler(unsigned long pc)
 760{
 761	int i;
 762	struct perf_event *wp, **slots;
 763	struct arch_hw_breakpoint *info;
 764
 765	slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
 766
 767	for (i = 0; i < core_num_wrps; ++i) {
 768		rcu_read_lock();
 769
 770		wp = slots[i];
 771
 772		if (wp == NULL)
 773			goto unlock;
 774
 775		info = counter_arch_bp(wp);
 776		if (!info->step_ctrl.enabled)
 777			goto unlock;
 778
 779		/*
 780		 * Restore the original watchpoint if we've completed the
 781		 * single-step.
 782		 */
 783		if (info->trigger != pc)
 784			disable_single_step(wp);
 785
 786unlock:
 787		rcu_read_unlock();
 788	}
 789}
 790
 791static void breakpoint_handler(unsigned long unknown, struct pt_regs *regs)
 792{
 793	int i;
 794	u32 ctrl_reg, val, addr;
 795	struct perf_event *bp, **slots;
 796	struct arch_hw_breakpoint *info;
 797	struct arch_hw_breakpoint_ctrl ctrl;
 798
 799	slots = (struct perf_event **)__get_cpu_var(bp_on_reg);
 800
 801	/* The exception entry code places the amended lr in the PC. */
 802	addr = regs->ARM_pc;
 803
 804	/* Check the currently installed breakpoints first. */
 805	for (i = 0; i < core_num_brps; ++i) {
 806		rcu_read_lock();
 807
 808		bp = slots[i];
 809
 810		if (bp == NULL)
 811			goto unlock;
 812
 813		info = counter_arch_bp(bp);
 814
 815		/* Check if the breakpoint value matches. */
 816		val = read_wb_reg(ARM_BASE_BVR + i);
 817		if (val != (addr & ~0x3))
 818			goto mismatch;
 819
 820		/* Possible match, check the byte address select to confirm. */
 821		ctrl_reg = read_wb_reg(ARM_BASE_BCR + i);
 822		decode_ctrl_reg(ctrl_reg, &ctrl);
 823		if ((1 << (addr & 0x3)) & ctrl.len) {
 824			info->trigger = addr;
 825			pr_debug("breakpoint fired: address = 0x%x\n", addr);
 826			perf_bp_event(bp, regs);
 827			if (!bp->overflow_handler)
 828				enable_single_step(bp, addr);
 829			goto unlock;
 830		}
 831
 832mismatch:
 833		/* If we're stepping a breakpoint, it can now be restored. */
 834		if (info->step_ctrl.enabled)
 835			disable_single_step(bp);
 836unlock:
 837		rcu_read_unlock();
 838	}
 839
 840	/* Handle any pending watchpoint single-step breakpoints. */
 841	watchpoint_single_step_handler(addr);
 842}
 843
 844/*
 845 * Called from either the Data Abort Handler [watchpoint] or the
 846 * Prefetch Abort Handler [breakpoint] with interrupts disabled.
 847 */
 848static int hw_breakpoint_pending(unsigned long addr, unsigned int fsr,
 849				 struct pt_regs *regs)
 850{
 851	int ret = 0;
 852	u32 dscr;
 853
 854	preempt_disable();
 855
 856	if (interrupts_enabled(regs))
 857		local_irq_enable();
 858
 859	/* We only handle watchpoints and hardware breakpoints. */
 860	ARM_DBG_READ(c1, 0, dscr);
 861
 862	/* Perform perf callbacks. */
 863	switch (ARM_DSCR_MOE(dscr)) {
 864	case ARM_ENTRY_BREAKPOINT:
 865		breakpoint_handler(addr, regs);
 866		break;
 867	case ARM_ENTRY_ASYNC_WATCHPOINT:
 868		WARN(1, "Asynchronous watchpoint exception taken. Debugging results may be unreliable\n");
 
 869	case ARM_ENTRY_SYNC_WATCHPOINT:
 870		watchpoint_handler(addr, fsr, regs);
 871		break;
 872	default:
 873		ret = 1; /* Unhandled fault. */
 874	}
 875
 876	preempt_enable();
 877
 878	return ret;
 879}
 880
 881/*
 882 * One-time initialisation.
 883 */
 884static cpumask_t debug_err_mask;
 885
 886static int debug_reg_trap(struct pt_regs *regs, unsigned int instr)
 887{
 888	int cpu = smp_processor_id();
 889
 890	pr_warning("Debug register access (0x%x) caused undefined instruction on CPU %d\n",
 891		   instr, cpu);
 892
 893	/* Set the error flag for this CPU and skip the faulting instruction. */
 894	cpumask_set_cpu(cpu, &debug_err_mask);
 895	instruction_pointer(regs) += 4;
 896	return 0;
 897}
 898
 899static struct undef_hook debug_reg_hook = {
 900	.instr_mask	= 0x0fe80f10,
 901	.instr_val	= 0x0e000e10,
 902	.fn		= debug_reg_trap,
 903};
 904
 905static void reset_ctrl_regs(void *unused)
 
 906{
 907	int i, raw_num_brps, err = 0, cpu = smp_processor_id();
 908	u32 dbg_power;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 909
 910	/*
 911	 * v7 debug contains save and restore registers so that debug state
 912	 * can be maintained across low-power modes without leaving the debug
 913	 * logic powered up. It is IMPLEMENTATION DEFINED whether we can access
 914	 * the debug registers out of reset, so we must unlock the OS Lock
 915	 * Access Register to avoid taking undefined instruction exceptions
 916	 * later on.
 917	 */
 918	switch (debug_arch) {
 919	case ARM_DEBUG_ARCH_V6:
 920	case ARM_DEBUG_ARCH_V6_1:
 921		/* ARMv6 cores just need to reset the registers. */
 922		goto reset_regs;
 923	case ARM_DEBUG_ARCH_V7_ECP14:
 924		/*
 925		 * Ensure sticky power-down is clear (i.e. debug logic is
 926		 * powered up).
 927		 */
 928		asm volatile("mrc p14, 0, %0, c1, c5, 4" : "=r" (dbg_power));
 929		if ((dbg_power & 0x1) == 0)
 930			err = -EPERM;
 
 
 
 931		break;
 932	case ARM_DEBUG_ARCH_V7_1:
 933		/*
 934		 * Ensure the OS double lock is clear.
 935		 */
 936		asm volatile("mrc p14, 0, %0, c1, c3, 4" : "=r" (dbg_power));
 937		if ((dbg_power & 0x1) == 1)
 938			err = -EPERM;
 939		break;
 940	}
 941
 942	if (err) {
 943		pr_warning("CPU %d debug is powered down!\n", cpu);
 944		cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
 945		return;
 946	}
 947
 948	/*
 949	 * Unconditionally clear the lock by writing a value
 950	 * other than 0xC5ACCE55 to the access register.
 951	 */
 952	asm volatile("mcr p14, 0, %0, c1, c0, 4" : : "r" (0));
 953	isb();
 954
 955	/*
 956	 * Clear any configured vector-catch events before
 957	 * enabling monitor mode.
 958	 */
 959	asm volatile("mcr p14, 0, %0, c0, c7, 0" : : "r" (0));
 
 960	isb();
 961
 962reset_regs:
 963	if (enable_monitor_mode())
 964		return;
 
 965
 966	/* We must also reset any reserved registers. */
 
 
 
 967	raw_num_brps = get_num_brp_resources();
 968	for (i = 0; i < raw_num_brps; ++i) {
 969		write_wb_reg(ARM_BASE_BCR + i, 0UL);
 970		write_wb_reg(ARM_BASE_BVR + i, 0UL);
 971	}
 972
 973	for (i = 0; i < core_num_wrps; ++i) {
 974		write_wb_reg(ARM_BASE_WCR + i, 0UL);
 975		write_wb_reg(ARM_BASE_WVR + i, 0UL);
 976	}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 977}
 978
 979static int __cpuinit dbg_reset_notify(struct notifier_block *self,
 980				      unsigned long action, void *cpu)
 
 981{
 982	if (action == CPU_ONLINE)
 983		smp_call_function_single((int)cpu, reset_ctrl_regs, NULL, 1);
 984
 985	return NOTIFY_OK;
 986}
 987
 988static struct notifier_block __cpuinitdata dbg_reset_nb = {
 989	.notifier_call = dbg_reset_notify,
 990};
 991
 
 
 
 
 
 
 
 
 
 
 992static int __init arch_hw_breakpoint_init(void)
 993{
 994	u32 dscr;
 995
 996	debug_arch = get_debug_arch();
 997
 998	if (!debug_arch_supported()) {
 999		pr_info("debug architecture 0x%x unsupported.\n", debug_arch);
1000		return 0;
1001	}
1002
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1003	/* Determine how many BRPs/WRPs are available. */
1004	core_num_brps = get_num_brps();
1005	core_num_wrps = get_num_wrps();
1006
1007	/*
1008	 * We need to tread carefully here because DBGSWENABLE may be
1009	 * driven low on this core and there isn't an architected way to
1010	 * determine that.
1011	 */
 
1012	register_undef_hook(&debug_reg_hook);
1013
1014	/*
1015	 * Reset the breakpoint resources. We assume that a halting
1016	 * debugger will leave the world in a nice state for us.
 
1017	 */
1018	on_each_cpu(reset_ctrl_regs, NULL, 1);
 
 
1019	unregister_undef_hook(&debug_reg_hook);
1020	if (!cpumask_empty(&debug_err_mask)) {
1021		core_num_brps = 0;
1022		core_num_wrps = 0;
 
 
 
1023		return 0;
1024	}
1025
1026	pr_info("found %d " "%s" "breakpoint and %d watchpoint registers.\n",
1027		core_num_brps, core_has_mismatch_brps() ? "(+1 reserved) " :
1028		"", core_num_wrps);
1029
1030	ARM_DBG_READ(c1, 0, dscr);
1031	if (dscr & ARM_DSCR_HDBGEN) {
1032		max_watchpoint_len = 4;
1033		pr_warning("halting debug mode enabled. Assuming maximum watchpoint size of %u bytes.\n",
1034			   max_watchpoint_len);
1035	} else {
1036		/* Work out the maximum supported watchpoint length. */
1037		max_watchpoint_len = get_max_wp_len();
1038		pr_info("maximum watchpoint size is %u bytes.\n",
1039				max_watchpoint_len);
1040	}
1041
1042	/* Register debug fault handler. */
1043	hook_fault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1044			TRAP_HWBKPT, "watchpoint debug exception");
1045	hook_ifault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1046			TRAP_HWBKPT, "breakpoint debug exception");
 
1047
1048	/* Register hotplug notifier. */
1049	register_cpu_notifier(&dbg_reset_nb);
1050	return 0;
1051}
1052arch_initcall(arch_hw_breakpoint_init);
1053
1054void hw_breakpoint_pmu_read(struct perf_event *bp)
1055{
1056}
1057
1058/*
1059 * Dummy function to register with die_notifier.
1060 */
1061int hw_breakpoint_exceptions_notify(struct notifier_block *unused,
1062					unsigned long val, void *data)
1063{
1064	return NOTIFY_DONE;
1065}