Linux Audio

Check our new training course

Loading...
v5.9
  1// SPDX-License-Identifier: GPL-2.0+
  2//
  3// Copyright (C) 2011-2012 Freescale Semiconductor, Inc.
 
 
 
 
 
 
 
  4
  5#include <linux/init.h>
  6#include <linux/io.h>
  7#include <linux/kernel.h>
  8#include <linux/module.h>
  9#include <linux/of.h>
 
 10#include <linux/platform_device.h>
 11#include <linux/pm_wakeirq.h>
 12#include <linux/rtc.h>
 13#include <linux/clk.h>
 14#include <linux/mfd/syscon.h>
 15#include <linux/regmap.h>
 16
 17#define SNVS_LPREGISTER_OFFSET	0x34
 18
 19/* These register offsets are relative to LP (Low Power) range */
 20#define SNVS_LPCR		0x04
 21#define SNVS_LPSR		0x18
 22#define SNVS_LPSRTCMR		0x1c
 23#define SNVS_LPSRTCLR		0x20
 24#define SNVS_LPTAR		0x24
 25#define SNVS_LPPGDR		0x30
 26
 27#define SNVS_LPCR_SRTC_ENV	(1 << 0)
 28#define SNVS_LPCR_LPTA_EN	(1 << 1)
 29#define SNVS_LPCR_LPWUI_EN	(1 << 3)
 30#define SNVS_LPSR_LPTA		(1 << 0)
 31
 32#define SNVS_LPPGDR_INIT	0x41736166
 33#define CNTR_TO_SECS_SH		15
 34
 35struct snvs_rtc_data {
 36	struct rtc_device *rtc;
 37	struct regmap *regmap;
 38	int offset;
 39	int irq;
 40	struct clk *clk;
 41};
 42
 43/* Read 64 bit timer register, which could be in inconsistent state */
 44static u64 rtc_read_lpsrt(struct snvs_rtc_data *data)
 45{
 46	u32 msb, lsb;
 47
 48	regmap_read(data->regmap, data->offset + SNVS_LPSRTCMR, &msb);
 49	regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &lsb);
 50	return (u64)msb << 32 | lsb;
 51}
 52
 53/* Read the secure real time counter, taking care to deal with the cases of the
 54 * counter updating while being read.
 55 */
 56static u32 rtc_read_lp_counter(struct snvs_rtc_data *data)
 57{
 58	u64 read1, read2;
 59	unsigned int timeout = 100;
 60
 61	/* As expected, the registers might update between the read of the LSB
 62	 * reg and the MSB reg.  It's also possible that one register might be
 63	 * in partially modified state as well.
 64	 */
 65	read1 = rtc_read_lpsrt(data);
 66	do {
 67		read2 = read1;
 68		read1 = rtc_read_lpsrt(data);
 69	} while (read1 != read2 && --timeout);
 70	if (!timeout)
 71		dev_err(&data->rtc->dev, "Timeout trying to get valid LPSRT Counter read\n");
 
 
 
 72
 73	/* Convert 47-bit counter to 32-bit raw second count */
 74	return (u32) (read1 >> CNTR_TO_SECS_SH);
 75}
 76
 77/* Just read the lsb from the counter, dealing with inconsistent state */
 78static int rtc_read_lp_counter_lsb(struct snvs_rtc_data *data, u32 *lsb)
 79{
 80	u32 count1, count2;
 81	unsigned int timeout = 100;
 82
 83	regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &count1);
 84	do {
 85		count2 = count1;
 86		regmap_read(data->regmap, data->offset + SNVS_LPSRTCLR, &count1);
 87	} while (count1 != count2 && --timeout);
 88	if (!timeout) {
 89		dev_err(&data->rtc->dev, "Timeout trying to get valid LPSRT Counter read\n");
 90		return -ETIMEDOUT;
 91	}
 92
 93	*lsb = count1;
 94	return 0;
 95}
 96
 97static int rtc_write_sync_lp(struct snvs_rtc_data *data)
 98{
 99	u32 count1, count2;
100	u32 elapsed;
101	unsigned int timeout = 1000;
102	int ret;
103
104	ret = rtc_read_lp_counter_lsb(data, &count1);
105	if (ret)
106		return ret;
107
108	/* Wait for 3 CKIL cycles, about 61.0-91.5 µs */
109	do {
110		ret = rtc_read_lp_counter_lsb(data, &count2);
111		if (ret)
112			return ret;
113		elapsed = count2 - count1; /* wrap around _is_ handled! */
114	} while (elapsed < 3 && --timeout);
115	if (!timeout) {
116		dev_err(&data->rtc->dev, "Timeout waiting for LPSRT Counter to change\n");
117		return -ETIMEDOUT;
 
 
 
 
118	}
119	return 0;
120}
121
122static int snvs_rtc_enable(struct snvs_rtc_data *data, bool enable)
123{
 
124	int timeout = 1000;
125	u32 lpcr;
126
127	regmap_update_bits(data->regmap, data->offset + SNVS_LPCR, SNVS_LPCR_SRTC_ENV,
128			   enable ? SNVS_LPCR_SRTC_ENV : 0);
 
 
 
 
 
 
 
 
129
130	while (--timeout) {
131		regmap_read(data->regmap, data->offset + SNVS_LPCR, &lpcr);
132
133		if (enable) {
134			if (lpcr & SNVS_LPCR_SRTC_ENV)
135				break;
136		} else {
137			if (!(lpcr & SNVS_LPCR_SRTC_ENV))
138				break;
139		}
140	}
141
142	if (!timeout)
143		return -ETIMEDOUT;
144
145	return 0;
146}
147
148static int snvs_rtc_read_time(struct device *dev, struct rtc_time *tm)
149{
150	struct snvs_rtc_data *data = dev_get_drvdata(dev);
151	unsigned long time;
152	int ret;
153
154	if (data->clk) {
155		ret = clk_enable(data->clk);
156		if (ret)
157			return ret;
158	}
159
160	time = rtc_read_lp_counter(data);
161	rtc_time64_to_tm(time, tm);
162
163	if (data->clk)
164		clk_disable(data->clk);
165
166	return 0;
167}
168
169static int snvs_rtc_set_time(struct device *dev, struct rtc_time *tm)
170{
171	struct snvs_rtc_data *data = dev_get_drvdata(dev);
172	unsigned long time = rtc_tm_to_time64(tm);
173	int ret;
174
175	if (data->clk) {
176		ret = clk_enable(data->clk);
177		if (ret)
178			return ret;
179	}
180
181	/* Disable RTC first */
182	ret = snvs_rtc_enable(data, false);
183	if (ret)
184		return ret;
185
186	/* Write 32-bit time to 47-bit timer, leaving 15 LSBs blank */
187	regmap_write(data->regmap, data->offset + SNVS_LPSRTCLR, time << CNTR_TO_SECS_SH);
188	regmap_write(data->regmap, data->offset + SNVS_LPSRTCMR, time >> (32 - CNTR_TO_SECS_SH));
189
190	/* Enable RTC again */
191	ret = snvs_rtc_enable(data, true);
192
193	if (data->clk)
194		clk_disable(data->clk);
195
196	return ret;
197}
198
199static int snvs_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
200{
201	struct snvs_rtc_data *data = dev_get_drvdata(dev);
202	u32 lptar, lpsr;
203	int ret;
204
205	if (data->clk) {
206		ret = clk_enable(data->clk);
207		if (ret)
208			return ret;
209	}
210
211	regmap_read(data->regmap, data->offset + SNVS_LPTAR, &lptar);
212	rtc_time64_to_tm(lptar, &alrm->time);
213
214	regmap_read(data->regmap, data->offset + SNVS_LPSR, &lpsr);
215	alrm->pending = (lpsr & SNVS_LPSR_LPTA) ? 1 : 0;
216
217	if (data->clk)
218		clk_disable(data->clk);
219
220	return 0;
221}
222
223static int snvs_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
224{
225	struct snvs_rtc_data *data = dev_get_drvdata(dev);
226	int ret;
 
227
228	if (data->clk) {
229		ret = clk_enable(data->clk);
230		if (ret)
231			return ret;
232	}
233
234	regmap_update_bits(data->regmap, data->offset + SNVS_LPCR,
235			   (SNVS_LPCR_LPTA_EN | SNVS_LPCR_LPWUI_EN),
236			   enable ? (SNVS_LPCR_LPTA_EN | SNVS_LPCR_LPWUI_EN) : 0);
 
 
 
237
238	ret = rtc_write_sync_lp(data);
239
240	if (data->clk)
241		clk_disable(data->clk);
242
243	return ret;
244}
245
246static int snvs_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
247{
248	struct snvs_rtc_data *data = dev_get_drvdata(dev);
249	unsigned long time = rtc_tm_to_time64(&alrm->time);
250	int ret;
 
 
251
252	if (data->clk) {
253		ret = clk_enable(data->clk);
254		if (ret)
255			return ret;
256	}
257
258	regmap_update_bits(data->regmap, data->offset + SNVS_LPCR, SNVS_LPCR_LPTA_EN, 0);
259	ret = rtc_write_sync_lp(data);
260	if (ret)
261		return ret;
262	regmap_write(data->regmap, data->offset + SNVS_LPTAR, time);
263
264	/* Clear alarm interrupt status bit */
265	regmap_write(data->regmap, data->offset + SNVS_LPSR, SNVS_LPSR_LPTA);
 
 
 
 
266
267	if (data->clk)
268		clk_disable(data->clk);
 
 
269
270	return snvs_rtc_alarm_irq_enable(dev, alrm->enabled);
271}
272
273static const struct rtc_class_ops snvs_rtc_ops = {
274	.read_time = snvs_rtc_read_time,
275	.set_time = snvs_rtc_set_time,
276	.read_alarm = snvs_rtc_read_alarm,
277	.set_alarm = snvs_rtc_set_alarm,
278	.alarm_irq_enable = snvs_rtc_alarm_irq_enable,
279};
280
281static irqreturn_t snvs_rtc_irq_handler(int irq, void *dev_id)
282{
283	struct device *dev = dev_id;
284	struct snvs_rtc_data *data = dev_get_drvdata(dev);
285	u32 lpsr;
286	u32 events = 0;
287
288	if (data->clk)
289		clk_enable(data->clk);
290
291	regmap_read(data->regmap, data->offset + SNVS_LPSR, &lpsr);
292
293	if (lpsr & SNVS_LPSR_LPTA) {
294		events |= (RTC_AF | RTC_IRQF);
295
296		/* RTC alarm should be one-shot */
297		snvs_rtc_alarm_irq_enable(dev, 0);
298
299		rtc_update_irq(data->rtc, 1, events);
300	}
301
302	/* clear interrupt status */
303	regmap_write(data->regmap, data->offset + SNVS_LPSR, lpsr);
304
305	if (data->clk)
306		clk_disable(data->clk);
307
308	return events ? IRQ_HANDLED : IRQ_NONE;
309}
310
311static const struct regmap_config snvs_rtc_config = {
312	.reg_bits = 32,
313	.val_bits = 32,
314	.reg_stride = 4,
315};
316
317static void snvs_rtc_action(void *data)
318{
319	if (data)
320		clk_disable_unprepare(data);
321}
322
323static int snvs_rtc_probe(struct platform_device *pdev)
324{
325	struct snvs_rtc_data *data;
 
326	int ret;
327	void __iomem *mmio;
328
329	data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
330	if (!data)
331		return -ENOMEM;
332
333	data->rtc = devm_rtc_allocate_device(&pdev->dev);
334	if (IS_ERR(data->rtc))
335		return PTR_ERR(data->rtc);
336
337	data->regmap = syscon_regmap_lookup_by_phandle(pdev->dev.of_node, "regmap");
338
339	if (IS_ERR(data->regmap)) {
340		dev_warn(&pdev->dev, "snvs rtc: you use old dts file, please update it\n");
341
342		mmio = devm_platform_ioremap_resource(pdev, 0);
343		if (IS_ERR(mmio))
344			return PTR_ERR(mmio);
345
346		data->regmap = devm_regmap_init_mmio(&pdev->dev, mmio, &snvs_rtc_config);
347	} else {
348		data->offset = SNVS_LPREGISTER_OFFSET;
349		of_property_read_u32(pdev->dev.of_node, "offset", &data->offset);
350	}
351
352	if (IS_ERR(data->regmap)) {
353		dev_err(&pdev->dev, "Can't find snvs syscon\n");
354		return -ENODEV;
355	}
356
357	data->irq = platform_get_irq(pdev, 0);
358	if (data->irq < 0)
359		return data->irq;
360
361	data->clk = devm_clk_get(&pdev->dev, "snvs-rtc");
362	if (IS_ERR(data->clk)) {
363		data->clk = NULL;
364	} else {
365		ret = clk_prepare_enable(data->clk);
366		if (ret) {
367			dev_err(&pdev->dev,
368				"Could not prepare or enable the snvs clock\n");
369			return ret;
370		}
371	}
372
373	ret = devm_add_action_or_reset(&pdev->dev, snvs_rtc_action, data->clk);
374	if (ret)
375		return ret;
376
377	platform_set_drvdata(pdev, data);
378
 
 
379	/* Initialize glitch detect */
380	regmap_write(data->regmap, data->offset + SNVS_LPPGDR, SNVS_LPPGDR_INIT);
381
382	/* Clear interrupt status */
383	regmap_write(data->regmap, data->offset + SNVS_LPSR, 0xffffffff);
384
385	/* Enable RTC */
386	ret = snvs_rtc_enable(data, true);
387	if (ret) {
388		dev_err(&pdev->dev, "failed to enable rtc %d\n", ret);
389		return ret;
390	}
391
392	device_init_wakeup(&pdev->dev, true);
393	ret = dev_pm_set_wake_irq(&pdev->dev, data->irq);
394	if (ret)
395		dev_err(&pdev->dev, "failed to enable irq wake\n");
396
397	ret = devm_request_irq(&pdev->dev, data->irq, snvs_rtc_irq_handler,
398			       IRQF_SHARED, "rtc alarm", &pdev->dev);
399	if (ret) {
400		dev_err(&pdev->dev, "failed to request irq %d: %d\n",
401			data->irq, ret);
402		return ret;
403	}
404
405	data->rtc->ops = &snvs_rtc_ops;
406	data->rtc->range_max = U32_MAX;
 
 
 
 
 
407
408	return rtc_register_device(data->rtc);
409}
410
411static int __maybe_unused snvs_rtc_suspend_noirq(struct device *dev)
 
412{
413	struct snvs_rtc_data *data = dev_get_drvdata(dev);
414
415	if (data->clk)
416		clk_disable(data->clk);
417
418	return 0;
419}
420
421static int __maybe_unused snvs_rtc_resume_noirq(struct device *dev)
422{
423	struct snvs_rtc_data *data = dev_get_drvdata(dev);
424
425	if (data->clk)
426		return clk_enable(data->clk);
427
428	return 0;
429}
 
430
431static const struct dev_pm_ops snvs_rtc_pm_ops = {
432	SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(snvs_rtc_suspend_noirq, snvs_rtc_resume_noirq)
433};
434
435static const struct of_device_id snvs_dt_ids[] = {
436	{ .compatible = "fsl,sec-v4.0-mon-rtc-lp", },
437	{ /* sentinel */ }
438};
439MODULE_DEVICE_TABLE(of, snvs_dt_ids);
440
441static struct platform_driver snvs_rtc_driver = {
442	.driver = {
443		.name	= "snvs_rtc",
 
444		.pm	= &snvs_rtc_pm_ops,
445		.of_match_table = snvs_dt_ids,
446	},
447	.probe		= snvs_rtc_probe,
448};
449module_platform_driver(snvs_rtc_driver);
450
451MODULE_AUTHOR("Freescale Semiconductor, Inc.");
452MODULE_DESCRIPTION("Freescale SNVS RTC Driver");
453MODULE_LICENSE("GPL");
v3.15
  1/*
  2 * Copyright (C) 2011-2012 Freescale Semiconductor, Inc.
  3 *
  4 * The code contained herein is licensed under the GNU General Public
  5 * License. You may obtain a copy of the GNU General Public License
  6 * Version 2 or later at the following locations:
  7 *
  8 * http://www.opensource.org/licenses/gpl-license.html
  9 * http://www.gnu.org/copyleft/gpl.html
 10 */
 11
 12#include <linux/init.h>
 13#include <linux/io.h>
 14#include <linux/kernel.h>
 15#include <linux/module.h>
 16#include <linux/of.h>
 17#include <linux/of_device.h>
 18#include <linux/platform_device.h>
 
 19#include <linux/rtc.h>
 
 
 
 
 
 20
 21/* These register offsets are relative to LP (Low Power) range */
 22#define SNVS_LPCR		0x04
 23#define SNVS_LPSR		0x18
 24#define SNVS_LPSRTCMR		0x1c
 25#define SNVS_LPSRTCLR		0x20
 26#define SNVS_LPTAR		0x24
 27#define SNVS_LPPGDR		0x30
 28
 29#define SNVS_LPCR_SRTC_ENV	(1 << 0)
 30#define SNVS_LPCR_LPTA_EN	(1 << 1)
 31#define SNVS_LPCR_LPWUI_EN	(1 << 3)
 32#define SNVS_LPSR_LPTA		(1 << 0)
 33
 34#define SNVS_LPPGDR_INIT	0x41736166
 35#define CNTR_TO_SECS_SH		15
 36
 37struct snvs_rtc_data {
 38	struct rtc_device *rtc;
 39	void __iomem *ioaddr;
 
 40	int irq;
 41	spinlock_t lock;
 42};
 43
 44static u32 rtc_read_lp_counter(void __iomem *ioaddr)
 
 
 
 
 
 
 
 
 
 
 
 
 
 45{
 46	u64 read1, read2;
 
 47
 
 
 
 
 
 48	do {
 49		read1 = readl(ioaddr + SNVS_LPSRTCMR);
 50		read1 <<= 32;
 51		read1 |= readl(ioaddr + SNVS_LPSRTCLR);
 52
 53		read2 = readl(ioaddr + SNVS_LPSRTCMR);
 54		read2 <<= 32;
 55		read2 |= readl(ioaddr + SNVS_LPSRTCLR);
 56	} while (read1 != read2);
 57
 58	/* Convert 47-bit counter to 32-bit raw second count */
 59	return (u32) (read1 >> CNTR_TO_SECS_SH);
 60}
 61
 62static void rtc_write_sync_lp(void __iomem *ioaddr)
 
 63{
 64	u32 count1, count2, count3;
 65	int i;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 66
 67	/* Wait for 3 CKIL cycles */
 68	for (i = 0; i < 3; i++) {
 69		do {
 70			count1 = readl(ioaddr + SNVS_LPSRTCLR);
 71			count2 = readl(ioaddr + SNVS_LPSRTCLR);
 72		} while (count1 != count2);
 73
 74		/* Now wait until counter value changes */
 75		do {
 76			do {
 77				count2 = readl(ioaddr + SNVS_LPSRTCLR);
 78				count3 = readl(ioaddr + SNVS_LPSRTCLR);
 79			} while (count2 != count3);
 80		} while (count3 == count1);
 81	}
 
 82}
 83
 84static int snvs_rtc_enable(struct snvs_rtc_data *data, bool enable)
 85{
 86	unsigned long flags;
 87	int timeout = 1000;
 88	u32 lpcr;
 89
 90	spin_lock_irqsave(&data->lock, flags);
 91
 92	lpcr = readl(data->ioaddr + SNVS_LPCR);
 93	if (enable)
 94		lpcr |= SNVS_LPCR_SRTC_ENV;
 95	else
 96		lpcr &= ~SNVS_LPCR_SRTC_ENV;
 97	writel(lpcr, data->ioaddr + SNVS_LPCR);
 98
 99	spin_unlock_irqrestore(&data->lock, flags);
100
101	while (--timeout) {
102		lpcr = readl(data->ioaddr + SNVS_LPCR);
103
104		if (enable) {
105			if (lpcr & SNVS_LPCR_SRTC_ENV)
106				break;
107		} else {
108			if (!(lpcr & SNVS_LPCR_SRTC_ENV))
109				break;
110		}
111	}
112
113	if (!timeout)
114		return -ETIMEDOUT;
115
116	return 0;
117}
118
119static int snvs_rtc_read_time(struct device *dev, struct rtc_time *tm)
120{
121	struct snvs_rtc_data *data = dev_get_drvdata(dev);
122	unsigned long time = rtc_read_lp_counter(data->ioaddr);
 
 
 
 
 
 
 
123
124	rtc_time_to_tm(time, tm);
 
 
 
 
125
126	return 0;
127}
128
129static int snvs_rtc_set_time(struct device *dev, struct rtc_time *tm)
130{
131	struct snvs_rtc_data *data = dev_get_drvdata(dev);
132	unsigned long time;
 
133
134	rtc_tm_to_time(tm, &time);
 
 
 
 
135
136	/* Disable RTC first */
137	snvs_rtc_enable(data, false);
 
 
138
139	/* Write 32-bit time to 47-bit timer, leaving 15 LSBs blank */
140	writel(time << CNTR_TO_SECS_SH, data->ioaddr + SNVS_LPSRTCLR);
141	writel(time >> (32 - CNTR_TO_SECS_SH), data->ioaddr + SNVS_LPSRTCMR);
142
143	/* Enable RTC again */
144	snvs_rtc_enable(data, true);
145
146	return 0;
 
 
 
147}
148
149static int snvs_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
150{
151	struct snvs_rtc_data *data = dev_get_drvdata(dev);
152	u32 lptar, lpsr;
 
 
 
 
 
 
 
153
154	lptar = readl(data->ioaddr + SNVS_LPTAR);
155	rtc_time_to_tm(lptar, &alrm->time);
156
157	lpsr = readl(data->ioaddr + SNVS_LPSR);
158	alrm->pending = (lpsr & SNVS_LPSR_LPTA) ? 1 : 0;
159
 
 
 
160	return 0;
161}
162
163static int snvs_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
164{
165	struct snvs_rtc_data *data = dev_get_drvdata(dev);
166	u32 lpcr;
167	unsigned long flags;
168
169	spin_lock_irqsave(&data->lock, flags);
 
 
 
 
170
171	lpcr = readl(data->ioaddr + SNVS_LPCR);
172	if (enable)
173		lpcr |= (SNVS_LPCR_LPTA_EN | SNVS_LPCR_LPWUI_EN);
174	else
175		lpcr &= ~(SNVS_LPCR_LPTA_EN | SNVS_LPCR_LPWUI_EN);
176	writel(lpcr, data->ioaddr + SNVS_LPCR);
177
178	spin_unlock_irqrestore(&data->lock, flags);
179
180	rtc_write_sync_lp(data->ioaddr);
 
181
182	return 0;
183}
184
185static int snvs_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
186{
187	struct snvs_rtc_data *data = dev_get_drvdata(dev);
188	struct rtc_time *alrm_tm = &alrm->time;
189	unsigned long time;
190	unsigned long flags;
191	u32 lpcr;
192
193	rtc_tm_to_time(alrm_tm, &time);
 
 
 
 
194
195	spin_lock_irqsave(&data->lock, flags);
 
 
 
 
196
197	/* Have to clear LPTA_EN before programming new alarm time in LPTAR */
198	lpcr = readl(data->ioaddr + SNVS_LPCR);
199	lpcr &= ~SNVS_LPCR_LPTA_EN;
200	writel(lpcr, data->ioaddr + SNVS_LPCR);
201
202	spin_unlock_irqrestore(&data->lock, flags);
203
204	writel(time, data->ioaddr + SNVS_LPTAR);
205
206	/* Clear alarm interrupt status bit */
207	writel(SNVS_LPSR_LPTA, data->ioaddr + SNVS_LPSR);
208
209	return snvs_rtc_alarm_irq_enable(dev, alrm->enabled);
210}
211
212static const struct rtc_class_ops snvs_rtc_ops = {
213	.read_time = snvs_rtc_read_time,
214	.set_time = snvs_rtc_set_time,
215	.read_alarm = snvs_rtc_read_alarm,
216	.set_alarm = snvs_rtc_set_alarm,
217	.alarm_irq_enable = snvs_rtc_alarm_irq_enable,
218};
219
220static irqreturn_t snvs_rtc_irq_handler(int irq, void *dev_id)
221{
222	struct device *dev = dev_id;
223	struct snvs_rtc_data *data = dev_get_drvdata(dev);
224	u32 lpsr;
225	u32 events = 0;
226
227	lpsr = readl(data->ioaddr + SNVS_LPSR);
 
 
 
228
229	if (lpsr & SNVS_LPSR_LPTA) {
230		events |= (RTC_AF | RTC_IRQF);
231
232		/* RTC alarm should be one-shot */
233		snvs_rtc_alarm_irq_enable(dev, 0);
234
235		rtc_update_irq(data->rtc, 1, events);
236	}
237
238	/* clear interrupt status */
239	writel(lpsr, data->ioaddr + SNVS_LPSR);
 
 
 
240
241	return events ? IRQ_HANDLED : IRQ_NONE;
242}
243
 
 
 
 
 
 
 
 
 
 
 
 
244static int snvs_rtc_probe(struct platform_device *pdev)
245{
246	struct snvs_rtc_data *data;
247	struct resource *res;
248	int ret;
 
249
250	data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
251	if (!data)
252		return -ENOMEM;
253
254	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
255	data->ioaddr = devm_ioremap_resource(&pdev->dev, res);
256	if (IS_ERR(data->ioaddr))
257		return PTR_ERR(data->ioaddr);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
258
259	data->irq = platform_get_irq(pdev, 0);
260	if (data->irq < 0)
261		return data->irq;
262
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
263	platform_set_drvdata(pdev, data);
264
265	spin_lock_init(&data->lock);
266
267	/* Initialize glitch detect */
268	writel(SNVS_LPPGDR_INIT, data->ioaddr + SNVS_LPPGDR);
269
270	/* Clear interrupt status */
271	writel(0xffffffff, data->ioaddr + SNVS_LPSR);
272
273	/* Enable RTC */
274	snvs_rtc_enable(data, true);
 
 
 
 
275
276	device_init_wakeup(&pdev->dev, true);
 
 
 
277
278	ret = devm_request_irq(&pdev->dev, data->irq, snvs_rtc_irq_handler,
279			       IRQF_SHARED, "rtc alarm", &pdev->dev);
280	if (ret) {
281		dev_err(&pdev->dev, "failed to request irq %d: %d\n",
282			data->irq, ret);
283		return ret;
284	}
285
286	data->rtc = devm_rtc_device_register(&pdev->dev, pdev->name,
287					&snvs_rtc_ops, THIS_MODULE);
288	if (IS_ERR(data->rtc)) {
289		ret = PTR_ERR(data->rtc);
290		dev_err(&pdev->dev, "failed to register rtc: %d\n", ret);
291		return ret;
292	}
293
294	return 0;
295}
296
297#ifdef CONFIG_PM_SLEEP
298static int snvs_rtc_suspend(struct device *dev)
299{
300	struct snvs_rtc_data *data = dev_get_drvdata(dev);
301
302	if (device_may_wakeup(dev))
303		enable_irq_wake(data->irq);
304
305	return 0;
306}
307
308static int snvs_rtc_resume(struct device *dev)
309{
310	struct snvs_rtc_data *data = dev_get_drvdata(dev);
311
312	if (device_may_wakeup(dev))
313		disable_irq_wake(data->irq);
314
315	return 0;
316}
317#endif
318
319static SIMPLE_DEV_PM_OPS(snvs_rtc_pm_ops, snvs_rtc_suspend, snvs_rtc_resume);
 
 
320
321static const struct of_device_id snvs_dt_ids[] = {
322	{ .compatible = "fsl,sec-v4.0-mon-rtc-lp", },
323	{ /* sentinel */ }
324};
325MODULE_DEVICE_TABLE(of, snvs_dt_ids);
326
327static struct platform_driver snvs_rtc_driver = {
328	.driver = {
329		.name	= "snvs_rtc",
330		.owner	= THIS_MODULE,
331		.pm	= &snvs_rtc_pm_ops,
332		.of_match_table = snvs_dt_ids,
333	},
334	.probe		= snvs_rtc_probe,
335};
336module_platform_driver(snvs_rtc_driver);
337
338MODULE_AUTHOR("Freescale Semiconductor, Inc.");
339MODULE_DESCRIPTION("Freescale SNVS RTC Driver");
340MODULE_LICENSE("GPL");