Linux Audio

Check our new training course

Loading...
v5.9
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * Driver for Atmel Pulse Width Modulation Controller
  4 *
  5 * Copyright (C) 2013 Atmel Corporation
  6 *		 Bo Shen <voice.shen@atmel.com>
  7 *
  8 * Links to reference manuals for the supported PWM chips can be found in
  9 * Documentation/arm/microchip.rst.
 10 *
 11 * Limitations:
 12 * - Periods start with the inactive level.
 13 * - Hardware has to be stopped in general to update settings.
 14 *
 15 * Software bugs/possible improvements:
 16 * - When atmel_pwm_apply() is called with state->enabled=false a change in
 17 *   state->polarity isn't honored.
 18 * - Instead of sleeping to wait for a completed period, the interrupt
 19 *   functionality could be used.
 20 */
 21
 22#include <linux/clk.h>
 23#include <linux/delay.h>
 24#include <linux/err.h>
 25#include <linux/io.h>
 26#include <linux/module.h>
 27#include <linux/mutex.h>
 28#include <linux/of.h>
 29#include <linux/of_device.h>
 30#include <linux/platform_device.h>
 31#include <linux/pwm.h>
 32#include <linux/slab.h>
 33
 34/* The following is global registers for PWM controller */
 35#define PWM_ENA			0x04
 36#define PWM_DIS			0x08
 37#define PWM_SR			0x0C
 38#define PWM_ISR			0x1C
 39/* Bit field in SR */
 40#define PWM_SR_ALL_CH_ON	0x0F
 41
 42/* The following register is PWM channel related registers */
 43#define PWM_CH_REG_OFFSET	0x200
 44#define PWM_CH_REG_SIZE		0x20
 45
 46#define PWM_CMR			0x0
 47/* Bit field in CMR */
 48#define PWM_CMR_CPOL		(1 << 9)
 49#define PWM_CMR_UPD_CDTY	(1 << 10)
 50#define PWM_CMR_CPRE_MSK	0xF
 51
 52/* The following registers for PWM v1 */
 53#define PWMV1_CDTY		0x04
 54#define PWMV1_CPRD		0x08
 55#define PWMV1_CUPD		0x10
 56
 57/* The following registers for PWM v2 */
 58#define PWMV2_CDTY		0x04
 59#define PWMV2_CDTYUPD		0x08
 60#define PWMV2_CPRD		0x0C
 61#define PWMV2_CPRDUPD		0x10
 62
 63#define PWM_MAX_PRES		10
 64
 65struct atmel_pwm_registers {
 66	u8 period;
 67	u8 period_upd;
 68	u8 duty;
 69	u8 duty_upd;
 70};
 71
 72struct atmel_pwm_config {
 73	u32 period_bits;
 74};
 75
 76struct atmel_pwm_data {
 77	struct atmel_pwm_registers regs;
 78	struct atmel_pwm_config cfg;
 79};
 80
 81struct atmel_pwm_chip {
 82	struct pwm_chip chip;
 83	struct clk *clk;
 84	void __iomem *base;
 85	const struct atmel_pwm_data *data;
 86
 87	unsigned int updated_pwms;
 88	/* ISR is cleared when read, ensure only one thread does that */
 89	struct mutex isr_lock;
 90};
 91
 92static inline struct atmel_pwm_chip *to_atmel_pwm_chip(struct pwm_chip *chip)
 93{
 94	return container_of(chip, struct atmel_pwm_chip, chip);
 95}
 96
 97static inline u32 atmel_pwm_readl(struct atmel_pwm_chip *chip,
 98				  unsigned long offset)
 99{
100	return readl_relaxed(chip->base + offset);
101}
102
103static inline void atmel_pwm_writel(struct atmel_pwm_chip *chip,
104				    unsigned long offset, unsigned long val)
105{
106	writel_relaxed(val, chip->base + offset);
107}
108
109static inline u32 atmel_pwm_ch_readl(struct atmel_pwm_chip *chip,
110				     unsigned int ch, unsigned long offset)
111{
112	unsigned long base = PWM_CH_REG_OFFSET + ch * PWM_CH_REG_SIZE;
113
114	return atmel_pwm_readl(chip, base + offset);
115}
116
117static inline void atmel_pwm_ch_writel(struct atmel_pwm_chip *chip,
118				       unsigned int ch, unsigned long offset,
119				       unsigned long val)
120{
121	unsigned long base = PWM_CH_REG_OFFSET + ch * PWM_CH_REG_SIZE;
122
123	atmel_pwm_writel(chip, base + offset, val);
124}
125
126static int atmel_pwm_calculate_cprd_and_pres(struct pwm_chip *chip,
127					     const struct pwm_state *state,
128					     unsigned long *cprd, u32 *pres)
129{
130	struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
131	unsigned long long cycles = state->period;
132	int shift;
 
 
 
133
134	/* Calculate the period cycles and prescale value */
135	cycles *= clk_get_rate(atmel_pwm->clk);
136	do_div(cycles, NSEC_PER_SEC);
137
138	/*
139	 * The register for the period length is cfg.period_bits bits wide.
140	 * So for each bit the number of clock cycles is wider divide the input
141	 * clock frequency by two using pres and shift cprd accordingly.
142	 */
143	shift = fls(cycles) - atmel_pwm->data->cfg.period_bits;
144
145	if (shift > PWM_MAX_PRES) {
146		dev_err(chip->dev, "pres exceeds the maximum value\n");
147		return -EINVAL;
148	} else if (shift > 0) {
149		*pres = shift;
150		cycles >>= *pres;
151	} else {
152		*pres = 0;
153	}
154
155	*cprd = cycles;
 
156
157	return 0;
158}
 
 
 
 
 
 
 
 
 
 
159
160static void atmel_pwm_calculate_cdty(const struct pwm_state *state,
161				     unsigned long cprd, unsigned long *cdty)
162{
163	unsigned long long cycles = state->duty_cycle;
 
164
165	cycles *= cprd;
166	do_div(cycles, state->period);
167	*cdty = cprd - cycles;
 
 
 
 
 
 
 
 
 
 
 
168}
169
170static void atmel_pwm_update_cdty(struct pwm_chip *chip, struct pwm_device *pwm,
171				  unsigned long cdty)
172{
173	struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
174	u32 val;
 
 
 
 
 
 
 
175
176	if (atmel_pwm->data->regs.duty_upd ==
177	    atmel_pwm->data->regs.period_upd) {
178		val = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm, PWM_CMR);
179		val &= ~PWM_CMR_UPD_CDTY;
180		atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWM_CMR, val);
 
 
 
 
 
 
 
181	}
182
183	atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm,
184			    atmel_pwm->data->regs.duty_upd, cdty);
185}
186
187static void atmel_pwm_set_cprd_cdty(struct pwm_chip *chip,
188				    struct pwm_device *pwm,
189				    unsigned long cprd, unsigned long cdty)
190{
191	struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
192
193	atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm,
194			    atmel_pwm->data->regs.duty, cdty);
195	atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm,
196			    atmel_pwm->data->regs.period, cprd);
 
 
 
 
 
 
 
 
 
 
197}
198
199static void atmel_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm,
200			      bool disable_clk)
201{
202	struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
203	unsigned long timeout = jiffies + 2 * HZ;
 
 
 
 
 
 
 
 
204
205	/*
206	 * Wait for at least a complete period to have passed before disabling a
207	 * channel to be sure that CDTY has been updated
208	 */
209	mutex_lock(&atmel_pwm->isr_lock);
210	atmel_pwm->updated_pwms |= atmel_pwm_readl(atmel_pwm, PWM_ISR);
211
212	while (!(atmel_pwm->updated_pwms & (1 << pwm->hwpwm)) &&
213	       time_before(jiffies, timeout)) {
214		usleep_range(10, 100);
215		atmel_pwm->updated_pwms |= atmel_pwm_readl(atmel_pwm, PWM_ISR);
216	}
217
218	mutex_unlock(&atmel_pwm->isr_lock);
219	atmel_pwm_writel(atmel_pwm, PWM_DIS, 1 << pwm->hwpwm);
220
221	/*
222	 * Wait for the PWM channel disable operation to be effective before
223	 * stopping the clock.
224	 */
225	timeout = jiffies + 2 * HZ;
226
227	while ((atmel_pwm_readl(atmel_pwm, PWM_SR) & (1 << pwm->hwpwm)) &&
228	       time_before(jiffies, timeout))
229		usleep_range(10, 100);
230
231	if (disable_clk)
232		clk_disable(atmel_pwm->clk);
233}
234
235static int atmel_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
236			   const struct pwm_state *state)
237{
238	struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
239	struct pwm_state cstate;
240	unsigned long cprd, cdty;
241	u32 pres, val;
242	int ret;
243
244	pwm_get_state(pwm, &cstate);
245
246	if (state->enabled) {
247		if (cstate.enabled &&
248		    cstate.polarity == state->polarity &&
249		    cstate.period == state->period) {
250			cprd = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm,
251						  atmel_pwm->data->regs.period);
252			atmel_pwm_calculate_cdty(state, cprd, &cdty);
253			atmel_pwm_update_cdty(chip, pwm, cdty);
254			return 0;
255		}
256
257		ret = atmel_pwm_calculate_cprd_and_pres(chip, state, &cprd,
258							&pres);
259		if (ret) {
260			dev_err(chip->dev,
261				"failed to calculate cprd and prescaler\n");
262			return ret;
263		}
264
265		atmel_pwm_calculate_cdty(state, cprd, &cdty);
266
267		if (cstate.enabled) {
268			atmel_pwm_disable(chip, pwm, false);
269		} else {
270			ret = clk_enable(atmel_pwm->clk);
271			if (ret) {
272				dev_err(chip->dev, "failed to enable clock\n");
273				return ret;
274			}
275		}
276
277		/* It is necessary to preserve CPOL, inside CMR */
278		val = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm, PWM_CMR);
279		val = (val & ~PWM_CMR_CPRE_MSK) | (pres & PWM_CMR_CPRE_MSK);
280		if (state->polarity == PWM_POLARITY_NORMAL)
281			val &= ~PWM_CMR_CPOL;
282		else
283			val |= PWM_CMR_CPOL;
284		atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWM_CMR, val);
285		atmel_pwm_set_cprd_cdty(chip, pwm, cprd, cdty);
286		mutex_lock(&atmel_pwm->isr_lock);
287		atmel_pwm->updated_pwms |= atmel_pwm_readl(atmel_pwm, PWM_ISR);
288		atmel_pwm->updated_pwms &= ~(1 << pwm->hwpwm);
289		mutex_unlock(&atmel_pwm->isr_lock);
290		atmel_pwm_writel(atmel_pwm, PWM_ENA, 1 << pwm->hwpwm);
291	} else if (cstate.enabled) {
292		atmel_pwm_disable(chip, pwm, true);
293	}
294
 
 
295	return 0;
296}
297
298static void atmel_pwm_get_state(struct pwm_chip *chip, struct pwm_device *pwm,
299				struct pwm_state *state)
300{
301	struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
302	u32 sr, cmr;
303
304	sr = atmel_pwm_readl(atmel_pwm, PWM_SR);
305	cmr = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm, PWM_CMR);
306
307	if (sr & (1 << pwm->hwpwm)) {
308		unsigned long rate = clk_get_rate(atmel_pwm->clk);
309		u32 cdty, cprd, pres;
310		u64 tmp;
311
312		pres = cmr & PWM_CMR_CPRE_MSK;
313
314		cprd = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm,
315					  atmel_pwm->data->regs.period);
316		tmp = (u64)cprd * NSEC_PER_SEC;
317		tmp <<= pres;
318		state->period = DIV64_U64_ROUND_UP(tmp, rate);
319
320		cdty = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm,
321					  atmel_pwm->data->regs.duty);
322		tmp = (u64)cdty * NSEC_PER_SEC;
323		tmp <<= pres;
324		state->duty_cycle = DIV64_U64_ROUND_UP(tmp, rate);
325
326		state->enabled = true;
327	} else {
328		state->enabled = false;
329	}
330
331	if (cmr & PWM_CMR_CPOL)
332		state->polarity = PWM_POLARITY_INVERSED;
333	else
334		state->polarity = PWM_POLARITY_NORMAL;
335}
336
337static const struct pwm_ops atmel_pwm_ops = {
338	.apply = atmel_pwm_apply,
339	.get_state = atmel_pwm_get_state,
 
 
340	.owner = THIS_MODULE,
341};
342
343static const struct atmel_pwm_data atmel_sam9rl_pwm_data = {
344	.regs = {
345		.period		= PWMV1_CPRD,
346		.period_upd	= PWMV1_CUPD,
347		.duty		= PWMV1_CDTY,
348		.duty_upd	= PWMV1_CUPD,
349	},
350	.cfg = {
351		/* 16 bits to keep period and duty. */
352		.period_bits	= 16,
353	},
354};
355
356static const struct atmel_pwm_data atmel_sama5_pwm_data = {
357	.regs = {
358		.period		= PWMV2_CPRD,
359		.period_upd	= PWMV2_CPRDUPD,
360		.duty		= PWMV2_CDTY,
361		.duty_upd	= PWMV2_CDTYUPD,
362	},
363	.cfg = {
364		/* 16 bits to keep period and duty. */
365		.period_bits	= 16,
366	},
367};
368
369static const struct atmel_pwm_data mchp_sam9x60_pwm_data = {
370	.regs = {
371		.period		= PWMV1_CPRD,
372		.period_upd	= PWMV1_CUPD,
373		.duty		= PWMV1_CDTY,
374		.duty_upd	= PWMV1_CUPD,
375	},
376	.cfg = {
377		/* 32 bits to keep period and duty. */
378		.period_bits	= 32,
 
 
 
379	},
380};
 
381
382static const struct of_device_id atmel_pwm_dt_ids[] = {
383	{
384		.compatible = "atmel,at91sam9rl-pwm",
385		.data = &atmel_sam9rl_pwm_data,
386	}, {
387		.compatible = "atmel,sama5d3-pwm",
388		.data = &atmel_sama5_pwm_data,
389	}, {
390		.compatible = "atmel,sama5d2-pwm",
391		.data = &atmel_sama5_pwm_data,
392	}, {
393		.compatible = "microchip,sam9x60-pwm",
394		.data = &mchp_sam9x60_pwm_data,
395	}, {
396		/* sentinel */
397	},
398};
399MODULE_DEVICE_TABLE(of, atmel_pwm_dt_ids);
400
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
401static int atmel_pwm_probe(struct platform_device *pdev)
402{
 
403	struct atmel_pwm_chip *atmel_pwm;
404	struct resource *res;
405	int ret;
406
 
 
 
 
407	atmel_pwm = devm_kzalloc(&pdev->dev, sizeof(*atmel_pwm), GFP_KERNEL);
408	if (!atmel_pwm)
409		return -ENOMEM;
410
411	mutex_init(&atmel_pwm->isr_lock);
412	atmel_pwm->data = of_device_get_match_data(&pdev->dev);
413	atmel_pwm->updated_pwms = 0;
414
415	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
416	atmel_pwm->base = devm_ioremap_resource(&pdev->dev, res);
417	if (IS_ERR(atmel_pwm->base))
418		return PTR_ERR(atmel_pwm->base);
419
420	atmel_pwm->clk = devm_clk_get(&pdev->dev, NULL);
421	if (IS_ERR(atmel_pwm->clk))
422		return PTR_ERR(atmel_pwm->clk);
423
424	ret = clk_prepare(atmel_pwm->clk);
425	if (ret) {
426		dev_err(&pdev->dev, "failed to prepare PWM clock\n");
427		return ret;
428	}
429
430	atmel_pwm->chip.dev = &pdev->dev;
431	atmel_pwm->chip.ops = &atmel_pwm_ops;
432	atmel_pwm->chip.of_xlate = of_pwm_xlate_with_flags;
433	atmel_pwm->chip.of_pwm_n_cells = 3;
 
 
 
 
434	atmel_pwm->chip.base = -1;
435	atmel_pwm->chip.npwm = 4;
 
436
437	ret = pwmchip_add(&atmel_pwm->chip);
438	if (ret < 0) {
439		dev_err(&pdev->dev, "failed to add PWM chip %d\n", ret);
440		goto unprepare_clk;
441	}
442
443	platform_set_drvdata(pdev, atmel_pwm);
444
445	return ret;
446
447unprepare_clk:
448	clk_unprepare(atmel_pwm->clk);
449	return ret;
450}
451
452static int atmel_pwm_remove(struct platform_device *pdev)
453{
454	struct atmel_pwm_chip *atmel_pwm = platform_get_drvdata(pdev);
455
456	clk_unprepare(atmel_pwm->clk);
457	mutex_destroy(&atmel_pwm->isr_lock);
458
459	return pwmchip_remove(&atmel_pwm->chip);
460}
461
462static struct platform_driver atmel_pwm_driver = {
463	.driver = {
464		.name = "atmel-pwm",
465		.of_match_table = of_match_ptr(atmel_pwm_dt_ids),
466	},
 
467	.probe = atmel_pwm_probe,
468	.remove = atmel_pwm_remove,
469};
470module_platform_driver(atmel_pwm_driver);
471
472MODULE_ALIAS("platform:atmel-pwm");
473MODULE_AUTHOR("Bo Shen <voice.shen@atmel.com>");
474MODULE_DESCRIPTION("Atmel PWM driver");
475MODULE_LICENSE("GPL v2");
v3.15
 
  1/*
  2 * Driver for Atmel Pulse Width Modulation Controller
  3 *
  4 * Copyright (C) 2013 Atmel Corporation
  5 *		 Bo Shen <voice.shen@atmel.com>
  6 *
  7 * Licensed under GPLv2.
 
 
 
 
 
 
 
 
 
 
 
  8 */
  9
 10#include <linux/clk.h>
 
 11#include <linux/err.h>
 12#include <linux/io.h>
 13#include <linux/module.h>
 
 14#include <linux/of.h>
 15#include <linux/of_device.h>
 16#include <linux/platform_device.h>
 17#include <linux/pwm.h>
 18#include <linux/slab.h>
 19
 20/* The following is global registers for PWM controller */
 21#define PWM_ENA			0x04
 22#define PWM_DIS			0x08
 23#define PWM_SR			0x0C
 
 24/* Bit field in SR */
 25#define PWM_SR_ALL_CH_ON	0x0F
 26
 27/* The following register is PWM channel related registers */
 28#define PWM_CH_REG_OFFSET	0x200
 29#define PWM_CH_REG_SIZE		0x20
 30
 31#define PWM_CMR			0x0
 32/* Bit field in CMR */
 33#define PWM_CMR_CPOL		(1 << 9)
 34#define PWM_CMR_UPD_CDTY	(1 << 10)
 35#define PWM_CMR_CPRE_MSK	0xF
 36
 37/* The following registers for PWM v1 */
 38#define PWMV1_CDTY		0x04
 39#define PWMV1_CPRD		0x08
 40#define PWMV1_CUPD		0x10
 41
 42/* The following registers for PWM v2 */
 43#define PWMV2_CDTY		0x04
 44#define PWMV2_CDTYUPD		0x08
 45#define PWMV2_CPRD		0x0C
 46#define PWMV2_CPRDUPD		0x10
 47
 48/*
 49 * Max value for duty and period
 50 *
 51 * Although the duty and period register is 32 bit,
 52 * however only the LSB 16 bits are significant.
 53 */
 54#define PWM_MAX_DTY		0xFFFF
 55#define PWM_MAX_PRD		0xFFFF
 56#define PRD_MAX_PRES		10
 
 
 
 
 
 
 
 
 57
 58struct atmel_pwm_chip {
 59	struct pwm_chip chip;
 60	struct clk *clk;
 61	void __iomem *base;
 
 62
 63	void (*config)(struct pwm_chip *chip, struct pwm_device *pwm,
 64		       unsigned long dty, unsigned long prd);
 
 65};
 66
 67static inline struct atmel_pwm_chip *to_atmel_pwm_chip(struct pwm_chip *chip)
 68{
 69	return container_of(chip, struct atmel_pwm_chip, chip);
 70}
 71
 72static inline u32 atmel_pwm_readl(struct atmel_pwm_chip *chip,
 73				  unsigned long offset)
 74{
 75	return readl_relaxed(chip->base + offset);
 76}
 77
 78static inline void atmel_pwm_writel(struct atmel_pwm_chip *chip,
 79				    unsigned long offset, unsigned long val)
 80{
 81	writel_relaxed(val, chip->base + offset);
 82}
 83
 84static inline u32 atmel_pwm_ch_readl(struct atmel_pwm_chip *chip,
 85				     unsigned int ch, unsigned long offset)
 86{
 87	unsigned long base = PWM_CH_REG_OFFSET + ch * PWM_CH_REG_SIZE;
 88
 89	return readl_relaxed(chip->base + base + offset);
 90}
 91
 92static inline void atmel_pwm_ch_writel(struct atmel_pwm_chip *chip,
 93				       unsigned int ch, unsigned long offset,
 94				       unsigned long val)
 95{
 96	unsigned long base = PWM_CH_REG_OFFSET + ch * PWM_CH_REG_SIZE;
 97
 98	writel_relaxed(val, chip->base + base + offset);
 99}
100
101static int atmel_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
102			    int duty_ns, int period_ns)
 
103{
104	struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
105	unsigned long clk_rate, prd, dty;
106	unsigned long long div;
107	unsigned int pres = 0;
108	u32 val;
109	int ret;
110
111	if (test_bit(PWMF_ENABLED, &pwm->flags) && (period_ns != pwm->period)) {
112		dev_err(chip->dev, "cannot change PWM period while enabled\n");
113		return -EBUSY;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
114	}
115
116	clk_rate = clk_get_rate(atmel_pwm->clk);
117	div = clk_rate;
118
119	/* Calculate the period cycles */
120	while (div > PWM_MAX_PRD) {
121		div = clk_rate / (1 << pres);
122		div = div * period_ns;
123		/* 1/Hz = 100000000 ns */
124		do_div(div, 1000000000);
125
126		if (pres++ > PRD_MAX_PRES) {
127			dev_err(chip->dev, "pres exceeds the maximum value\n");
128			return -EINVAL;
129		}
130	}
131
132	/* Calculate the duty cycles */
133	prd = div;
134	div *= duty_ns;
135	do_div(div, period_ns);
136	dty = prd - div;
137
138	ret = clk_enable(atmel_pwm->clk);
139	if (ret) {
140		dev_err(chip->dev, "failed to enable PWM clock\n");
141		return ret;
142	}
143
144	/* It is necessary to preserve CPOL, inside CMR */
145	val = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm, PWM_CMR);
146	val = (val & ~PWM_CMR_CPRE_MSK) | (pres & PWM_CMR_CPRE_MSK);
147	atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWM_CMR, val);
148	atmel_pwm->config(chip, pwm, dty, prd);
149
150	clk_disable(atmel_pwm->clk);
151	return ret;
152}
153
154static void atmel_pwm_config_v1(struct pwm_chip *chip, struct pwm_device *pwm,
155				unsigned long dty, unsigned long prd)
156{
157	struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
158	unsigned int val;
159
160	if (test_bit(PWMF_ENABLED, &pwm->flags)) {
161		/*
162		 * If the PWM channel is enabled, using the update register,
163		 * it needs to set bit 10 of CMR to 0
164		 */
165		atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV1_CUPD, dty);
166
 
 
167		val = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm, PWM_CMR);
168		val &= ~PWM_CMR_UPD_CDTY;
169		atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWM_CMR, val);
170	} else {
171		/*
172		 * If the PWM channel is disabled, write value to duty and
173		 * period registers directly.
174		 */
175		atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV1_CDTY, dty);
176		atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV1_CPRD, prd);
177	}
 
 
 
178}
179
180static void atmel_pwm_config_v2(struct pwm_chip *chip, struct pwm_device *pwm,
181				unsigned long dty, unsigned long prd)
 
182{
183	struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
184
185	if (test_bit(PWMF_ENABLED, &pwm->flags)) {
186		/*
187		 * If the PWM channel is enabled, using the duty update register
188		 * to update the value.
189		 */
190		atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV2_CDTYUPD, dty);
191	} else {
192		/*
193		 * If the PWM channel is disabled, write value to duty and
194		 * period registers directly.
195		 */
196		atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV2_CDTY, dty);
197		atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV2_CPRD, prd);
198	}
199}
200
201static int atmel_pwm_set_polarity(struct pwm_chip *chip, struct pwm_device *pwm,
202				  enum pwm_polarity polarity)
203{
204	struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
205	u32 val;
206	int ret;
207
208	val = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm, PWM_CMR);
209
210	if (polarity == PWM_POLARITY_NORMAL)
211		val &= ~PWM_CMR_CPOL;
212	else
213		val |= PWM_CMR_CPOL;
214
215	ret = clk_enable(atmel_pwm->clk);
216	if (ret) {
217		dev_err(chip->dev, "failed to enable PWM clock\n");
218		return ret;
 
 
 
 
 
 
 
219	}
220
221	atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWM_CMR, val);
 
222
223	clk_disable(atmel_pwm->clk);
 
 
 
 
 
 
 
 
224
225	return 0;
 
226}
227
228static int atmel_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
 
229{
230	struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
 
 
 
231	int ret;
232
233	ret = clk_enable(atmel_pwm->clk);
234	if (ret) {
235		dev_err(chip->dev, "failed to enable PWM clock\n");
236		return ret;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
237	}
238
239	atmel_pwm_writel(atmel_pwm, PWM_ENA, 1 << pwm->hwpwm);
240
241	return 0;
242}
243
244static void atmel_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
 
245{
246	struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
247
248	atmel_pwm_writel(atmel_pwm, PWM_DIS, 1 << pwm->hwpwm);
 
 
 
249
250	clk_disable(atmel_pwm->clk);
 
 
 
251}
252
253static const struct pwm_ops atmel_pwm_ops = {
254	.config = atmel_pwm_config,
255	.set_polarity = atmel_pwm_set_polarity,
256	.enable = atmel_pwm_enable,
257	.disable = atmel_pwm_disable,
258	.owner = THIS_MODULE,
259};
260
261struct atmel_pwm_data {
262	void (*config)(struct pwm_chip *chip, struct pwm_device *pwm,
263		       unsigned long dty, unsigned long prd);
 
 
 
 
 
 
 
 
264};
265
266static const struct atmel_pwm_data atmel_pwm_data_v1 = {
267	.config = atmel_pwm_config_v1,
 
 
 
 
 
 
 
 
 
268};
269
270static const struct atmel_pwm_data atmel_pwm_data_v2 = {
271	.config = atmel_pwm_config_v2,
272};
273
274static const struct platform_device_id atmel_pwm_devtypes[] = {
275	{
276		.name = "at91sam9rl-pwm",
277		.driver_data = (kernel_ulong_t)&atmel_pwm_data_v1,
278	}, {
279		.name = "sama5d3-pwm",
280		.driver_data = (kernel_ulong_t)&atmel_pwm_data_v2,
281	}, {
282		/* sentinel */
283	},
284};
285MODULE_DEVICE_TABLE(platform, atmel_pwm_devtypes);
286
287static const struct of_device_id atmel_pwm_dt_ids[] = {
288	{
289		.compatible = "atmel,at91sam9rl-pwm",
290		.data = &atmel_pwm_data_v1,
291	}, {
292		.compatible = "atmel,sama5d3-pwm",
293		.data = &atmel_pwm_data_v2,
 
 
 
 
 
 
294	}, {
295		/* sentinel */
296	},
297};
298MODULE_DEVICE_TABLE(of, atmel_pwm_dt_ids);
299
300static inline const struct atmel_pwm_data *
301atmel_pwm_get_driver_data(struct platform_device *pdev)
302{
303	if (pdev->dev.of_node) {
304		const struct of_device_id *match;
305
306		match = of_match_device(atmel_pwm_dt_ids, &pdev->dev);
307		if (!match)
308			return NULL;
309
310		return match->data;
311	} else {
312		const struct platform_device_id *id;
313
314		id = platform_get_device_id(pdev);
315
316		return (struct atmel_pwm_data *)id->driver_data;
317	}
318}
319
320static int atmel_pwm_probe(struct platform_device *pdev)
321{
322	const struct atmel_pwm_data *data;
323	struct atmel_pwm_chip *atmel_pwm;
324	struct resource *res;
325	int ret;
326
327	data = atmel_pwm_get_driver_data(pdev);
328	if (!data)
329		return -ENODEV;
330
331	atmel_pwm = devm_kzalloc(&pdev->dev, sizeof(*atmel_pwm), GFP_KERNEL);
332	if (!atmel_pwm)
333		return -ENOMEM;
334
 
 
 
 
335	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
336	atmel_pwm->base = devm_ioremap_resource(&pdev->dev, res);
337	if (IS_ERR(atmel_pwm->base))
338		return PTR_ERR(atmel_pwm->base);
339
340	atmel_pwm->clk = devm_clk_get(&pdev->dev, NULL);
341	if (IS_ERR(atmel_pwm->clk))
342		return PTR_ERR(atmel_pwm->clk);
343
344	ret = clk_prepare(atmel_pwm->clk);
345	if (ret) {
346		dev_err(&pdev->dev, "failed to prepare PWM clock\n");
347		return ret;
348	}
349
350	atmel_pwm->chip.dev = &pdev->dev;
351	atmel_pwm->chip.ops = &atmel_pwm_ops;
352
353	if (pdev->dev.of_node) {
354		atmel_pwm->chip.of_xlate = of_pwm_xlate_with_flags;
355		atmel_pwm->chip.of_pwm_n_cells = 3;
356	}
357
358	atmel_pwm->chip.base = -1;
359	atmel_pwm->chip.npwm = 4;
360	atmel_pwm->config = data->config;
361
362	ret = pwmchip_add(&atmel_pwm->chip);
363	if (ret < 0) {
364		dev_err(&pdev->dev, "failed to add PWM chip %d\n", ret);
365		goto unprepare_clk;
366	}
367
368	platform_set_drvdata(pdev, atmel_pwm);
369
370	return ret;
371
372unprepare_clk:
373	clk_unprepare(atmel_pwm->clk);
374	return ret;
375}
376
377static int atmel_pwm_remove(struct platform_device *pdev)
378{
379	struct atmel_pwm_chip *atmel_pwm = platform_get_drvdata(pdev);
380
381	clk_unprepare(atmel_pwm->clk);
 
382
383	return pwmchip_remove(&atmel_pwm->chip);
384}
385
386static struct platform_driver atmel_pwm_driver = {
387	.driver = {
388		.name = "atmel-pwm",
389		.of_match_table = of_match_ptr(atmel_pwm_dt_ids),
390	},
391	.id_table = atmel_pwm_devtypes,
392	.probe = atmel_pwm_probe,
393	.remove = atmel_pwm_remove,
394};
395module_platform_driver(atmel_pwm_driver);
396
397MODULE_ALIAS("platform:atmel-pwm");
398MODULE_AUTHOR("Bo Shen <voice.shen@atmel.com>");
399MODULE_DESCRIPTION("Atmel PWM driver");
400MODULE_LICENSE("GPL v2");