Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Driver for the TXx9 SoC DMA Controller
4 *
5 * Copyright (C) 2009 Atsushi Nemoto
6 */
7#include <linux/dma-mapping.h>
8#include <linux/init.h>
9#include <linux/interrupt.h>
10#include <linux/io.h>
11#include <linux/module.h>
12#include <linux/platform_device.h>
13#include <linux/slab.h>
14#include <linux/scatterlist.h>
15
16#include "dmaengine.h"
17#include "txx9dmac.h"
18
19static struct txx9dmac_chan *to_txx9dmac_chan(struct dma_chan *chan)
20{
21 return container_of(chan, struct txx9dmac_chan, chan);
22}
23
24static struct txx9dmac_cregs __iomem *__dma_regs(const struct txx9dmac_chan *dc)
25{
26 return dc->ch_regs;
27}
28
29static struct txx9dmac_cregs32 __iomem *__dma_regs32(
30 const struct txx9dmac_chan *dc)
31{
32 return dc->ch_regs;
33}
34
35#define channel64_readq(dc, name) \
36 __raw_readq(&(__dma_regs(dc)->name))
37#define channel64_writeq(dc, name, val) \
38 __raw_writeq((val), &(__dma_regs(dc)->name))
39#define channel64_readl(dc, name) \
40 __raw_readl(&(__dma_regs(dc)->name))
41#define channel64_writel(dc, name, val) \
42 __raw_writel((val), &(__dma_regs(dc)->name))
43
44#define channel32_readl(dc, name) \
45 __raw_readl(&(__dma_regs32(dc)->name))
46#define channel32_writel(dc, name, val) \
47 __raw_writel((val), &(__dma_regs32(dc)->name))
48
49#define channel_readq(dc, name) channel64_readq(dc, name)
50#define channel_writeq(dc, name, val) channel64_writeq(dc, name, val)
51#define channel_readl(dc, name) \
52 (is_dmac64(dc) ? \
53 channel64_readl(dc, name) : channel32_readl(dc, name))
54#define channel_writel(dc, name, val) \
55 (is_dmac64(dc) ? \
56 channel64_writel(dc, name, val) : channel32_writel(dc, name, val))
57
58static dma_addr_t channel64_read_CHAR(const struct txx9dmac_chan *dc)
59{
60 if (sizeof(__dma_regs(dc)->CHAR) == sizeof(u64))
61 return channel64_readq(dc, CHAR);
62 else
63 return channel64_readl(dc, CHAR);
64}
65
66static void channel64_write_CHAR(const struct txx9dmac_chan *dc, dma_addr_t val)
67{
68 if (sizeof(__dma_regs(dc)->CHAR) == sizeof(u64))
69 channel64_writeq(dc, CHAR, val);
70 else
71 channel64_writel(dc, CHAR, val);
72}
73
74static void channel64_clear_CHAR(const struct txx9dmac_chan *dc)
75{
76#if defined(CONFIG_32BIT) && !defined(CONFIG_PHYS_ADDR_T_64BIT)
77 channel64_writel(dc, CHAR, 0);
78 channel64_writel(dc, __pad_CHAR, 0);
79#else
80 channel64_writeq(dc, CHAR, 0);
81#endif
82}
83
84static dma_addr_t channel_read_CHAR(const struct txx9dmac_chan *dc)
85{
86 if (is_dmac64(dc))
87 return channel64_read_CHAR(dc);
88 else
89 return channel32_readl(dc, CHAR);
90}
91
92static void channel_write_CHAR(const struct txx9dmac_chan *dc, dma_addr_t val)
93{
94 if (is_dmac64(dc))
95 channel64_write_CHAR(dc, val);
96 else
97 channel32_writel(dc, CHAR, val);
98}
99
100static struct txx9dmac_regs __iomem *__txx9dmac_regs(
101 const struct txx9dmac_dev *ddev)
102{
103 return ddev->regs;
104}
105
106static struct txx9dmac_regs32 __iomem *__txx9dmac_regs32(
107 const struct txx9dmac_dev *ddev)
108{
109 return ddev->regs;
110}
111
112#define dma64_readl(ddev, name) \
113 __raw_readl(&(__txx9dmac_regs(ddev)->name))
114#define dma64_writel(ddev, name, val) \
115 __raw_writel((val), &(__txx9dmac_regs(ddev)->name))
116
117#define dma32_readl(ddev, name) \
118 __raw_readl(&(__txx9dmac_regs32(ddev)->name))
119#define dma32_writel(ddev, name, val) \
120 __raw_writel((val), &(__txx9dmac_regs32(ddev)->name))
121
122#define dma_readl(ddev, name) \
123 (__is_dmac64(ddev) ? \
124 dma64_readl(ddev, name) : dma32_readl(ddev, name))
125#define dma_writel(ddev, name, val) \
126 (__is_dmac64(ddev) ? \
127 dma64_writel(ddev, name, val) : dma32_writel(ddev, name, val))
128
129static struct device *chan2dev(struct dma_chan *chan)
130{
131 return &chan->dev->device;
132}
133static struct device *chan2parent(struct dma_chan *chan)
134{
135 return chan->dev->device.parent;
136}
137
138static struct txx9dmac_desc *
139txd_to_txx9dmac_desc(struct dma_async_tx_descriptor *txd)
140{
141 return container_of(txd, struct txx9dmac_desc, txd);
142}
143
144static dma_addr_t desc_read_CHAR(const struct txx9dmac_chan *dc,
145 const struct txx9dmac_desc *desc)
146{
147 return is_dmac64(dc) ? desc->hwdesc.CHAR : desc->hwdesc32.CHAR;
148}
149
150static void desc_write_CHAR(const struct txx9dmac_chan *dc,
151 struct txx9dmac_desc *desc, dma_addr_t val)
152{
153 if (is_dmac64(dc))
154 desc->hwdesc.CHAR = val;
155 else
156 desc->hwdesc32.CHAR = val;
157}
158
159#define TXX9_DMA_MAX_COUNT 0x04000000
160
161#define TXX9_DMA_INITIAL_DESC_COUNT 64
162
163static struct txx9dmac_desc *txx9dmac_first_active(struct txx9dmac_chan *dc)
164{
165 return list_entry(dc->active_list.next,
166 struct txx9dmac_desc, desc_node);
167}
168
169static struct txx9dmac_desc *txx9dmac_last_active(struct txx9dmac_chan *dc)
170{
171 return list_entry(dc->active_list.prev,
172 struct txx9dmac_desc, desc_node);
173}
174
175static struct txx9dmac_desc *txx9dmac_first_queued(struct txx9dmac_chan *dc)
176{
177 return list_entry(dc->queue.next, struct txx9dmac_desc, desc_node);
178}
179
180static struct txx9dmac_desc *txx9dmac_last_child(struct txx9dmac_desc *desc)
181{
182 if (!list_empty(&desc->tx_list))
183 desc = list_entry(desc->tx_list.prev, typeof(*desc), desc_node);
184 return desc;
185}
186
187static dma_cookie_t txx9dmac_tx_submit(struct dma_async_tx_descriptor *tx);
188
189static struct txx9dmac_desc *txx9dmac_desc_alloc(struct txx9dmac_chan *dc,
190 gfp_t flags)
191{
192 struct txx9dmac_dev *ddev = dc->ddev;
193 struct txx9dmac_desc *desc;
194
195 desc = kzalloc(sizeof(*desc), flags);
196 if (!desc)
197 return NULL;
198 INIT_LIST_HEAD(&desc->tx_list);
199 dma_async_tx_descriptor_init(&desc->txd, &dc->chan);
200 desc->txd.tx_submit = txx9dmac_tx_submit;
201 /* txd.flags will be overwritten in prep funcs */
202 desc->txd.flags = DMA_CTRL_ACK;
203 desc->txd.phys = dma_map_single(chan2parent(&dc->chan), &desc->hwdesc,
204 ddev->descsize, DMA_TO_DEVICE);
205 return desc;
206}
207
208static struct txx9dmac_desc *txx9dmac_desc_get(struct txx9dmac_chan *dc)
209{
210 struct txx9dmac_desc *desc, *_desc;
211 struct txx9dmac_desc *ret = NULL;
212 unsigned int i = 0;
213
214 spin_lock_bh(&dc->lock);
215 list_for_each_entry_safe(desc, _desc, &dc->free_list, desc_node) {
216 if (async_tx_test_ack(&desc->txd)) {
217 list_del(&desc->desc_node);
218 ret = desc;
219 break;
220 }
221 dev_dbg(chan2dev(&dc->chan), "desc %p not ACKed\n", desc);
222 i++;
223 }
224 spin_unlock_bh(&dc->lock);
225
226 dev_vdbg(chan2dev(&dc->chan), "scanned %u descriptors on freelist\n",
227 i);
228 if (!ret) {
229 ret = txx9dmac_desc_alloc(dc, GFP_ATOMIC);
230 if (ret) {
231 spin_lock_bh(&dc->lock);
232 dc->descs_allocated++;
233 spin_unlock_bh(&dc->lock);
234 } else
235 dev_err(chan2dev(&dc->chan),
236 "not enough descriptors available\n");
237 }
238 return ret;
239}
240
241static void txx9dmac_sync_desc_for_cpu(struct txx9dmac_chan *dc,
242 struct txx9dmac_desc *desc)
243{
244 struct txx9dmac_dev *ddev = dc->ddev;
245 struct txx9dmac_desc *child;
246
247 list_for_each_entry(child, &desc->tx_list, desc_node)
248 dma_sync_single_for_cpu(chan2parent(&dc->chan),
249 child->txd.phys, ddev->descsize,
250 DMA_TO_DEVICE);
251 dma_sync_single_for_cpu(chan2parent(&dc->chan),
252 desc->txd.phys, ddev->descsize,
253 DMA_TO_DEVICE);
254}
255
256/*
257 * Move a descriptor, including any children, to the free list.
258 * `desc' must not be on any lists.
259 */
260static void txx9dmac_desc_put(struct txx9dmac_chan *dc,
261 struct txx9dmac_desc *desc)
262{
263 if (desc) {
264 struct txx9dmac_desc *child;
265
266 txx9dmac_sync_desc_for_cpu(dc, desc);
267
268 spin_lock_bh(&dc->lock);
269 list_for_each_entry(child, &desc->tx_list, desc_node)
270 dev_vdbg(chan2dev(&dc->chan),
271 "moving child desc %p to freelist\n",
272 child);
273 list_splice_init(&desc->tx_list, &dc->free_list);
274 dev_vdbg(chan2dev(&dc->chan), "moving desc %p to freelist\n",
275 desc);
276 list_add(&desc->desc_node, &dc->free_list);
277 spin_unlock_bh(&dc->lock);
278 }
279}
280
281/*----------------------------------------------------------------------*/
282
283static void txx9dmac_dump_regs(struct txx9dmac_chan *dc)
284{
285 if (is_dmac64(dc))
286 dev_err(chan2dev(&dc->chan),
287 " CHAR: %#llx SAR: %#llx DAR: %#llx CNTR: %#x"
288 " SAIR: %#x DAIR: %#x CCR: %#x CSR: %#x\n",
289 (u64)channel64_read_CHAR(dc),
290 channel64_readq(dc, SAR),
291 channel64_readq(dc, DAR),
292 channel64_readl(dc, CNTR),
293 channel64_readl(dc, SAIR),
294 channel64_readl(dc, DAIR),
295 channel64_readl(dc, CCR),
296 channel64_readl(dc, CSR));
297 else
298 dev_err(chan2dev(&dc->chan),
299 " CHAR: %#x SAR: %#x DAR: %#x CNTR: %#x"
300 " SAIR: %#x DAIR: %#x CCR: %#x CSR: %#x\n",
301 channel32_readl(dc, CHAR),
302 channel32_readl(dc, SAR),
303 channel32_readl(dc, DAR),
304 channel32_readl(dc, CNTR),
305 channel32_readl(dc, SAIR),
306 channel32_readl(dc, DAIR),
307 channel32_readl(dc, CCR),
308 channel32_readl(dc, CSR));
309}
310
311static void txx9dmac_reset_chan(struct txx9dmac_chan *dc)
312{
313 channel_writel(dc, CCR, TXX9_DMA_CCR_CHRST);
314 if (is_dmac64(dc)) {
315 channel64_clear_CHAR(dc);
316 channel_writeq(dc, SAR, 0);
317 channel_writeq(dc, DAR, 0);
318 } else {
319 channel_writel(dc, CHAR, 0);
320 channel_writel(dc, SAR, 0);
321 channel_writel(dc, DAR, 0);
322 }
323 channel_writel(dc, CNTR, 0);
324 channel_writel(dc, SAIR, 0);
325 channel_writel(dc, DAIR, 0);
326 channel_writel(dc, CCR, 0);
327}
328
329/* Called with dc->lock held and bh disabled */
330static void txx9dmac_dostart(struct txx9dmac_chan *dc,
331 struct txx9dmac_desc *first)
332{
333 struct txx9dmac_slave *ds = dc->chan.private;
334 u32 sai, dai;
335
336 dev_vdbg(chan2dev(&dc->chan), "dostart %u %p\n",
337 first->txd.cookie, first);
338 /* ASSERT: channel is idle */
339 if (channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT) {
340 dev_err(chan2dev(&dc->chan),
341 "BUG: Attempted to start non-idle channel\n");
342 txx9dmac_dump_regs(dc);
343 /* The tasklet will hopefully advance the queue... */
344 return;
345 }
346
347 if (is_dmac64(dc)) {
348 channel64_writel(dc, CNTR, 0);
349 channel64_writel(dc, CSR, 0xffffffff);
350 if (ds) {
351 if (ds->tx_reg) {
352 sai = ds->reg_width;
353 dai = 0;
354 } else {
355 sai = 0;
356 dai = ds->reg_width;
357 }
358 } else {
359 sai = 8;
360 dai = 8;
361 }
362 channel64_writel(dc, SAIR, sai);
363 channel64_writel(dc, DAIR, dai);
364 /* All 64-bit DMAC supports SMPCHN */
365 channel64_writel(dc, CCR, dc->ccr);
366 /* Writing a non zero value to CHAR will assert XFACT */
367 channel64_write_CHAR(dc, first->txd.phys);
368 } else {
369 channel32_writel(dc, CNTR, 0);
370 channel32_writel(dc, CSR, 0xffffffff);
371 if (ds) {
372 if (ds->tx_reg) {
373 sai = ds->reg_width;
374 dai = 0;
375 } else {
376 sai = 0;
377 dai = ds->reg_width;
378 }
379 } else {
380 sai = 4;
381 dai = 4;
382 }
383 channel32_writel(dc, SAIR, sai);
384 channel32_writel(dc, DAIR, dai);
385 if (txx9_dma_have_SMPCHN()) {
386 channel32_writel(dc, CCR, dc->ccr);
387 /* Writing a non zero value to CHAR will assert XFACT */
388 channel32_writel(dc, CHAR, first->txd.phys);
389 } else {
390 channel32_writel(dc, CHAR, first->txd.phys);
391 channel32_writel(dc, CCR, dc->ccr);
392 }
393 }
394}
395
396/*----------------------------------------------------------------------*/
397
398static void
399txx9dmac_descriptor_complete(struct txx9dmac_chan *dc,
400 struct txx9dmac_desc *desc)
401{
402 struct dmaengine_desc_callback cb;
403 struct dma_async_tx_descriptor *txd = &desc->txd;
404
405 dev_vdbg(chan2dev(&dc->chan), "descriptor %u %p complete\n",
406 txd->cookie, desc);
407
408 dma_cookie_complete(txd);
409 dmaengine_desc_get_callback(txd, &cb);
410
411 txx9dmac_sync_desc_for_cpu(dc, desc);
412 list_splice_init(&desc->tx_list, &dc->free_list);
413 list_move(&desc->desc_node, &dc->free_list);
414
415 dma_descriptor_unmap(txd);
416 /*
417 * The API requires that no submissions are done from a
418 * callback, so we don't need to drop the lock here
419 */
420 dmaengine_desc_callback_invoke(&cb, NULL);
421 dma_run_dependencies(txd);
422}
423
424static void txx9dmac_dequeue(struct txx9dmac_chan *dc, struct list_head *list)
425{
426 struct txx9dmac_dev *ddev = dc->ddev;
427 struct txx9dmac_desc *desc;
428 struct txx9dmac_desc *prev = NULL;
429
430 BUG_ON(!list_empty(list));
431 do {
432 desc = txx9dmac_first_queued(dc);
433 if (prev) {
434 desc_write_CHAR(dc, prev, desc->txd.phys);
435 dma_sync_single_for_device(chan2parent(&dc->chan),
436 prev->txd.phys, ddev->descsize,
437 DMA_TO_DEVICE);
438 }
439 prev = txx9dmac_last_child(desc);
440 list_move_tail(&desc->desc_node, list);
441 /* Make chain-completion interrupt happen */
442 if ((desc->txd.flags & DMA_PREP_INTERRUPT) &&
443 !txx9dmac_chan_INTENT(dc))
444 break;
445 } while (!list_empty(&dc->queue));
446}
447
448static void txx9dmac_complete_all(struct txx9dmac_chan *dc)
449{
450 struct txx9dmac_desc *desc, *_desc;
451 LIST_HEAD(list);
452
453 /*
454 * Submit queued descriptors ASAP, i.e. before we go through
455 * the completed ones.
456 */
457 list_splice_init(&dc->active_list, &list);
458 if (!list_empty(&dc->queue)) {
459 txx9dmac_dequeue(dc, &dc->active_list);
460 txx9dmac_dostart(dc, txx9dmac_first_active(dc));
461 }
462
463 list_for_each_entry_safe(desc, _desc, &list, desc_node)
464 txx9dmac_descriptor_complete(dc, desc);
465}
466
467static void txx9dmac_dump_desc(struct txx9dmac_chan *dc,
468 struct txx9dmac_hwdesc *desc)
469{
470 if (is_dmac64(dc)) {
471#ifdef TXX9_DMA_USE_SIMPLE_CHAIN
472 dev_crit(chan2dev(&dc->chan),
473 " desc: ch%#llx s%#llx d%#llx c%#x\n",
474 (u64)desc->CHAR, desc->SAR, desc->DAR, desc->CNTR);
475#else
476 dev_crit(chan2dev(&dc->chan),
477 " desc: ch%#llx s%#llx d%#llx c%#x"
478 " si%#x di%#x cc%#x cs%#x\n",
479 (u64)desc->CHAR, desc->SAR, desc->DAR, desc->CNTR,
480 desc->SAIR, desc->DAIR, desc->CCR, desc->CSR);
481#endif
482 } else {
483 struct txx9dmac_hwdesc32 *d = (struct txx9dmac_hwdesc32 *)desc;
484#ifdef TXX9_DMA_USE_SIMPLE_CHAIN
485 dev_crit(chan2dev(&dc->chan),
486 " desc: ch%#x s%#x d%#x c%#x\n",
487 d->CHAR, d->SAR, d->DAR, d->CNTR);
488#else
489 dev_crit(chan2dev(&dc->chan),
490 " desc: ch%#x s%#x d%#x c%#x"
491 " si%#x di%#x cc%#x cs%#x\n",
492 d->CHAR, d->SAR, d->DAR, d->CNTR,
493 d->SAIR, d->DAIR, d->CCR, d->CSR);
494#endif
495 }
496}
497
498static void txx9dmac_handle_error(struct txx9dmac_chan *dc, u32 csr)
499{
500 struct txx9dmac_desc *bad_desc;
501 struct txx9dmac_desc *child;
502 u32 errors;
503
504 /*
505 * The descriptor currently at the head of the active list is
506 * borked. Since we don't have any way to report errors, we'll
507 * just have to scream loudly and try to carry on.
508 */
509 dev_crit(chan2dev(&dc->chan), "Abnormal Chain Completion\n");
510 txx9dmac_dump_regs(dc);
511
512 bad_desc = txx9dmac_first_active(dc);
513 list_del_init(&bad_desc->desc_node);
514
515 /* Clear all error flags and try to restart the controller */
516 errors = csr & (TXX9_DMA_CSR_ABCHC |
517 TXX9_DMA_CSR_CFERR | TXX9_DMA_CSR_CHERR |
518 TXX9_DMA_CSR_DESERR | TXX9_DMA_CSR_SORERR);
519 channel_writel(dc, CSR, errors);
520
521 if (list_empty(&dc->active_list) && !list_empty(&dc->queue))
522 txx9dmac_dequeue(dc, &dc->active_list);
523 if (!list_empty(&dc->active_list))
524 txx9dmac_dostart(dc, txx9dmac_first_active(dc));
525
526 dev_crit(chan2dev(&dc->chan),
527 "Bad descriptor submitted for DMA! (cookie: %d)\n",
528 bad_desc->txd.cookie);
529 txx9dmac_dump_desc(dc, &bad_desc->hwdesc);
530 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
531 txx9dmac_dump_desc(dc, &child->hwdesc);
532 /* Pretend the descriptor completed successfully */
533 txx9dmac_descriptor_complete(dc, bad_desc);
534}
535
536static void txx9dmac_scan_descriptors(struct txx9dmac_chan *dc)
537{
538 dma_addr_t chain;
539 struct txx9dmac_desc *desc, *_desc;
540 struct txx9dmac_desc *child;
541 u32 csr;
542
543 if (is_dmac64(dc)) {
544 chain = channel64_read_CHAR(dc);
545 csr = channel64_readl(dc, CSR);
546 channel64_writel(dc, CSR, csr);
547 } else {
548 chain = channel32_readl(dc, CHAR);
549 csr = channel32_readl(dc, CSR);
550 channel32_writel(dc, CSR, csr);
551 }
552 /* For dynamic chain, we should look at XFACT instead of NCHNC */
553 if (!(csr & (TXX9_DMA_CSR_XFACT | TXX9_DMA_CSR_ABCHC))) {
554 /* Everything we've submitted is done */
555 txx9dmac_complete_all(dc);
556 return;
557 }
558 if (!(csr & TXX9_DMA_CSR_CHNEN))
559 chain = 0; /* last descriptor of this chain */
560
561 dev_vdbg(chan2dev(&dc->chan), "scan_descriptors: char=%#llx\n",
562 (u64)chain);
563
564 list_for_each_entry_safe(desc, _desc, &dc->active_list, desc_node) {
565 if (desc_read_CHAR(dc, desc) == chain) {
566 /* This one is currently in progress */
567 if (csr & TXX9_DMA_CSR_ABCHC)
568 goto scan_done;
569 return;
570 }
571
572 list_for_each_entry(child, &desc->tx_list, desc_node)
573 if (desc_read_CHAR(dc, child) == chain) {
574 /* Currently in progress */
575 if (csr & TXX9_DMA_CSR_ABCHC)
576 goto scan_done;
577 return;
578 }
579
580 /*
581 * No descriptors so far seem to be in progress, i.e.
582 * this one must be done.
583 */
584 txx9dmac_descriptor_complete(dc, desc);
585 }
586scan_done:
587 if (csr & TXX9_DMA_CSR_ABCHC) {
588 txx9dmac_handle_error(dc, csr);
589 return;
590 }
591
592 dev_err(chan2dev(&dc->chan),
593 "BUG: All descriptors done, but channel not idle!\n");
594
595 /* Try to continue after resetting the channel... */
596 txx9dmac_reset_chan(dc);
597
598 if (!list_empty(&dc->queue)) {
599 txx9dmac_dequeue(dc, &dc->active_list);
600 txx9dmac_dostart(dc, txx9dmac_first_active(dc));
601 }
602}
603
604static void txx9dmac_chan_tasklet(unsigned long data)
605{
606 int irq;
607 u32 csr;
608 struct txx9dmac_chan *dc;
609
610 dc = (struct txx9dmac_chan *)data;
611 csr = channel_readl(dc, CSR);
612 dev_vdbg(chan2dev(&dc->chan), "tasklet: status=%x\n", csr);
613
614 spin_lock(&dc->lock);
615 if (csr & (TXX9_DMA_CSR_ABCHC | TXX9_DMA_CSR_NCHNC |
616 TXX9_DMA_CSR_NTRNFC))
617 txx9dmac_scan_descriptors(dc);
618 spin_unlock(&dc->lock);
619 irq = dc->irq;
620
621 enable_irq(irq);
622}
623
624static irqreturn_t txx9dmac_chan_interrupt(int irq, void *dev_id)
625{
626 struct txx9dmac_chan *dc = dev_id;
627
628 dev_vdbg(chan2dev(&dc->chan), "interrupt: status=%#x\n",
629 channel_readl(dc, CSR));
630
631 tasklet_schedule(&dc->tasklet);
632 /*
633 * Just disable the interrupts. We'll turn them back on in the
634 * softirq handler.
635 */
636 disable_irq_nosync(irq);
637
638 return IRQ_HANDLED;
639}
640
641static void txx9dmac_tasklet(unsigned long data)
642{
643 int irq;
644 u32 csr;
645 struct txx9dmac_chan *dc;
646
647 struct txx9dmac_dev *ddev = (struct txx9dmac_dev *)data;
648 u32 mcr;
649 int i;
650
651 mcr = dma_readl(ddev, MCR);
652 dev_vdbg(ddev->chan[0]->dma.dev, "tasklet: mcr=%x\n", mcr);
653 for (i = 0; i < TXX9_DMA_MAX_NR_CHANNELS; i++) {
654 if ((mcr >> (24 + i)) & 0x11) {
655 dc = ddev->chan[i];
656 csr = channel_readl(dc, CSR);
657 dev_vdbg(chan2dev(&dc->chan), "tasklet: status=%x\n",
658 csr);
659 spin_lock(&dc->lock);
660 if (csr & (TXX9_DMA_CSR_ABCHC | TXX9_DMA_CSR_NCHNC |
661 TXX9_DMA_CSR_NTRNFC))
662 txx9dmac_scan_descriptors(dc);
663 spin_unlock(&dc->lock);
664 }
665 }
666 irq = ddev->irq;
667
668 enable_irq(irq);
669}
670
671static irqreturn_t txx9dmac_interrupt(int irq, void *dev_id)
672{
673 struct txx9dmac_dev *ddev = dev_id;
674
675 dev_vdbg(ddev->chan[0]->dma.dev, "interrupt: status=%#x\n",
676 dma_readl(ddev, MCR));
677
678 tasklet_schedule(&ddev->tasklet);
679 /*
680 * Just disable the interrupts. We'll turn them back on in the
681 * softirq handler.
682 */
683 disable_irq_nosync(irq);
684
685 return IRQ_HANDLED;
686}
687
688/*----------------------------------------------------------------------*/
689
690static dma_cookie_t txx9dmac_tx_submit(struct dma_async_tx_descriptor *tx)
691{
692 struct txx9dmac_desc *desc = txd_to_txx9dmac_desc(tx);
693 struct txx9dmac_chan *dc = to_txx9dmac_chan(tx->chan);
694 dma_cookie_t cookie;
695
696 spin_lock_bh(&dc->lock);
697 cookie = dma_cookie_assign(tx);
698
699 dev_vdbg(chan2dev(tx->chan), "tx_submit: queued %u %p\n",
700 desc->txd.cookie, desc);
701
702 list_add_tail(&desc->desc_node, &dc->queue);
703 spin_unlock_bh(&dc->lock);
704
705 return cookie;
706}
707
708static struct dma_async_tx_descriptor *
709txx9dmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
710 size_t len, unsigned long flags)
711{
712 struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
713 struct txx9dmac_dev *ddev = dc->ddev;
714 struct txx9dmac_desc *desc;
715 struct txx9dmac_desc *first;
716 struct txx9dmac_desc *prev;
717 size_t xfer_count;
718 size_t offset;
719
720 dev_vdbg(chan2dev(chan), "prep_dma_memcpy d%#llx s%#llx l%#zx f%#lx\n",
721 (u64)dest, (u64)src, len, flags);
722
723 if (unlikely(!len)) {
724 dev_dbg(chan2dev(chan), "prep_dma_memcpy: length is zero!\n");
725 return NULL;
726 }
727
728 prev = first = NULL;
729
730 for (offset = 0; offset < len; offset += xfer_count) {
731 xfer_count = min_t(size_t, len - offset, TXX9_DMA_MAX_COUNT);
732 /*
733 * Workaround for ERT-TX49H2-033, ERT-TX49H3-020,
734 * ERT-TX49H4-016 (slightly conservative)
735 */
736 if (__is_dmac64(ddev)) {
737 if (xfer_count > 0x100 &&
738 (xfer_count & 0xff) >= 0xfa &&
739 (xfer_count & 0xff) <= 0xff)
740 xfer_count -= 0x20;
741 } else {
742 if (xfer_count > 0x80 &&
743 (xfer_count & 0x7f) >= 0x7e &&
744 (xfer_count & 0x7f) <= 0x7f)
745 xfer_count -= 0x20;
746 }
747
748 desc = txx9dmac_desc_get(dc);
749 if (!desc) {
750 txx9dmac_desc_put(dc, first);
751 return NULL;
752 }
753
754 if (__is_dmac64(ddev)) {
755 desc->hwdesc.SAR = src + offset;
756 desc->hwdesc.DAR = dest + offset;
757 desc->hwdesc.CNTR = xfer_count;
758 txx9dmac_desc_set_nosimple(ddev, desc, 8, 8,
759 dc->ccr | TXX9_DMA_CCR_XFACT);
760 } else {
761 desc->hwdesc32.SAR = src + offset;
762 desc->hwdesc32.DAR = dest + offset;
763 desc->hwdesc32.CNTR = xfer_count;
764 txx9dmac_desc_set_nosimple(ddev, desc, 4, 4,
765 dc->ccr | TXX9_DMA_CCR_XFACT);
766 }
767
768 /*
769 * The descriptors on tx_list are not reachable from
770 * the dc->queue list or dc->active_list after a
771 * submit. If we put all descriptors on active_list,
772 * calling of callback on the completion will be more
773 * complex.
774 */
775 if (!first) {
776 first = desc;
777 } else {
778 desc_write_CHAR(dc, prev, desc->txd.phys);
779 dma_sync_single_for_device(chan2parent(&dc->chan),
780 prev->txd.phys, ddev->descsize,
781 DMA_TO_DEVICE);
782 list_add_tail(&desc->desc_node, &first->tx_list);
783 }
784 prev = desc;
785 }
786
787 /* Trigger interrupt after last block */
788 if (flags & DMA_PREP_INTERRUPT)
789 txx9dmac_desc_set_INTENT(ddev, prev);
790
791 desc_write_CHAR(dc, prev, 0);
792 dma_sync_single_for_device(chan2parent(&dc->chan),
793 prev->txd.phys, ddev->descsize,
794 DMA_TO_DEVICE);
795
796 first->txd.flags = flags;
797 first->len = len;
798
799 return &first->txd;
800}
801
802static struct dma_async_tx_descriptor *
803txx9dmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
804 unsigned int sg_len, enum dma_transfer_direction direction,
805 unsigned long flags, void *context)
806{
807 struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
808 struct txx9dmac_dev *ddev = dc->ddev;
809 struct txx9dmac_slave *ds = chan->private;
810 struct txx9dmac_desc *prev;
811 struct txx9dmac_desc *first;
812 unsigned int i;
813 struct scatterlist *sg;
814
815 dev_vdbg(chan2dev(chan), "prep_dma_slave\n");
816
817 BUG_ON(!ds || !ds->reg_width);
818 if (ds->tx_reg)
819 BUG_ON(direction != DMA_MEM_TO_DEV);
820 else
821 BUG_ON(direction != DMA_DEV_TO_MEM);
822 if (unlikely(!sg_len))
823 return NULL;
824
825 prev = first = NULL;
826
827 for_each_sg(sgl, sg, sg_len, i) {
828 struct txx9dmac_desc *desc;
829 dma_addr_t mem;
830 u32 sai, dai;
831
832 desc = txx9dmac_desc_get(dc);
833 if (!desc) {
834 txx9dmac_desc_put(dc, first);
835 return NULL;
836 }
837
838 mem = sg_dma_address(sg);
839
840 if (__is_dmac64(ddev)) {
841 if (direction == DMA_MEM_TO_DEV) {
842 desc->hwdesc.SAR = mem;
843 desc->hwdesc.DAR = ds->tx_reg;
844 } else {
845 desc->hwdesc.SAR = ds->rx_reg;
846 desc->hwdesc.DAR = mem;
847 }
848 desc->hwdesc.CNTR = sg_dma_len(sg);
849 } else {
850 if (direction == DMA_MEM_TO_DEV) {
851 desc->hwdesc32.SAR = mem;
852 desc->hwdesc32.DAR = ds->tx_reg;
853 } else {
854 desc->hwdesc32.SAR = ds->rx_reg;
855 desc->hwdesc32.DAR = mem;
856 }
857 desc->hwdesc32.CNTR = sg_dma_len(sg);
858 }
859 if (direction == DMA_MEM_TO_DEV) {
860 sai = ds->reg_width;
861 dai = 0;
862 } else {
863 sai = 0;
864 dai = ds->reg_width;
865 }
866 txx9dmac_desc_set_nosimple(ddev, desc, sai, dai,
867 dc->ccr | TXX9_DMA_CCR_XFACT);
868
869 if (!first) {
870 first = desc;
871 } else {
872 desc_write_CHAR(dc, prev, desc->txd.phys);
873 dma_sync_single_for_device(chan2parent(&dc->chan),
874 prev->txd.phys,
875 ddev->descsize,
876 DMA_TO_DEVICE);
877 list_add_tail(&desc->desc_node, &first->tx_list);
878 }
879 prev = desc;
880 }
881
882 /* Trigger interrupt after last block */
883 if (flags & DMA_PREP_INTERRUPT)
884 txx9dmac_desc_set_INTENT(ddev, prev);
885
886 desc_write_CHAR(dc, prev, 0);
887 dma_sync_single_for_device(chan2parent(&dc->chan),
888 prev->txd.phys, ddev->descsize,
889 DMA_TO_DEVICE);
890
891 first->txd.flags = flags;
892 first->len = 0;
893
894 return &first->txd;
895}
896
897static int txx9dmac_terminate_all(struct dma_chan *chan)
898{
899 struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
900 struct txx9dmac_desc *desc, *_desc;
901 LIST_HEAD(list);
902
903 dev_vdbg(chan2dev(chan), "terminate_all\n");
904 spin_lock_bh(&dc->lock);
905
906 txx9dmac_reset_chan(dc);
907
908 /* active_list entries will end up before queued entries */
909 list_splice_init(&dc->queue, &list);
910 list_splice_init(&dc->active_list, &list);
911
912 spin_unlock_bh(&dc->lock);
913
914 /* Flush all pending and queued descriptors */
915 list_for_each_entry_safe(desc, _desc, &list, desc_node)
916 txx9dmac_descriptor_complete(dc, desc);
917
918 return 0;
919}
920
921static enum dma_status
922txx9dmac_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
923 struct dma_tx_state *txstate)
924{
925 struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
926 enum dma_status ret;
927
928 ret = dma_cookie_status(chan, cookie, txstate);
929 if (ret == DMA_COMPLETE)
930 return DMA_COMPLETE;
931
932 spin_lock_bh(&dc->lock);
933 txx9dmac_scan_descriptors(dc);
934 spin_unlock_bh(&dc->lock);
935
936 return dma_cookie_status(chan, cookie, txstate);
937}
938
939static void txx9dmac_chain_dynamic(struct txx9dmac_chan *dc,
940 struct txx9dmac_desc *prev)
941{
942 struct txx9dmac_dev *ddev = dc->ddev;
943 struct txx9dmac_desc *desc;
944 LIST_HEAD(list);
945
946 prev = txx9dmac_last_child(prev);
947 txx9dmac_dequeue(dc, &list);
948 desc = list_entry(list.next, struct txx9dmac_desc, desc_node);
949 desc_write_CHAR(dc, prev, desc->txd.phys);
950 dma_sync_single_for_device(chan2parent(&dc->chan),
951 prev->txd.phys, ddev->descsize,
952 DMA_TO_DEVICE);
953 if (!(channel_readl(dc, CSR) & TXX9_DMA_CSR_CHNEN) &&
954 channel_read_CHAR(dc) == prev->txd.phys)
955 /* Restart chain DMA */
956 channel_write_CHAR(dc, desc->txd.phys);
957 list_splice_tail(&list, &dc->active_list);
958}
959
960static void txx9dmac_issue_pending(struct dma_chan *chan)
961{
962 struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
963
964 spin_lock_bh(&dc->lock);
965
966 if (!list_empty(&dc->active_list))
967 txx9dmac_scan_descriptors(dc);
968 if (!list_empty(&dc->queue)) {
969 if (list_empty(&dc->active_list)) {
970 txx9dmac_dequeue(dc, &dc->active_list);
971 txx9dmac_dostart(dc, txx9dmac_first_active(dc));
972 } else if (txx9_dma_have_SMPCHN()) {
973 struct txx9dmac_desc *prev = txx9dmac_last_active(dc);
974
975 if (!(prev->txd.flags & DMA_PREP_INTERRUPT) ||
976 txx9dmac_chan_INTENT(dc))
977 txx9dmac_chain_dynamic(dc, prev);
978 }
979 }
980
981 spin_unlock_bh(&dc->lock);
982}
983
984static int txx9dmac_alloc_chan_resources(struct dma_chan *chan)
985{
986 struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
987 struct txx9dmac_slave *ds = chan->private;
988 struct txx9dmac_desc *desc;
989 int i;
990
991 dev_vdbg(chan2dev(chan), "alloc_chan_resources\n");
992
993 /* ASSERT: channel is idle */
994 if (channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT) {
995 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
996 return -EIO;
997 }
998
999 dma_cookie_init(chan);
1000
1001 dc->ccr = TXX9_DMA_CCR_IMMCHN | TXX9_DMA_CCR_INTENE | CCR_LE;
1002 txx9dmac_chan_set_SMPCHN(dc);
1003 if (!txx9_dma_have_SMPCHN() || (dc->ccr & TXX9_DMA_CCR_SMPCHN))
1004 dc->ccr |= TXX9_DMA_CCR_INTENC;
1005 if (chan->device->device_prep_dma_memcpy) {
1006 if (ds)
1007 return -EINVAL;
1008 dc->ccr |= TXX9_DMA_CCR_XFSZ_X8;
1009 } else {
1010 if (!ds ||
1011 (ds->tx_reg && ds->rx_reg) || (!ds->tx_reg && !ds->rx_reg))
1012 return -EINVAL;
1013 dc->ccr |= TXX9_DMA_CCR_EXTRQ |
1014 TXX9_DMA_CCR_XFSZ(__ffs(ds->reg_width));
1015 txx9dmac_chan_set_INTENT(dc);
1016 }
1017
1018 spin_lock_bh(&dc->lock);
1019 i = dc->descs_allocated;
1020 while (dc->descs_allocated < TXX9_DMA_INITIAL_DESC_COUNT) {
1021 spin_unlock_bh(&dc->lock);
1022
1023 desc = txx9dmac_desc_alloc(dc, GFP_KERNEL);
1024 if (!desc) {
1025 dev_info(chan2dev(chan),
1026 "only allocated %d descriptors\n", i);
1027 spin_lock_bh(&dc->lock);
1028 break;
1029 }
1030 txx9dmac_desc_put(dc, desc);
1031
1032 spin_lock_bh(&dc->lock);
1033 i = ++dc->descs_allocated;
1034 }
1035 spin_unlock_bh(&dc->lock);
1036
1037 dev_dbg(chan2dev(chan),
1038 "alloc_chan_resources allocated %d descriptors\n", i);
1039
1040 return i;
1041}
1042
1043static void txx9dmac_free_chan_resources(struct dma_chan *chan)
1044{
1045 struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
1046 struct txx9dmac_dev *ddev = dc->ddev;
1047 struct txx9dmac_desc *desc, *_desc;
1048 LIST_HEAD(list);
1049
1050 dev_dbg(chan2dev(chan), "free_chan_resources (descs allocated=%u)\n",
1051 dc->descs_allocated);
1052
1053 /* ASSERT: channel is idle */
1054 BUG_ON(!list_empty(&dc->active_list));
1055 BUG_ON(!list_empty(&dc->queue));
1056 BUG_ON(channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT);
1057
1058 spin_lock_bh(&dc->lock);
1059 list_splice_init(&dc->free_list, &list);
1060 dc->descs_allocated = 0;
1061 spin_unlock_bh(&dc->lock);
1062
1063 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1064 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
1065 dma_unmap_single(chan2parent(chan), desc->txd.phys,
1066 ddev->descsize, DMA_TO_DEVICE);
1067 kfree(desc);
1068 }
1069
1070 dev_vdbg(chan2dev(chan), "free_chan_resources done\n");
1071}
1072
1073/*----------------------------------------------------------------------*/
1074
1075static void txx9dmac_off(struct txx9dmac_dev *ddev)
1076{
1077 dma_writel(ddev, MCR, 0);
1078}
1079
1080static int __init txx9dmac_chan_probe(struct platform_device *pdev)
1081{
1082 struct txx9dmac_chan_platform_data *cpdata =
1083 dev_get_platdata(&pdev->dev);
1084 struct platform_device *dmac_dev = cpdata->dmac_dev;
1085 struct txx9dmac_platform_data *pdata = dev_get_platdata(&dmac_dev->dev);
1086 struct txx9dmac_chan *dc;
1087 int err;
1088 int ch = pdev->id % TXX9_DMA_MAX_NR_CHANNELS;
1089 int irq;
1090
1091 dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
1092 if (!dc)
1093 return -ENOMEM;
1094
1095 dc->dma.dev = &pdev->dev;
1096 dc->dma.device_alloc_chan_resources = txx9dmac_alloc_chan_resources;
1097 dc->dma.device_free_chan_resources = txx9dmac_free_chan_resources;
1098 dc->dma.device_terminate_all = txx9dmac_terminate_all;
1099 dc->dma.device_tx_status = txx9dmac_tx_status;
1100 dc->dma.device_issue_pending = txx9dmac_issue_pending;
1101 if (pdata && pdata->memcpy_chan == ch) {
1102 dc->dma.device_prep_dma_memcpy = txx9dmac_prep_dma_memcpy;
1103 dma_cap_set(DMA_MEMCPY, dc->dma.cap_mask);
1104 } else {
1105 dc->dma.device_prep_slave_sg = txx9dmac_prep_slave_sg;
1106 dma_cap_set(DMA_SLAVE, dc->dma.cap_mask);
1107 dma_cap_set(DMA_PRIVATE, dc->dma.cap_mask);
1108 }
1109
1110 INIT_LIST_HEAD(&dc->dma.channels);
1111 dc->ddev = platform_get_drvdata(dmac_dev);
1112 if (dc->ddev->irq < 0) {
1113 irq = platform_get_irq(pdev, 0);
1114 if (irq < 0)
1115 return irq;
1116 tasklet_init(&dc->tasklet, txx9dmac_chan_tasklet,
1117 (unsigned long)dc);
1118 dc->irq = irq;
1119 err = devm_request_irq(&pdev->dev, dc->irq,
1120 txx9dmac_chan_interrupt, 0, dev_name(&pdev->dev), dc);
1121 if (err)
1122 return err;
1123 } else
1124 dc->irq = -1;
1125 dc->ddev->chan[ch] = dc;
1126 dc->chan.device = &dc->dma;
1127 list_add_tail(&dc->chan.device_node, &dc->chan.device->channels);
1128 dma_cookie_init(&dc->chan);
1129
1130 if (is_dmac64(dc))
1131 dc->ch_regs = &__txx9dmac_regs(dc->ddev)->CHAN[ch];
1132 else
1133 dc->ch_regs = &__txx9dmac_regs32(dc->ddev)->CHAN[ch];
1134 spin_lock_init(&dc->lock);
1135
1136 INIT_LIST_HEAD(&dc->active_list);
1137 INIT_LIST_HEAD(&dc->queue);
1138 INIT_LIST_HEAD(&dc->free_list);
1139
1140 txx9dmac_reset_chan(dc);
1141
1142 platform_set_drvdata(pdev, dc);
1143
1144 err = dma_async_device_register(&dc->dma);
1145 if (err)
1146 return err;
1147 dev_dbg(&pdev->dev, "TXx9 DMA Channel (dma%d%s%s)\n",
1148 dc->dma.dev_id,
1149 dma_has_cap(DMA_MEMCPY, dc->dma.cap_mask) ? " memcpy" : "",
1150 dma_has_cap(DMA_SLAVE, dc->dma.cap_mask) ? " slave" : "");
1151
1152 return 0;
1153}
1154
1155static int txx9dmac_chan_remove(struct platform_device *pdev)
1156{
1157 struct txx9dmac_chan *dc = platform_get_drvdata(pdev);
1158
1159
1160 dma_async_device_unregister(&dc->dma);
1161 if (dc->irq >= 0) {
1162 devm_free_irq(&pdev->dev, dc->irq, dc);
1163 tasklet_kill(&dc->tasklet);
1164 }
1165 dc->ddev->chan[pdev->id % TXX9_DMA_MAX_NR_CHANNELS] = NULL;
1166 return 0;
1167}
1168
1169static int __init txx9dmac_probe(struct platform_device *pdev)
1170{
1171 struct txx9dmac_platform_data *pdata = dev_get_platdata(&pdev->dev);
1172 struct resource *io;
1173 struct txx9dmac_dev *ddev;
1174 u32 mcr;
1175 int err;
1176
1177 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1178 if (!io)
1179 return -EINVAL;
1180
1181 ddev = devm_kzalloc(&pdev->dev, sizeof(*ddev), GFP_KERNEL);
1182 if (!ddev)
1183 return -ENOMEM;
1184
1185 if (!devm_request_mem_region(&pdev->dev, io->start, resource_size(io),
1186 dev_name(&pdev->dev)))
1187 return -EBUSY;
1188
1189 ddev->regs = devm_ioremap(&pdev->dev, io->start, resource_size(io));
1190 if (!ddev->regs)
1191 return -ENOMEM;
1192 ddev->have_64bit_regs = pdata->have_64bit_regs;
1193 if (__is_dmac64(ddev))
1194 ddev->descsize = sizeof(struct txx9dmac_hwdesc);
1195 else
1196 ddev->descsize = sizeof(struct txx9dmac_hwdesc32);
1197
1198 /* force dma off, just in case */
1199 txx9dmac_off(ddev);
1200
1201 ddev->irq = platform_get_irq(pdev, 0);
1202 if (ddev->irq >= 0) {
1203 tasklet_init(&ddev->tasklet, txx9dmac_tasklet,
1204 (unsigned long)ddev);
1205 err = devm_request_irq(&pdev->dev, ddev->irq,
1206 txx9dmac_interrupt, 0, dev_name(&pdev->dev), ddev);
1207 if (err)
1208 return err;
1209 }
1210
1211 mcr = TXX9_DMA_MCR_MSTEN | MCR_LE;
1212 if (pdata && pdata->memcpy_chan >= 0)
1213 mcr |= TXX9_DMA_MCR_FIFUM(pdata->memcpy_chan);
1214 dma_writel(ddev, MCR, mcr);
1215
1216 platform_set_drvdata(pdev, ddev);
1217 return 0;
1218}
1219
1220static int txx9dmac_remove(struct platform_device *pdev)
1221{
1222 struct txx9dmac_dev *ddev = platform_get_drvdata(pdev);
1223
1224 txx9dmac_off(ddev);
1225 if (ddev->irq >= 0) {
1226 devm_free_irq(&pdev->dev, ddev->irq, ddev);
1227 tasklet_kill(&ddev->tasklet);
1228 }
1229 return 0;
1230}
1231
1232static void txx9dmac_shutdown(struct platform_device *pdev)
1233{
1234 struct txx9dmac_dev *ddev = platform_get_drvdata(pdev);
1235
1236 txx9dmac_off(ddev);
1237}
1238
1239static int txx9dmac_suspend_noirq(struct device *dev)
1240{
1241 struct txx9dmac_dev *ddev = dev_get_drvdata(dev);
1242
1243 txx9dmac_off(ddev);
1244 return 0;
1245}
1246
1247static int txx9dmac_resume_noirq(struct device *dev)
1248{
1249 struct txx9dmac_dev *ddev = dev_get_drvdata(dev);
1250 struct txx9dmac_platform_data *pdata = dev_get_platdata(dev);
1251 u32 mcr;
1252
1253 mcr = TXX9_DMA_MCR_MSTEN | MCR_LE;
1254 if (pdata && pdata->memcpy_chan >= 0)
1255 mcr |= TXX9_DMA_MCR_FIFUM(pdata->memcpy_chan);
1256 dma_writel(ddev, MCR, mcr);
1257 return 0;
1258
1259}
1260
1261static const struct dev_pm_ops txx9dmac_dev_pm_ops = {
1262 .suspend_noirq = txx9dmac_suspend_noirq,
1263 .resume_noirq = txx9dmac_resume_noirq,
1264};
1265
1266static struct platform_driver txx9dmac_chan_driver = {
1267 .remove = txx9dmac_chan_remove,
1268 .driver = {
1269 .name = "txx9dmac-chan",
1270 },
1271};
1272
1273static struct platform_driver txx9dmac_driver = {
1274 .remove = txx9dmac_remove,
1275 .shutdown = txx9dmac_shutdown,
1276 .driver = {
1277 .name = "txx9dmac",
1278 .pm = &txx9dmac_dev_pm_ops,
1279 },
1280};
1281
1282static int __init txx9dmac_init(void)
1283{
1284 int rc;
1285
1286 rc = platform_driver_probe(&txx9dmac_driver, txx9dmac_probe);
1287 if (!rc) {
1288 rc = platform_driver_probe(&txx9dmac_chan_driver,
1289 txx9dmac_chan_probe);
1290 if (rc)
1291 platform_driver_unregister(&txx9dmac_driver);
1292 }
1293 return rc;
1294}
1295module_init(txx9dmac_init);
1296
1297static void __exit txx9dmac_exit(void)
1298{
1299 platform_driver_unregister(&txx9dmac_chan_driver);
1300 platform_driver_unregister(&txx9dmac_driver);
1301}
1302module_exit(txx9dmac_exit);
1303
1304MODULE_LICENSE("GPL");
1305MODULE_DESCRIPTION("TXx9 DMA Controller driver");
1306MODULE_AUTHOR("Atsushi Nemoto <anemo@mba.ocn.ne.jp>");
1307MODULE_ALIAS("platform:txx9dmac");
1308MODULE_ALIAS("platform:txx9dmac-chan");
1/*
2 * Driver for the TXx9 SoC DMA Controller
3 *
4 * Copyright (C) 2009 Atsushi Nemoto
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/dma-mapping.h>
11#include <linux/init.h>
12#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/module.h>
15#include <linux/platform_device.h>
16#include <linux/slab.h>
17#include <linux/scatterlist.h>
18
19#include "dmaengine.h"
20#include "txx9dmac.h"
21
22static struct txx9dmac_chan *to_txx9dmac_chan(struct dma_chan *chan)
23{
24 return container_of(chan, struct txx9dmac_chan, chan);
25}
26
27static struct txx9dmac_cregs __iomem *__dma_regs(const struct txx9dmac_chan *dc)
28{
29 return dc->ch_regs;
30}
31
32static struct txx9dmac_cregs32 __iomem *__dma_regs32(
33 const struct txx9dmac_chan *dc)
34{
35 return dc->ch_regs;
36}
37
38#define channel64_readq(dc, name) \
39 __raw_readq(&(__dma_regs(dc)->name))
40#define channel64_writeq(dc, name, val) \
41 __raw_writeq((val), &(__dma_regs(dc)->name))
42#define channel64_readl(dc, name) \
43 __raw_readl(&(__dma_regs(dc)->name))
44#define channel64_writel(dc, name, val) \
45 __raw_writel((val), &(__dma_regs(dc)->name))
46
47#define channel32_readl(dc, name) \
48 __raw_readl(&(__dma_regs32(dc)->name))
49#define channel32_writel(dc, name, val) \
50 __raw_writel((val), &(__dma_regs32(dc)->name))
51
52#define channel_readq(dc, name) channel64_readq(dc, name)
53#define channel_writeq(dc, name, val) channel64_writeq(dc, name, val)
54#define channel_readl(dc, name) \
55 (is_dmac64(dc) ? \
56 channel64_readl(dc, name) : channel32_readl(dc, name))
57#define channel_writel(dc, name, val) \
58 (is_dmac64(dc) ? \
59 channel64_writel(dc, name, val) : channel32_writel(dc, name, val))
60
61static dma_addr_t channel64_read_CHAR(const struct txx9dmac_chan *dc)
62{
63 if (sizeof(__dma_regs(dc)->CHAR) == sizeof(u64))
64 return channel64_readq(dc, CHAR);
65 else
66 return channel64_readl(dc, CHAR);
67}
68
69static void channel64_write_CHAR(const struct txx9dmac_chan *dc, dma_addr_t val)
70{
71 if (sizeof(__dma_regs(dc)->CHAR) == sizeof(u64))
72 channel64_writeq(dc, CHAR, val);
73 else
74 channel64_writel(dc, CHAR, val);
75}
76
77static void channel64_clear_CHAR(const struct txx9dmac_chan *dc)
78{
79#if defined(CONFIG_32BIT) && !defined(CONFIG_64BIT_PHYS_ADDR)
80 channel64_writel(dc, CHAR, 0);
81 channel64_writel(dc, __pad_CHAR, 0);
82#else
83 channel64_writeq(dc, CHAR, 0);
84#endif
85}
86
87static dma_addr_t channel_read_CHAR(const struct txx9dmac_chan *dc)
88{
89 if (is_dmac64(dc))
90 return channel64_read_CHAR(dc);
91 else
92 return channel32_readl(dc, CHAR);
93}
94
95static void channel_write_CHAR(const struct txx9dmac_chan *dc, dma_addr_t val)
96{
97 if (is_dmac64(dc))
98 channel64_write_CHAR(dc, val);
99 else
100 channel32_writel(dc, CHAR, val);
101}
102
103static struct txx9dmac_regs __iomem *__txx9dmac_regs(
104 const struct txx9dmac_dev *ddev)
105{
106 return ddev->regs;
107}
108
109static struct txx9dmac_regs32 __iomem *__txx9dmac_regs32(
110 const struct txx9dmac_dev *ddev)
111{
112 return ddev->regs;
113}
114
115#define dma64_readl(ddev, name) \
116 __raw_readl(&(__txx9dmac_regs(ddev)->name))
117#define dma64_writel(ddev, name, val) \
118 __raw_writel((val), &(__txx9dmac_regs(ddev)->name))
119
120#define dma32_readl(ddev, name) \
121 __raw_readl(&(__txx9dmac_regs32(ddev)->name))
122#define dma32_writel(ddev, name, val) \
123 __raw_writel((val), &(__txx9dmac_regs32(ddev)->name))
124
125#define dma_readl(ddev, name) \
126 (__is_dmac64(ddev) ? \
127 dma64_readl(ddev, name) : dma32_readl(ddev, name))
128#define dma_writel(ddev, name, val) \
129 (__is_dmac64(ddev) ? \
130 dma64_writel(ddev, name, val) : dma32_writel(ddev, name, val))
131
132static struct device *chan2dev(struct dma_chan *chan)
133{
134 return &chan->dev->device;
135}
136static struct device *chan2parent(struct dma_chan *chan)
137{
138 return chan->dev->device.parent;
139}
140
141static struct txx9dmac_desc *
142txd_to_txx9dmac_desc(struct dma_async_tx_descriptor *txd)
143{
144 return container_of(txd, struct txx9dmac_desc, txd);
145}
146
147static dma_addr_t desc_read_CHAR(const struct txx9dmac_chan *dc,
148 const struct txx9dmac_desc *desc)
149{
150 return is_dmac64(dc) ? desc->hwdesc.CHAR : desc->hwdesc32.CHAR;
151}
152
153static void desc_write_CHAR(const struct txx9dmac_chan *dc,
154 struct txx9dmac_desc *desc, dma_addr_t val)
155{
156 if (is_dmac64(dc))
157 desc->hwdesc.CHAR = val;
158 else
159 desc->hwdesc32.CHAR = val;
160}
161
162#define TXX9_DMA_MAX_COUNT 0x04000000
163
164#define TXX9_DMA_INITIAL_DESC_COUNT 64
165
166static struct txx9dmac_desc *txx9dmac_first_active(struct txx9dmac_chan *dc)
167{
168 return list_entry(dc->active_list.next,
169 struct txx9dmac_desc, desc_node);
170}
171
172static struct txx9dmac_desc *txx9dmac_last_active(struct txx9dmac_chan *dc)
173{
174 return list_entry(dc->active_list.prev,
175 struct txx9dmac_desc, desc_node);
176}
177
178static struct txx9dmac_desc *txx9dmac_first_queued(struct txx9dmac_chan *dc)
179{
180 return list_entry(dc->queue.next, struct txx9dmac_desc, desc_node);
181}
182
183static struct txx9dmac_desc *txx9dmac_last_child(struct txx9dmac_desc *desc)
184{
185 if (!list_empty(&desc->tx_list))
186 desc = list_entry(desc->tx_list.prev, typeof(*desc), desc_node);
187 return desc;
188}
189
190static dma_cookie_t txx9dmac_tx_submit(struct dma_async_tx_descriptor *tx);
191
192static struct txx9dmac_desc *txx9dmac_desc_alloc(struct txx9dmac_chan *dc,
193 gfp_t flags)
194{
195 struct txx9dmac_dev *ddev = dc->ddev;
196 struct txx9dmac_desc *desc;
197
198 desc = kzalloc(sizeof(*desc), flags);
199 if (!desc)
200 return NULL;
201 INIT_LIST_HEAD(&desc->tx_list);
202 dma_async_tx_descriptor_init(&desc->txd, &dc->chan);
203 desc->txd.tx_submit = txx9dmac_tx_submit;
204 /* txd.flags will be overwritten in prep funcs */
205 desc->txd.flags = DMA_CTRL_ACK;
206 desc->txd.phys = dma_map_single(chan2parent(&dc->chan), &desc->hwdesc,
207 ddev->descsize, DMA_TO_DEVICE);
208 return desc;
209}
210
211static struct txx9dmac_desc *txx9dmac_desc_get(struct txx9dmac_chan *dc)
212{
213 struct txx9dmac_desc *desc, *_desc;
214 struct txx9dmac_desc *ret = NULL;
215 unsigned int i = 0;
216
217 spin_lock_bh(&dc->lock);
218 list_for_each_entry_safe(desc, _desc, &dc->free_list, desc_node) {
219 if (async_tx_test_ack(&desc->txd)) {
220 list_del(&desc->desc_node);
221 ret = desc;
222 break;
223 }
224 dev_dbg(chan2dev(&dc->chan), "desc %p not ACKed\n", desc);
225 i++;
226 }
227 spin_unlock_bh(&dc->lock);
228
229 dev_vdbg(chan2dev(&dc->chan), "scanned %u descriptors on freelist\n",
230 i);
231 if (!ret) {
232 ret = txx9dmac_desc_alloc(dc, GFP_ATOMIC);
233 if (ret) {
234 spin_lock_bh(&dc->lock);
235 dc->descs_allocated++;
236 spin_unlock_bh(&dc->lock);
237 } else
238 dev_err(chan2dev(&dc->chan),
239 "not enough descriptors available\n");
240 }
241 return ret;
242}
243
244static void txx9dmac_sync_desc_for_cpu(struct txx9dmac_chan *dc,
245 struct txx9dmac_desc *desc)
246{
247 struct txx9dmac_dev *ddev = dc->ddev;
248 struct txx9dmac_desc *child;
249
250 list_for_each_entry(child, &desc->tx_list, desc_node)
251 dma_sync_single_for_cpu(chan2parent(&dc->chan),
252 child->txd.phys, ddev->descsize,
253 DMA_TO_DEVICE);
254 dma_sync_single_for_cpu(chan2parent(&dc->chan),
255 desc->txd.phys, ddev->descsize,
256 DMA_TO_DEVICE);
257}
258
259/*
260 * Move a descriptor, including any children, to the free list.
261 * `desc' must not be on any lists.
262 */
263static void txx9dmac_desc_put(struct txx9dmac_chan *dc,
264 struct txx9dmac_desc *desc)
265{
266 if (desc) {
267 struct txx9dmac_desc *child;
268
269 txx9dmac_sync_desc_for_cpu(dc, desc);
270
271 spin_lock_bh(&dc->lock);
272 list_for_each_entry(child, &desc->tx_list, desc_node)
273 dev_vdbg(chan2dev(&dc->chan),
274 "moving child desc %p to freelist\n",
275 child);
276 list_splice_init(&desc->tx_list, &dc->free_list);
277 dev_vdbg(chan2dev(&dc->chan), "moving desc %p to freelist\n",
278 desc);
279 list_add(&desc->desc_node, &dc->free_list);
280 spin_unlock_bh(&dc->lock);
281 }
282}
283
284/*----------------------------------------------------------------------*/
285
286static void txx9dmac_dump_regs(struct txx9dmac_chan *dc)
287{
288 if (is_dmac64(dc))
289 dev_err(chan2dev(&dc->chan),
290 " CHAR: %#llx SAR: %#llx DAR: %#llx CNTR: %#x"
291 " SAIR: %#x DAIR: %#x CCR: %#x CSR: %#x\n",
292 (u64)channel64_read_CHAR(dc),
293 channel64_readq(dc, SAR),
294 channel64_readq(dc, DAR),
295 channel64_readl(dc, CNTR),
296 channel64_readl(dc, SAIR),
297 channel64_readl(dc, DAIR),
298 channel64_readl(dc, CCR),
299 channel64_readl(dc, CSR));
300 else
301 dev_err(chan2dev(&dc->chan),
302 " CHAR: %#x SAR: %#x DAR: %#x CNTR: %#x"
303 " SAIR: %#x DAIR: %#x CCR: %#x CSR: %#x\n",
304 channel32_readl(dc, CHAR),
305 channel32_readl(dc, SAR),
306 channel32_readl(dc, DAR),
307 channel32_readl(dc, CNTR),
308 channel32_readl(dc, SAIR),
309 channel32_readl(dc, DAIR),
310 channel32_readl(dc, CCR),
311 channel32_readl(dc, CSR));
312}
313
314static void txx9dmac_reset_chan(struct txx9dmac_chan *dc)
315{
316 channel_writel(dc, CCR, TXX9_DMA_CCR_CHRST);
317 if (is_dmac64(dc)) {
318 channel64_clear_CHAR(dc);
319 channel_writeq(dc, SAR, 0);
320 channel_writeq(dc, DAR, 0);
321 } else {
322 channel_writel(dc, CHAR, 0);
323 channel_writel(dc, SAR, 0);
324 channel_writel(dc, DAR, 0);
325 }
326 channel_writel(dc, CNTR, 0);
327 channel_writel(dc, SAIR, 0);
328 channel_writel(dc, DAIR, 0);
329 channel_writel(dc, CCR, 0);
330 mmiowb();
331}
332
333/* Called with dc->lock held and bh disabled */
334static void txx9dmac_dostart(struct txx9dmac_chan *dc,
335 struct txx9dmac_desc *first)
336{
337 struct txx9dmac_slave *ds = dc->chan.private;
338 u32 sai, dai;
339
340 dev_vdbg(chan2dev(&dc->chan), "dostart %u %p\n",
341 first->txd.cookie, first);
342 /* ASSERT: channel is idle */
343 if (channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT) {
344 dev_err(chan2dev(&dc->chan),
345 "BUG: Attempted to start non-idle channel\n");
346 txx9dmac_dump_regs(dc);
347 /* The tasklet will hopefully advance the queue... */
348 return;
349 }
350
351 if (is_dmac64(dc)) {
352 channel64_writel(dc, CNTR, 0);
353 channel64_writel(dc, CSR, 0xffffffff);
354 if (ds) {
355 if (ds->tx_reg) {
356 sai = ds->reg_width;
357 dai = 0;
358 } else {
359 sai = 0;
360 dai = ds->reg_width;
361 }
362 } else {
363 sai = 8;
364 dai = 8;
365 }
366 channel64_writel(dc, SAIR, sai);
367 channel64_writel(dc, DAIR, dai);
368 /* All 64-bit DMAC supports SMPCHN */
369 channel64_writel(dc, CCR, dc->ccr);
370 /* Writing a non zero value to CHAR will assert XFACT */
371 channel64_write_CHAR(dc, first->txd.phys);
372 } else {
373 channel32_writel(dc, CNTR, 0);
374 channel32_writel(dc, CSR, 0xffffffff);
375 if (ds) {
376 if (ds->tx_reg) {
377 sai = ds->reg_width;
378 dai = 0;
379 } else {
380 sai = 0;
381 dai = ds->reg_width;
382 }
383 } else {
384 sai = 4;
385 dai = 4;
386 }
387 channel32_writel(dc, SAIR, sai);
388 channel32_writel(dc, DAIR, dai);
389 if (txx9_dma_have_SMPCHN()) {
390 channel32_writel(dc, CCR, dc->ccr);
391 /* Writing a non zero value to CHAR will assert XFACT */
392 channel32_writel(dc, CHAR, first->txd.phys);
393 } else {
394 channel32_writel(dc, CHAR, first->txd.phys);
395 channel32_writel(dc, CCR, dc->ccr);
396 }
397 }
398}
399
400/*----------------------------------------------------------------------*/
401
402static void
403txx9dmac_descriptor_complete(struct txx9dmac_chan *dc,
404 struct txx9dmac_desc *desc)
405{
406 dma_async_tx_callback callback;
407 void *param;
408 struct dma_async_tx_descriptor *txd = &desc->txd;
409
410 dev_vdbg(chan2dev(&dc->chan), "descriptor %u %p complete\n",
411 txd->cookie, desc);
412
413 dma_cookie_complete(txd);
414 callback = txd->callback;
415 param = txd->callback_param;
416
417 txx9dmac_sync_desc_for_cpu(dc, desc);
418 list_splice_init(&desc->tx_list, &dc->free_list);
419 list_move(&desc->desc_node, &dc->free_list);
420
421 dma_descriptor_unmap(txd);
422 /*
423 * The API requires that no submissions are done from a
424 * callback, so we don't need to drop the lock here
425 */
426 if (callback)
427 callback(param);
428 dma_run_dependencies(txd);
429}
430
431static void txx9dmac_dequeue(struct txx9dmac_chan *dc, struct list_head *list)
432{
433 struct txx9dmac_dev *ddev = dc->ddev;
434 struct txx9dmac_desc *desc;
435 struct txx9dmac_desc *prev = NULL;
436
437 BUG_ON(!list_empty(list));
438 do {
439 desc = txx9dmac_first_queued(dc);
440 if (prev) {
441 desc_write_CHAR(dc, prev, desc->txd.phys);
442 dma_sync_single_for_device(chan2parent(&dc->chan),
443 prev->txd.phys, ddev->descsize,
444 DMA_TO_DEVICE);
445 }
446 prev = txx9dmac_last_child(desc);
447 list_move_tail(&desc->desc_node, list);
448 /* Make chain-completion interrupt happen */
449 if ((desc->txd.flags & DMA_PREP_INTERRUPT) &&
450 !txx9dmac_chan_INTENT(dc))
451 break;
452 } while (!list_empty(&dc->queue));
453}
454
455static void txx9dmac_complete_all(struct txx9dmac_chan *dc)
456{
457 struct txx9dmac_desc *desc, *_desc;
458 LIST_HEAD(list);
459
460 /*
461 * Submit queued descriptors ASAP, i.e. before we go through
462 * the completed ones.
463 */
464 list_splice_init(&dc->active_list, &list);
465 if (!list_empty(&dc->queue)) {
466 txx9dmac_dequeue(dc, &dc->active_list);
467 txx9dmac_dostart(dc, txx9dmac_first_active(dc));
468 }
469
470 list_for_each_entry_safe(desc, _desc, &list, desc_node)
471 txx9dmac_descriptor_complete(dc, desc);
472}
473
474static void txx9dmac_dump_desc(struct txx9dmac_chan *dc,
475 struct txx9dmac_hwdesc *desc)
476{
477 if (is_dmac64(dc)) {
478#ifdef TXX9_DMA_USE_SIMPLE_CHAIN
479 dev_crit(chan2dev(&dc->chan),
480 " desc: ch%#llx s%#llx d%#llx c%#x\n",
481 (u64)desc->CHAR, desc->SAR, desc->DAR, desc->CNTR);
482#else
483 dev_crit(chan2dev(&dc->chan),
484 " desc: ch%#llx s%#llx d%#llx c%#x"
485 " si%#x di%#x cc%#x cs%#x\n",
486 (u64)desc->CHAR, desc->SAR, desc->DAR, desc->CNTR,
487 desc->SAIR, desc->DAIR, desc->CCR, desc->CSR);
488#endif
489 } else {
490 struct txx9dmac_hwdesc32 *d = (struct txx9dmac_hwdesc32 *)desc;
491#ifdef TXX9_DMA_USE_SIMPLE_CHAIN
492 dev_crit(chan2dev(&dc->chan),
493 " desc: ch%#x s%#x d%#x c%#x\n",
494 d->CHAR, d->SAR, d->DAR, d->CNTR);
495#else
496 dev_crit(chan2dev(&dc->chan),
497 " desc: ch%#x s%#x d%#x c%#x"
498 " si%#x di%#x cc%#x cs%#x\n",
499 d->CHAR, d->SAR, d->DAR, d->CNTR,
500 d->SAIR, d->DAIR, d->CCR, d->CSR);
501#endif
502 }
503}
504
505static void txx9dmac_handle_error(struct txx9dmac_chan *dc, u32 csr)
506{
507 struct txx9dmac_desc *bad_desc;
508 struct txx9dmac_desc *child;
509 u32 errors;
510
511 /*
512 * The descriptor currently at the head of the active list is
513 * borked. Since we don't have any way to report errors, we'll
514 * just have to scream loudly and try to carry on.
515 */
516 dev_crit(chan2dev(&dc->chan), "Abnormal Chain Completion\n");
517 txx9dmac_dump_regs(dc);
518
519 bad_desc = txx9dmac_first_active(dc);
520 list_del_init(&bad_desc->desc_node);
521
522 /* Clear all error flags and try to restart the controller */
523 errors = csr & (TXX9_DMA_CSR_ABCHC |
524 TXX9_DMA_CSR_CFERR | TXX9_DMA_CSR_CHERR |
525 TXX9_DMA_CSR_DESERR | TXX9_DMA_CSR_SORERR);
526 channel_writel(dc, CSR, errors);
527
528 if (list_empty(&dc->active_list) && !list_empty(&dc->queue))
529 txx9dmac_dequeue(dc, &dc->active_list);
530 if (!list_empty(&dc->active_list))
531 txx9dmac_dostart(dc, txx9dmac_first_active(dc));
532
533 dev_crit(chan2dev(&dc->chan),
534 "Bad descriptor submitted for DMA! (cookie: %d)\n",
535 bad_desc->txd.cookie);
536 txx9dmac_dump_desc(dc, &bad_desc->hwdesc);
537 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
538 txx9dmac_dump_desc(dc, &child->hwdesc);
539 /* Pretend the descriptor completed successfully */
540 txx9dmac_descriptor_complete(dc, bad_desc);
541}
542
543static void txx9dmac_scan_descriptors(struct txx9dmac_chan *dc)
544{
545 dma_addr_t chain;
546 struct txx9dmac_desc *desc, *_desc;
547 struct txx9dmac_desc *child;
548 u32 csr;
549
550 if (is_dmac64(dc)) {
551 chain = channel64_read_CHAR(dc);
552 csr = channel64_readl(dc, CSR);
553 channel64_writel(dc, CSR, csr);
554 } else {
555 chain = channel32_readl(dc, CHAR);
556 csr = channel32_readl(dc, CSR);
557 channel32_writel(dc, CSR, csr);
558 }
559 /* For dynamic chain, we should look at XFACT instead of NCHNC */
560 if (!(csr & (TXX9_DMA_CSR_XFACT | TXX9_DMA_CSR_ABCHC))) {
561 /* Everything we've submitted is done */
562 txx9dmac_complete_all(dc);
563 return;
564 }
565 if (!(csr & TXX9_DMA_CSR_CHNEN))
566 chain = 0; /* last descriptor of this chain */
567
568 dev_vdbg(chan2dev(&dc->chan), "scan_descriptors: char=%#llx\n",
569 (u64)chain);
570
571 list_for_each_entry_safe(desc, _desc, &dc->active_list, desc_node) {
572 if (desc_read_CHAR(dc, desc) == chain) {
573 /* This one is currently in progress */
574 if (csr & TXX9_DMA_CSR_ABCHC)
575 goto scan_done;
576 return;
577 }
578
579 list_for_each_entry(child, &desc->tx_list, desc_node)
580 if (desc_read_CHAR(dc, child) == chain) {
581 /* Currently in progress */
582 if (csr & TXX9_DMA_CSR_ABCHC)
583 goto scan_done;
584 return;
585 }
586
587 /*
588 * No descriptors so far seem to be in progress, i.e.
589 * this one must be done.
590 */
591 txx9dmac_descriptor_complete(dc, desc);
592 }
593scan_done:
594 if (csr & TXX9_DMA_CSR_ABCHC) {
595 txx9dmac_handle_error(dc, csr);
596 return;
597 }
598
599 dev_err(chan2dev(&dc->chan),
600 "BUG: All descriptors done, but channel not idle!\n");
601
602 /* Try to continue after resetting the channel... */
603 txx9dmac_reset_chan(dc);
604
605 if (!list_empty(&dc->queue)) {
606 txx9dmac_dequeue(dc, &dc->active_list);
607 txx9dmac_dostart(dc, txx9dmac_first_active(dc));
608 }
609}
610
611static void txx9dmac_chan_tasklet(unsigned long data)
612{
613 int irq;
614 u32 csr;
615 struct txx9dmac_chan *dc;
616
617 dc = (struct txx9dmac_chan *)data;
618 csr = channel_readl(dc, CSR);
619 dev_vdbg(chan2dev(&dc->chan), "tasklet: status=%x\n", csr);
620
621 spin_lock(&dc->lock);
622 if (csr & (TXX9_DMA_CSR_ABCHC | TXX9_DMA_CSR_NCHNC |
623 TXX9_DMA_CSR_NTRNFC))
624 txx9dmac_scan_descriptors(dc);
625 spin_unlock(&dc->lock);
626 irq = dc->irq;
627
628 enable_irq(irq);
629}
630
631static irqreturn_t txx9dmac_chan_interrupt(int irq, void *dev_id)
632{
633 struct txx9dmac_chan *dc = dev_id;
634
635 dev_vdbg(chan2dev(&dc->chan), "interrupt: status=%#x\n",
636 channel_readl(dc, CSR));
637
638 tasklet_schedule(&dc->tasklet);
639 /*
640 * Just disable the interrupts. We'll turn them back on in the
641 * softirq handler.
642 */
643 disable_irq_nosync(irq);
644
645 return IRQ_HANDLED;
646}
647
648static void txx9dmac_tasklet(unsigned long data)
649{
650 int irq;
651 u32 csr;
652 struct txx9dmac_chan *dc;
653
654 struct txx9dmac_dev *ddev = (struct txx9dmac_dev *)data;
655 u32 mcr;
656 int i;
657
658 mcr = dma_readl(ddev, MCR);
659 dev_vdbg(ddev->chan[0]->dma.dev, "tasklet: mcr=%x\n", mcr);
660 for (i = 0; i < TXX9_DMA_MAX_NR_CHANNELS; i++) {
661 if ((mcr >> (24 + i)) & 0x11) {
662 dc = ddev->chan[i];
663 csr = channel_readl(dc, CSR);
664 dev_vdbg(chan2dev(&dc->chan), "tasklet: status=%x\n",
665 csr);
666 spin_lock(&dc->lock);
667 if (csr & (TXX9_DMA_CSR_ABCHC | TXX9_DMA_CSR_NCHNC |
668 TXX9_DMA_CSR_NTRNFC))
669 txx9dmac_scan_descriptors(dc);
670 spin_unlock(&dc->lock);
671 }
672 }
673 irq = ddev->irq;
674
675 enable_irq(irq);
676}
677
678static irqreturn_t txx9dmac_interrupt(int irq, void *dev_id)
679{
680 struct txx9dmac_dev *ddev = dev_id;
681
682 dev_vdbg(ddev->chan[0]->dma.dev, "interrupt: status=%#x\n",
683 dma_readl(ddev, MCR));
684
685 tasklet_schedule(&ddev->tasklet);
686 /*
687 * Just disable the interrupts. We'll turn them back on in the
688 * softirq handler.
689 */
690 disable_irq_nosync(irq);
691
692 return IRQ_HANDLED;
693}
694
695/*----------------------------------------------------------------------*/
696
697static dma_cookie_t txx9dmac_tx_submit(struct dma_async_tx_descriptor *tx)
698{
699 struct txx9dmac_desc *desc = txd_to_txx9dmac_desc(tx);
700 struct txx9dmac_chan *dc = to_txx9dmac_chan(tx->chan);
701 dma_cookie_t cookie;
702
703 spin_lock_bh(&dc->lock);
704 cookie = dma_cookie_assign(tx);
705
706 dev_vdbg(chan2dev(tx->chan), "tx_submit: queued %u %p\n",
707 desc->txd.cookie, desc);
708
709 list_add_tail(&desc->desc_node, &dc->queue);
710 spin_unlock_bh(&dc->lock);
711
712 return cookie;
713}
714
715static struct dma_async_tx_descriptor *
716txx9dmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
717 size_t len, unsigned long flags)
718{
719 struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
720 struct txx9dmac_dev *ddev = dc->ddev;
721 struct txx9dmac_desc *desc;
722 struct txx9dmac_desc *first;
723 struct txx9dmac_desc *prev;
724 size_t xfer_count;
725 size_t offset;
726
727 dev_vdbg(chan2dev(chan), "prep_dma_memcpy d%#llx s%#llx l%#zx f%#lx\n",
728 (u64)dest, (u64)src, len, flags);
729
730 if (unlikely(!len)) {
731 dev_dbg(chan2dev(chan), "prep_dma_memcpy: length is zero!\n");
732 return NULL;
733 }
734
735 prev = first = NULL;
736
737 for (offset = 0; offset < len; offset += xfer_count) {
738 xfer_count = min_t(size_t, len - offset, TXX9_DMA_MAX_COUNT);
739 /*
740 * Workaround for ERT-TX49H2-033, ERT-TX49H3-020,
741 * ERT-TX49H4-016 (slightly conservative)
742 */
743 if (__is_dmac64(ddev)) {
744 if (xfer_count > 0x100 &&
745 (xfer_count & 0xff) >= 0xfa &&
746 (xfer_count & 0xff) <= 0xff)
747 xfer_count -= 0x20;
748 } else {
749 if (xfer_count > 0x80 &&
750 (xfer_count & 0x7f) >= 0x7e &&
751 (xfer_count & 0x7f) <= 0x7f)
752 xfer_count -= 0x20;
753 }
754
755 desc = txx9dmac_desc_get(dc);
756 if (!desc) {
757 txx9dmac_desc_put(dc, first);
758 return NULL;
759 }
760
761 if (__is_dmac64(ddev)) {
762 desc->hwdesc.SAR = src + offset;
763 desc->hwdesc.DAR = dest + offset;
764 desc->hwdesc.CNTR = xfer_count;
765 txx9dmac_desc_set_nosimple(ddev, desc, 8, 8,
766 dc->ccr | TXX9_DMA_CCR_XFACT);
767 } else {
768 desc->hwdesc32.SAR = src + offset;
769 desc->hwdesc32.DAR = dest + offset;
770 desc->hwdesc32.CNTR = xfer_count;
771 txx9dmac_desc_set_nosimple(ddev, desc, 4, 4,
772 dc->ccr | TXX9_DMA_CCR_XFACT);
773 }
774
775 /*
776 * The descriptors on tx_list are not reachable from
777 * the dc->queue list or dc->active_list after a
778 * submit. If we put all descriptors on active_list,
779 * calling of callback on the completion will be more
780 * complex.
781 */
782 if (!first) {
783 first = desc;
784 } else {
785 desc_write_CHAR(dc, prev, desc->txd.phys);
786 dma_sync_single_for_device(chan2parent(&dc->chan),
787 prev->txd.phys, ddev->descsize,
788 DMA_TO_DEVICE);
789 list_add_tail(&desc->desc_node, &first->tx_list);
790 }
791 prev = desc;
792 }
793
794 /* Trigger interrupt after last block */
795 if (flags & DMA_PREP_INTERRUPT)
796 txx9dmac_desc_set_INTENT(ddev, prev);
797
798 desc_write_CHAR(dc, prev, 0);
799 dma_sync_single_for_device(chan2parent(&dc->chan),
800 prev->txd.phys, ddev->descsize,
801 DMA_TO_DEVICE);
802
803 first->txd.flags = flags;
804 first->len = len;
805
806 return &first->txd;
807}
808
809static struct dma_async_tx_descriptor *
810txx9dmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
811 unsigned int sg_len, enum dma_transfer_direction direction,
812 unsigned long flags, void *context)
813{
814 struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
815 struct txx9dmac_dev *ddev = dc->ddev;
816 struct txx9dmac_slave *ds = chan->private;
817 struct txx9dmac_desc *prev;
818 struct txx9dmac_desc *first;
819 unsigned int i;
820 struct scatterlist *sg;
821
822 dev_vdbg(chan2dev(chan), "prep_dma_slave\n");
823
824 BUG_ON(!ds || !ds->reg_width);
825 if (ds->tx_reg)
826 BUG_ON(direction != DMA_MEM_TO_DEV);
827 else
828 BUG_ON(direction != DMA_DEV_TO_MEM);
829 if (unlikely(!sg_len))
830 return NULL;
831
832 prev = first = NULL;
833
834 for_each_sg(sgl, sg, sg_len, i) {
835 struct txx9dmac_desc *desc;
836 dma_addr_t mem;
837 u32 sai, dai;
838
839 desc = txx9dmac_desc_get(dc);
840 if (!desc) {
841 txx9dmac_desc_put(dc, first);
842 return NULL;
843 }
844
845 mem = sg_dma_address(sg);
846
847 if (__is_dmac64(ddev)) {
848 if (direction == DMA_MEM_TO_DEV) {
849 desc->hwdesc.SAR = mem;
850 desc->hwdesc.DAR = ds->tx_reg;
851 } else {
852 desc->hwdesc.SAR = ds->rx_reg;
853 desc->hwdesc.DAR = mem;
854 }
855 desc->hwdesc.CNTR = sg_dma_len(sg);
856 } else {
857 if (direction == DMA_MEM_TO_DEV) {
858 desc->hwdesc32.SAR = mem;
859 desc->hwdesc32.DAR = ds->tx_reg;
860 } else {
861 desc->hwdesc32.SAR = ds->rx_reg;
862 desc->hwdesc32.DAR = mem;
863 }
864 desc->hwdesc32.CNTR = sg_dma_len(sg);
865 }
866 if (direction == DMA_MEM_TO_DEV) {
867 sai = ds->reg_width;
868 dai = 0;
869 } else {
870 sai = 0;
871 dai = ds->reg_width;
872 }
873 txx9dmac_desc_set_nosimple(ddev, desc, sai, dai,
874 dc->ccr | TXX9_DMA_CCR_XFACT);
875
876 if (!first) {
877 first = desc;
878 } else {
879 desc_write_CHAR(dc, prev, desc->txd.phys);
880 dma_sync_single_for_device(chan2parent(&dc->chan),
881 prev->txd.phys,
882 ddev->descsize,
883 DMA_TO_DEVICE);
884 list_add_tail(&desc->desc_node, &first->tx_list);
885 }
886 prev = desc;
887 }
888
889 /* Trigger interrupt after last block */
890 if (flags & DMA_PREP_INTERRUPT)
891 txx9dmac_desc_set_INTENT(ddev, prev);
892
893 desc_write_CHAR(dc, prev, 0);
894 dma_sync_single_for_device(chan2parent(&dc->chan),
895 prev->txd.phys, ddev->descsize,
896 DMA_TO_DEVICE);
897
898 first->txd.flags = flags;
899 first->len = 0;
900
901 return &first->txd;
902}
903
904static int txx9dmac_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
905 unsigned long arg)
906{
907 struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
908 struct txx9dmac_desc *desc, *_desc;
909 LIST_HEAD(list);
910
911 /* Only supports DMA_TERMINATE_ALL */
912 if (cmd != DMA_TERMINATE_ALL)
913 return -EINVAL;
914
915 dev_vdbg(chan2dev(chan), "terminate_all\n");
916 spin_lock_bh(&dc->lock);
917
918 txx9dmac_reset_chan(dc);
919
920 /* active_list entries will end up before queued entries */
921 list_splice_init(&dc->queue, &list);
922 list_splice_init(&dc->active_list, &list);
923
924 spin_unlock_bh(&dc->lock);
925
926 /* Flush all pending and queued descriptors */
927 list_for_each_entry_safe(desc, _desc, &list, desc_node)
928 txx9dmac_descriptor_complete(dc, desc);
929
930 return 0;
931}
932
933static enum dma_status
934txx9dmac_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
935 struct dma_tx_state *txstate)
936{
937 struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
938 enum dma_status ret;
939
940 ret = dma_cookie_status(chan, cookie, txstate);
941 if (ret == DMA_COMPLETE)
942 return DMA_COMPLETE;
943
944 spin_lock_bh(&dc->lock);
945 txx9dmac_scan_descriptors(dc);
946 spin_unlock_bh(&dc->lock);
947
948 return dma_cookie_status(chan, cookie, txstate);
949}
950
951static void txx9dmac_chain_dynamic(struct txx9dmac_chan *dc,
952 struct txx9dmac_desc *prev)
953{
954 struct txx9dmac_dev *ddev = dc->ddev;
955 struct txx9dmac_desc *desc;
956 LIST_HEAD(list);
957
958 prev = txx9dmac_last_child(prev);
959 txx9dmac_dequeue(dc, &list);
960 desc = list_entry(list.next, struct txx9dmac_desc, desc_node);
961 desc_write_CHAR(dc, prev, desc->txd.phys);
962 dma_sync_single_for_device(chan2parent(&dc->chan),
963 prev->txd.phys, ddev->descsize,
964 DMA_TO_DEVICE);
965 mmiowb();
966 if (!(channel_readl(dc, CSR) & TXX9_DMA_CSR_CHNEN) &&
967 channel_read_CHAR(dc) == prev->txd.phys)
968 /* Restart chain DMA */
969 channel_write_CHAR(dc, desc->txd.phys);
970 list_splice_tail(&list, &dc->active_list);
971}
972
973static void txx9dmac_issue_pending(struct dma_chan *chan)
974{
975 struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
976
977 spin_lock_bh(&dc->lock);
978
979 if (!list_empty(&dc->active_list))
980 txx9dmac_scan_descriptors(dc);
981 if (!list_empty(&dc->queue)) {
982 if (list_empty(&dc->active_list)) {
983 txx9dmac_dequeue(dc, &dc->active_list);
984 txx9dmac_dostart(dc, txx9dmac_first_active(dc));
985 } else if (txx9_dma_have_SMPCHN()) {
986 struct txx9dmac_desc *prev = txx9dmac_last_active(dc);
987
988 if (!(prev->txd.flags & DMA_PREP_INTERRUPT) ||
989 txx9dmac_chan_INTENT(dc))
990 txx9dmac_chain_dynamic(dc, prev);
991 }
992 }
993
994 spin_unlock_bh(&dc->lock);
995}
996
997static int txx9dmac_alloc_chan_resources(struct dma_chan *chan)
998{
999 struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
1000 struct txx9dmac_slave *ds = chan->private;
1001 struct txx9dmac_desc *desc;
1002 int i;
1003
1004 dev_vdbg(chan2dev(chan), "alloc_chan_resources\n");
1005
1006 /* ASSERT: channel is idle */
1007 if (channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT) {
1008 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
1009 return -EIO;
1010 }
1011
1012 dma_cookie_init(chan);
1013
1014 dc->ccr = TXX9_DMA_CCR_IMMCHN | TXX9_DMA_CCR_INTENE | CCR_LE;
1015 txx9dmac_chan_set_SMPCHN(dc);
1016 if (!txx9_dma_have_SMPCHN() || (dc->ccr & TXX9_DMA_CCR_SMPCHN))
1017 dc->ccr |= TXX9_DMA_CCR_INTENC;
1018 if (chan->device->device_prep_dma_memcpy) {
1019 if (ds)
1020 return -EINVAL;
1021 dc->ccr |= TXX9_DMA_CCR_XFSZ_X8;
1022 } else {
1023 if (!ds ||
1024 (ds->tx_reg && ds->rx_reg) || (!ds->tx_reg && !ds->rx_reg))
1025 return -EINVAL;
1026 dc->ccr |= TXX9_DMA_CCR_EXTRQ |
1027 TXX9_DMA_CCR_XFSZ(__ffs(ds->reg_width));
1028 txx9dmac_chan_set_INTENT(dc);
1029 }
1030
1031 spin_lock_bh(&dc->lock);
1032 i = dc->descs_allocated;
1033 while (dc->descs_allocated < TXX9_DMA_INITIAL_DESC_COUNT) {
1034 spin_unlock_bh(&dc->lock);
1035
1036 desc = txx9dmac_desc_alloc(dc, GFP_KERNEL);
1037 if (!desc) {
1038 dev_info(chan2dev(chan),
1039 "only allocated %d descriptors\n", i);
1040 spin_lock_bh(&dc->lock);
1041 break;
1042 }
1043 txx9dmac_desc_put(dc, desc);
1044
1045 spin_lock_bh(&dc->lock);
1046 i = ++dc->descs_allocated;
1047 }
1048 spin_unlock_bh(&dc->lock);
1049
1050 dev_dbg(chan2dev(chan),
1051 "alloc_chan_resources allocated %d descriptors\n", i);
1052
1053 return i;
1054}
1055
1056static void txx9dmac_free_chan_resources(struct dma_chan *chan)
1057{
1058 struct txx9dmac_chan *dc = to_txx9dmac_chan(chan);
1059 struct txx9dmac_dev *ddev = dc->ddev;
1060 struct txx9dmac_desc *desc, *_desc;
1061 LIST_HEAD(list);
1062
1063 dev_dbg(chan2dev(chan), "free_chan_resources (descs allocated=%u)\n",
1064 dc->descs_allocated);
1065
1066 /* ASSERT: channel is idle */
1067 BUG_ON(!list_empty(&dc->active_list));
1068 BUG_ON(!list_empty(&dc->queue));
1069 BUG_ON(channel_readl(dc, CSR) & TXX9_DMA_CSR_XFACT);
1070
1071 spin_lock_bh(&dc->lock);
1072 list_splice_init(&dc->free_list, &list);
1073 dc->descs_allocated = 0;
1074 spin_unlock_bh(&dc->lock);
1075
1076 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
1077 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
1078 dma_unmap_single(chan2parent(chan), desc->txd.phys,
1079 ddev->descsize, DMA_TO_DEVICE);
1080 kfree(desc);
1081 }
1082
1083 dev_vdbg(chan2dev(chan), "free_chan_resources done\n");
1084}
1085
1086/*----------------------------------------------------------------------*/
1087
1088static void txx9dmac_off(struct txx9dmac_dev *ddev)
1089{
1090 dma_writel(ddev, MCR, 0);
1091 mmiowb();
1092}
1093
1094static int __init txx9dmac_chan_probe(struct platform_device *pdev)
1095{
1096 struct txx9dmac_chan_platform_data *cpdata =
1097 dev_get_platdata(&pdev->dev);
1098 struct platform_device *dmac_dev = cpdata->dmac_dev;
1099 struct txx9dmac_platform_data *pdata = dev_get_platdata(&dmac_dev->dev);
1100 struct txx9dmac_chan *dc;
1101 int err;
1102 int ch = pdev->id % TXX9_DMA_MAX_NR_CHANNELS;
1103 int irq;
1104
1105 dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
1106 if (!dc)
1107 return -ENOMEM;
1108
1109 dc->dma.dev = &pdev->dev;
1110 dc->dma.device_alloc_chan_resources = txx9dmac_alloc_chan_resources;
1111 dc->dma.device_free_chan_resources = txx9dmac_free_chan_resources;
1112 dc->dma.device_control = txx9dmac_control;
1113 dc->dma.device_tx_status = txx9dmac_tx_status;
1114 dc->dma.device_issue_pending = txx9dmac_issue_pending;
1115 if (pdata && pdata->memcpy_chan == ch) {
1116 dc->dma.device_prep_dma_memcpy = txx9dmac_prep_dma_memcpy;
1117 dma_cap_set(DMA_MEMCPY, dc->dma.cap_mask);
1118 } else {
1119 dc->dma.device_prep_slave_sg = txx9dmac_prep_slave_sg;
1120 dma_cap_set(DMA_SLAVE, dc->dma.cap_mask);
1121 dma_cap_set(DMA_PRIVATE, dc->dma.cap_mask);
1122 }
1123
1124 INIT_LIST_HEAD(&dc->dma.channels);
1125 dc->ddev = platform_get_drvdata(dmac_dev);
1126 if (dc->ddev->irq < 0) {
1127 irq = platform_get_irq(pdev, 0);
1128 if (irq < 0)
1129 return irq;
1130 tasklet_init(&dc->tasklet, txx9dmac_chan_tasklet,
1131 (unsigned long)dc);
1132 dc->irq = irq;
1133 err = devm_request_irq(&pdev->dev, dc->irq,
1134 txx9dmac_chan_interrupt, 0, dev_name(&pdev->dev), dc);
1135 if (err)
1136 return err;
1137 } else
1138 dc->irq = -1;
1139 dc->ddev->chan[ch] = dc;
1140 dc->chan.device = &dc->dma;
1141 list_add_tail(&dc->chan.device_node, &dc->chan.device->channels);
1142 dma_cookie_init(&dc->chan);
1143
1144 if (is_dmac64(dc))
1145 dc->ch_regs = &__txx9dmac_regs(dc->ddev)->CHAN[ch];
1146 else
1147 dc->ch_regs = &__txx9dmac_regs32(dc->ddev)->CHAN[ch];
1148 spin_lock_init(&dc->lock);
1149
1150 INIT_LIST_HEAD(&dc->active_list);
1151 INIT_LIST_HEAD(&dc->queue);
1152 INIT_LIST_HEAD(&dc->free_list);
1153
1154 txx9dmac_reset_chan(dc);
1155
1156 platform_set_drvdata(pdev, dc);
1157
1158 err = dma_async_device_register(&dc->dma);
1159 if (err)
1160 return err;
1161 dev_dbg(&pdev->dev, "TXx9 DMA Channel (dma%d%s%s)\n",
1162 dc->dma.dev_id,
1163 dma_has_cap(DMA_MEMCPY, dc->dma.cap_mask) ? " memcpy" : "",
1164 dma_has_cap(DMA_SLAVE, dc->dma.cap_mask) ? " slave" : "");
1165
1166 return 0;
1167}
1168
1169static int txx9dmac_chan_remove(struct platform_device *pdev)
1170{
1171 struct txx9dmac_chan *dc = platform_get_drvdata(pdev);
1172
1173 dma_async_device_unregister(&dc->dma);
1174 if (dc->irq >= 0)
1175 tasklet_kill(&dc->tasklet);
1176 dc->ddev->chan[pdev->id % TXX9_DMA_MAX_NR_CHANNELS] = NULL;
1177 return 0;
1178}
1179
1180static int __init txx9dmac_probe(struct platform_device *pdev)
1181{
1182 struct txx9dmac_platform_data *pdata = dev_get_platdata(&pdev->dev);
1183 struct resource *io;
1184 struct txx9dmac_dev *ddev;
1185 u32 mcr;
1186 int err;
1187
1188 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1189 if (!io)
1190 return -EINVAL;
1191
1192 ddev = devm_kzalloc(&pdev->dev, sizeof(*ddev), GFP_KERNEL);
1193 if (!ddev)
1194 return -ENOMEM;
1195
1196 if (!devm_request_mem_region(&pdev->dev, io->start, resource_size(io),
1197 dev_name(&pdev->dev)))
1198 return -EBUSY;
1199
1200 ddev->regs = devm_ioremap(&pdev->dev, io->start, resource_size(io));
1201 if (!ddev->regs)
1202 return -ENOMEM;
1203 ddev->have_64bit_regs = pdata->have_64bit_regs;
1204 if (__is_dmac64(ddev))
1205 ddev->descsize = sizeof(struct txx9dmac_hwdesc);
1206 else
1207 ddev->descsize = sizeof(struct txx9dmac_hwdesc32);
1208
1209 /* force dma off, just in case */
1210 txx9dmac_off(ddev);
1211
1212 ddev->irq = platform_get_irq(pdev, 0);
1213 if (ddev->irq >= 0) {
1214 tasklet_init(&ddev->tasklet, txx9dmac_tasklet,
1215 (unsigned long)ddev);
1216 err = devm_request_irq(&pdev->dev, ddev->irq,
1217 txx9dmac_interrupt, 0, dev_name(&pdev->dev), ddev);
1218 if (err)
1219 return err;
1220 }
1221
1222 mcr = TXX9_DMA_MCR_MSTEN | MCR_LE;
1223 if (pdata && pdata->memcpy_chan >= 0)
1224 mcr |= TXX9_DMA_MCR_FIFUM(pdata->memcpy_chan);
1225 dma_writel(ddev, MCR, mcr);
1226
1227 platform_set_drvdata(pdev, ddev);
1228 return 0;
1229}
1230
1231static int txx9dmac_remove(struct platform_device *pdev)
1232{
1233 struct txx9dmac_dev *ddev = platform_get_drvdata(pdev);
1234
1235 txx9dmac_off(ddev);
1236 if (ddev->irq >= 0)
1237 tasklet_kill(&ddev->tasklet);
1238 return 0;
1239}
1240
1241static void txx9dmac_shutdown(struct platform_device *pdev)
1242{
1243 struct txx9dmac_dev *ddev = platform_get_drvdata(pdev);
1244
1245 txx9dmac_off(ddev);
1246}
1247
1248static int txx9dmac_suspend_noirq(struct device *dev)
1249{
1250 struct platform_device *pdev = to_platform_device(dev);
1251 struct txx9dmac_dev *ddev = platform_get_drvdata(pdev);
1252
1253 txx9dmac_off(ddev);
1254 return 0;
1255}
1256
1257static int txx9dmac_resume_noirq(struct device *dev)
1258{
1259 struct platform_device *pdev = to_platform_device(dev);
1260 struct txx9dmac_dev *ddev = platform_get_drvdata(pdev);
1261 struct txx9dmac_platform_data *pdata = dev_get_platdata(&pdev->dev);
1262 u32 mcr;
1263
1264 mcr = TXX9_DMA_MCR_MSTEN | MCR_LE;
1265 if (pdata && pdata->memcpy_chan >= 0)
1266 mcr |= TXX9_DMA_MCR_FIFUM(pdata->memcpy_chan);
1267 dma_writel(ddev, MCR, mcr);
1268 return 0;
1269
1270}
1271
1272static const struct dev_pm_ops txx9dmac_dev_pm_ops = {
1273 .suspend_noirq = txx9dmac_suspend_noirq,
1274 .resume_noirq = txx9dmac_resume_noirq,
1275};
1276
1277static struct platform_driver txx9dmac_chan_driver = {
1278 .remove = txx9dmac_chan_remove,
1279 .driver = {
1280 .name = "txx9dmac-chan",
1281 },
1282};
1283
1284static struct platform_driver txx9dmac_driver = {
1285 .remove = txx9dmac_remove,
1286 .shutdown = txx9dmac_shutdown,
1287 .driver = {
1288 .name = "txx9dmac",
1289 .pm = &txx9dmac_dev_pm_ops,
1290 },
1291};
1292
1293static int __init txx9dmac_init(void)
1294{
1295 int rc;
1296
1297 rc = platform_driver_probe(&txx9dmac_driver, txx9dmac_probe);
1298 if (!rc) {
1299 rc = platform_driver_probe(&txx9dmac_chan_driver,
1300 txx9dmac_chan_probe);
1301 if (rc)
1302 platform_driver_unregister(&txx9dmac_driver);
1303 }
1304 return rc;
1305}
1306module_init(txx9dmac_init);
1307
1308static void __exit txx9dmac_exit(void)
1309{
1310 platform_driver_unregister(&txx9dmac_chan_driver);
1311 platform_driver_unregister(&txx9dmac_driver);
1312}
1313module_exit(txx9dmac_exit);
1314
1315MODULE_LICENSE("GPL");
1316MODULE_DESCRIPTION("TXx9 DMA Controller driver");
1317MODULE_AUTHOR("Atsushi Nemoto <anemo@mba.ocn.ne.jp>");
1318MODULE_ALIAS("platform:txx9dmac");
1319MODULE_ALIAS("platform:txx9dmac-chan");