Loading...
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 95, 96, 99, 2001 Ralf Baechle
7 * Copyright (C) 1994, 1995, 1996 Paul M. Antoine.
8 * Copyright (C) 1999 Silicon Graphics, Inc.
9 * Copyright (C) 2007 Maciej W. Rozycki
10 */
11#ifndef _ASM_STACKFRAME_H
12#define _ASM_STACKFRAME_H
13
14#include <linux/threads.h>
15
16#include <asm/asm.h>
17#include <asm/asmmacro.h>
18#include <asm/mipsregs.h>
19#include <asm/asm-offsets.h>
20#include <asm/thread_info.h>
21
22/* Make the addition of cfi info a little easier. */
23 .macro cfi_rel_offset reg offset=0 docfi=0
24 .if \docfi
25 .cfi_rel_offset \reg, \offset
26 .endif
27 .endm
28
29 .macro cfi_st reg offset=0 docfi=0
30 LONG_S \reg, \offset(sp)
31 cfi_rel_offset \reg, \offset, \docfi
32 .endm
33
34 .macro cfi_restore reg offset=0 docfi=0
35 .if \docfi
36 .cfi_restore \reg
37 .endif
38 .endm
39
40 .macro cfi_ld reg offset=0 docfi=0
41 LONG_L \reg, \offset(sp)
42 cfi_restore \reg \offset \docfi
43 .endm
44
45#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
46#define STATMASK 0x3f
47#else
48#define STATMASK 0x1f
49#endif
50
51 .macro SAVE_AT docfi=0
52 .set push
53 .set noat
54 cfi_st $1, PT_R1, \docfi
55 .set pop
56 .endm
57
58 .macro SAVE_TEMP docfi=0
59#ifdef CONFIG_CPU_HAS_SMARTMIPS
60 mflhxu v1
61 LONG_S v1, PT_LO(sp)
62 mflhxu v1
63 LONG_S v1, PT_HI(sp)
64 mflhxu v1
65 LONG_S v1, PT_ACX(sp)
66#elif !defined(CONFIG_CPU_MIPSR6)
67 mfhi v1
68#endif
69#ifdef CONFIG_32BIT
70 cfi_st $8, PT_R8, \docfi
71 cfi_st $9, PT_R9, \docfi
72#endif
73 cfi_st $10, PT_R10, \docfi
74 cfi_st $11, PT_R11, \docfi
75 cfi_st $12, PT_R12, \docfi
76#if !defined(CONFIG_CPU_HAS_SMARTMIPS) && !defined(CONFIG_CPU_MIPSR6)
77 LONG_S v1, PT_HI(sp)
78 mflo v1
79#endif
80 cfi_st $13, PT_R13, \docfi
81 cfi_st $14, PT_R14, \docfi
82 cfi_st $15, PT_R15, \docfi
83 cfi_st $24, PT_R24, \docfi
84#if !defined(CONFIG_CPU_HAS_SMARTMIPS) && !defined(CONFIG_CPU_MIPSR6)
85 LONG_S v1, PT_LO(sp)
86#endif
87#ifdef CONFIG_CPU_CAVIUM_OCTEON
88 /*
89 * The Octeon multiplier state is affected by general
90 * multiply instructions. It must be saved before and
91 * kernel code might corrupt it
92 */
93 jal octeon_mult_save
94#endif
95 .endm
96
97 .macro SAVE_STATIC docfi=0
98 cfi_st $16, PT_R16, \docfi
99 cfi_st $17, PT_R17, \docfi
100 cfi_st $18, PT_R18, \docfi
101 cfi_st $19, PT_R19, \docfi
102 cfi_st $20, PT_R20, \docfi
103 cfi_st $21, PT_R21, \docfi
104 cfi_st $22, PT_R22, \docfi
105 cfi_st $23, PT_R23, \docfi
106 cfi_st $30, PT_R30, \docfi
107 .endm
108
109/*
110 * get_saved_sp returns the SP for the current CPU by looking in the
111 * kernelsp array for it. If tosp is set, it stores the current sp in
112 * k0 and loads the new value in sp. If not, it clobbers k0 and
113 * stores the new value in k1, leaving sp unaffected.
114 */
115#ifdef CONFIG_SMP
116
117 /* SMP variation */
118 .macro get_saved_sp docfi=0 tosp=0
119 ASM_CPUID_MFC0 k0, ASM_SMP_CPUID_REG
120#if defined(CONFIG_32BIT) || defined(KBUILD_64BIT_SYM32)
121 lui k1, %hi(kernelsp)
122#else
123 lui k1, %highest(kernelsp)
124 daddiu k1, %higher(kernelsp)
125 dsll k1, 16
126 daddiu k1, %hi(kernelsp)
127 dsll k1, 16
128#endif
129 LONG_SRL k0, SMP_CPUID_PTRSHIFT
130 LONG_ADDU k1, k0
131 .if \tosp
132 move k0, sp
133 .if \docfi
134 .cfi_register sp, k0
135 .endif
136 LONG_L sp, %lo(kernelsp)(k1)
137 .else
138 LONG_L k1, %lo(kernelsp)(k1)
139 .endif
140 .endm
141
142 .macro set_saved_sp stackp temp temp2
143 ASM_CPUID_MFC0 \temp, ASM_SMP_CPUID_REG
144 LONG_SRL \temp, SMP_CPUID_PTRSHIFT
145 LONG_S \stackp, kernelsp(\temp)
146 .endm
147#else /* !CONFIG_SMP */
148 /* Uniprocessor variation */
149 .macro get_saved_sp docfi=0 tosp=0
150#ifdef CONFIG_CPU_JUMP_WORKAROUNDS
151 /*
152 * Clear BTB (branch target buffer), forbid RAS (return address
153 * stack) to workaround the Out-of-order Issue in Loongson2F
154 * via its diagnostic register.
155 */
156 move k0, ra
157 jal 1f
158 nop
1591: jal 1f
160 nop
1611: jal 1f
162 nop
1631: jal 1f
164 nop
1651: move ra, k0
166 li k0, 3
167 mtc0 k0, $22
168#endif /* CONFIG_CPU_JUMP_WORKAROUNDS */
169#if defined(CONFIG_32BIT) || defined(KBUILD_64BIT_SYM32)
170 lui k1, %hi(kernelsp)
171#else
172 lui k1, %highest(kernelsp)
173 daddiu k1, %higher(kernelsp)
174 dsll k1, k1, 16
175 daddiu k1, %hi(kernelsp)
176 dsll k1, k1, 16
177#endif
178 .if \tosp
179 move k0, sp
180 .if \docfi
181 .cfi_register sp, k0
182 .endif
183 LONG_L sp, %lo(kernelsp)(k1)
184 .else
185 LONG_L k1, %lo(kernelsp)(k1)
186 .endif
187 .endm
188
189 .macro set_saved_sp stackp temp temp2
190 LONG_S \stackp, kernelsp
191 .endm
192#endif
193
194 .macro SAVE_SOME docfi=0
195 .set push
196 .set noat
197 .set reorder
198 mfc0 k0, CP0_STATUS
199 sll k0, 3 /* extract cu0 bit */
200 .set noreorder
201 bltz k0, 8f
202 move k0, sp
203 .if \docfi
204 .cfi_register sp, k0
205 .endif
206#ifdef CONFIG_EVA
207 /*
208 * Flush interAptiv's Return Prediction Stack (RPS) by writing
209 * EntryHi. Toggling Config7.RPS is slower and less portable.
210 *
211 * The RPS isn't automatically flushed when exceptions are
212 * taken, which can result in kernel mode speculative accesses
213 * to user addresses if the RPS mispredicts. That's harmless
214 * when user and kernel share the same address space, but with
215 * EVA the same user segments may be unmapped to kernel mode,
216 * even containing sensitive MMIO regions or invalid memory.
217 *
218 * This can happen when the kernel sets the return address to
219 * ret_from_* and jr's to the exception handler, which looks
220 * more like a tail call than a function call. If nested calls
221 * don't evict the last user address in the RPS, it will
222 * mispredict the return and fetch from a user controlled
223 * address into the icache.
224 *
225 * More recent EVA-capable cores with MAAR to restrict
226 * speculative accesses aren't affected.
227 */
228 MFC0 k0, CP0_ENTRYHI
229 MTC0 k0, CP0_ENTRYHI
230#endif
231 .set reorder
232 /* Called from user mode, new stack. */
233 get_saved_sp docfi=\docfi tosp=1
2348:
235#ifdef CONFIG_CPU_DADDI_WORKAROUNDS
236 .set at=k1
237#endif
238 PTR_SUBU sp, PT_SIZE
239#ifdef CONFIG_CPU_DADDI_WORKAROUNDS
240 .set noat
241#endif
242 .if \docfi
243 .cfi_def_cfa sp,0
244 .endif
245 cfi_st k0, PT_R29, \docfi
246 cfi_rel_offset sp, PT_R29, \docfi
247 cfi_st v1, PT_R3, \docfi
248 /*
249 * You might think that you don't need to save $0,
250 * but the FPU emulator and gdb remote debug stub
251 * need it to operate correctly
252 */
253 LONG_S $0, PT_R0(sp)
254 mfc0 v1, CP0_STATUS
255 cfi_st v0, PT_R2, \docfi
256 LONG_S v1, PT_STATUS(sp)
257 cfi_st $4, PT_R4, \docfi
258 mfc0 v1, CP0_CAUSE
259 cfi_st $5, PT_R5, \docfi
260 LONG_S v1, PT_CAUSE(sp)
261 cfi_st $6, PT_R6, \docfi
262 cfi_st ra, PT_R31, \docfi
263 MFC0 ra, CP0_EPC
264 cfi_st $7, PT_R7, \docfi
265#ifdef CONFIG_64BIT
266 cfi_st $8, PT_R8, \docfi
267 cfi_st $9, PT_R9, \docfi
268#endif
269 LONG_S ra, PT_EPC(sp)
270 .if \docfi
271 .cfi_rel_offset ra, PT_EPC
272 .endif
273 cfi_st $25, PT_R25, \docfi
274 cfi_st $28, PT_R28, \docfi
275
276 /* Set thread_info if we're coming from user mode */
277 mfc0 k0, CP0_STATUS
278 sll k0, 3 /* extract cu0 bit */
279 bltz k0, 9f
280
281 ori $28, sp, _THREAD_MASK
282 xori $28, _THREAD_MASK
283#ifdef CONFIG_CPU_CAVIUM_OCTEON
284 .set mips64
285 pref 0, 0($28) /* Prefetch the current pointer */
286#endif
2879:
288 .set pop
289 .endm
290
291 .macro SAVE_ALL docfi=0
292 SAVE_SOME \docfi
293 SAVE_AT \docfi
294 SAVE_TEMP \docfi
295 SAVE_STATIC \docfi
296 .endm
297
298 .macro RESTORE_AT docfi=0
299 .set push
300 .set noat
301 cfi_ld $1, PT_R1, \docfi
302 .set pop
303 .endm
304
305 .macro RESTORE_TEMP docfi=0
306#ifdef CONFIG_CPU_CAVIUM_OCTEON
307 /* Restore the Octeon multiplier state */
308 jal octeon_mult_restore
309#endif
310#ifdef CONFIG_CPU_HAS_SMARTMIPS
311 LONG_L $24, PT_ACX(sp)
312 mtlhx $24
313 LONG_L $24, PT_HI(sp)
314 mtlhx $24
315 LONG_L $24, PT_LO(sp)
316 mtlhx $24
317#elif !defined(CONFIG_CPU_MIPSR6)
318 LONG_L $24, PT_LO(sp)
319 mtlo $24
320 LONG_L $24, PT_HI(sp)
321 mthi $24
322#endif
323#ifdef CONFIG_32BIT
324 cfi_ld $8, PT_R8, \docfi
325 cfi_ld $9, PT_R9, \docfi
326#endif
327 cfi_ld $10, PT_R10, \docfi
328 cfi_ld $11, PT_R11, \docfi
329 cfi_ld $12, PT_R12, \docfi
330 cfi_ld $13, PT_R13, \docfi
331 cfi_ld $14, PT_R14, \docfi
332 cfi_ld $15, PT_R15, \docfi
333 cfi_ld $24, PT_R24, \docfi
334 .endm
335
336 .macro RESTORE_STATIC docfi=0
337 cfi_ld $16, PT_R16, \docfi
338 cfi_ld $17, PT_R17, \docfi
339 cfi_ld $18, PT_R18, \docfi
340 cfi_ld $19, PT_R19, \docfi
341 cfi_ld $20, PT_R20, \docfi
342 cfi_ld $21, PT_R21, \docfi
343 cfi_ld $22, PT_R22, \docfi
344 cfi_ld $23, PT_R23, \docfi
345 cfi_ld $30, PT_R30, \docfi
346 .endm
347
348 .macro RESTORE_SP docfi=0
349 cfi_ld sp, PT_R29, \docfi
350 .endm
351
352#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
353
354 .macro RESTORE_SOME docfi=0
355 .set push
356 .set reorder
357 .set noat
358 mfc0 a0, CP0_STATUS
359 li v1, ST0_CU1 | ST0_IM
360 ori a0, STATMASK
361 xori a0, STATMASK
362 mtc0 a0, CP0_STATUS
363 and a0, v1
364 LONG_L v0, PT_STATUS(sp)
365 nor v1, $0, v1
366 and v0, v1
367 or v0, a0
368 mtc0 v0, CP0_STATUS
369 cfi_ld $31, PT_R31, \docfi
370 cfi_ld $28, PT_R28, \docfi
371 cfi_ld $25, PT_R25, \docfi
372 cfi_ld $7, PT_R7, \docfi
373 cfi_ld $6, PT_R6, \docfi
374 cfi_ld $5, PT_R5, \docfi
375 cfi_ld $4, PT_R4, \docfi
376 cfi_ld $3, PT_R3, \docfi
377 cfi_ld $2, PT_R2, \docfi
378 .set pop
379 .endm
380
381 .macro RESTORE_SP_AND_RET docfi=0
382 .set push
383 .set noreorder
384 LONG_L k0, PT_EPC(sp)
385 RESTORE_SP \docfi
386 jr k0
387 rfe
388 .set pop
389 .endm
390
391#else
392 .macro RESTORE_SOME docfi=0
393 .set push
394 .set reorder
395 .set noat
396 mfc0 a0, CP0_STATUS
397 ori a0, STATMASK
398 xori a0, STATMASK
399 mtc0 a0, CP0_STATUS
400 li v1, ST0_CU1 | ST0_FR | ST0_IM
401 and a0, v1
402 LONG_L v0, PT_STATUS(sp)
403 nor v1, $0, v1
404 and v0, v1
405 or v0, a0
406 mtc0 v0, CP0_STATUS
407 LONG_L v1, PT_EPC(sp)
408 MTC0 v1, CP0_EPC
409 cfi_ld $31, PT_R31, \docfi
410 cfi_ld $28, PT_R28, \docfi
411 cfi_ld $25, PT_R25, \docfi
412#ifdef CONFIG_64BIT
413 cfi_ld $8, PT_R8, \docfi
414 cfi_ld $9, PT_R9, \docfi
415#endif
416 cfi_ld $7, PT_R7, \docfi
417 cfi_ld $6, PT_R6, \docfi
418 cfi_ld $5, PT_R5, \docfi
419 cfi_ld $4, PT_R4, \docfi
420 cfi_ld $3, PT_R3, \docfi
421 cfi_ld $2, PT_R2, \docfi
422 .set pop
423 .endm
424
425 .macro RESTORE_SP_AND_RET docfi=0
426 RESTORE_SP \docfi
427#if defined(CONFIG_CPU_MIPSR5) || defined(CONFIG_CPU_MIPSR6)
428 eretnc
429#else
430 .set push
431 .set arch=r4000
432 eret
433 .set pop
434#endif
435 .endm
436
437#endif
438
439 .macro RESTORE_ALL docfi=0
440 RESTORE_TEMP \docfi
441 RESTORE_STATIC \docfi
442 RESTORE_AT \docfi
443 RESTORE_SOME \docfi
444 RESTORE_SP \docfi
445 .endm
446
447/*
448 * Move to kernel mode and disable interrupts.
449 * Set cp0 enable bit as sign that we're running on the kernel stack
450 */
451 .macro CLI
452 mfc0 t0, CP0_STATUS
453 li t1, ST0_CU0 | STATMASK
454 or t0, t1
455 xori t0, STATMASK
456 mtc0 t0, CP0_STATUS
457 irq_disable_hazard
458 .endm
459
460/*
461 * Move to kernel mode and enable interrupts.
462 * Set cp0 enable bit as sign that we're running on the kernel stack
463 */
464 .macro STI
465 mfc0 t0, CP0_STATUS
466 li t1, ST0_CU0 | STATMASK
467 or t0, t1
468 xori t0, STATMASK & ~1
469 mtc0 t0, CP0_STATUS
470 irq_enable_hazard
471 .endm
472
473/*
474 * Just move to kernel mode and leave interrupts as they are. Note
475 * for the R3000 this means copying the previous enable from IEp.
476 * Set cp0 enable bit as sign that we're running on the kernel stack
477 */
478 .macro KMODE
479 mfc0 t0, CP0_STATUS
480 li t1, ST0_CU0 | (STATMASK & ~1)
481#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
482 andi t2, t0, ST0_IEP
483 srl t2, 2
484 or t0, t2
485#endif
486 or t0, t1
487 xori t0, STATMASK & ~1
488 mtc0 t0, CP0_STATUS
489 irq_disable_hazard
490 .endm
491
492#endif /* _ASM_STACKFRAME_H */
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 95, 96, 99, 2001 Ralf Baechle
7 * Copyright (C) 1994, 1995, 1996 Paul M. Antoine.
8 * Copyright (C) 1999 Silicon Graphics, Inc.
9 * Copyright (C) 2007 Maciej W. Rozycki
10 */
11#ifndef _ASM_STACKFRAME_H
12#define _ASM_STACKFRAME_H
13
14#include <linux/threads.h>
15
16#include <asm/asm.h>
17#include <asm/asmmacro.h>
18#include <asm/mipsregs.h>
19#include <asm/asm-offsets.h>
20#include <asm/thread_info.h>
21
22/*
23 * For SMTC kernel, global IE should be left set, and interrupts
24 * controlled exclusively via IXMT.
25 */
26#ifdef CONFIG_MIPS_MT_SMTC
27#define STATMASK 0x1e
28#elif defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
29#define STATMASK 0x3f
30#else
31#define STATMASK 0x1f
32#endif
33
34#ifdef CONFIG_MIPS_MT_SMTC
35#include <asm/mipsmtregs.h>
36#endif /* CONFIG_MIPS_MT_SMTC */
37
38 .macro SAVE_AT
39 .set push
40 .set noat
41 LONG_S $1, PT_R1(sp)
42 .set pop
43 .endm
44
45 .macro SAVE_TEMP
46#ifdef CONFIG_CPU_HAS_SMARTMIPS
47 mflhxu v1
48 LONG_S v1, PT_LO(sp)
49 mflhxu v1
50 LONG_S v1, PT_HI(sp)
51 mflhxu v1
52 LONG_S v1, PT_ACX(sp)
53#else
54 mfhi v1
55#endif
56#ifdef CONFIG_32BIT
57 LONG_S $8, PT_R8(sp)
58 LONG_S $9, PT_R9(sp)
59#endif
60 LONG_S $10, PT_R10(sp)
61 LONG_S $11, PT_R11(sp)
62 LONG_S $12, PT_R12(sp)
63#ifndef CONFIG_CPU_HAS_SMARTMIPS
64 LONG_S v1, PT_HI(sp)
65 mflo v1
66#endif
67 LONG_S $13, PT_R13(sp)
68 LONG_S $14, PT_R14(sp)
69 LONG_S $15, PT_R15(sp)
70 LONG_S $24, PT_R24(sp)
71#ifndef CONFIG_CPU_HAS_SMARTMIPS
72 LONG_S v1, PT_LO(sp)
73#endif
74#ifdef CONFIG_CPU_CAVIUM_OCTEON
75 /*
76 * The Octeon multiplier state is affected by general
77 * multiply instructions. It must be saved before and
78 * kernel code might corrupt it
79 */
80 jal octeon_mult_save
81#endif
82 .endm
83
84 .macro SAVE_STATIC
85 LONG_S $16, PT_R16(sp)
86 LONG_S $17, PT_R17(sp)
87 LONG_S $18, PT_R18(sp)
88 LONG_S $19, PT_R19(sp)
89 LONG_S $20, PT_R20(sp)
90 LONG_S $21, PT_R21(sp)
91 LONG_S $22, PT_R22(sp)
92 LONG_S $23, PT_R23(sp)
93 LONG_S $30, PT_R30(sp)
94 .endm
95
96#ifdef CONFIG_SMP
97 .macro get_saved_sp /* SMP variation */
98 ASM_CPUID_MFC0 k0, ASM_SMP_CPUID_REG
99#if defined(CONFIG_32BIT) || defined(KBUILD_64BIT_SYM32)
100 lui k1, %hi(kernelsp)
101#else
102 lui k1, %highest(kernelsp)
103 daddiu k1, %higher(kernelsp)
104 dsll k1, 16
105 daddiu k1, %hi(kernelsp)
106 dsll k1, 16
107#endif
108 LONG_SRL k0, SMP_CPUID_PTRSHIFT
109 LONG_ADDU k1, k0
110 LONG_L k1, %lo(kernelsp)(k1)
111 .endm
112
113 .macro set_saved_sp stackp temp temp2
114 ASM_CPUID_MFC0 \temp, ASM_SMP_CPUID_REG
115 LONG_SRL \temp, SMP_CPUID_PTRSHIFT
116 LONG_S \stackp, kernelsp(\temp)
117 .endm
118#else /* !CONFIG_SMP */
119 .macro get_saved_sp /* Uniprocessor variation */
120#ifdef CONFIG_CPU_JUMP_WORKAROUNDS
121 /*
122 * Clear BTB (branch target buffer), forbid RAS (return address
123 * stack) to workaround the Out-of-order Issue in Loongson2F
124 * via its diagnostic register.
125 */
126 move k0, ra
127 jal 1f
128 nop
1291: jal 1f
130 nop
1311: jal 1f
132 nop
1331: jal 1f
134 nop
1351: move ra, k0
136 li k0, 3
137 mtc0 k0, $22
138#endif /* CONFIG_CPU_JUMP_WORKAROUNDS */
139#if defined(CONFIG_32BIT) || defined(KBUILD_64BIT_SYM32)
140 lui k1, %hi(kernelsp)
141#else
142 lui k1, %highest(kernelsp)
143 daddiu k1, %higher(kernelsp)
144 dsll k1, k1, 16
145 daddiu k1, %hi(kernelsp)
146 dsll k1, k1, 16
147#endif
148 LONG_L k1, %lo(kernelsp)(k1)
149 .endm
150
151 .macro set_saved_sp stackp temp temp2
152 LONG_S \stackp, kernelsp
153 .endm
154#endif
155
156 .macro SAVE_SOME
157 .set push
158 .set noat
159 .set reorder
160 mfc0 k0, CP0_STATUS
161 sll k0, 3 /* extract cu0 bit */
162 .set noreorder
163 bltz k0, 8f
164 move k1, sp
165 .set reorder
166 /* Called from user mode, new stack. */
167 get_saved_sp
168#ifndef CONFIG_CPU_DADDI_WORKAROUNDS
1698: move k0, sp
170 PTR_SUBU sp, k1, PT_SIZE
171#else
172 .set at=k0
1738: PTR_SUBU k1, PT_SIZE
174 .set noat
175 move k0, sp
176 move sp, k1
177#endif
178 LONG_S k0, PT_R29(sp)
179 LONG_S $3, PT_R3(sp)
180 /*
181 * You might think that you don't need to save $0,
182 * but the FPU emulator and gdb remote debug stub
183 * need it to operate correctly
184 */
185 LONG_S $0, PT_R0(sp)
186 mfc0 v1, CP0_STATUS
187 LONG_S $2, PT_R2(sp)
188 LONG_S v1, PT_STATUS(sp)
189#ifdef CONFIG_MIPS_MT_SMTC
190 /*
191 * Ideally, these instructions would be shuffled in
192 * to cover the pipeline delay.
193 */
194 .set mips32
195 mfc0 k0, CP0_TCSTATUS
196 .set mips0
197 LONG_S k0, PT_TCSTATUS(sp)
198#endif /* CONFIG_MIPS_MT_SMTC */
199 LONG_S $4, PT_R4(sp)
200 mfc0 v1, CP0_CAUSE
201 LONG_S $5, PT_R5(sp)
202 LONG_S v1, PT_CAUSE(sp)
203 LONG_S $6, PT_R6(sp)
204 MFC0 v1, CP0_EPC
205 LONG_S $7, PT_R7(sp)
206#ifdef CONFIG_64BIT
207 LONG_S $8, PT_R8(sp)
208 LONG_S $9, PT_R9(sp)
209#endif
210 LONG_S v1, PT_EPC(sp)
211 LONG_S $25, PT_R25(sp)
212 LONG_S $28, PT_R28(sp)
213 LONG_S $31, PT_R31(sp)
214 ori $28, sp, _THREAD_MASK
215 xori $28, _THREAD_MASK
216#ifdef CONFIG_CPU_CAVIUM_OCTEON
217 .set mips64
218 pref 0, 0($28) /* Prefetch the current pointer */
219#endif
220 .set pop
221 .endm
222
223 .macro SAVE_ALL
224 SAVE_SOME
225 SAVE_AT
226 SAVE_TEMP
227 SAVE_STATIC
228 .endm
229
230 .macro RESTORE_AT
231 .set push
232 .set noat
233 LONG_L $1, PT_R1(sp)
234 .set pop
235 .endm
236
237 .macro RESTORE_TEMP
238#ifdef CONFIG_CPU_CAVIUM_OCTEON
239 /* Restore the Octeon multiplier state */
240 jal octeon_mult_restore
241#endif
242#ifdef CONFIG_CPU_HAS_SMARTMIPS
243 LONG_L $24, PT_ACX(sp)
244 mtlhx $24
245 LONG_L $24, PT_HI(sp)
246 mtlhx $24
247 LONG_L $24, PT_LO(sp)
248 mtlhx $24
249#else
250 LONG_L $24, PT_LO(sp)
251 mtlo $24
252 LONG_L $24, PT_HI(sp)
253 mthi $24
254#endif
255#ifdef CONFIG_32BIT
256 LONG_L $8, PT_R8(sp)
257 LONG_L $9, PT_R9(sp)
258#endif
259 LONG_L $10, PT_R10(sp)
260 LONG_L $11, PT_R11(sp)
261 LONG_L $12, PT_R12(sp)
262 LONG_L $13, PT_R13(sp)
263 LONG_L $14, PT_R14(sp)
264 LONG_L $15, PT_R15(sp)
265 LONG_L $24, PT_R24(sp)
266 .endm
267
268 .macro RESTORE_STATIC
269 LONG_L $16, PT_R16(sp)
270 LONG_L $17, PT_R17(sp)
271 LONG_L $18, PT_R18(sp)
272 LONG_L $19, PT_R19(sp)
273 LONG_L $20, PT_R20(sp)
274 LONG_L $21, PT_R21(sp)
275 LONG_L $22, PT_R22(sp)
276 LONG_L $23, PT_R23(sp)
277 LONG_L $30, PT_R30(sp)
278 .endm
279
280#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
281
282 .macro RESTORE_SOME
283 .set push
284 .set reorder
285 .set noat
286 mfc0 a0, CP0_STATUS
287 li v1, 0xff00
288 ori a0, STATMASK
289 xori a0, STATMASK
290 mtc0 a0, CP0_STATUS
291 and a0, v1
292 LONG_L v0, PT_STATUS(sp)
293 nor v1, $0, v1
294 and v0, v1
295 or v0, a0
296 mtc0 v0, CP0_STATUS
297 LONG_L $31, PT_R31(sp)
298 LONG_L $28, PT_R28(sp)
299 LONG_L $25, PT_R25(sp)
300 LONG_L $7, PT_R7(sp)
301 LONG_L $6, PT_R6(sp)
302 LONG_L $5, PT_R5(sp)
303 LONG_L $4, PT_R4(sp)
304 LONG_L $3, PT_R3(sp)
305 LONG_L $2, PT_R2(sp)
306 .set pop
307 .endm
308
309 .macro RESTORE_SP_AND_RET
310 .set push
311 .set noreorder
312 LONG_L k0, PT_EPC(sp)
313 LONG_L sp, PT_R29(sp)
314 jr k0
315 rfe
316 .set pop
317 .endm
318
319#else
320 .macro RESTORE_SOME
321 .set push
322 .set reorder
323 .set noat
324#ifdef CONFIG_MIPS_MT_SMTC
325 .set mips32r2
326 /*
327 * We need to make sure the read-modify-write
328 * of Status below isn't perturbed by an interrupt
329 * or cross-TC access, so we need to do at least a DMT,
330 * protected by an interrupt-inhibit. But setting IXMT
331 * also creates a few-cycle window where an IPI could
332 * be queued and not be detected before potentially
333 * returning to a WAIT or user-mode loop. It must be
334 * replayed.
335 *
336 * We're in the middle of a context switch, and
337 * we can't dispatch it directly without trashing
338 * some registers, so we'll try to detect this unlikely
339 * case and program a software interrupt in the VPE,
340 * as would be done for a cross-VPE IPI. To accommodate
341 * the handling of that case, we're doing a DVPE instead
342 * of just a DMT here to protect against other threads.
343 * This is a lot of cruft to cover a tiny window.
344 * If you can find a better design, implement it!
345 *
346 */
347 mfc0 v0, CP0_TCSTATUS
348 ori v0, TCSTATUS_IXMT
349 mtc0 v0, CP0_TCSTATUS
350 _ehb
351 DVPE 5 # dvpe a1
352 jal mips_ihb
353#endif /* CONFIG_MIPS_MT_SMTC */
354 mfc0 a0, CP0_STATUS
355 ori a0, STATMASK
356 xori a0, STATMASK
357 mtc0 a0, CP0_STATUS
358 li v1, 0xff00
359 and a0, v1
360 LONG_L v0, PT_STATUS(sp)
361 nor v1, $0, v1
362 and v0, v1
363 or v0, a0
364 mtc0 v0, CP0_STATUS
365#ifdef CONFIG_MIPS_MT_SMTC
366/*
367 * Only after EXL/ERL have been restored to status can we
368 * restore TCStatus.IXMT.
369 */
370 LONG_L v1, PT_TCSTATUS(sp)
371 _ehb
372 mfc0 a0, CP0_TCSTATUS
373 andi v1, TCSTATUS_IXMT
374 bnez v1, 0f
375
376/*
377 * We'd like to detect any IPIs queued in the tiny window
378 * above and request an software interrupt to service them
379 * when we ERET.
380 *
381 * Computing the offset into the IPIQ array of the executing
382 * TC's IPI queue in-line would be tedious. We use part of
383 * the TCContext register to hold 16 bits of offset that we
384 * can add in-line to find the queue head.
385 */
386 mfc0 v0, CP0_TCCONTEXT
387 la a2, IPIQ
388 srl v0, v0, 16
389 addu a2, a2, v0
390 LONG_L v0, 0(a2)
391 beqz v0, 0f
392/*
393 * If we have a queue, provoke dispatch within the VPE by setting C_SW1
394 */
395 mfc0 v0, CP0_CAUSE
396 ori v0, v0, C_SW1
397 mtc0 v0, CP0_CAUSE
3980:
399 /*
400 * This test should really never branch but
401 * let's be prudent here. Having atomized
402 * the shared register modifications, we can
403 * now EVPE, and must do so before interrupts
404 * are potentially re-enabled.
405 */
406 andi a1, a1, MVPCONTROL_EVP
407 beqz a1, 1f
408 evpe
4091:
410 /* We know that TCStatua.IXMT should be set from above */
411 xori a0, a0, TCSTATUS_IXMT
412 or a0, a0, v1
413 mtc0 a0, CP0_TCSTATUS
414 _ehb
415
416 .set mips0
417#endif /* CONFIG_MIPS_MT_SMTC */
418 LONG_L v1, PT_EPC(sp)
419 MTC0 v1, CP0_EPC
420 LONG_L $31, PT_R31(sp)
421 LONG_L $28, PT_R28(sp)
422 LONG_L $25, PT_R25(sp)
423#ifdef CONFIG_64BIT
424 LONG_L $8, PT_R8(sp)
425 LONG_L $9, PT_R9(sp)
426#endif
427 LONG_L $7, PT_R7(sp)
428 LONG_L $6, PT_R6(sp)
429 LONG_L $5, PT_R5(sp)
430 LONG_L $4, PT_R4(sp)
431 LONG_L $3, PT_R3(sp)
432 LONG_L $2, PT_R2(sp)
433 .set pop
434 .endm
435
436 .macro RESTORE_SP_AND_RET
437 LONG_L sp, PT_R29(sp)
438 .set arch=r4000
439 eret
440 .set mips0
441 .endm
442
443#endif
444
445 .macro RESTORE_SP
446 LONG_L sp, PT_R29(sp)
447 .endm
448
449 .macro RESTORE_ALL
450 RESTORE_TEMP
451 RESTORE_STATIC
452 RESTORE_AT
453 RESTORE_SOME
454 RESTORE_SP
455 .endm
456
457 .macro RESTORE_ALL_AND_RET
458 RESTORE_TEMP
459 RESTORE_STATIC
460 RESTORE_AT
461 RESTORE_SOME
462 RESTORE_SP_AND_RET
463 .endm
464
465/*
466 * Move to kernel mode and disable interrupts.
467 * Set cp0 enable bit as sign that we're running on the kernel stack
468 */
469 .macro CLI
470#if !defined(CONFIG_MIPS_MT_SMTC)
471 mfc0 t0, CP0_STATUS
472 li t1, ST0_CU0 | STATMASK
473 or t0, t1
474 xori t0, STATMASK
475 mtc0 t0, CP0_STATUS
476#else /* CONFIG_MIPS_MT_SMTC */
477 /*
478 * For SMTC, we need to set privilege
479 * and disable interrupts only for the
480 * current TC, using the TCStatus register.
481 */
482 mfc0 t0, CP0_TCSTATUS
483 /* Fortunately CU 0 is in the same place in both registers */
484 /* Set TCU0, TMX, TKSU (for later inversion) and IXMT */
485 li t1, ST0_CU0 | 0x08001c00
486 or t0, t1
487 /* Clear TKSU, leave IXMT */
488 xori t0, 0x00001800
489 mtc0 t0, CP0_TCSTATUS
490 _ehb
491 /* We need to leave the global IE bit set, but clear EXL...*/
492 mfc0 t0, CP0_STATUS
493 ori t0, ST0_EXL | ST0_ERL
494 xori t0, ST0_EXL | ST0_ERL
495 mtc0 t0, CP0_STATUS
496#endif /* CONFIG_MIPS_MT_SMTC */
497 irq_disable_hazard
498 .endm
499
500/*
501 * Move to kernel mode and enable interrupts.
502 * Set cp0 enable bit as sign that we're running on the kernel stack
503 */
504 .macro STI
505#if !defined(CONFIG_MIPS_MT_SMTC)
506 mfc0 t0, CP0_STATUS
507 li t1, ST0_CU0 | STATMASK
508 or t0, t1
509 xori t0, STATMASK & ~1
510 mtc0 t0, CP0_STATUS
511#else /* CONFIG_MIPS_MT_SMTC */
512 /*
513 * For SMTC, we need to set privilege
514 * and enable interrupts only for the
515 * current TC, using the TCStatus register.
516 */
517 _ehb
518 mfc0 t0, CP0_TCSTATUS
519 /* Fortunately CU 0 is in the same place in both registers */
520 /* Set TCU0, TKSU (for later inversion) and IXMT */
521 li t1, ST0_CU0 | 0x08001c00
522 or t0, t1
523 /* Clear TKSU *and* IXMT */
524 xori t0, 0x00001c00
525 mtc0 t0, CP0_TCSTATUS
526 _ehb
527 /* We need to leave the global IE bit set, but clear EXL...*/
528 mfc0 t0, CP0_STATUS
529 ori t0, ST0_EXL
530 xori t0, ST0_EXL
531 mtc0 t0, CP0_STATUS
532 /* irq_enable_hazard below should expand to EHB for 24K/34K cpus */
533#endif /* CONFIG_MIPS_MT_SMTC */
534 irq_enable_hazard
535 .endm
536
537/*
538 * Just move to kernel mode and leave interrupts as they are. Note
539 * for the R3000 this means copying the previous enable from IEp.
540 * Set cp0 enable bit as sign that we're running on the kernel stack
541 */
542 .macro KMODE
543#ifdef CONFIG_MIPS_MT_SMTC
544 /*
545 * This gets baroque in SMTC. We want to
546 * protect the non-atomic clearing of EXL
547 * with DMT/EMT, but we don't want to take
548 * an interrupt while DMT is still in effect.
549 */
550
551 /* KMODE gets invoked from both reorder and noreorder code */
552 .set push
553 .set mips32r2
554 .set noreorder
555 mfc0 v0, CP0_TCSTATUS
556 andi v1, v0, TCSTATUS_IXMT
557 ori v0, TCSTATUS_IXMT
558 mtc0 v0, CP0_TCSTATUS
559 _ehb
560 DMT 2 # dmt v0
561 /*
562 * We don't know a priori if ra is "live"
563 */
564 move t0, ra
565 jal mips_ihb
566 nop /* delay slot */
567 move ra, t0
568#endif /* CONFIG_MIPS_MT_SMTC */
569 mfc0 t0, CP0_STATUS
570 li t1, ST0_CU0 | (STATMASK & ~1)
571#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
572 andi t2, t0, ST0_IEP
573 srl t2, 2
574 or t0, t2
575#endif
576 or t0, t1
577 xori t0, STATMASK & ~1
578 mtc0 t0, CP0_STATUS
579#ifdef CONFIG_MIPS_MT_SMTC
580 _ehb
581 andi v0, v0, VPECONTROL_TE
582 beqz v0, 2f
583 nop /* delay slot */
584 emt
5852:
586 mfc0 v0, CP0_TCSTATUS
587 /* Clear IXMT, then OR in previous value */
588 ori v0, TCSTATUS_IXMT
589 xori v0, TCSTATUS_IXMT
590 or v0, v1, v0
591 mtc0 v0, CP0_TCSTATUS
592 /*
593 * irq_disable_hazard below should expand to EHB
594 * on 24K/34K CPUS
595 */
596 .set pop
597#endif /* CONFIG_MIPS_MT_SMTC */
598 irq_disable_hazard
599 .endm
600
601#endif /* _ASM_STACKFRAME_H */