Linux Audio

Check our new training course

Loading...
v5.9
  1// SPDX-License-Identifier: GPL-2.0
  2/*
  3 * Exceptions for specific devices. Usually work-arounds for fatal design flaws.
  4 */
  5
  6#include <linux/delay.h>
  7#include <linux/dmi.h>
  8#include <linux/pci.h>
  9#include <linux/vgaarb.h>
 10#include <asm/hpet.h>
 11#include <asm/pci_x86.h>
 12
 13static void pci_fixup_i450nx(struct pci_dev *d)
 14{
 15	/*
 16	 * i450NX -- Find and scan all secondary buses on all PXB's.
 17	 */
 18	int pxb, reg;
 19	u8 busno, suba, subb;
 20
 21	dev_warn(&d->dev, "Searching for i450NX host bridges\n");
 22	reg = 0xd0;
 23	for(pxb = 0; pxb < 2; pxb++) {
 24		pci_read_config_byte(d, reg++, &busno);
 25		pci_read_config_byte(d, reg++, &suba);
 26		pci_read_config_byte(d, reg++, &subb);
 27		dev_dbg(&d->dev, "i450NX PXB %d: %02x/%02x/%02x\n", pxb, busno,
 28			suba, subb);
 29		if (busno)
 30			pcibios_scan_root(busno);	/* Bus A */
 31		if (suba < subb)
 32			pcibios_scan_root(suba+1);	/* Bus B */
 33	}
 34	pcibios_last_bus = -1;
 35}
 36DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, pci_fixup_i450nx);
 37
 38static void pci_fixup_i450gx(struct pci_dev *d)
 39{
 40	/*
 41	 * i450GX and i450KX -- Find and scan all secondary buses.
 42	 * (called separately for each PCI bridge found)
 43	 */
 44	u8 busno;
 45	pci_read_config_byte(d, 0x4a, &busno);
 46	dev_info(&d->dev, "i440KX/GX host bridge; secondary bus %02x\n", busno);
 47	pcibios_scan_root(busno);
 48	pcibios_last_bus = -1;
 49}
 50DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454GX, pci_fixup_i450gx);
 51
 52static void pci_fixup_umc_ide(struct pci_dev *d)
 53{
 54	/*
 55	 * UM8886BF IDE controller sets region type bits incorrectly,
 56	 * therefore they look like memory despite of them being I/O.
 57	 */
 58	int i;
 59
 60	dev_warn(&d->dev, "Fixing base address flags\n");
 61	for(i = 0; i < 4; i++)
 62		d->resource[i].flags |= PCI_BASE_ADDRESS_SPACE_IO;
 63}
 64DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_UMC, PCI_DEVICE_ID_UMC_UM8886BF, pci_fixup_umc_ide);
 65
 66static void pci_fixup_latency(struct pci_dev *d)
 
 
 
 
 
 
 
 
 
 
 
 
 
 67{
 68	/*
 69	 *  SiS 5597 and 5598 chipsets require latency timer set to
 70	 *  at most 32 to avoid lockups.
 71	 */
 72	dev_dbg(&d->dev, "Setting max latency to 32\n");
 73	pcibios_max_latency = 32;
 74}
 75DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, pci_fixup_latency);
 76DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5598, pci_fixup_latency);
 77
 78static void pci_fixup_piix4_acpi(struct pci_dev *d)
 79{
 80	/*
 81	 * PIIX4 ACPI device: hardwired IRQ9
 82	 */
 83	d->irq = 9;
 84}
 85DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, pci_fixup_piix4_acpi);
 86
 87/*
 88 * Addresses issues with problems in the memory write queue timer in
 89 * certain VIA Northbridges.  This bugfix is per VIA's specifications,
 90 * except for the KL133/KM133: clearing bit 5 on those Northbridges seems
 91 * to trigger a bug in its integrated ProSavage video card, which
 92 * causes screen corruption.  We only clear bits 6 and 7 for that chipset,
 93 * until VIA can provide us with definitive information on why screen
 94 * corruption occurs, and what exactly those bits do.
 95 *
 96 * VIA 8363,8622,8361 Northbridges:
 97 *  - bits  5, 6, 7 at offset 0x55 need to be turned off
 98 * VIA 8367 (KT266x) Northbridges:
 99 *  - bits  5, 6, 7 at offset 0x95 need to be turned off
100 * VIA 8363 rev 0x81/0x84 (KL133/KM133) Northbridges:
101 *  - bits     6, 7 at offset 0x55 need to be turned off
102 */
103
104#define VIA_8363_KL133_REVISION_ID 0x81
105#define VIA_8363_KM133_REVISION_ID 0x84
106
107static void pci_fixup_via_northbridge_bug(struct pci_dev *d)
108{
109	u8 v;
110	int where = 0x55;
111	int mask = 0x1f; /* clear bits 5, 6, 7 by default */
112
113	if (d->device == PCI_DEVICE_ID_VIA_8367_0) {
114		/* fix pci bus latency issues resulted by NB bios error
115		   it appears on bug free^Wreduced kt266x's bios forces
116		   NB latency to zero */
117		pci_write_config_byte(d, PCI_LATENCY_TIMER, 0);
118
119		where = 0x95; /* the memory write queue timer register is
120				different for the KT266x's: 0x95 not 0x55 */
121	} else if (d->device == PCI_DEVICE_ID_VIA_8363_0 &&
122			(d->revision == VIA_8363_KL133_REVISION_ID ||
123			d->revision == VIA_8363_KM133_REVISION_ID)) {
124			mask = 0x3f; /* clear only bits 6 and 7; clearing bit 5
125					causes screen corruption on the KL133/KM133 */
126	}
127
128	pci_read_config_byte(d, where, &v);
129	if (v & ~mask) {
130		dev_warn(&d->dev, "Disabling VIA memory write queue (PCI ID %04x, rev %02x): [%02x] %02x & %02x -> %02x\n", \
131			d->device, d->revision, where, v, mask, v & mask);
132		v &= mask;
133		pci_write_config_byte(d, where, v);
134	}
135}
136DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, pci_fixup_via_northbridge_bug);
137DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8622, pci_fixup_via_northbridge_bug);
138DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, pci_fixup_via_northbridge_bug);
139DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8367_0, pci_fixup_via_northbridge_bug);
140DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, pci_fixup_via_northbridge_bug);
141DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8622, pci_fixup_via_northbridge_bug);
142DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, pci_fixup_via_northbridge_bug);
143DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8367_0, pci_fixup_via_northbridge_bug);
144
145/*
146 * For some reasons Intel decided that certain parts of their
147 * 815, 845 and some other chipsets must look like PCI-to-PCI bridges
148 * while they are obviously not. The 82801 family (AA, AB, BAM/CAM,
149 * BA/CA/DB and E) PCI bridges are actually HUB-to-PCI ones, according
150 * to Intel terminology. These devices do forward all addresses from
151 * system to PCI bus no matter what are their window settings, so they are
152 * "transparent" (or subtractive decoding) from programmers point of view.
153 */
154static void pci_fixup_transparent_bridge(struct pci_dev *dev)
155{
156	if ((dev->device & 0xff00) == 0x2400)
 
157		dev->transparent = 1;
158}
159DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
160			 PCI_CLASS_BRIDGE_PCI, 8, pci_fixup_transparent_bridge);
161
162/*
163 * Fixup for C1 Halt Disconnect problem on nForce2 systems.
164 *
165 * From information provided by "Allen Martin" <AMartin@nvidia.com>:
166 *
167 * A hang is caused when the CPU generates a very fast CONNECT/HALT cycle
168 * sequence.  Workaround is to set the SYSTEM_IDLE_TIMEOUT to 80 ns.
169 * This allows the state-machine and timer to return to a proper state within
170 * 80 ns of the CONNECT and probe appearing together.  Since the CPU will not
171 * issue another HALT within 80 ns of the initial HALT, the failure condition
172 * is avoided.
173 */
174static void pci_fixup_nforce2(struct pci_dev *dev)
175{
176	u32 val;
177
178	/*
179	 * Chip  Old value   New value
180	 * C17   0x1F0FFF01  0x1F01FF01
181	 * C18D  0x9F0FFF01  0x9F01FF01
182	 *
183	 * Northbridge chip version may be determined by
184	 * reading the PCI revision ID (0xC1 or greater is C18D).
185	 */
186	pci_read_config_dword(dev, 0x6c, &val);
187
188	/*
189	 * Apply fixup if needed, but don't touch disconnect state
190	 */
191	if ((val & 0x00FF0000) != 0x00010000) {
192		dev_warn(&dev->dev, "nForce2 C1 Halt Disconnect fixup\n");
193		pci_write_config_dword(dev, 0x6c, (val & 0xFF00FFFF) | 0x00010000);
194	}
195}
196DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2, pci_fixup_nforce2);
197DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2, pci_fixup_nforce2);
198
199/* Max PCI Express root ports */
200#define MAX_PCIEROOT	6
201static int quirk_aspm_offset[MAX_PCIEROOT << 3];
202
203#define GET_INDEX(a, b) ((((a) - PCI_DEVICE_ID_INTEL_MCH_PA) << 3) + ((b) & 7))
204
205static int quirk_pcie_aspm_read(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *value)
206{
207	return raw_pci_read(pci_domain_nr(bus), bus->number,
208						devfn, where, size, value);
209}
210
211/*
212 * Replace the original pci bus ops for write with a new one that will filter
213 * the request to insure ASPM cannot be enabled.
214 */
215static int quirk_pcie_aspm_write(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 value)
216{
217	u8 offset;
218
219	offset = quirk_aspm_offset[GET_INDEX(bus->self->device, devfn)];
220
221	if ((offset) && (where == offset))
222		value = value & ~PCI_EXP_LNKCTL_ASPMC;
223
224	return raw_pci_write(pci_domain_nr(bus), bus->number,
225						devfn, where, size, value);
226}
227
228static struct pci_ops quirk_pcie_aspm_ops = {
229	.read = quirk_pcie_aspm_read,
230	.write = quirk_pcie_aspm_write,
231};
232
233/*
234 * Prevents PCI Express ASPM (Active State Power Management) being enabled.
235 *
236 * Save the register offset, where the ASPM control bits are located,
237 * for each PCI Express device that is in the device list of
238 * the root port in an array for fast indexing. Replace the bus ops
239 * with the modified one.
240 */
241static void pcie_rootport_aspm_quirk(struct pci_dev *pdev)
242{
243	int i;
244	struct pci_bus  *pbus;
245	struct pci_dev *dev;
246
247	if ((pbus = pdev->subordinate) == NULL)
248		return;
249
250	/*
251	 * Check if the DID of pdev matches one of the six root ports. This
252	 * check is needed in the case this function is called directly by the
253	 * hot-plug driver.
254	 */
255	if ((pdev->device < PCI_DEVICE_ID_INTEL_MCH_PA) ||
256	    (pdev->device > PCI_DEVICE_ID_INTEL_MCH_PC1))
257		return;
258
259	if (list_empty(&pbus->devices)) {
260		/*
261		 * If no device is attached to the root port at power-up or
262		 * after hot-remove, the pbus->devices is empty and this code
263		 * will set the offsets to zero and the bus ops to parent's bus
264		 * ops, which is unmodified.
265		 */
266		for (i = GET_INDEX(pdev->device, 0); i <= GET_INDEX(pdev->device, 7); ++i)
267			quirk_aspm_offset[i] = 0;
268
269		pci_bus_set_ops(pbus, pbus->parent->ops);
270	} else {
271		/*
272		 * If devices are attached to the root port at power-up or
273		 * after hot-add, the code loops through the device list of
274		 * each root port to save the register offsets and replace the
275		 * bus ops.
276		 */
277		list_for_each_entry(dev, &pbus->devices, bus_list)
278			/* There are 0 to 8 devices attached to this bus */
279			quirk_aspm_offset[GET_INDEX(pdev->device, dev->devfn)] =
280				dev->pcie_cap + PCI_EXP_LNKCTL;
281
282		pci_bus_set_ops(pbus, &quirk_pcie_aspm_ops);
283		dev_info(&pbus->dev, "writes to ASPM control bits will be ignored\n");
284	}
285
286}
287DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_MCH_PA,	pcie_rootport_aspm_quirk);
288DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_MCH_PA1,	pcie_rootport_aspm_quirk);
289DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_MCH_PB,	pcie_rootport_aspm_quirk);
290DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_MCH_PB1,	pcie_rootport_aspm_quirk);
291DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_MCH_PC,	pcie_rootport_aspm_quirk);
292DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_MCH_PC1,	pcie_rootport_aspm_quirk);
293
294/*
295 * Fixup to mark boot BIOS video selected by BIOS before it changes
296 *
297 * From information provided by "Jon Smirl" <jonsmirl@gmail.com>
298 *
299 * The standard boot ROM sequence for an x86 machine uses the BIOS
300 * to select an initial video card for boot display. This boot video
301 * card will have its BIOS copied to 0xC0000 in system RAM.
302 * IORESOURCE_ROM_SHADOW is used to associate the boot video
303 * card with this copy. On laptops this copy has to be used since
304 * the main ROM may be compressed or combined with another image.
305 * See pci_map_rom() for use of this flag. Before marking the device
306 * with IORESOURCE_ROM_SHADOW check if a vga_default_device is already set
307 * by either arch code or vga-arbitration; if so only apply the fixup to this
308 * already-determined primary video card.
309 */
310
311static void pci_fixup_video(struct pci_dev *pdev)
312{
313	struct pci_dev *bridge;
314	struct pci_bus *bus;
315	u16 config;
316	struct resource *res;
 
 
317
318	/* Is VGA routed to us? */
319	bus = pdev->bus;
320	while (bus) {
321		bridge = bus->self;
322
323		/*
324		 * From information provided by
325		 * "David Miller" <davem@davemloft.net>
326		 * The bridge control register is valid for PCI header
327		 * type BRIDGE, or CARDBUS. Host to PCI controllers use
328		 * PCI header type NORMAL.
329		 */
330		if (bridge && (pci_is_bridge(bridge))) {
 
 
331			pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
332						&config);
333			if (!(config & PCI_BRIDGE_CTL_VGA))
334				return;
335		}
336		bus = bus->parent;
337	}
338	if (!vga_default_device() || pdev == vga_default_device()) {
339		pci_read_config_word(pdev, PCI_COMMAND, &config);
340		if (config & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
341			res = &pdev->resource[PCI_ROM_RESOURCE];
342
343			pci_disable_rom(pdev);
344			if (res->parent)
345				release_resource(res);
346
347			res->start = 0xC0000;
348			res->end = res->start + 0x20000 - 1;
349			res->flags = IORESOURCE_MEM | IORESOURCE_ROM_SHADOW |
350				     IORESOURCE_PCI_FIXED;
351			dev_info(&pdev->dev, "Video device with shadowed ROM at %pR\n",
352				 res);
353		}
354	}
355}
356DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
357				PCI_CLASS_DISPLAY_VGA, 8, pci_fixup_video);
358
359
360static const struct dmi_system_id msi_k8t_dmi_table[] = {
361	{
362		.ident = "MSI-K8T-Neo2Fir",
363		.matches = {
364			DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
365			DMI_MATCH(DMI_PRODUCT_NAME, "MS-6702E"),
366		},
367	},
368	{}
369};
370
371/*
372 * The AMD-Athlon64 board MSI "K8T Neo2-FIR" disables the onboard sound
373 * card if a PCI-soundcard is added.
374 *
375 * The BIOS only gives options "DISABLED" and "AUTO". This code sets
376 * the corresponding register-value to enable the soundcard.
377 *
378 * The soundcard is only enabled, if the mainborad is identified
379 * via DMI-tables and the soundcard is detected to be off.
380 */
381static void pci_fixup_msi_k8t_onboard_sound(struct pci_dev *dev)
382{
383	unsigned char val;
384	if (!dmi_check_system(msi_k8t_dmi_table))
385		return; /* only applies to MSI K8T Neo2-FIR */
386
387	pci_read_config_byte(dev, 0x50, &val);
388	if (val & 0x40) {
389		pci_write_config_byte(dev, 0x50, val & (~0x40));
390
391		/* verify the change for status output */
392		pci_read_config_byte(dev, 0x50, &val);
393		if (val & 0x40)
394			dev_info(&dev->dev, "Detected MSI K8T Neo2-FIR; "
395					"can't enable onboard soundcard!\n");
396		else
397			dev_info(&dev->dev, "Detected MSI K8T Neo2-FIR; "
398					"enabled onboard soundcard\n");
399	}
400}
401DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
402		pci_fixup_msi_k8t_onboard_sound);
403DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
404		pci_fixup_msi_k8t_onboard_sound);
405
406/*
407 * Some Toshiba laptops need extra code to enable their TI TSB43AB22/A.
408 *
409 * We pretend to bring them out of full D3 state, and restore the proper
410 * IRQ, PCI cache line size, and BARs, otherwise the device won't function
411 * properly.  In some cases, the device will generate an interrupt on
412 * the wrong IRQ line, causing any devices sharing the line it's
413 * *supposed* to use to be disabled by the kernel's IRQ debug code.
414 */
415static u16 toshiba_line_size;
416
417static const struct dmi_system_id toshiba_ohci1394_dmi_table[] = {
418	{
419		.ident = "Toshiba PS5 based laptop",
420		.matches = {
421			DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
422			DMI_MATCH(DMI_PRODUCT_VERSION, "PS5"),
423		},
424	},
425	{
426		.ident = "Toshiba PSM4 based laptop",
427		.matches = {
428			DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
429			DMI_MATCH(DMI_PRODUCT_VERSION, "PSM4"),
430		},
431	},
432	{
433		.ident = "Toshiba A40 based laptop",
434		.matches = {
435			DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
436			DMI_MATCH(DMI_PRODUCT_VERSION, "PSA40U"),
437		},
438	},
439	{ }
440};
441
442static void pci_pre_fixup_toshiba_ohci1394(struct pci_dev *dev)
443{
444	if (!dmi_check_system(toshiba_ohci1394_dmi_table))
445		return; /* only applies to certain Toshibas (so far) */
446
447	dev->current_state = PCI_D3cold;
448	pci_read_config_word(dev, PCI_CACHE_LINE_SIZE, &toshiba_line_size);
449}
450DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, 0x8032,
451			 pci_pre_fixup_toshiba_ohci1394);
452
453static void pci_post_fixup_toshiba_ohci1394(struct pci_dev *dev)
454{
455	if (!dmi_check_system(toshiba_ohci1394_dmi_table))
456		return; /* only applies to certain Toshibas (so far) */
457
458	/* Restore config space on Toshiba laptops */
459	pci_write_config_word(dev, PCI_CACHE_LINE_SIZE, toshiba_line_size);
460	pci_read_config_byte(dev, PCI_INTERRUPT_LINE, (u8 *)&dev->irq);
461	pci_write_config_dword(dev, PCI_BASE_ADDRESS_0,
462			       pci_resource_start(dev, 0));
463	pci_write_config_dword(dev, PCI_BASE_ADDRESS_1,
464			       pci_resource_start(dev, 1));
465}
466DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_TI, 0x8032,
467			 pci_post_fixup_toshiba_ohci1394);
468
469
470/*
471 * Prevent the BIOS trapping accesses to the Cyrix CS5530A video device
472 * configuration space.
473 */
474static void pci_early_fixup_cyrix_5530(struct pci_dev *dev)
475{
476	u8 r;
477	/* clear 'F4 Video Configuration Trap' bit */
478	pci_read_config_byte(dev, 0x42, &r);
479	r &= 0xfd;
480	pci_write_config_byte(dev, 0x42, r);
481}
482DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_LEGACY,
483			pci_early_fixup_cyrix_5530);
484DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_LEGACY,
485			pci_early_fixup_cyrix_5530);
486
487/*
488 * Siemens Nixdorf AG FSC Multiprocessor Interrupt Controller:
489 * prevent update of the BAR0, which doesn't look like a normal BAR.
490 */
491static void pci_siemens_interrupt_controller(struct pci_dev *dev)
492{
493	dev->resource[0].flags |= IORESOURCE_PCI_FIXED;
494}
495DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SIEMENS, 0x0015,
496			  pci_siemens_interrupt_controller);
497
498/*
499 * SB600: Disable BAR1 on device 14.0 to avoid HPET resources from
500 * confusing the PCI engine:
501 */
502static void sb600_disable_hpet_bar(struct pci_dev *dev)
503{
504	u8 val;
505
506	/*
507	 * The SB600 and SB700 both share the same device
508	 * ID, but the PM register 0x55 does something different
509	 * for the SB700, so make sure we are dealing with the
510	 * SB600 before touching the bit:
511	 */
512
513	pci_read_config_byte(dev, 0x08, &val);
514
515	if (val < 0x2F) {
516		outb(0x55, 0xCD6);
517		val = inb(0xCD7);
518
519		/* Set bit 7 in PM register 0x55 */
520		outb(0x55, 0xCD6);
521		outb(val | 0x80, 0xCD7);
522	}
523}
524DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, 0x4385, sb600_disable_hpet_bar);
525
526#ifdef CONFIG_HPET_TIMER
527static void sb600_hpet_quirk(struct pci_dev *dev)
528{
529	struct resource *r = &dev->resource[1];
530
531	if (r->flags & IORESOURCE_MEM && r->start == hpet_address) {
532		r->flags |= IORESOURCE_PCI_FIXED;
533		dev_info(&dev->dev, "reg 0x14 contains HPET; making it immovable\n");
534	}
535}
536DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, 0x4385, sb600_hpet_quirk);
537#endif
538
539/*
540 * Twinhead H12Y needs us to block out a region otherwise we map devices
541 * there and any access kills the box.
542 *
543 *   See: https://bugzilla.kernel.org/show_bug.cgi?id=10231
544 *
545 * Match off the LPC and svid/sdid (older kernels lose the bridge subvendor)
546 */
547static void twinhead_reserve_killing_zone(struct pci_dev *dev)
548{
549        if (dev->subsystem_vendor == 0x14FF && dev->subsystem_device == 0xA003) {
550                pr_info("Reserving memory on Twinhead H12Y\n");
551                request_mem_region(0xFFB00000, 0x100000, "twinhead");
552        }
553}
554DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x27B9, twinhead_reserve_killing_zone);
555
556/*
557 * Device [8086:2fc0]
558 * Erratum HSE43
559 * CONFIG_TDP_NOMINAL CSR Implemented at Incorrect Offset
560 * https://www.intel.com/content/www/us/en/processors/xeon/xeon-e5-v3-spec-update.html
561 *
562 * Devices [8086:6f60,6fa0,6fc0]
563 * Erratum BDF2
564 * PCI BARs in the Home Agent Will Return Non-Zero Values During Enumeration
565 * https://www.intel.com/content/www/us/en/processors/xeon/xeon-e5-v4-spec-update.html
566 */
567static void pci_invalid_bar(struct pci_dev *dev)
568{
569	dev->non_compliant_bars = 1;
570}
571DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x2fc0, pci_invalid_bar);
572DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x6f60, pci_invalid_bar);
573DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x6fa0, pci_invalid_bar);
574DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x6fc0, pci_invalid_bar);
575DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0xa1ec, pci_invalid_bar);
576DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0xa1ed, pci_invalid_bar);
577DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0xa26c, pci_invalid_bar);
578DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0xa26d, pci_invalid_bar);
579
580/*
581 * Device [1022:7808]
582 * 23. USB Wake on Connect/Disconnect with Low Speed Devices
583 * https://support.amd.com/TechDocs/46837.pdf
584 * Appendix A2
585 * https://support.amd.com/TechDocs/42413.pdf
586 */
587static void pci_fixup_amd_ehci_pme(struct pci_dev *dev)
588{
589	dev_info(&dev->dev, "PME# does not work under D3, disabling it\n");
590	dev->pme_support &= ~((PCI_PM_CAP_PME_D3 | PCI_PM_CAP_PME_D3cold)
591		>> PCI_PM_CAP_PME_SHIFT);
592}
593DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x7808, pci_fixup_amd_ehci_pme);
594
595/*
596 * Device [1022:7914]
597 * When in D0, PME# doesn't get asserted when plugging USB 2.0 device.
598 */
599static void pci_fixup_amd_fch_xhci_pme(struct pci_dev *dev)
600{
601	dev_info(&dev->dev, "PME# does not work under D0, disabling it\n");
602	dev->pme_support &= ~(PCI_PM_CAP_PME_D0 >> PCI_PM_CAP_PME_SHIFT);
603}
604DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x7914, pci_fixup_amd_fch_xhci_pme);
605
606/*
607 * Apple MacBook Pro: Avoid [mem 0x7fa00000-0x7fbfffff]
608 *
609 * Using the [mem 0x7fa00000-0x7fbfffff] region, e.g., by assigning it to
610 * the 00:1c.0 Root Port, causes a conflict with [io 0x1804], which is used
611 * for soft poweroff and suspend-to-RAM.
612 *
613 * As far as we know, this is related to the address space, not to the Root
614 * Port itself.  Attaching the quirk to the Root Port is a convenience, but
615 * it could probably also be a standalone DMI quirk.
616 *
617 * https://bugzilla.kernel.org/show_bug.cgi?id=103211
618 */
619static void quirk_apple_mbp_poweroff(struct pci_dev *pdev)
620{
621	struct device *dev = &pdev->dev;
622	struct resource *res;
623
624	if ((!dmi_match(DMI_PRODUCT_NAME, "MacBookPro11,4") &&
625	     !dmi_match(DMI_PRODUCT_NAME, "MacBookPro11,5")) ||
626	    pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x1c, 0))
627		return;
628
629	res = request_mem_region(0x7fa00000, 0x200000,
630				 "MacBook Pro poweroff workaround");
631	if (res)
632		dev_info(dev, "claimed %s %pR\n", res->name, res);
633	else
634		dev_info(dev, "can't work around MacBook Pro poweroff issue\n");
635}
636DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x8c10, quirk_apple_mbp_poweroff);
637
638/*
639 * VMD-enabled root ports will change the source ID for all messages
640 * to the VMD device. Rather than doing device matching with the source
641 * ID, the AER driver should traverse the child device tree, reading
642 * AER registers to find the faulting device.
643 */
644static void quirk_no_aersid(struct pci_dev *pdev)
645{
646	/* VMD Domain */
647	if (is_vmd(pdev->bus) && pci_is_root_bus(pdev->bus))
648		pdev->bus->bus_flags |= PCI_BUS_FLAGS_NO_AERSID;
649}
650DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
651			      PCI_CLASS_BRIDGE_PCI, 8, quirk_no_aersid);
652
653static void quirk_intel_th_dnv(struct pci_dev *dev)
654{
655	struct resource *r = &dev->resource[4];
656
657	/*
658	 * Denverton reports 2k of RTIT_BAR (intel_th resource 4), which
659	 * appears to be 4 MB in reality.
660	 */
661	if (r->end == r->start + 0x7ff) {
662		r->start = 0;
663		r->end   = 0x3fffff;
664		r->flags |= IORESOURCE_UNSET;
665	}
666}
667DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x19e1, quirk_intel_th_dnv);
668
669#ifdef CONFIG_PHYS_ADDR_T_64BIT
670
671#define AMD_141b_MMIO_BASE(x)	(0x80 + (x) * 0x8)
672#define AMD_141b_MMIO_BASE_RE_MASK		BIT(0)
673#define AMD_141b_MMIO_BASE_WE_MASK		BIT(1)
674#define AMD_141b_MMIO_BASE_MMIOBASE_MASK	GENMASK(31,8)
675
676#define AMD_141b_MMIO_LIMIT(x)	(0x84 + (x) * 0x8)
677#define AMD_141b_MMIO_LIMIT_MMIOLIMIT_MASK	GENMASK(31,8)
678
679#define AMD_141b_MMIO_HIGH(x)	(0x180 + (x) * 0x4)
680#define AMD_141b_MMIO_HIGH_MMIOBASE_MASK	GENMASK(7,0)
681#define AMD_141b_MMIO_HIGH_MMIOLIMIT_SHIFT	16
682#define AMD_141b_MMIO_HIGH_MMIOLIMIT_MASK	GENMASK(23,16)
683
684/*
685 * The PCI Firmware Spec, rev 3.2, notes that ACPI should optionally allow
686 * configuring host bridge windows using the _PRS and _SRS methods.
687 *
688 * But this is rarely implemented, so we manually enable a large 64bit BAR for
689 * PCIe device on AMD Family 15h (Models 00h-1fh, 30h-3fh, 60h-7fh) Processors
690 * here.
691 */
692static void pci_amd_enable_64bit_bar(struct pci_dev *dev)
693{
694	static const char *name = "PCI Bus 0000:00";
695	struct resource *res, *conflict;
696	u32 base, limit, high;
697	struct pci_dev *other;
698	unsigned i;
699
700	if (!(pci_probe & PCI_BIG_ROOT_WINDOW))
701		return;
702
703	/* Check that we are the only device of that type */
704	other = pci_get_device(dev->vendor, dev->device, NULL);
705	if (other != dev ||
706	    (other = pci_get_device(dev->vendor, dev->device, other))) {
707		/* This is a multi-socket system, don't touch it for now */
708		pci_dev_put(other);
709		return;
710	}
711
712	for (i = 0; i < 8; i++) {
713		pci_read_config_dword(dev, AMD_141b_MMIO_BASE(i), &base);
714		pci_read_config_dword(dev, AMD_141b_MMIO_HIGH(i), &high);
715
716		/* Is this slot free? */
717		if (!(base & (AMD_141b_MMIO_BASE_RE_MASK |
718			      AMD_141b_MMIO_BASE_WE_MASK)))
719			break;
720
721		base >>= 8;
722		base |= high << 24;
723
724		/* Abort if a slot already configures a 64bit BAR. */
725		if (base > 0x10000)
726			return;
727	}
728	if (i == 8)
729		return;
730
731	res = kzalloc(sizeof(*res), GFP_KERNEL);
732	if (!res)
733		return;
734
735	/*
736	 * Allocate a 256GB window directly below the 0xfd00000000 hardware
737	 * limit (see AMD Family 15h Models 30h-3Fh BKDG, sec 2.4.6).
738	 */
739	res->name = name;
740	res->flags = IORESOURCE_PREFETCH | IORESOURCE_MEM |
741		IORESOURCE_MEM_64 | IORESOURCE_WINDOW;
742	res->start = 0xbd00000000ull;
743	res->end = 0xfd00000000ull - 1;
744
745	conflict = request_resource_conflict(&iomem_resource, res);
746	if (conflict) {
747		kfree(res);
748		if (conflict->name != name)
749			return;
750
751		/* We are resuming from suspend; just reenable the window */
752		res = conflict;
753	} else {
754		dev_info(&dev->dev, "adding root bus resource %pR (tainting kernel)\n",
755			 res);
756		add_taint(TAINT_FIRMWARE_WORKAROUND, LOCKDEP_STILL_OK);
757		pci_bus_add_resource(dev->bus, res, 0);
758	}
759
760	base = ((res->start >> 8) & AMD_141b_MMIO_BASE_MMIOBASE_MASK) |
761		AMD_141b_MMIO_BASE_RE_MASK | AMD_141b_MMIO_BASE_WE_MASK;
762	limit = ((res->end + 1) >> 8) & AMD_141b_MMIO_LIMIT_MMIOLIMIT_MASK;
763	high = ((res->start >> 40) & AMD_141b_MMIO_HIGH_MMIOBASE_MASK) |
764		((((res->end + 1) >> 40) << AMD_141b_MMIO_HIGH_MMIOLIMIT_SHIFT)
765		 & AMD_141b_MMIO_HIGH_MMIOLIMIT_MASK);
766
767	pci_write_config_dword(dev, AMD_141b_MMIO_HIGH(i), high);
768	pci_write_config_dword(dev, AMD_141b_MMIO_LIMIT(i), limit);
769	pci_write_config_dword(dev, AMD_141b_MMIO_BASE(i), base);
770}
771DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x1401, pci_amd_enable_64bit_bar);
772DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x141b, pci_amd_enable_64bit_bar);
773DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x1571, pci_amd_enable_64bit_bar);
774DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15b1, pci_amd_enable_64bit_bar);
775DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x1601, pci_amd_enable_64bit_bar);
776DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, 0x1401, pci_amd_enable_64bit_bar);
777DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, 0x141b, pci_amd_enable_64bit_bar);
778DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, 0x1571, pci_amd_enable_64bit_bar);
779DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, 0x15b1, pci_amd_enable_64bit_bar);
780DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, 0x1601, pci_amd_enable_64bit_bar);
781
782#endif
v3.1
 
  1/*
  2 * Exceptions for specific devices. Usually work-arounds for fatal design flaws.
  3 */
  4
  5#include <linux/delay.h>
  6#include <linux/dmi.h>
  7#include <linux/pci.h>
  8#include <linux/init.h>
 
  9#include <asm/pci_x86.h>
 10
 11static void __devinit pci_fixup_i450nx(struct pci_dev *d)
 12{
 13	/*
 14	 * i450NX -- Find and scan all secondary buses on all PXB's.
 15	 */
 16	int pxb, reg;
 17	u8 busno, suba, subb;
 18
 19	dev_warn(&d->dev, "Searching for i450NX host bridges\n");
 20	reg = 0xd0;
 21	for(pxb = 0; pxb < 2; pxb++) {
 22		pci_read_config_byte(d, reg++, &busno);
 23		pci_read_config_byte(d, reg++, &suba);
 24		pci_read_config_byte(d, reg++, &subb);
 25		dev_dbg(&d->dev, "i450NX PXB %d: %02x/%02x/%02x\n", pxb, busno,
 26			suba, subb);
 27		if (busno)
 28			pci_scan_bus_with_sysdata(busno);	/* Bus A */
 29		if (suba < subb)
 30			pci_scan_bus_with_sysdata(suba+1);	/* Bus B */
 31	}
 32	pcibios_last_bus = -1;
 33}
 34DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, pci_fixup_i450nx);
 35
 36static void __devinit pci_fixup_i450gx(struct pci_dev *d)
 37{
 38	/*
 39	 * i450GX and i450KX -- Find and scan all secondary buses.
 40	 * (called separately for each PCI bridge found)
 41	 */
 42	u8 busno;
 43	pci_read_config_byte(d, 0x4a, &busno);
 44	dev_info(&d->dev, "i440KX/GX host bridge; secondary bus %02x\n", busno);
 45	pci_scan_bus_with_sysdata(busno);
 46	pcibios_last_bus = -1;
 47}
 48DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454GX, pci_fixup_i450gx);
 49
 50static void __devinit  pci_fixup_umc_ide(struct pci_dev *d)
 51{
 52	/*
 53	 * UM8886BF IDE controller sets region type bits incorrectly,
 54	 * therefore they look like memory despite of them being I/O.
 55	 */
 56	int i;
 57
 58	dev_warn(&d->dev, "Fixing base address flags\n");
 59	for(i = 0; i < 4; i++)
 60		d->resource[i].flags |= PCI_BASE_ADDRESS_SPACE_IO;
 61}
 62DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_UMC, PCI_DEVICE_ID_UMC_UM8886BF, pci_fixup_umc_ide);
 63
 64static void __devinit  pci_fixup_ncr53c810(struct pci_dev *d)
 65{
 66	/*
 67	 * NCR 53C810 returns class code 0 (at least on some systems).
 68	 * Fix class to be PCI_CLASS_STORAGE_SCSI
 69	 */
 70	if (!d->class) {
 71		dev_warn(&d->dev, "Fixing NCR 53C810 class code\n");
 72		d->class = PCI_CLASS_STORAGE_SCSI << 8;
 73	}
 74}
 75DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, pci_fixup_ncr53c810);
 76
 77static void __devinit  pci_fixup_latency(struct pci_dev *d)
 78{
 79	/*
 80	 *  SiS 5597 and 5598 chipsets require latency timer set to
 81	 *  at most 32 to avoid lockups.
 82	 */
 83	dev_dbg(&d->dev, "Setting max latency to 32\n");
 84	pcibios_max_latency = 32;
 85}
 86DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, pci_fixup_latency);
 87DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5598, pci_fixup_latency);
 88
 89static void __devinit pci_fixup_piix4_acpi(struct pci_dev *d)
 90{
 91	/*
 92	 * PIIX4 ACPI device: hardwired IRQ9
 93	 */
 94	d->irq = 9;
 95}
 96DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, pci_fixup_piix4_acpi);
 97
 98/*
 99 * Addresses issues with problems in the memory write queue timer in
100 * certain VIA Northbridges.  This bugfix is per VIA's specifications,
101 * except for the KL133/KM133: clearing bit 5 on those Northbridges seems
102 * to trigger a bug in its integrated ProSavage video card, which
103 * causes screen corruption.  We only clear bits 6 and 7 for that chipset,
104 * until VIA can provide us with definitive information on why screen
105 * corruption occurs, and what exactly those bits do.
106 *
107 * VIA 8363,8622,8361 Northbridges:
108 *  - bits  5, 6, 7 at offset 0x55 need to be turned off
109 * VIA 8367 (KT266x) Northbridges:
110 *  - bits  5, 6, 7 at offset 0x95 need to be turned off
111 * VIA 8363 rev 0x81/0x84 (KL133/KM133) Northbridges:
112 *  - bits     6, 7 at offset 0x55 need to be turned off
113 */
114
115#define VIA_8363_KL133_REVISION_ID 0x81
116#define VIA_8363_KM133_REVISION_ID 0x84
117
118static void pci_fixup_via_northbridge_bug(struct pci_dev *d)
119{
120	u8 v;
121	int where = 0x55;
122	int mask = 0x1f; /* clear bits 5, 6, 7 by default */
123
124	if (d->device == PCI_DEVICE_ID_VIA_8367_0) {
125		/* fix pci bus latency issues resulted by NB bios error
126		   it appears on bug free^Wreduced kt266x's bios forces
127		   NB latency to zero */
128		pci_write_config_byte(d, PCI_LATENCY_TIMER, 0);
129
130		where = 0x95; /* the memory write queue timer register is
131				different for the KT266x's: 0x95 not 0x55 */
132	} else if (d->device == PCI_DEVICE_ID_VIA_8363_0 &&
133			(d->revision == VIA_8363_KL133_REVISION_ID ||
134			d->revision == VIA_8363_KM133_REVISION_ID)) {
135			mask = 0x3f; /* clear only bits 6 and 7; clearing bit 5
136					causes screen corruption on the KL133/KM133 */
137	}
138
139	pci_read_config_byte(d, where, &v);
140	if (v & ~mask) {
141		dev_warn(&d->dev, "Disabling VIA memory write queue (PCI ID %04x, rev %02x): [%02x] %02x & %02x -> %02x\n", \
142			d->device, d->revision, where, v, mask, v & mask);
143		v &= mask;
144		pci_write_config_byte(d, where, v);
145	}
146}
147DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, pci_fixup_via_northbridge_bug);
148DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8622, pci_fixup_via_northbridge_bug);
149DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, pci_fixup_via_northbridge_bug);
150DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8367_0, pci_fixup_via_northbridge_bug);
151DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, pci_fixup_via_northbridge_bug);
152DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8622, pci_fixup_via_northbridge_bug);
153DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, pci_fixup_via_northbridge_bug);
154DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8367_0, pci_fixup_via_northbridge_bug);
155
156/*
157 * For some reasons Intel decided that certain parts of their
158 * 815, 845 and some other chipsets must look like PCI-to-PCI bridges
159 * while they are obviously not. The 82801 family (AA, AB, BAM/CAM,
160 * BA/CA/DB and E) PCI bridges are actually HUB-to-PCI ones, according
161 * to Intel terminology. These devices do forward all addresses from
162 * system to PCI bus no matter what are their window settings, so they are
163 * "transparent" (or subtractive decoding) from programmers point of view.
164 */
165static void __devinit pci_fixup_transparent_bridge(struct pci_dev *dev)
166{
167	if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI &&
168	    (dev->device & 0xff00) == 0x2400)
169		dev->transparent = 1;
170}
171DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_fixup_transparent_bridge);
 
172
173/*
174 * Fixup for C1 Halt Disconnect problem on nForce2 systems.
175 *
176 * From information provided by "Allen Martin" <AMartin@nvidia.com>:
177 *
178 * A hang is caused when the CPU generates a very fast CONNECT/HALT cycle
179 * sequence.  Workaround is to set the SYSTEM_IDLE_TIMEOUT to 80 ns.
180 * This allows the state-machine and timer to return to a proper state within
181 * 80 ns of the CONNECT and probe appearing together.  Since the CPU will not
182 * issue another HALT within 80 ns of the initial HALT, the failure condition
183 * is avoided.
184 */
185static void pci_fixup_nforce2(struct pci_dev *dev)
186{
187	u32 val;
188
189	/*
190	 * Chip  Old value   New value
191	 * C17   0x1F0FFF01  0x1F01FF01
192	 * C18D  0x9F0FFF01  0x9F01FF01
193	 *
194	 * Northbridge chip version may be determined by
195	 * reading the PCI revision ID (0xC1 or greater is C18D).
196	 */
197	pci_read_config_dword(dev, 0x6c, &val);
198
199	/*
200	 * Apply fixup if needed, but don't touch disconnect state
201	 */
202	if ((val & 0x00FF0000) != 0x00010000) {
203		dev_warn(&dev->dev, "nForce2 C1 Halt Disconnect fixup\n");
204		pci_write_config_dword(dev, 0x6c, (val & 0xFF00FFFF) | 0x00010000);
205	}
206}
207DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2, pci_fixup_nforce2);
208DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2, pci_fixup_nforce2);
209
210/* Max PCI Express root ports */
211#define MAX_PCIEROOT	6
212static int quirk_aspm_offset[MAX_PCIEROOT << 3];
213
214#define GET_INDEX(a, b) ((((a) - PCI_DEVICE_ID_INTEL_MCH_PA) << 3) + ((b) & 7))
215
216static int quirk_pcie_aspm_read(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *value)
217{
218	return raw_pci_read(pci_domain_nr(bus), bus->number,
219						devfn, where, size, value);
220}
221
222/*
223 * Replace the original pci bus ops for write with a new one that will filter
224 * the request to insure ASPM cannot be enabled.
225 */
226static int quirk_pcie_aspm_write(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 value)
227{
228	u8 offset;
229
230	offset = quirk_aspm_offset[GET_INDEX(bus->self->device, devfn)];
231
232	if ((offset) && (where == offset))
233		value = value & 0xfffffffc;
234
235	return raw_pci_write(pci_domain_nr(bus), bus->number,
236						devfn, where, size, value);
237}
238
239static struct pci_ops quirk_pcie_aspm_ops = {
240	.read = quirk_pcie_aspm_read,
241	.write = quirk_pcie_aspm_write,
242};
243
244/*
245 * Prevents PCI Express ASPM (Active State Power Management) being enabled.
246 *
247 * Save the register offset, where the ASPM control bits are located,
248 * for each PCI Express device that is in the device list of
249 * the root port in an array for fast indexing. Replace the bus ops
250 * with the modified one.
251 */
252static void pcie_rootport_aspm_quirk(struct pci_dev *pdev)
253{
254	int cap_base, i;
255	struct pci_bus  *pbus;
256	struct pci_dev *dev;
257
258	if ((pbus = pdev->subordinate) == NULL)
259		return;
260
261	/*
262	 * Check if the DID of pdev matches one of the six root ports. This
263	 * check is needed in the case this function is called directly by the
264	 * hot-plug driver.
265	 */
266	if ((pdev->device < PCI_DEVICE_ID_INTEL_MCH_PA) ||
267	    (pdev->device > PCI_DEVICE_ID_INTEL_MCH_PC1))
268		return;
269
270	if (list_empty(&pbus->devices)) {
271		/*
272		 * If no device is attached to the root port at power-up or
273		 * after hot-remove, the pbus->devices is empty and this code
274		 * will set the offsets to zero and the bus ops to parent's bus
275		 * ops, which is unmodified.
276		 */
277		for (i = GET_INDEX(pdev->device, 0); i <= GET_INDEX(pdev->device, 7); ++i)
278			quirk_aspm_offset[i] = 0;
279
280		pbus->ops = pbus->parent->ops;
281	} else {
282		/*
283		 * If devices are attached to the root port at power-up or
284		 * after hot-add, the code loops through the device list of
285		 * each root port to save the register offsets and replace the
286		 * bus ops.
287		 */
288		list_for_each_entry(dev, &pbus->devices, bus_list) {
289			/* There are 0 to 8 devices attached to this bus */
290			cap_base = pci_find_capability(dev, PCI_CAP_ID_EXP);
291			quirk_aspm_offset[GET_INDEX(pdev->device, dev->devfn)] = cap_base + 0x10;
292		}
293		pbus->ops = &quirk_pcie_aspm_ops;
 
294	}
 
295}
296DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_MCH_PA,	pcie_rootport_aspm_quirk);
297DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_MCH_PA1,	pcie_rootport_aspm_quirk);
298DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_MCH_PB,	pcie_rootport_aspm_quirk);
299DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_MCH_PB1,	pcie_rootport_aspm_quirk);
300DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_MCH_PC,	pcie_rootport_aspm_quirk);
301DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL,	PCI_DEVICE_ID_INTEL_MCH_PC1,	pcie_rootport_aspm_quirk);
302
303/*
304 * Fixup to mark boot BIOS video selected by BIOS before it changes
305 *
306 * From information provided by "Jon Smirl" <jonsmirl@gmail.com>
307 *
308 * The standard boot ROM sequence for an x86 machine uses the BIOS
309 * to select an initial video card for boot display. This boot video
310 * card will have it's BIOS copied to C0000 in system RAM.
311 * IORESOURCE_ROM_SHADOW is used to associate the boot video
312 * card with this copy. On laptops this copy has to be used since
313 * the main ROM may be compressed or combined with another image.
314 * See pci_map_rom() for use of this flag. IORESOURCE_ROM_SHADOW
315 * is marked here since the boot video device will be the only enabled
316 * video device at this point.
 
317 */
318
319static void __devinit pci_fixup_video(struct pci_dev *pdev)
320{
321	struct pci_dev *bridge;
322	struct pci_bus *bus;
323	u16 config;
324
325	if ((pdev->class >> 8) != PCI_CLASS_DISPLAY_VGA)
326		return;
327
328	/* Is VGA routed to us? */
329	bus = pdev->bus;
330	while (bus) {
331		bridge = bus->self;
332
333		/*
334		 * From information provided by
335		 * "David Miller" <davem@davemloft.net>
336		 * The bridge control register is valid for PCI header
337		 * type BRIDGE, or CARDBUS. Host to PCI controllers use
338		 * PCI header type NORMAL.
339		 */
340		if (bridge
341		    && ((bridge->hdr_type == PCI_HEADER_TYPE_BRIDGE)
342		       || (bridge->hdr_type == PCI_HEADER_TYPE_CARDBUS))) {
343			pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
344						&config);
345			if (!(config & PCI_BRIDGE_CTL_VGA))
346				return;
347		}
348		bus = bus->parent;
349	}
350	pci_read_config_word(pdev, PCI_COMMAND, &config);
351	if (config & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
352		pdev->resource[PCI_ROM_RESOURCE].flags |= IORESOURCE_ROM_SHADOW;
353		dev_printk(KERN_DEBUG, &pdev->dev, "Boot video device\n");
 
 
 
 
 
 
 
 
 
 
 
 
354	}
355}
356DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, pci_fixup_video);
 
357
358
359static const struct dmi_system_id __devinitconst msi_k8t_dmi_table[] = {
360	{
361		.ident = "MSI-K8T-Neo2Fir",
362		.matches = {
363			DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
364			DMI_MATCH(DMI_PRODUCT_NAME, "MS-6702E"),
365		},
366	},
367	{}
368};
369
370/*
371 * The AMD-Athlon64 board MSI "K8T Neo2-FIR" disables the onboard sound
372 * card if a PCI-soundcard is added.
373 *
374 * The BIOS only gives options "DISABLED" and "AUTO". This code sets
375 * the corresponding register-value to enable the soundcard.
376 *
377 * The soundcard is only enabled, if the mainborad is identified
378 * via DMI-tables and the soundcard is detected to be off.
379 */
380static void __devinit pci_fixup_msi_k8t_onboard_sound(struct pci_dev *dev)
381{
382	unsigned char val;
383	if (!dmi_check_system(msi_k8t_dmi_table))
384		return; /* only applies to MSI K8T Neo2-FIR */
385
386	pci_read_config_byte(dev, 0x50, &val);
387	if (val & 0x40) {
388		pci_write_config_byte(dev, 0x50, val & (~0x40));
389
390		/* verify the change for status output */
391		pci_read_config_byte(dev, 0x50, &val);
392		if (val & 0x40)
393			dev_info(&dev->dev, "Detected MSI K8T Neo2-FIR; "
394					"can't enable onboard soundcard!\n");
395		else
396			dev_info(&dev->dev, "Detected MSI K8T Neo2-FIR; "
397					"enabled onboard soundcard\n");
398	}
399}
400DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
401		pci_fixup_msi_k8t_onboard_sound);
402DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
403		pci_fixup_msi_k8t_onboard_sound);
404
405/*
406 * Some Toshiba laptops need extra code to enable their TI TSB43AB22/A.
407 *
408 * We pretend to bring them out of full D3 state, and restore the proper
409 * IRQ, PCI cache line size, and BARs, otherwise the device won't function
410 * properly.  In some cases, the device will generate an interrupt on
411 * the wrong IRQ line, causing any devices sharing the line it's
412 * *supposed* to use to be disabled by the kernel's IRQ debug code.
413 */
414static u16 toshiba_line_size;
415
416static const struct dmi_system_id __devinitconst toshiba_ohci1394_dmi_table[] = {
417	{
418		.ident = "Toshiba PS5 based laptop",
419		.matches = {
420			DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
421			DMI_MATCH(DMI_PRODUCT_VERSION, "PS5"),
422		},
423	},
424	{
425		.ident = "Toshiba PSM4 based laptop",
426		.matches = {
427			DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
428			DMI_MATCH(DMI_PRODUCT_VERSION, "PSM4"),
429		},
430	},
431	{
432		.ident = "Toshiba A40 based laptop",
433		.matches = {
434			DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
435			DMI_MATCH(DMI_PRODUCT_VERSION, "PSA40U"),
436		},
437	},
438	{ }
439};
440
441static void __devinit pci_pre_fixup_toshiba_ohci1394(struct pci_dev *dev)
442{
443	if (!dmi_check_system(toshiba_ohci1394_dmi_table))
444		return; /* only applies to certain Toshibas (so far) */
445
446	dev->current_state = PCI_D3cold;
447	pci_read_config_word(dev, PCI_CACHE_LINE_SIZE, &toshiba_line_size);
448}
449DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, 0x8032,
450			 pci_pre_fixup_toshiba_ohci1394);
451
452static void __devinit pci_post_fixup_toshiba_ohci1394(struct pci_dev *dev)
453{
454	if (!dmi_check_system(toshiba_ohci1394_dmi_table))
455		return; /* only applies to certain Toshibas (so far) */
456
457	/* Restore config space on Toshiba laptops */
458	pci_write_config_word(dev, PCI_CACHE_LINE_SIZE, toshiba_line_size);
459	pci_read_config_byte(dev, PCI_INTERRUPT_LINE, (u8 *)&dev->irq);
460	pci_write_config_dword(dev, PCI_BASE_ADDRESS_0,
461			       pci_resource_start(dev, 0));
462	pci_write_config_dword(dev, PCI_BASE_ADDRESS_1,
463			       pci_resource_start(dev, 1));
464}
465DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_TI, 0x8032,
466			 pci_post_fixup_toshiba_ohci1394);
467
468
469/*
470 * Prevent the BIOS trapping accesses to the Cyrix CS5530A video device
471 * configuration space.
472 */
473static void pci_early_fixup_cyrix_5530(struct pci_dev *dev)
474{
475	u8 r;
476	/* clear 'F4 Video Configuration Trap' bit */
477	pci_read_config_byte(dev, 0x42, &r);
478	r &= 0xfd;
479	pci_write_config_byte(dev, 0x42, r);
480}
481DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_LEGACY,
482			pci_early_fixup_cyrix_5530);
483DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_LEGACY,
484			pci_early_fixup_cyrix_5530);
485
486/*
487 * Siemens Nixdorf AG FSC Multiprocessor Interrupt Controller:
488 * prevent update of the BAR0, which doesn't look like a normal BAR.
489 */
490static void __devinit pci_siemens_interrupt_controller(struct pci_dev *dev)
491{
492	dev->resource[0].flags |= IORESOURCE_PCI_FIXED;
493}
494DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SIEMENS, 0x0015,
495			  pci_siemens_interrupt_controller);
496
497/*
498 * SB600: Disable BAR1 on device 14.0 to avoid HPET resources from
499 * confusing the PCI engine:
500 */
501static void sb600_disable_hpet_bar(struct pci_dev *dev)
502{
503	u8 val;
504
505	/*
506	 * The SB600 and SB700 both share the same device
507	 * ID, but the PM register 0x55 does something different
508	 * for the SB700, so make sure we are dealing with the
509	 * SB600 before touching the bit:
510	 */
511
512	pci_read_config_byte(dev, 0x08, &val);
513
514	if (val < 0x2F) {
515		outb(0x55, 0xCD6);
516		val = inb(0xCD7);
517
518		/* Set bit 7 in PM register 0x55 */
519		outb(0x55, 0xCD6);
520		outb(val | 0x80, 0xCD7);
521	}
522}
523DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, 0x4385, sb600_disable_hpet_bar);