Loading...
1/*
2 * Copyright (C) 2015 Red Hat, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining
6 * a copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial
15 * portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 */
25
26#ifndef VIRTIO_DRV_H
27#define VIRTIO_DRV_H
28
29#include <linux/virtio.h>
30#include <linux/virtio_ids.h>
31#include <linux/virtio_config.h>
32#include <linux/virtio_gpu.h>
33
34#include <drm/drm_atomic.h>
35#include <drm/drm_encoder.h>
36#include <drm/drm_fb_helper.h>
37#include <drm/drm_gem.h>
38#include <drm/drm_ioctl.h>
39#include <drm/drm_probe_helper.h>
40#include <drm/ttm/ttm_bo_api.h>
41#include <drm/ttm/ttm_bo_driver.h>
42#include <drm/ttm/ttm_module.h>
43#include <drm/ttm/ttm_placement.h>
44
45#define DRIVER_NAME "virtio_gpu"
46#define DRIVER_DESC "virtio GPU"
47#define DRIVER_DATE "0"
48
49#define DRIVER_MAJOR 0
50#define DRIVER_MINOR 1
51#define DRIVER_PATCHLEVEL 0
52
53struct virtio_gpu_object_params {
54 uint32_t format;
55 uint32_t width;
56 uint32_t height;
57 unsigned long size;
58 bool dumb;
59 /* 3d */
60 bool virgl;
61 uint32_t target;
62 uint32_t bind;
63 uint32_t depth;
64 uint32_t array_size;
65 uint32_t last_level;
66 uint32_t nr_samples;
67 uint32_t flags;
68};
69
70struct virtio_gpu_object {
71 struct drm_gem_object gem_base;
72 uint32_t hw_res_handle;
73
74 struct sg_table *pages;
75 uint32_t mapped;
76 void *vmap;
77 bool dumb;
78 struct ttm_place placement_code;
79 struct ttm_placement placement;
80 struct ttm_buffer_object tbo;
81 struct ttm_bo_kmap_obj kmap;
82 bool created;
83};
84#define gem_to_virtio_gpu_obj(gobj) \
85 container_of((gobj), struct virtio_gpu_object, gem_base)
86
87struct virtio_gpu_vbuffer;
88struct virtio_gpu_device;
89
90typedef void (*virtio_gpu_resp_cb)(struct virtio_gpu_device *vgdev,
91 struct virtio_gpu_vbuffer *vbuf);
92
93struct virtio_gpu_fence_driver {
94 atomic64_t last_seq;
95 uint64_t sync_seq;
96 uint64_t context;
97 struct list_head fences;
98 spinlock_t lock;
99};
100
101struct virtio_gpu_fence {
102 struct dma_fence f;
103 struct virtio_gpu_fence_driver *drv;
104 struct list_head node;
105};
106#define to_virtio_fence(x) \
107 container_of(x, struct virtio_gpu_fence, f)
108
109struct virtio_gpu_vbuffer {
110 char *buf;
111 int size;
112
113 void *data_buf;
114 uint32_t data_size;
115
116 char *resp_buf;
117 int resp_size;
118
119 virtio_gpu_resp_cb resp_cb;
120
121 struct list_head list;
122};
123
124struct virtio_gpu_output {
125 int index;
126 struct drm_crtc crtc;
127 struct drm_connector conn;
128 struct drm_encoder enc;
129 struct virtio_gpu_display_one info;
130 struct virtio_gpu_update_cursor cursor;
131 struct edid *edid;
132 int cur_x;
133 int cur_y;
134 bool enabled;
135};
136#define drm_crtc_to_virtio_gpu_output(x) \
137 container_of(x, struct virtio_gpu_output, crtc)
138#define drm_connector_to_virtio_gpu_output(x) \
139 container_of(x, struct virtio_gpu_output, conn)
140#define drm_encoder_to_virtio_gpu_output(x) \
141 container_of(x, struct virtio_gpu_output, enc)
142
143struct virtio_gpu_framebuffer {
144 struct drm_framebuffer base;
145 struct virtio_gpu_fence *fence;
146};
147#define to_virtio_gpu_framebuffer(x) \
148 container_of(x, struct virtio_gpu_framebuffer, base)
149
150struct virtio_gpu_mman {
151 struct ttm_bo_device bdev;
152};
153
154struct virtio_gpu_queue {
155 struct virtqueue *vq;
156 spinlock_t qlock;
157 wait_queue_head_t ack_queue;
158 struct work_struct dequeue_work;
159};
160
161struct virtio_gpu_drv_capset {
162 uint32_t id;
163 uint32_t max_version;
164 uint32_t max_size;
165};
166
167struct virtio_gpu_drv_cap_cache {
168 struct list_head head;
169 void *caps_cache;
170 uint32_t id;
171 uint32_t version;
172 uint32_t size;
173 atomic_t is_valid;
174};
175
176struct virtio_gpu_device {
177 struct device *dev;
178 struct drm_device *ddev;
179
180 struct virtio_device *vdev;
181
182 struct virtio_gpu_mman mman;
183
184 struct virtio_gpu_output outputs[VIRTIO_GPU_MAX_SCANOUTS];
185 uint32_t num_scanouts;
186
187 struct virtio_gpu_queue ctrlq;
188 struct virtio_gpu_queue cursorq;
189 struct kmem_cache *vbufs;
190 bool vqs_ready;
191
192 struct ida resource_ida;
193
194 wait_queue_head_t resp_wq;
195 /* current display info */
196 spinlock_t display_info_lock;
197 bool display_info_pending;
198
199 struct virtio_gpu_fence_driver fence_drv;
200
201 struct ida ctx_id_ida;
202
203 bool has_virgl_3d;
204 bool has_edid;
205
206 struct work_struct config_changed_work;
207
208 struct virtio_gpu_drv_capset *capsets;
209 uint32_t num_capsets;
210 struct list_head cap_cache;
211};
212
213struct virtio_gpu_fpriv {
214 uint32_t ctx_id;
215};
216
217/* virtio_ioctl.c */
218#define DRM_VIRTIO_NUM_IOCTLS 10
219extern struct drm_ioctl_desc virtio_gpu_ioctls[DRM_VIRTIO_NUM_IOCTLS];
220int virtio_gpu_object_list_validate(struct ww_acquire_ctx *ticket,
221 struct list_head *head);
222void virtio_gpu_unref_list(struct list_head *head);
223
224/* virtio_kms.c */
225int virtio_gpu_init(struct drm_device *dev);
226void virtio_gpu_deinit(struct drm_device *dev);
227int virtio_gpu_driver_open(struct drm_device *dev, struct drm_file *file);
228void virtio_gpu_driver_postclose(struct drm_device *dev, struct drm_file *file);
229
230/* virtio_gem.c */
231void virtio_gpu_gem_free_object(struct drm_gem_object *gem_obj);
232int virtio_gpu_gem_init(struct virtio_gpu_device *vgdev);
233void virtio_gpu_gem_fini(struct virtio_gpu_device *vgdev);
234int virtio_gpu_gem_create(struct drm_file *file,
235 struct drm_device *dev,
236 struct virtio_gpu_object_params *params,
237 struct drm_gem_object **obj_p,
238 uint32_t *handle_p);
239int virtio_gpu_gem_object_open(struct drm_gem_object *obj,
240 struct drm_file *file);
241void virtio_gpu_gem_object_close(struct drm_gem_object *obj,
242 struct drm_file *file);
243struct virtio_gpu_object*
244virtio_gpu_alloc_object(struct drm_device *dev,
245 struct virtio_gpu_object_params *params,
246 struct virtio_gpu_fence *fence);
247int virtio_gpu_mode_dumb_create(struct drm_file *file_priv,
248 struct drm_device *dev,
249 struct drm_mode_create_dumb *args);
250int virtio_gpu_mode_dumb_mmap(struct drm_file *file_priv,
251 struct drm_device *dev,
252 uint32_t handle, uint64_t *offset_p);
253
254/* virtio vg */
255int virtio_gpu_alloc_vbufs(struct virtio_gpu_device *vgdev);
256void virtio_gpu_free_vbufs(struct virtio_gpu_device *vgdev);
257void virtio_gpu_cmd_create_resource(struct virtio_gpu_device *vgdev,
258 struct virtio_gpu_object *bo,
259 struct virtio_gpu_object_params *params,
260 struct virtio_gpu_fence *fence);
261void virtio_gpu_cmd_unref_resource(struct virtio_gpu_device *vgdev,
262 uint32_t resource_id);
263void virtio_gpu_cmd_transfer_to_host_2d(struct virtio_gpu_device *vgdev,
264 struct virtio_gpu_object *bo,
265 uint64_t offset,
266 __le32 width, __le32 height,
267 __le32 x, __le32 y,
268 struct virtio_gpu_fence *fence);
269void virtio_gpu_cmd_resource_flush(struct virtio_gpu_device *vgdev,
270 uint32_t resource_id,
271 uint32_t x, uint32_t y,
272 uint32_t width, uint32_t height);
273void virtio_gpu_cmd_set_scanout(struct virtio_gpu_device *vgdev,
274 uint32_t scanout_id, uint32_t resource_id,
275 uint32_t width, uint32_t height,
276 uint32_t x, uint32_t y);
277int virtio_gpu_object_attach(struct virtio_gpu_device *vgdev,
278 struct virtio_gpu_object *obj,
279 struct virtio_gpu_fence *fence);
280void virtio_gpu_object_detach(struct virtio_gpu_device *vgdev,
281 struct virtio_gpu_object *obj);
282int virtio_gpu_attach_status_page(struct virtio_gpu_device *vgdev);
283int virtio_gpu_detach_status_page(struct virtio_gpu_device *vgdev);
284void virtio_gpu_cursor_ping(struct virtio_gpu_device *vgdev,
285 struct virtio_gpu_output *output);
286int virtio_gpu_cmd_get_display_info(struct virtio_gpu_device *vgdev);
287int virtio_gpu_cmd_get_capset_info(struct virtio_gpu_device *vgdev, int idx);
288int virtio_gpu_cmd_get_capset(struct virtio_gpu_device *vgdev,
289 int idx, int version,
290 struct virtio_gpu_drv_cap_cache **cache_p);
291int virtio_gpu_cmd_get_edids(struct virtio_gpu_device *vgdev);
292void virtio_gpu_cmd_context_create(struct virtio_gpu_device *vgdev, uint32_t id,
293 uint32_t nlen, const char *name);
294void virtio_gpu_cmd_context_destroy(struct virtio_gpu_device *vgdev,
295 uint32_t id);
296void virtio_gpu_cmd_context_attach_resource(struct virtio_gpu_device *vgdev,
297 uint32_t ctx_id,
298 uint32_t resource_id);
299void virtio_gpu_cmd_context_detach_resource(struct virtio_gpu_device *vgdev,
300 uint32_t ctx_id,
301 uint32_t resource_id);
302void virtio_gpu_cmd_submit(struct virtio_gpu_device *vgdev,
303 void *data, uint32_t data_size,
304 uint32_t ctx_id, struct virtio_gpu_fence *fence);
305void virtio_gpu_cmd_transfer_from_host_3d(struct virtio_gpu_device *vgdev,
306 uint32_t resource_id, uint32_t ctx_id,
307 uint64_t offset, uint32_t level,
308 struct virtio_gpu_box *box,
309 struct virtio_gpu_fence *fence);
310void virtio_gpu_cmd_transfer_to_host_3d(struct virtio_gpu_device *vgdev,
311 struct virtio_gpu_object *bo,
312 uint32_t ctx_id,
313 uint64_t offset, uint32_t level,
314 struct virtio_gpu_box *box,
315 struct virtio_gpu_fence *fence);
316void
317virtio_gpu_cmd_resource_create_3d(struct virtio_gpu_device *vgdev,
318 struct virtio_gpu_object *bo,
319 struct virtio_gpu_object_params *params,
320 struct virtio_gpu_fence *fence);
321void virtio_gpu_ctrl_ack(struct virtqueue *vq);
322void virtio_gpu_cursor_ack(struct virtqueue *vq);
323void virtio_gpu_fence_ack(struct virtqueue *vq);
324void virtio_gpu_dequeue_ctrl_func(struct work_struct *work);
325void virtio_gpu_dequeue_cursor_func(struct work_struct *work);
326void virtio_gpu_dequeue_fence_func(struct work_struct *work);
327
328/* virtio_gpu_display.c */
329int virtio_gpu_framebuffer_init(struct drm_device *dev,
330 struct virtio_gpu_framebuffer *vgfb,
331 const struct drm_mode_fb_cmd2 *mode_cmd,
332 struct drm_gem_object *obj);
333void virtio_gpu_modeset_init(struct virtio_gpu_device *vgdev);
334void virtio_gpu_modeset_fini(struct virtio_gpu_device *vgdev);
335
336/* virtio_gpu_plane.c */
337uint32_t virtio_gpu_translate_format(uint32_t drm_fourcc);
338struct drm_plane *virtio_gpu_plane_init(struct virtio_gpu_device *vgdev,
339 enum drm_plane_type type,
340 int index);
341
342/* virtio_gpu_ttm.c */
343int virtio_gpu_ttm_init(struct virtio_gpu_device *vgdev);
344void virtio_gpu_ttm_fini(struct virtio_gpu_device *vgdev);
345int virtio_gpu_mmap(struct file *filp, struct vm_area_struct *vma);
346
347/* virtio_gpu_fence.c */
348bool virtio_fence_signaled(struct dma_fence *f);
349struct virtio_gpu_fence *virtio_gpu_fence_alloc(
350 struct virtio_gpu_device *vgdev);
351void virtio_gpu_fence_emit(struct virtio_gpu_device *vgdev,
352 struct virtio_gpu_ctrl_hdr *cmd_hdr,
353 struct virtio_gpu_fence *fence);
354void virtio_gpu_fence_event_process(struct virtio_gpu_device *vdev,
355 u64 last_seq);
356
357/* virtio_gpu_object */
358int virtio_gpu_object_create(struct virtio_gpu_device *vgdev,
359 struct virtio_gpu_object_params *params,
360 struct virtio_gpu_object **bo_ptr,
361 struct virtio_gpu_fence *fence);
362void virtio_gpu_object_kunmap(struct virtio_gpu_object *bo);
363int virtio_gpu_object_kmap(struct virtio_gpu_object *bo);
364int virtio_gpu_object_get_sg_table(struct virtio_gpu_device *qdev,
365 struct virtio_gpu_object *bo);
366void virtio_gpu_object_free_sg_table(struct virtio_gpu_object *bo);
367int virtio_gpu_object_wait(struct virtio_gpu_object *bo, bool no_wait);
368
369/* virtgpu_prime.c */
370struct sg_table *virtgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
371struct drm_gem_object *virtgpu_gem_prime_import_sg_table(
372 struct drm_device *dev, struct dma_buf_attachment *attach,
373 struct sg_table *sgt);
374void *virtgpu_gem_prime_vmap(struct drm_gem_object *obj);
375void virtgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
376int virtgpu_gem_prime_mmap(struct drm_gem_object *obj,
377 struct vm_area_struct *vma);
378
379static inline struct virtio_gpu_object*
380virtio_gpu_object_ref(struct virtio_gpu_object *bo)
381{
382 ttm_bo_get(&bo->tbo);
383 return bo;
384}
385
386static inline void virtio_gpu_object_unref(struct virtio_gpu_object **bo)
387{
388 struct ttm_buffer_object *tbo;
389
390 if ((*bo) == NULL)
391 return;
392 tbo = &((*bo)->tbo);
393 ttm_bo_put(tbo);
394 *bo = NULL;
395}
396
397static inline u64 virtio_gpu_object_mmap_offset(struct virtio_gpu_object *bo)
398{
399 return drm_vma_node_offset_addr(&bo->tbo.base.vma_node);
400}
401
402static inline int virtio_gpu_object_reserve(struct virtio_gpu_object *bo,
403 bool no_wait)
404{
405 int r;
406
407 r = ttm_bo_reserve(&bo->tbo, true, no_wait, NULL);
408 if (unlikely(r != 0)) {
409 if (r != -ERESTARTSYS) {
410 struct virtio_gpu_device *qdev =
411 bo->gem_base.dev->dev_private;
412 dev_err(qdev->dev, "%p reserve failed\n", bo);
413 }
414 return r;
415 }
416 return 0;
417}
418
419static inline void virtio_gpu_object_unreserve(struct virtio_gpu_object *bo)
420{
421 ttm_bo_unreserve(&bo->tbo);
422}
423
424/* virgl debufs */
425int virtio_gpu_debugfs_init(struct drm_minor *minor);
426
427#endif
1/*
2 * Copyright (C) 2015 Red Hat, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining
6 * a copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial
15 * portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 */
25
26#ifndef VIRTIO_DRV_H
27#define VIRTIO_DRV_H
28
29#include <linux/virtio.h>
30#include <linux/virtio_ids.h>
31#include <linux/virtio_config.h>
32#include <linux/virtio_gpu.h>
33
34#include <drm/drm_atomic.h>
35#include <drm/drm_drv.h>
36#include <drm/drm_encoder.h>
37#include <drm/drm_fb_helper.h>
38#include <drm/drm_gem.h>
39#include <drm/drm_gem_shmem_helper.h>
40#include <drm/drm_ioctl.h>
41#include <drm/drm_probe_helper.h>
42#include <drm/virtgpu_drm.h>
43
44#define DRIVER_NAME "virtio_gpu"
45#define DRIVER_DESC "virtio GPU"
46#define DRIVER_DATE "0"
47
48#define DRIVER_MAJOR 0
49#define DRIVER_MINOR 1
50#define DRIVER_PATCHLEVEL 0
51
52struct virtio_gpu_object_params {
53 uint32_t format;
54 uint32_t width;
55 uint32_t height;
56 unsigned long size;
57 bool dumb;
58 /* 3d */
59 bool virgl;
60 uint32_t target;
61 uint32_t bind;
62 uint32_t depth;
63 uint32_t array_size;
64 uint32_t last_level;
65 uint32_t nr_samples;
66 uint32_t flags;
67};
68
69struct virtio_gpu_object {
70 struct drm_gem_shmem_object base;
71 uint32_t hw_res_handle;
72 bool dumb;
73 bool created;
74};
75#define gem_to_virtio_gpu_obj(gobj) \
76 container_of((gobj), struct virtio_gpu_object, base.base)
77
78struct virtio_gpu_object_shmem {
79 struct virtio_gpu_object base;
80 struct sg_table *pages;
81 uint32_t mapped;
82};
83
84#define to_virtio_gpu_shmem(virtio_gpu_object) \
85 container_of((virtio_gpu_object), struct virtio_gpu_object_shmem, base)
86
87struct virtio_gpu_object_array {
88 struct ww_acquire_ctx ticket;
89 struct list_head next;
90 u32 nents, total;
91 struct drm_gem_object *objs[];
92};
93
94struct virtio_gpu_vbuffer;
95struct virtio_gpu_device;
96
97typedef void (*virtio_gpu_resp_cb)(struct virtio_gpu_device *vgdev,
98 struct virtio_gpu_vbuffer *vbuf);
99
100struct virtio_gpu_fence_driver {
101 atomic64_t last_seq;
102 uint64_t sync_seq;
103 uint64_t context;
104 struct list_head fences;
105 spinlock_t lock;
106};
107
108struct virtio_gpu_fence {
109 struct dma_fence f;
110 struct virtio_gpu_fence_driver *drv;
111 struct list_head node;
112};
113
114struct virtio_gpu_vbuffer {
115 char *buf;
116 int size;
117
118 void *data_buf;
119 uint32_t data_size;
120
121 char *resp_buf;
122 int resp_size;
123 virtio_gpu_resp_cb resp_cb;
124 void *resp_cb_data;
125
126 struct virtio_gpu_object_array *objs;
127 struct list_head list;
128};
129
130struct virtio_gpu_output {
131 int index;
132 struct drm_crtc crtc;
133 struct drm_connector conn;
134 struct drm_encoder enc;
135 struct virtio_gpu_display_one info;
136 struct virtio_gpu_update_cursor cursor;
137 struct edid *edid;
138 int cur_x;
139 int cur_y;
140 bool needs_modeset;
141};
142#define drm_crtc_to_virtio_gpu_output(x) \
143 container_of(x, struct virtio_gpu_output, crtc)
144
145struct virtio_gpu_framebuffer {
146 struct drm_framebuffer base;
147 struct virtio_gpu_fence *fence;
148};
149#define to_virtio_gpu_framebuffer(x) \
150 container_of(x, struct virtio_gpu_framebuffer, base)
151
152struct virtio_gpu_queue {
153 struct virtqueue *vq;
154 spinlock_t qlock;
155 wait_queue_head_t ack_queue;
156 struct work_struct dequeue_work;
157};
158
159struct virtio_gpu_drv_capset {
160 uint32_t id;
161 uint32_t max_version;
162 uint32_t max_size;
163};
164
165struct virtio_gpu_drv_cap_cache {
166 struct list_head head;
167 void *caps_cache;
168 uint32_t id;
169 uint32_t version;
170 uint32_t size;
171 atomic_t is_valid;
172};
173
174struct virtio_gpu_device {
175 struct device *dev;
176 struct drm_device *ddev;
177
178 struct virtio_device *vdev;
179
180 struct virtio_gpu_output outputs[VIRTIO_GPU_MAX_SCANOUTS];
181 uint32_t num_scanouts;
182
183 struct virtio_gpu_queue ctrlq;
184 struct virtio_gpu_queue cursorq;
185 struct kmem_cache *vbufs;
186
187 atomic_t pending_commands;
188
189 struct ida resource_ida;
190
191 wait_queue_head_t resp_wq;
192 /* current display info */
193 spinlock_t display_info_lock;
194 bool display_info_pending;
195
196 struct virtio_gpu_fence_driver fence_drv;
197
198 struct ida ctx_id_ida;
199
200 bool has_virgl_3d;
201 bool has_edid;
202 bool has_indirect;
203
204 struct work_struct config_changed_work;
205
206 struct work_struct obj_free_work;
207 spinlock_t obj_free_lock;
208 struct list_head obj_free_list;
209
210 struct virtio_gpu_drv_capset *capsets;
211 uint32_t num_capsets;
212 struct list_head cap_cache;
213};
214
215struct virtio_gpu_fpriv {
216 uint32_t ctx_id;
217 bool context_created;
218 struct mutex context_lock;
219};
220
221/* virtgpu_ioctl.c */
222#define DRM_VIRTIO_NUM_IOCTLS 10
223extern struct drm_ioctl_desc virtio_gpu_ioctls[DRM_VIRTIO_NUM_IOCTLS];
224void virtio_gpu_create_context(struct drm_device *dev, struct drm_file *file);
225
226/* virtgpu_kms.c */
227int virtio_gpu_init(struct drm_device *dev);
228void virtio_gpu_deinit(struct drm_device *dev);
229void virtio_gpu_release(struct drm_device *dev);
230int virtio_gpu_driver_open(struct drm_device *dev, struct drm_file *file);
231void virtio_gpu_driver_postclose(struct drm_device *dev, struct drm_file *file);
232
233/* virtgpu_gem.c */
234int virtio_gpu_gem_object_open(struct drm_gem_object *obj,
235 struct drm_file *file);
236void virtio_gpu_gem_object_close(struct drm_gem_object *obj,
237 struct drm_file *file);
238int virtio_gpu_mode_dumb_create(struct drm_file *file_priv,
239 struct drm_device *dev,
240 struct drm_mode_create_dumb *args);
241int virtio_gpu_mode_dumb_mmap(struct drm_file *file_priv,
242 struct drm_device *dev,
243 uint32_t handle, uint64_t *offset_p);
244
245struct virtio_gpu_object_array *virtio_gpu_array_alloc(u32 nents);
246struct virtio_gpu_object_array*
247virtio_gpu_array_from_handles(struct drm_file *drm_file, u32 *handles, u32 nents);
248void virtio_gpu_array_add_obj(struct virtio_gpu_object_array *objs,
249 struct drm_gem_object *obj);
250int virtio_gpu_array_lock_resv(struct virtio_gpu_object_array *objs);
251void virtio_gpu_array_unlock_resv(struct virtio_gpu_object_array *objs);
252void virtio_gpu_array_add_fence(struct virtio_gpu_object_array *objs,
253 struct dma_fence *fence);
254void virtio_gpu_array_put_free(struct virtio_gpu_object_array *objs);
255void virtio_gpu_array_put_free_delayed(struct virtio_gpu_device *vgdev,
256 struct virtio_gpu_object_array *objs);
257void virtio_gpu_array_put_free_work(struct work_struct *work);
258
259/* virtgpu_vq.c */
260int virtio_gpu_alloc_vbufs(struct virtio_gpu_device *vgdev);
261void virtio_gpu_free_vbufs(struct virtio_gpu_device *vgdev);
262void virtio_gpu_cmd_create_resource(struct virtio_gpu_device *vgdev,
263 struct virtio_gpu_object *bo,
264 struct virtio_gpu_object_params *params,
265 struct virtio_gpu_object_array *objs,
266 struct virtio_gpu_fence *fence);
267void virtio_gpu_cmd_unref_resource(struct virtio_gpu_device *vgdev,
268 struct virtio_gpu_object *bo);
269void virtio_gpu_cmd_transfer_to_host_2d(struct virtio_gpu_device *vgdev,
270 uint64_t offset,
271 uint32_t width, uint32_t height,
272 uint32_t x, uint32_t y,
273 struct virtio_gpu_object_array *objs,
274 struct virtio_gpu_fence *fence);
275void virtio_gpu_cmd_resource_flush(struct virtio_gpu_device *vgdev,
276 uint32_t resource_id,
277 uint32_t x, uint32_t y,
278 uint32_t width, uint32_t height);
279void virtio_gpu_cmd_set_scanout(struct virtio_gpu_device *vgdev,
280 uint32_t scanout_id, uint32_t resource_id,
281 uint32_t width, uint32_t height,
282 uint32_t x, uint32_t y);
283void virtio_gpu_object_attach(struct virtio_gpu_device *vgdev,
284 struct virtio_gpu_object *obj,
285 struct virtio_gpu_mem_entry *ents,
286 unsigned int nents);
287int virtio_gpu_attach_status_page(struct virtio_gpu_device *vgdev);
288int virtio_gpu_detach_status_page(struct virtio_gpu_device *vgdev);
289void virtio_gpu_cursor_ping(struct virtio_gpu_device *vgdev,
290 struct virtio_gpu_output *output);
291int virtio_gpu_cmd_get_display_info(struct virtio_gpu_device *vgdev);
292int virtio_gpu_cmd_get_capset_info(struct virtio_gpu_device *vgdev, int idx);
293int virtio_gpu_cmd_get_capset(struct virtio_gpu_device *vgdev,
294 int idx, int version,
295 struct virtio_gpu_drv_cap_cache **cache_p);
296int virtio_gpu_cmd_get_edids(struct virtio_gpu_device *vgdev);
297void virtio_gpu_cmd_context_create(struct virtio_gpu_device *vgdev, uint32_t id,
298 uint32_t nlen, const char *name);
299void virtio_gpu_cmd_context_destroy(struct virtio_gpu_device *vgdev,
300 uint32_t id);
301void virtio_gpu_cmd_context_attach_resource(struct virtio_gpu_device *vgdev,
302 uint32_t ctx_id,
303 struct virtio_gpu_object_array *objs);
304void virtio_gpu_cmd_context_detach_resource(struct virtio_gpu_device *vgdev,
305 uint32_t ctx_id,
306 struct virtio_gpu_object_array *objs);
307void virtio_gpu_cmd_submit(struct virtio_gpu_device *vgdev,
308 void *data, uint32_t data_size,
309 uint32_t ctx_id,
310 struct virtio_gpu_object_array *objs,
311 struct virtio_gpu_fence *fence);
312void virtio_gpu_cmd_transfer_from_host_3d(struct virtio_gpu_device *vgdev,
313 uint32_t ctx_id,
314 uint64_t offset, uint32_t level,
315 struct drm_virtgpu_3d_box *box,
316 struct virtio_gpu_object_array *objs,
317 struct virtio_gpu_fence *fence);
318void virtio_gpu_cmd_transfer_to_host_3d(struct virtio_gpu_device *vgdev,
319 uint32_t ctx_id,
320 uint64_t offset, uint32_t level,
321 struct drm_virtgpu_3d_box *box,
322 struct virtio_gpu_object_array *objs,
323 struct virtio_gpu_fence *fence);
324void
325virtio_gpu_cmd_resource_create_3d(struct virtio_gpu_device *vgdev,
326 struct virtio_gpu_object *bo,
327 struct virtio_gpu_object_params *params,
328 struct virtio_gpu_object_array *objs,
329 struct virtio_gpu_fence *fence);
330void virtio_gpu_ctrl_ack(struct virtqueue *vq);
331void virtio_gpu_cursor_ack(struct virtqueue *vq);
332void virtio_gpu_fence_ack(struct virtqueue *vq);
333void virtio_gpu_dequeue_ctrl_func(struct work_struct *work);
334void virtio_gpu_dequeue_cursor_func(struct work_struct *work);
335void virtio_gpu_dequeue_fence_func(struct work_struct *work);
336
337void virtio_gpu_notify(struct virtio_gpu_device *vgdev);
338
339/* virtgpu_display.c */
340void virtio_gpu_modeset_init(struct virtio_gpu_device *vgdev);
341void virtio_gpu_modeset_fini(struct virtio_gpu_device *vgdev);
342
343/* virtgpu_plane.c */
344uint32_t virtio_gpu_translate_format(uint32_t drm_fourcc);
345struct drm_plane *virtio_gpu_plane_init(struct virtio_gpu_device *vgdev,
346 enum drm_plane_type type,
347 int index);
348
349/* virtgpu_fence.c */
350struct virtio_gpu_fence *virtio_gpu_fence_alloc(
351 struct virtio_gpu_device *vgdev);
352void virtio_gpu_fence_emit(struct virtio_gpu_device *vgdev,
353 struct virtio_gpu_ctrl_hdr *cmd_hdr,
354 struct virtio_gpu_fence *fence);
355void virtio_gpu_fence_event_process(struct virtio_gpu_device *vdev,
356 u64 last_seq);
357
358/* virtgpu_object.c */
359void virtio_gpu_cleanup_object(struct virtio_gpu_object *bo);
360struct drm_gem_object *virtio_gpu_create_object(struct drm_device *dev,
361 size_t size);
362int virtio_gpu_object_create(struct virtio_gpu_device *vgdev,
363 struct virtio_gpu_object_params *params,
364 struct virtio_gpu_object **bo_ptr,
365 struct virtio_gpu_fence *fence);
366
367bool virtio_gpu_is_shmem(struct virtio_gpu_object *bo);
368
369/* virtgpu_prime.c */
370struct drm_gem_object *virtgpu_gem_prime_import_sg_table(
371 struct drm_device *dev, struct dma_buf_attachment *attach,
372 struct sg_table *sgt);
373
374/* virtgpu_debugfs.c */
375void virtio_gpu_debugfs_init(struct drm_minor *minor);
376
377#endif