Linux Audio

Check our new training course

Yocto distribution development and maintenance

Need a Yocto distribution for your embedded project?
Loading...
v5.4
   1// SPDX-License-Identifier: GPL-2.0
   2/*
   3 * Driver for msm7k serial device and console
   4 *
   5 * Copyright (C) 2007 Google, Inc.
   6 * Author: Robert Love <rlove@google.com>
   7 * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
 
 
 
 
 
 
 
 
 
   8 */
   9
  10#if defined(CONFIG_SERIAL_MSM_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  11# define SUPPORT_SYSRQ
  12#endif
  13
  14#include <linux/kernel.h>
  15#include <linux/atomic.h>
  16#include <linux/dma-mapping.h>
  17#include <linux/dmaengine.h>
 
  18#include <linux/module.h>
  19#include <linux/io.h>
  20#include <linux/ioport.h>
  21#include <linux/interrupt.h>
  22#include <linux/init.h>
  23#include <linux/console.h>
  24#include <linux/tty.h>
  25#include <linux/tty_flip.h>
  26#include <linux/serial_core.h>
 
  27#include <linux/slab.h>
  28#include <linux/clk.h>
  29#include <linux/platform_device.h>
  30#include <linux/delay.h>
  31#include <linux/of.h>
  32#include <linux/of_device.h>
  33#include <linux/wait.h>
  34
  35#define UART_MR1			0x0000
  36
  37#define UART_MR1_AUTO_RFR_LEVEL0	0x3F
  38#define UART_MR1_AUTO_RFR_LEVEL1	0x3FF00
  39#define UART_DM_MR1_AUTO_RFR_LEVEL1	0xFFFFFF00
  40#define UART_MR1_RX_RDY_CTL		BIT(7)
  41#define UART_MR1_CTS_CTL		BIT(6)
  42
  43#define UART_MR2			0x0004
  44#define UART_MR2_ERROR_MODE		BIT(6)
  45#define UART_MR2_BITS_PER_CHAR		0x30
  46#define UART_MR2_BITS_PER_CHAR_5	(0x0 << 4)
  47#define UART_MR2_BITS_PER_CHAR_6	(0x1 << 4)
  48#define UART_MR2_BITS_PER_CHAR_7	(0x2 << 4)
  49#define UART_MR2_BITS_PER_CHAR_8	(0x3 << 4)
  50#define UART_MR2_STOP_BIT_LEN_ONE	(0x1 << 2)
  51#define UART_MR2_STOP_BIT_LEN_TWO	(0x3 << 2)
  52#define UART_MR2_PARITY_MODE_NONE	0x0
  53#define UART_MR2_PARITY_MODE_ODD	0x1
  54#define UART_MR2_PARITY_MODE_EVEN	0x2
  55#define UART_MR2_PARITY_MODE_SPACE	0x3
  56#define UART_MR2_PARITY_MODE		0x3
  57
  58#define UART_CSR			0x0008
  59
  60#define UART_TF				0x000C
  61#define UARTDM_TF			0x0070
  62
  63#define UART_CR				0x0010
  64#define UART_CR_CMD_NULL		(0 << 4)
  65#define UART_CR_CMD_RESET_RX		(1 << 4)
  66#define UART_CR_CMD_RESET_TX		(2 << 4)
  67#define UART_CR_CMD_RESET_ERR		(3 << 4)
  68#define UART_CR_CMD_RESET_BREAK_INT	(4 << 4)
  69#define UART_CR_CMD_START_BREAK		(5 << 4)
  70#define UART_CR_CMD_STOP_BREAK		(6 << 4)
  71#define UART_CR_CMD_RESET_CTS		(7 << 4)
  72#define UART_CR_CMD_RESET_STALE_INT	(8 << 4)
  73#define UART_CR_CMD_PACKET_MODE		(9 << 4)
  74#define UART_CR_CMD_MODE_RESET		(12 << 4)
  75#define UART_CR_CMD_SET_RFR		(13 << 4)
  76#define UART_CR_CMD_RESET_RFR		(14 << 4)
  77#define UART_CR_CMD_PROTECTION_EN	(16 << 4)
  78#define UART_CR_CMD_STALE_EVENT_DISABLE	(6 << 8)
  79#define UART_CR_CMD_STALE_EVENT_ENABLE	(80 << 4)
  80#define UART_CR_CMD_FORCE_STALE		(4 << 8)
  81#define UART_CR_CMD_RESET_TX_READY	(3 << 8)
  82#define UART_CR_TX_DISABLE		BIT(3)
  83#define UART_CR_TX_ENABLE		BIT(2)
  84#define UART_CR_RX_DISABLE		BIT(1)
  85#define UART_CR_RX_ENABLE		BIT(0)
  86#define UART_CR_CMD_RESET_RXBREAK_START	((1 << 11) | (2 << 4))
  87
  88#define UART_IMR			0x0014
  89#define UART_IMR_TXLEV			BIT(0)
  90#define UART_IMR_RXSTALE		BIT(3)
  91#define UART_IMR_RXLEV			BIT(4)
  92#define UART_IMR_DELTA_CTS		BIT(5)
  93#define UART_IMR_CURRENT_CTS		BIT(6)
  94#define UART_IMR_RXBREAK_START		BIT(10)
  95
  96#define UART_IPR_RXSTALE_LAST		0x20
  97#define UART_IPR_STALE_LSB		0x1F
  98#define UART_IPR_STALE_TIMEOUT_MSB	0x3FF80
  99#define UART_DM_IPR_STALE_TIMEOUT_MSB	0xFFFFFF80
 100
 101#define UART_IPR			0x0018
 102#define UART_TFWR			0x001C
 103#define UART_RFWR			0x0020
 104#define UART_HCR			0x0024
 105
 106#define UART_MREG			0x0028
 107#define UART_NREG			0x002C
 108#define UART_DREG			0x0030
 109#define UART_MNDREG			0x0034
 110#define UART_IRDA			0x0038
 111#define UART_MISR_MODE			0x0040
 112#define UART_MISR_RESET			0x0044
 113#define UART_MISR_EXPORT		0x0048
 114#define UART_MISR_VAL			0x004C
 115#define UART_TEST_CTRL			0x0050
 116
 117#define UART_SR				0x0008
 118#define UART_SR_HUNT_CHAR		BIT(7)
 119#define UART_SR_RX_BREAK		BIT(6)
 120#define UART_SR_PAR_FRAME_ERR		BIT(5)
 121#define UART_SR_OVERRUN			BIT(4)
 122#define UART_SR_TX_EMPTY		BIT(3)
 123#define UART_SR_TX_READY		BIT(2)
 124#define UART_SR_RX_FULL			BIT(1)
 125#define UART_SR_RX_READY		BIT(0)
 126
 127#define UART_RF				0x000C
 128#define UARTDM_RF			0x0070
 129#define UART_MISR			0x0010
 130#define UART_ISR			0x0014
 131#define UART_ISR_TX_READY		BIT(7)
 132
 133#define UARTDM_RXFS			0x50
 134#define UARTDM_RXFS_BUF_SHIFT		0x7
 135#define UARTDM_RXFS_BUF_MASK		0x7
 136
 137#define UARTDM_DMEN			0x3C
 138#define UARTDM_DMEN_RX_SC_ENABLE	BIT(5)
 139#define UARTDM_DMEN_TX_SC_ENABLE	BIT(4)
 140
 141#define UARTDM_DMEN_TX_BAM_ENABLE	BIT(2)	/* UARTDM_1P4 */
 142#define UARTDM_DMEN_TX_DM_ENABLE	BIT(0)	/* < UARTDM_1P4 */
 143
 144#define UARTDM_DMEN_RX_BAM_ENABLE	BIT(3)	/* UARTDM_1P4 */
 145#define UARTDM_DMEN_RX_DM_ENABLE	BIT(1)	/* < UARTDM_1P4 */
 146
 147#define UARTDM_DMRX			0x34
 148#define UARTDM_NCF_TX			0x40
 149#define UARTDM_RX_TOTAL_SNAP		0x38
 150
 151#define UARTDM_BURST_SIZE		16   /* in bytes */
 152#define UARTDM_TX_AIGN(x)		((x) & ~0x3) /* valid for > 1p3 */
 153#define UARTDM_TX_MAX			256   /* in bytes, valid for <= 1p3 */
 154#define UARTDM_RX_SIZE			(UART_XMIT_SIZE / 4)
 155
 156enum {
 157	UARTDM_1P1 = 1,
 158	UARTDM_1P2,
 159	UARTDM_1P3,
 160	UARTDM_1P4,
 161};
 162
 163struct msm_dma {
 164	struct dma_chan		*chan;
 165	enum dma_data_direction dir;
 166	dma_addr_t		phys;
 167	unsigned char		*virt;
 168	dma_cookie_t		cookie;
 169	u32			enable_bit;
 170	unsigned int		count;
 171	struct dma_async_tx_descriptor	*desc;
 172};
 173
 174struct msm_port {
 175	struct uart_port	uart;
 176	char			name[16];
 177	struct clk		*clk;
 178	struct clk		*pclk;
 179	unsigned int		imr;
 180	int			is_uartdm;
 181	unsigned int		old_snap_state;
 182	bool			break_detected;
 183	struct msm_dma		tx_dma;
 184	struct msm_dma		rx_dma;
 185};
 186
 187#define UART_TO_MSM(uart_port)	container_of(uart_port, struct msm_port, uart)
 188
 189static
 190void msm_write(struct uart_port *port, unsigned int val, unsigned int off)
 191{
 192	writel_relaxed(val, port->membase + off);
 193}
 194
 195static
 196unsigned int msm_read(struct uart_port *port, unsigned int off)
 197{
 198	return readl_relaxed(port->membase + off);
 199}
 200
 201/*
 202 * Setup the MND registers to use the TCXO clock.
 203 */
 204static void msm_serial_set_mnd_regs_tcxo(struct uart_port *port)
 205{
 206	msm_write(port, 0x06, UART_MREG);
 207	msm_write(port, 0xF1, UART_NREG);
 208	msm_write(port, 0x0F, UART_DREG);
 209	msm_write(port, 0x1A, UART_MNDREG);
 210	port->uartclk = 1843200;
 211}
 212
 213/*
 214 * Setup the MND registers to use the TCXO clock divided by 4.
 215 */
 216static void msm_serial_set_mnd_regs_tcxoby4(struct uart_port *port)
 217{
 218	msm_write(port, 0x18, UART_MREG);
 219	msm_write(port, 0xF6, UART_NREG);
 220	msm_write(port, 0x0F, UART_DREG);
 221	msm_write(port, 0x0A, UART_MNDREG);
 222	port->uartclk = 1843200;
 223}
 224
 225static void msm_serial_set_mnd_regs(struct uart_port *port)
 226{
 227	struct msm_port *msm_port = UART_TO_MSM(port);
 228
 229	/*
 230	 * These registers don't exist so we change the clk input rate
 231	 * on uartdm hardware instead
 232	 */
 233	if (msm_port->is_uartdm)
 234		return;
 235
 236	if (port->uartclk == 19200000)
 237		msm_serial_set_mnd_regs_tcxo(port);
 238	else if (port->uartclk == 4800000)
 239		msm_serial_set_mnd_regs_tcxoby4(port);
 240}
 241
 242static void msm_handle_tx(struct uart_port *port);
 243static void msm_start_rx_dma(struct msm_port *msm_port);
 244
 245static void msm_stop_dma(struct uart_port *port, struct msm_dma *dma)
 246{
 247	struct device *dev = port->dev;
 248	unsigned int mapped;
 249	u32 val;
 250
 251	mapped = dma->count;
 252	dma->count = 0;
 253
 254	dmaengine_terminate_all(dma->chan);
 255
 256	/*
 257	 * DMA Stall happens if enqueue and flush command happens concurrently.
 258	 * For example before changing the baud rate/protocol configuration and
 259	 * sending flush command to ADM, disable the channel of UARTDM.
 260	 * Note: should not reset the receiver here immediately as it is not
 261	 * suggested to do disable/reset or reset/disable at the same time.
 262	 */
 263	val = msm_read(port, UARTDM_DMEN);
 264	val &= ~dma->enable_bit;
 265	msm_write(port, val, UARTDM_DMEN);
 266
 267	if (mapped)
 268		dma_unmap_single(dev, dma->phys, mapped, dma->dir);
 269}
 270
 271static void msm_release_dma(struct msm_port *msm_port)
 272{
 273	struct msm_dma *dma;
 274
 275	dma = &msm_port->tx_dma;
 276	if (dma->chan) {
 277		msm_stop_dma(&msm_port->uart, dma);
 278		dma_release_channel(dma->chan);
 279	}
 280
 281	memset(dma, 0, sizeof(*dma));
 282
 283	dma = &msm_port->rx_dma;
 284	if (dma->chan) {
 285		msm_stop_dma(&msm_port->uart, dma);
 286		dma_release_channel(dma->chan);
 287		kfree(dma->virt);
 288	}
 289
 290	memset(dma, 0, sizeof(*dma));
 291}
 292
 293static void msm_request_tx_dma(struct msm_port *msm_port, resource_size_t base)
 294{
 295	struct device *dev = msm_port->uart.dev;
 296	struct dma_slave_config conf;
 297	struct msm_dma *dma;
 298	u32 crci = 0;
 299	int ret;
 300
 301	dma = &msm_port->tx_dma;
 302
 303	/* allocate DMA resources, if available */
 304	dma->chan = dma_request_slave_channel_reason(dev, "tx");
 305	if (IS_ERR(dma->chan))
 306		goto no_tx;
 307
 308	of_property_read_u32(dev->of_node, "qcom,tx-crci", &crci);
 309
 310	memset(&conf, 0, sizeof(conf));
 311	conf.direction = DMA_MEM_TO_DEV;
 312	conf.device_fc = true;
 313	conf.dst_addr = base + UARTDM_TF;
 314	conf.dst_maxburst = UARTDM_BURST_SIZE;
 315	conf.slave_id = crci;
 316
 317	ret = dmaengine_slave_config(dma->chan, &conf);
 318	if (ret)
 319		goto rel_tx;
 320
 321	dma->dir = DMA_TO_DEVICE;
 322
 323	if (msm_port->is_uartdm < UARTDM_1P4)
 324		dma->enable_bit = UARTDM_DMEN_TX_DM_ENABLE;
 325	else
 326		dma->enable_bit = UARTDM_DMEN_TX_BAM_ENABLE;
 327
 328	return;
 329
 330rel_tx:
 331	dma_release_channel(dma->chan);
 332no_tx:
 333	memset(dma, 0, sizeof(*dma));
 334}
 335
 336static void msm_request_rx_dma(struct msm_port *msm_port, resource_size_t base)
 337{
 338	struct device *dev = msm_port->uart.dev;
 339	struct dma_slave_config conf;
 340	struct msm_dma *dma;
 341	u32 crci = 0;
 342	int ret;
 343
 344	dma = &msm_port->rx_dma;
 345
 346	/* allocate DMA resources, if available */
 347	dma->chan = dma_request_slave_channel_reason(dev, "rx");
 348	if (IS_ERR(dma->chan))
 349		goto no_rx;
 350
 351	of_property_read_u32(dev->of_node, "qcom,rx-crci", &crci);
 352
 353	dma->virt = kzalloc(UARTDM_RX_SIZE, GFP_KERNEL);
 354	if (!dma->virt)
 355		goto rel_rx;
 356
 357	memset(&conf, 0, sizeof(conf));
 358	conf.direction = DMA_DEV_TO_MEM;
 359	conf.device_fc = true;
 360	conf.src_addr = base + UARTDM_RF;
 361	conf.src_maxburst = UARTDM_BURST_SIZE;
 362	conf.slave_id = crci;
 363
 364	ret = dmaengine_slave_config(dma->chan, &conf);
 365	if (ret)
 366		goto err;
 367
 368	dma->dir = DMA_FROM_DEVICE;
 369
 370	if (msm_port->is_uartdm < UARTDM_1P4)
 371		dma->enable_bit = UARTDM_DMEN_RX_DM_ENABLE;
 372	else
 373		dma->enable_bit = UARTDM_DMEN_RX_BAM_ENABLE;
 374
 375	return;
 376err:
 377	kfree(dma->virt);
 378rel_rx:
 379	dma_release_channel(dma->chan);
 380no_rx:
 381	memset(dma, 0, sizeof(*dma));
 382}
 383
 384static inline void msm_wait_for_xmitr(struct uart_port *port)
 385{
 386	unsigned int timeout = 500000;
 387
 388	while (!(msm_read(port, UART_SR) & UART_SR_TX_EMPTY)) {
 389		if (msm_read(port, UART_ISR) & UART_ISR_TX_READY)
 390			break;
 391		udelay(1);
 392		if (!timeout--)
 393			break;
 394	}
 395	msm_write(port, UART_CR_CMD_RESET_TX_READY, UART_CR);
 396}
 397
 398static void msm_stop_tx(struct uart_port *port)
 399{
 400	struct msm_port *msm_port = UART_TO_MSM(port);
 401
 402	msm_port->imr &= ~UART_IMR_TXLEV;
 403	msm_write(port, msm_port->imr, UART_IMR);
 404}
 405
 406static void msm_start_tx(struct uart_port *port)
 407{
 408	struct msm_port *msm_port = UART_TO_MSM(port);
 409	struct msm_dma *dma = &msm_port->tx_dma;
 410
 411	/* Already started in DMA mode */
 412	if (dma->count)
 413		return;
 414
 415	msm_port->imr |= UART_IMR_TXLEV;
 416	msm_write(port, msm_port->imr, UART_IMR);
 417}
 418
 419static void msm_reset_dm_count(struct uart_port *port, int count)
 420{
 421	msm_wait_for_xmitr(port);
 422	msm_write(port, count, UARTDM_NCF_TX);
 423	msm_read(port, UARTDM_NCF_TX);
 424}
 425
 426static void msm_complete_tx_dma(void *args)
 427{
 428	struct msm_port *msm_port = args;
 429	struct uart_port *port = &msm_port->uart;
 430	struct circ_buf *xmit = &port->state->xmit;
 431	struct msm_dma *dma = &msm_port->tx_dma;
 432	struct dma_tx_state state;
 433	enum dma_status status;
 434	unsigned long flags;
 435	unsigned int count;
 436	u32 val;
 437
 438	spin_lock_irqsave(&port->lock, flags);
 439
 440	/* Already stopped */
 441	if (!dma->count)
 442		goto done;
 443
 444	status = dmaengine_tx_status(dma->chan, dma->cookie, &state);
 445
 446	dma_unmap_single(port->dev, dma->phys, dma->count, dma->dir);
 447
 448	val = msm_read(port, UARTDM_DMEN);
 449	val &= ~dma->enable_bit;
 450	msm_write(port, val, UARTDM_DMEN);
 451
 452	if (msm_port->is_uartdm > UARTDM_1P3) {
 453		msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
 454		msm_write(port, UART_CR_TX_ENABLE, UART_CR);
 455	}
 456
 457	count = dma->count - state.residue;
 458	port->icount.tx += count;
 459	dma->count = 0;
 460
 461	xmit->tail += count;
 462	xmit->tail &= UART_XMIT_SIZE - 1;
 463
 464	/* Restore "Tx FIFO below watermark" interrupt */
 465	msm_port->imr |= UART_IMR_TXLEV;
 466	msm_write(port, msm_port->imr, UART_IMR);
 467
 468	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
 469		uart_write_wakeup(port);
 470
 471	msm_handle_tx(port);
 472done:
 473	spin_unlock_irqrestore(&port->lock, flags);
 474}
 475
 476static int msm_handle_tx_dma(struct msm_port *msm_port, unsigned int count)
 477{
 478	struct circ_buf *xmit = &msm_port->uart.state->xmit;
 479	struct uart_port *port = &msm_port->uart;
 480	struct msm_dma *dma = &msm_port->tx_dma;
 481	void *cpu_addr;
 482	int ret;
 483	u32 val;
 484
 485	cpu_addr = &xmit->buf[xmit->tail];
 486
 487	dma->phys = dma_map_single(port->dev, cpu_addr, count, dma->dir);
 488	ret = dma_mapping_error(port->dev, dma->phys);
 489	if (ret)
 490		return ret;
 491
 492	dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
 493						count, DMA_MEM_TO_DEV,
 494						DMA_PREP_INTERRUPT |
 495						DMA_PREP_FENCE);
 496	if (!dma->desc) {
 497		ret = -EIO;
 498		goto unmap;
 499	}
 500
 501	dma->desc->callback = msm_complete_tx_dma;
 502	dma->desc->callback_param = msm_port;
 503
 504	dma->cookie = dmaengine_submit(dma->desc);
 505	ret = dma_submit_error(dma->cookie);
 506	if (ret)
 507		goto unmap;
 508
 509	/*
 510	 * Using DMA complete for Tx FIFO reload, no need for
 511	 * "Tx FIFO below watermark" one, disable it
 512	 */
 513	msm_port->imr &= ~UART_IMR_TXLEV;
 514	msm_write(port, msm_port->imr, UART_IMR);
 515
 516	dma->count = count;
 517
 518	val = msm_read(port, UARTDM_DMEN);
 519	val |= dma->enable_bit;
 520
 521	if (msm_port->is_uartdm < UARTDM_1P4)
 522		msm_write(port, val, UARTDM_DMEN);
 523
 524	msm_reset_dm_count(port, count);
 525
 526	if (msm_port->is_uartdm > UARTDM_1P3)
 527		msm_write(port, val, UARTDM_DMEN);
 528
 529	dma_async_issue_pending(dma->chan);
 530	return 0;
 531unmap:
 532	dma_unmap_single(port->dev, dma->phys, count, dma->dir);
 533	return ret;
 534}
 535
 536static void msm_complete_rx_dma(void *args)
 537{
 538	struct msm_port *msm_port = args;
 539	struct uart_port *port = &msm_port->uart;
 540	struct tty_port *tport = &port->state->port;
 541	struct msm_dma *dma = &msm_port->rx_dma;
 542	int count = 0, i, sysrq;
 543	unsigned long flags;
 544	u32 val;
 545
 546	spin_lock_irqsave(&port->lock, flags);
 547
 548	/* Already stopped */
 549	if (!dma->count)
 550		goto done;
 551
 552	val = msm_read(port, UARTDM_DMEN);
 553	val &= ~dma->enable_bit;
 554	msm_write(port, val, UARTDM_DMEN);
 555
 
 
 
 
 556	if (msm_read(port, UART_SR) & UART_SR_OVERRUN) {
 557		port->icount.overrun++;
 558		tty_insert_flip_char(tport, 0, TTY_OVERRUN);
 559		msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
 560	}
 561
 562	count = msm_read(port, UARTDM_RX_TOTAL_SNAP);
 563
 564	port->icount.rx += count;
 565
 566	dma->count = 0;
 567
 568	dma_unmap_single(port->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
 569
 570	for (i = 0; i < count; i++) {
 571		char flag = TTY_NORMAL;
 572
 573		if (msm_port->break_detected && dma->virt[i] == 0) {
 574			port->icount.brk++;
 575			flag = TTY_BREAK;
 576			msm_port->break_detected = false;
 577			if (uart_handle_break(port))
 578				continue;
 579		}
 580
 581		if (!(port->read_status_mask & UART_SR_RX_BREAK))
 582			flag = TTY_NORMAL;
 583
 584		spin_unlock_irqrestore(&port->lock, flags);
 585		sysrq = uart_handle_sysrq_char(port, dma->virt[i]);
 586		spin_lock_irqsave(&port->lock, flags);
 587		if (!sysrq)
 588			tty_insert_flip_char(tport, dma->virt[i], flag);
 589	}
 590
 591	msm_start_rx_dma(msm_port);
 592done:
 593	spin_unlock_irqrestore(&port->lock, flags);
 594
 595	if (count)
 596		tty_flip_buffer_push(tport);
 597}
 598
 599static void msm_start_rx_dma(struct msm_port *msm_port)
 600{
 601	struct msm_dma *dma = &msm_port->rx_dma;
 602	struct uart_port *uart = &msm_port->uart;
 603	u32 val;
 604	int ret;
 605
 606	if (!dma->chan)
 607		return;
 608
 609	dma->phys = dma_map_single(uart->dev, dma->virt,
 610				   UARTDM_RX_SIZE, dma->dir);
 611	ret = dma_mapping_error(uart->dev, dma->phys);
 612	if (ret)
 613		return;
 614
 615	dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
 616						UARTDM_RX_SIZE, DMA_DEV_TO_MEM,
 617						DMA_PREP_INTERRUPT);
 618	if (!dma->desc)
 619		goto unmap;
 620
 621	dma->desc->callback = msm_complete_rx_dma;
 622	dma->desc->callback_param = msm_port;
 623
 624	dma->cookie = dmaengine_submit(dma->desc);
 625	ret = dma_submit_error(dma->cookie);
 626	if (ret)
 627		goto unmap;
 628	/*
 629	 * Using DMA for FIFO off-load, no need for "Rx FIFO over
 630	 * watermark" or "stale" interrupts, disable them
 631	 */
 632	msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
 633
 634	/*
 635	 * Well, when DMA is ADM3 engine(implied by <= UARTDM v1.3),
 636	 * we need RXSTALE to flush input DMA fifo to memory
 637	 */
 638	if (msm_port->is_uartdm < UARTDM_1P4)
 639		msm_port->imr |= UART_IMR_RXSTALE;
 640
 641	msm_write(uart, msm_port->imr, UART_IMR);
 642
 643	dma->count = UARTDM_RX_SIZE;
 644
 645	dma_async_issue_pending(dma->chan);
 646
 647	msm_write(uart, UART_CR_CMD_RESET_STALE_INT, UART_CR);
 648	msm_write(uart, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
 649
 650	val = msm_read(uart, UARTDM_DMEN);
 651	val |= dma->enable_bit;
 652
 653	if (msm_port->is_uartdm < UARTDM_1P4)
 654		msm_write(uart, val, UARTDM_DMEN);
 655
 656	msm_write(uart, UARTDM_RX_SIZE, UARTDM_DMRX);
 657
 658	if (msm_port->is_uartdm > UARTDM_1P3)
 659		msm_write(uart, val, UARTDM_DMEN);
 660
 661	return;
 662unmap:
 663	dma_unmap_single(uart->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
 664}
 665
 666static void msm_stop_rx(struct uart_port *port)
 667{
 668	struct msm_port *msm_port = UART_TO_MSM(port);
 669	struct msm_dma *dma = &msm_port->rx_dma;
 670
 671	msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
 672	msm_write(port, msm_port->imr, UART_IMR);
 673
 674	if (dma->chan)
 675		msm_stop_dma(port, dma);
 676}
 677
 678static void msm_enable_ms(struct uart_port *port)
 679{
 680	struct msm_port *msm_port = UART_TO_MSM(port);
 681
 682	msm_port->imr |= UART_IMR_DELTA_CTS;
 683	msm_write(port, msm_port->imr, UART_IMR);
 684}
 685
 686static void msm_handle_rx_dm(struct uart_port *port, unsigned int misr)
 687{
 688	struct tty_port *tport = &port->state->port;
 689	unsigned int sr;
 690	int count = 0;
 691	struct msm_port *msm_port = UART_TO_MSM(port);
 692
 693	if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
 694		port->icount.overrun++;
 695		tty_insert_flip_char(tport, 0, TTY_OVERRUN);
 696		msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
 697	}
 698
 699	if (misr & UART_IMR_RXSTALE) {
 700		count = msm_read(port, UARTDM_RX_TOTAL_SNAP) -
 701			msm_port->old_snap_state;
 702		msm_port->old_snap_state = 0;
 703	} else {
 704		count = 4 * (msm_read(port, UART_RFWR));
 705		msm_port->old_snap_state += count;
 706	}
 707
 708	/* TODO: Precise error reporting */
 709
 710	port->icount.rx += count;
 711
 712	while (count > 0) {
 713		unsigned char buf[4];
 714		int sysrq, r_count, i;
 715
 716		sr = msm_read(port, UART_SR);
 717		if ((sr & UART_SR_RX_READY) == 0) {
 718			msm_port->old_snap_state -= count;
 719			break;
 720		}
 721
 722		ioread32_rep(port->membase + UARTDM_RF, buf, 1);
 723		r_count = min_t(int, count, sizeof(buf));
 724
 725		for (i = 0; i < r_count; i++) {
 726			char flag = TTY_NORMAL;
 727
 728			if (msm_port->break_detected && buf[i] == 0) {
 729				port->icount.brk++;
 730				flag = TTY_BREAK;
 731				msm_port->break_detected = false;
 732				if (uart_handle_break(port))
 733					continue;
 734			}
 735
 736			if (!(port->read_status_mask & UART_SR_RX_BREAK))
 737				flag = TTY_NORMAL;
 738
 739			spin_unlock(&port->lock);
 740			sysrq = uart_handle_sysrq_char(port, buf[i]);
 741			spin_lock(&port->lock);
 742			if (!sysrq)
 743				tty_insert_flip_char(tport, buf[i], flag);
 744		}
 745		count -= r_count;
 746	}
 747
 748	spin_unlock(&port->lock);
 749	tty_flip_buffer_push(tport);
 750	spin_lock(&port->lock);
 751
 752	if (misr & (UART_IMR_RXSTALE))
 753		msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
 754	msm_write(port, 0xFFFFFF, UARTDM_DMRX);
 755	msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
 756
 757	/* Try to use DMA */
 758	msm_start_rx_dma(msm_port);
 759}
 760
 761static void msm_handle_rx(struct uart_port *port)
 762{
 763	struct tty_port *tport = &port->state->port;
 764	unsigned int sr;
 765
 766	/*
 767	 * Handle overrun. My understanding of the hardware is that overrun
 768	 * is not tied to the RX buffer, so we handle the case out of band.
 769	 */
 770	if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
 771		port->icount.overrun++;
 772		tty_insert_flip_char(tport, 0, TTY_OVERRUN);
 773		msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
 774	}
 775
 776	/* and now the main RX loop */
 777	while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
 778		unsigned int c;
 779		char flag = TTY_NORMAL;
 780		int sysrq;
 781
 782		c = msm_read(port, UART_RF);
 783
 784		if (sr & UART_SR_RX_BREAK) {
 785			port->icount.brk++;
 786			if (uart_handle_break(port))
 787				continue;
 788		} else if (sr & UART_SR_PAR_FRAME_ERR) {
 789			port->icount.frame++;
 790		} else {
 791			port->icount.rx++;
 792		}
 793
 794		/* Mask conditions we're ignorning. */
 795		sr &= port->read_status_mask;
 796
 797		if (sr & UART_SR_RX_BREAK)
 798			flag = TTY_BREAK;
 799		else if (sr & UART_SR_PAR_FRAME_ERR)
 800			flag = TTY_FRAME;
 801
 802		spin_unlock(&port->lock);
 803		sysrq = uart_handle_sysrq_char(port, c);
 804		spin_lock(&port->lock);
 805		if (!sysrq)
 806			tty_insert_flip_char(tport, c, flag);
 807	}
 808
 809	spin_unlock(&port->lock);
 810	tty_flip_buffer_push(tport);
 811	spin_lock(&port->lock);
 812}
 813
 814static void msm_handle_tx_pio(struct uart_port *port, unsigned int tx_count)
 815{
 816	struct circ_buf *xmit = &port->state->xmit;
 817	struct msm_port *msm_port = UART_TO_MSM(port);
 818	unsigned int num_chars;
 819	unsigned int tf_pointer = 0;
 820	void __iomem *tf;
 821
 822	if (msm_port->is_uartdm)
 823		tf = port->membase + UARTDM_TF;
 824	else
 825		tf = port->membase + UART_TF;
 826
 827	if (tx_count && msm_port->is_uartdm)
 828		msm_reset_dm_count(port, tx_count);
 829
 830	while (tf_pointer < tx_count) {
 831		int i;
 832		char buf[4] = { 0 };
 833
 834		if (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
 835			break;
 836
 837		if (msm_port->is_uartdm)
 838			num_chars = min(tx_count - tf_pointer,
 839					(unsigned int)sizeof(buf));
 840		else
 841			num_chars = 1;
 842
 843		for (i = 0; i < num_chars; i++) {
 844			buf[i] = xmit->buf[xmit->tail + i];
 845			port->icount.tx++;
 846		}
 847
 848		iowrite32_rep(tf, buf, 1);
 849		xmit->tail = (xmit->tail + num_chars) & (UART_XMIT_SIZE - 1);
 850		tf_pointer += num_chars;
 851	}
 852
 853	/* disable tx interrupts if nothing more to send */
 854	if (uart_circ_empty(xmit))
 855		msm_stop_tx(port);
 856
 857	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
 858		uart_write_wakeup(port);
 859}
 860
 861static void msm_handle_tx(struct uart_port *port)
 862{
 863	struct msm_port *msm_port = UART_TO_MSM(port);
 864	struct circ_buf *xmit = &msm_port->uart.state->xmit;
 865	struct msm_dma *dma = &msm_port->tx_dma;
 866	unsigned int pio_count, dma_count, dma_min;
 867	char buf[4] = { 0 };
 868	void __iomem *tf;
 869	int err = 0;
 870
 871	if (port->x_char) {
 872		if (msm_port->is_uartdm)
 873			tf = port->membase + UARTDM_TF;
 874		else
 875			tf = port->membase + UART_TF;
 876
 877		buf[0] = port->x_char;
 878
 879		if (msm_port->is_uartdm)
 880			msm_reset_dm_count(port, 1);
 881
 882		iowrite32_rep(tf, buf, 1);
 883		port->icount.tx++;
 884		port->x_char = 0;
 885		return;
 886	}
 887
 888	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
 889		msm_stop_tx(port);
 890		return;
 891	}
 892
 893	pio_count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
 894	dma_count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
 895
 896	dma_min = 1;	/* Always DMA */
 897	if (msm_port->is_uartdm > UARTDM_1P3) {
 898		dma_count = UARTDM_TX_AIGN(dma_count);
 899		dma_min = UARTDM_BURST_SIZE;
 900	} else {
 901		if (dma_count > UARTDM_TX_MAX)
 902			dma_count = UARTDM_TX_MAX;
 903	}
 904
 905	if (pio_count > port->fifosize)
 906		pio_count = port->fifosize;
 907
 908	if (!dma->chan || dma_count < dma_min)
 909		msm_handle_tx_pio(port, pio_count);
 910	else
 911		err = msm_handle_tx_dma(msm_port, dma_count);
 912
 913	if (err)	/* fall back to PIO mode */
 914		msm_handle_tx_pio(port, pio_count);
 915}
 916
 917static void msm_handle_delta_cts(struct uart_port *port)
 918{
 919	msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
 920	port->icount.cts++;
 921	wake_up_interruptible(&port->state->port.delta_msr_wait);
 922}
 923
 924static irqreturn_t msm_uart_irq(int irq, void *dev_id)
 925{
 926	struct uart_port *port = dev_id;
 927	struct msm_port *msm_port = UART_TO_MSM(port);
 928	struct msm_dma *dma = &msm_port->rx_dma;
 929	unsigned long flags;
 930	unsigned int misr;
 931	u32 val;
 932
 933	spin_lock_irqsave(&port->lock, flags);
 934	misr = msm_read(port, UART_MISR);
 935	msm_write(port, 0, UART_IMR); /* disable interrupt */
 936
 937	if (misr & UART_IMR_RXBREAK_START) {
 938		msm_port->break_detected = true;
 939		msm_write(port, UART_CR_CMD_RESET_RXBREAK_START, UART_CR);
 940	}
 941
 942	if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE)) {
 943		if (dma->count) {
 944			val = UART_CR_CMD_STALE_EVENT_DISABLE;
 945			msm_write(port, val, UART_CR);
 946			val = UART_CR_CMD_RESET_STALE_INT;
 947			msm_write(port, val, UART_CR);
 948			/*
 949			 * Flush DMA input fifo to memory, this will also
 950			 * trigger DMA RX completion
 951			 */
 952			dmaengine_terminate_all(dma->chan);
 953		} else if (msm_port->is_uartdm) {
 954			msm_handle_rx_dm(port, misr);
 955		} else {
 956			msm_handle_rx(port);
 957		}
 958	}
 959	if (misr & UART_IMR_TXLEV)
 960		msm_handle_tx(port);
 961	if (misr & UART_IMR_DELTA_CTS)
 962		msm_handle_delta_cts(port);
 963
 964	msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
 965	spin_unlock_irqrestore(&port->lock, flags);
 966
 967	return IRQ_HANDLED;
 968}
 969
 970static unsigned int msm_tx_empty(struct uart_port *port)
 971{
 972	return (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
 973}
 974
 975static unsigned int msm_get_mctrl(struct uart_port *port)
 976{
 977	return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
 978}
 979
 980static void msm_reset(struct uart_port *port)
 981{
 982	struct msm_port *msm_port = UART_TO_MSM(port);
 983
 984	/* reset everything */
 985	msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
 986	msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
 987	msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
 988	msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
 989	msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
 990	msm_write(port, UART_CR_CMD_SET_RFR, UART_CR);
 991
 992	/* Disable DM modes */
 993	if (msm_port->is_uartdm)
 994		msm_write(port, 0, UARTDM_DMEN);
 995}
 996
 997static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
 998{
 999	unsigned int mr;
1000
1001	mr = msm_read(port, UART_MR1);
1002
1003	if (!(mctrl & TIOCM_RTS)) {
1004		mr &= ~UART_MR1_RX_RDY_CTL;
1005		msm_write(port, mr, UART_MR1);
1006		msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
1007	} else {
1008		mr |= UART_MR1_RX_RDY_CTL;
1009		msm_write(port, mr, UART_MR1);
1010	}
1011}
1012
1013static void msm_break_ctl(struct uart_port *port, int break_ctl)
1014{
1015	if (break_ctl)
1016		msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
1017	else
1018		msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
1019}
1020
1021struct msm_baud_map {
1022	u16	divisor;
1023	u8	code;
1024	u8	rxstale;
1025};
1026
1027static const struct msm_baud_map *
1028msm_find_best_baud(struct uart_port *port, unsigned int baud,
1029		   unsigned long *rate)
1030{
1031	struct msm_port *msm_port = UART_TO_MSM(port);
1032	unsigned int divisor, result;
1033	unsigned long target, old, best_rate = 0, diff, best_diff = ULONG_MAX;
1034	const struct msm_baud_map *entry, *end, *best;
1035	static const struct msm_baud_map table[] = {
1036		{    1, 0xff, 31 },
1037		{    2, 0xee, 16 },
1038		{    3, 0xdd,  8 },
1039		{    4, 0xcc,  6 },
1040		{    6, 0xbb,  6 },
1041		{    8, 0xaa,  6 },
1042		{   12, 0x99,  6 },
1043		{   16, 0x88,  1 },
1044		{   24, 0x77,  1 },
1045		{   32, 0x66,  1 },
1046		{   48, 0x55,  1 },
1047		{   96, 0x44,  1 },
1048		{  192, 0x33,  1 },
1049		{  384, 0x22,  1 },
1050		{  768, 0x11,  1 },
1051		{ 1536, 0x00,  1 },
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1052	};
1053
1054	best = table; /* Default to smallest divider */
1055	target = clk_round_rate(msm_port->clk, 16 * baud);
1056	divisor = DIV_ROUND_CLOSEST(target, 16 * baud);
1057
1058	end = table + ARRAY_SIZE(table);
1059	entry = table;
1060	while (entry < end) {
1061		if (entry->divisor <= divisor) {
1062			result = target / entry->divisor / 16;
1063			diff = abs(result - baud);
1064
1065			/* Keep track of best entry */
1066			if (diff < best_diff) {
1067				best_diff = diff;
1068				best = entry;
1069				best_rate = target;
1070			}
1071
1072			if (result == baud)
1073				break;
1074		} else if (entry->divisor > divisor) {
1075			old = target;
1076			target = clk_round_rate(msm_port->clk, old + 1);
1077			/*
1078			 * The rate didn't get any faster so we can't do
1079			 * better at dividing it down
1080			 */
1081			if (target == old)
1082				break;
1083
1084			/* Start the divisor search over at this new rate */
1085			entry = table;
1086			divisor = DIV_ROUND_CLOSEST(target, 16 * baud);
1087			continue;
1088		}
1089		entry++;
1090	}
1091
1092	*rate = best_rate;
1093	return best;
1094}
1095
1096static int msm_set_baud_rate(struct uart_port *port, unsigned int baud,
1097			     unsigned long *saved_flags)
1098{
1099	unsigned int rxstale, watermark, mask;
1100	struct msm_port *msm_port = UART_TO_MSM(port);
1101	const struct msm_baud_map *entry;
1102	unsigned long flags, rate;
 
 
 
 
 
 
 
1103
1104	flags = *saved_flags;
1105	spin_unlock_irqrestore(&port->lock, flags);
1106
1107	entry = msm_find_best_baud(port, baud, &rate);
1108	clk_set_rate(msm_port->clk, rate);
1109	baud = rate / 16 / entry->divisor;
1110
1111	spin_lock_irqsave(&port->lock, flags);
1112	*saved_flags = flags;
1113	port->uartclk = rate;
1114
1115	msm_write(port, entry->code, UART_CSR);
1116
1117	/* RX stale watermark */
1118	rxstale = entry->rxstale;
1119	watermark = UART_IPR_STALE_LSB & rxstale;
1120	if (msm_port->is_uartdm) {
1121		mask = UART_DM_IPR_STALE_TIMEOUT_MSB;
1122	} else {
1123		watermark |= UART_IPR_RXSTALE_LAST;
1124		mask = UART_IPR_STALE_TIMEOUT_MSB;
1125	}
1126
1127	watermark |= mask & (rxstale << 2);
1128
1129	msm_write(port, watermark, UART_IPR);
1130
1131	/* set RX watermark */
1132	watermark = (port->fifosize * 3) / 4;
1133	msm_write(port, watermark, UART_RFWR);
1134
1135	/* set TX watermark */
1136	msm_write(port, 10, UART_TFWR);
1137
1138	msm_write(port, UART_CR_CMD_PROTECTION_EN, UART_CR);
1139	msm_reset(port);
1140
1141	/* Enable RX and TX */
1142	msm_write(port, UART_CR_TX_ENABLE | UART_CR_RX_ENABLE, UART_CR);
1143
1144	/* turn on RX and CTS interrupts */
1145	msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
1146			UART_IMR_CURRENT_CTS | UART_IMR_RXBREAK_START;
1147
1148	msm_write(port, msm_port->imr, UART_IMR);
1149
1150	if (msm_port->is_uartdm) {
1151		msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
1152		msm_write(port, 0xFFFFFF, UARTDM_DMRX);
1153		msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
1154	}
1155
1156	return baud;
1157}
1158
1159static void msm_init_clock(struct uart_port *port)
1160{
1161	struct msm_port *msm_port = UART_TO_MSM(port);
1162
1163	clk_prepare_enable(msm_port->clk);
1164	clk_prepare_enable(msm_port->pclk);
1165	msm_serial_set_mnd_regs(port);
1166}
1167
1168static int msm_startup(struct uart_port *port)
1169{
1170	struct msm_port *msm_port = UART_TO_MSM(port);
1171	unsigned int data, rfr_level, mask;
1172	int ret;
1173
1174	snprintf(msm_port->name, sizeof(msm_port->name),
1175		 "msm_serial%d", port->line);
1176
 
 
 
 
 
1177	msm_init_clock(port);
1178
1179	if (likely(port->fifosize > 12))
1180		rfr_level = port->fifosize - 12;
1181	else
1182		rfr_level = port->fifosize;
1183
1184	/* set automatic RFR level */
1185	data = msm_read(port, UART_MR1);
1186
1187	if (msm_port->is_uartdm)
1188		mask = UART_DM_MR1_AUTO_RFR_LEVEL1;
1189	else
1190		mask = UART_MR1_AUTO_RFR_LEVEL1;
1191
1192	data &= ~mask;
1193	data &= ~UART_MR1_AUTO_RFR_LEVEL0;
1194	data |= mask & (rfr_level << 2);
1195	data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
1196	msm_write(port, data, UART_MR1);
1197
1198	if (msm_port->is_uartdm) {
1199		msm_request_tx_dma(msm_port, msm_port->uart.mapbase);
1200		msm_request_rx_dma(msm_port, msm_port->uart.mapbase);
1201	}
1202
1203	ret = request_irq(port->irq, msm_uart_irq, IRQF_TRIGGER_HIGH,
1204			  msm_port->name, port);
1205	if (unlikely(ret))
1206		goto err_irq;
1207
1208	return 0;
1209
1210err_irq:
1211	if (msm_port->is_uartdm)
1212		msm_release_dma(msm_port);
1213
1214	clk_disable_unprepare(msm_port->pclk);
1215	clk_disable_unprepare(msm_port->clk);
1216
1217	return ret;
1218}
1219
1220static void msm_shutdown(struct uart_port *port)
1221{
1222	struct msm_port *msm_port = UART_TO_MSM(port);
1223
1224	msm_port->imr = 0;
1225	msm_write(port, 0, UART_IMR); /* disable interrupts */
1226
1227	if (msm_port->is_uartdm)
1228		msm_release_dma(msm_port);
1229
1230	clk_disable_unprepare(msm_port->clk);
1231
1232	free_irq(port->irq, port);
1233}
1234
1235static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
1236			    struct ktermios *old)
1237{
1238	struct msm_port *msm_port = UART_TO_MSM(port);
1239	struct msm_dma *dma = &msm_port->rx_dma;
1240	unsigned long flags;
1241	unsigned int baud, mr;
1242
1243	spin_lock_irqsave(&port->lock, flags);
1244
1245	if (dma->chan) /* Terminate if any */
1246		msm_stop_dma(port, dma);
1247
1248	/* calculate and set baud rate */
1249	baud = uart_get_baud_rate(port, termios, old, 300, 4000000);
1250	baud = msm_set_baud_rate(port, baud, &flags);
1251	if (tty_termios_baud_rate(termios))
1252		tty_termios_encode_baud_rate(termios, baud, baud);
1253
1254	/* calculate parity */
1255	mr = msm_read(port, UART_MR2);
1256	mr &= ~UART_MR2_PARITY_MODE;
1257	if (termios->c_cflag & PARENB) {
1258		if (termios->c_cflag & PARODD)
1259			mr |= UART_MR2_PARITY_MODE_ODD;
1260		else if (termios->c_cflag & CMSPAR)
1261			mr |= UART_MR2_PARITY_MODE_SPACE;
1262		else
1263			mr |= UART_MR2_PARITY_MODE_EVEN;
1264	}
1265
1266	/* calculate bits per char */
1267	mr &= ~UART_MR2_BITS_PER_CHAR;
1268	switch (termios->c_cflag & CSIZE) {
1269	case CS5:
1270		mr |= UART_MR2_BITS_PER_CHAR_5;
1271		break;
1272	case CS6:
1273		mr |= UART_MR2_BITS_PER_CHAR_6;
1274		break;
1275	case CS7:
1276		mr |= UART_MR2_BITS_PER_CHAR_7;
1277		break;
1278	case CS8:
1279	default:
1280		mr |= UART_MR2_BITS_PER_CHAR_8;
1281		break;
1282	}
1283
1284	/* calculate stop bits */
1285	mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
1286	if (termios->c_cflag & CSTOPB)
1287		mr |= UART_MR2_STOP_BIT_LEN_TWO;
1288	else
1289		mr |= UART_MR2_STOP_BIT_LEN_ONE;
1290
1291	/* set parity, bits per char, and stop bit */
1292	msm_write(port, mr, UART_MR2);
1293
1294	/* calculate and set hardware flow control */
1295	mr = msm_read(port, UART_MR1);
1296	mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
1297	if (termios->c_cflag & CRTSCTS) {
1298		mr |= UART_MR1_CTS_CTL;
1299		mr |= UART_MR1_RX_RDY_CTL;
1300	}
1301	msm_write(port, mr, UART_MR1);
1302
1303	/* Configure status bits to ignore based on termio flags. */
1304	port->read_status_mask = 0;
1305	if (termios->c_iflag & INPCK)
1306		port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
1307	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
1308		port->read_status_mask |= UART_SR_RX_BREAK;
1309
1310	uart_update_timeout(port, termios->c_cflag, baud);
1311
1312	/* Try to use DMA */
1313	msm_start_rx_dma(msm_port);
1314
1315	spin_unlock_irqrestore(&port->lock, flags);
1316}
1317
1318static const char *msm_type(struct uart_port *port)
1319{
1320	return "MSM";
1321}
1322
1323static void msm_release_port(struct uart_port *port)
1324{
1325	struct platform_device *pdev = to_platform_device(port->dev);
1326	struct resource *uart_resource;
1327	resource_size_t size;
1328
1329	uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1330	if (unlikely(!uart_resource))
1331		return;
1332	size = resource_size(uart_resource);
1333
1334	release_mem_region(port->mapbase, size);
1335	iounmap(port->membase);
1336	port->membase = NULL;
1337}
1338
1339static int msm_request_port(struct uart_port *port)
1340{
1341	struct platform_device *pdev = to_platform_device(port->dev);
1342	struct resource *uart_resource;
1343	resource_size_t size;
1344	int ret;
1345
1346	uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1347	if (unlikely(!uart_resource))
1348		return -ENXIO;
1349
1350	size = resource_size(uart_resource);
1351
1352	if (!request_mem_region(port->mapbase, size, "msm_serial"))
1353		return -EBUSY;
1354
1355	port->membase = ioremap(port->mapbase, size);
1356	if (!port->membase) {
1357		ret = -EBUSY;
1358		goto fail_release_port;
1359	}
1360
1361	return 0;
1362
1363fail_release_port:
1364	release_mem_region(port->mapbase, size);
1365	return ret;
1366}
1367
1368static void msm_config_port(struct uart_port *port, int flags)
1369{
1370	int ret;
1371
1372	if (flags & UART_CONFIG_TYPE) {
1373		port->type = PORT_MSM;
1374		ret = msm_request_port(port);
1375		if (ret)
1376			return;
1377	}
1378}
1379
1380static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
1381{
1382	if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
1383		return -EINVAL;
1384	if (unlikely(port->irq != ser->irq))
1385		return -EINVAL;
1386	return 0;
1387}
1388
1389static void msm_power(struct uart_port *port, unsigned int state,
1390		      unsigned int oldstate)
1391{
1392	struct msm_port *msm_port = UART_TO_MSM(port);
1393
1394	switch (state) {
1395	case 0:
1396		clk_prepare_enable(msm_port->clk);
1397		clk_prepare_enable(msm_port->pclk);
1398		break;
1399	case 3:
1400		clk_disable_unprepare(msm_port->clk);
1401		clk_disable_unprepare(msm_port->pclk);
1402		break;
1403	default:
1404		pr_err("msm_serial: Unknown PM state %d\n", state);
1405	}
1406}
1407
1408#ifdef CONFIG_CONSOLE_POLL
1409static int msm_poll_get_char_single(struct uart_port *port)
1410{
1411	struct msm_port *msm_port = UART_TO_MSM(port);
1412	unsigned int rf_reg = msm_port->is_uartdm ? UARTDM_RF : UART_RF;
1413
1414	if (!(msm_read(port, UART_SR) & UART_SR_RX_READY))
1415		return NO_POLL_CHAR;
1416
1417	return msm_read(port, rf_reg) & 0xff;
1418}
1419
1420static int msm_poll_get_char_dm(struct uart_port *port)
1421{
1422	int c;
1423	static u32 slop;
1424	static int count;
1425	unsigned char *sp = (unsigned char *)&slop;
1426
1427	/* Check if a previous read had more than one char */
1428	if (count) {
1429		c = sp[sizeof(slop) - count];
1430		count--;
1431	/* Or if FIFO is empty */
1432	} else if (!(msm_read(port, UART_SR) & UART_SR_RX_READY)) {
1433		/*
1434		 * If RX packing buffer has less than a word, force stale to
1435		 * push contents into RX FIFO
1436		 */
1437		count = msm_read(port, UARTDM_RXFS);
1438		count = (count >> UARTDM_RXFS_BUF_SHIFT) & UARTDM_RXFS_BUF_MASK;
1439		if (count) {
1440			msm_write(port, UART_CR_CMD_FORCE_STALE, UART_CR);
1441			slop = msm_read(port, UARTDM_RF);
1442			c = sp[0];
1443			count--;
1444			msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
1445			msm_write(port, 0xFFFFFF, UARTDM_DMRX);
1446			msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE,
1447				  UART_CR);
1448		} else {
1449			c = NO_POLL_CHAR;
1450		}
1451	/* FIFO has a word */
1452	} else {
1453		slop = msm_read(port, UARTDM_RF);
1454		c = sp[0];
1455		count = sizeof(slop) - 1;
1456	}
1457
1458	return c;
1459}
1460
1461static int msm_poll_get_char(struct uart_port *port)
1462{
1463	u32 imr;
1464	int c;
1465	struct msm_port *msm_port = UART_TO_MSM(port);
1466
1467	/* Disable all interrupts */
1468	imr = msm_read(port, UART_IMR);
1469	msm_write(port, 0, UART_IMR);
1470
1471	if (msm_port->is_uartdm)
1472		c = msm_poll_get_char_dm(port);
1473	else
1474		c = msm_poll_get_char_single(port);
1475
1476	/* Enable interrupts */
1477	msm_write(port, imr, UART_IMR);
1478
1479	return c;
1480}
1481
1482static void msm_poll_put_char(struct uart_port *port, unsigned char c)
1483{
1484	u32 imr;
1485	struct msm_port *msm_port = UART_TO_MSM(port);
1486
1487	/* Disable all interrupts */
1488	imr = msm_read(port, UART_IMR);
1489	msm_write(port, 0, UART_IMR);
1490
1491	if (msm_port->is_uartdm)
1492		msm_reset_dm_count(port, 1);
1493
1494	/* Wait until FIFO is empty */
1495	while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1496		cpu_relax();
1497
1498	/* Write a character */
1499	msm_write(port, c, msm_port->is_uartdm ? UARTDM_TF : UART_TF);
1500
1501	/* Wait until FIFO is empty */
1502	while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1503		cpu_relax();
1504
1505	/* Enable interrupts */
1506	msm_write(port, imr, UART_IMR);
1507}
1508#endif
1509
1510static struct uart_ops msm_uart_pops = {
1511	.tx_empty = msm_tx_empty,
1512	.set_mctrl = msm_set_mctrl,
1513	.get_mctrl = msm_get_mctrl,
1514	.stop_tx = msm_stop_tx,
1515	.start_tx = msm_start_tx,
1516	.stop_rx = msm_stop_rx,
1517	.enable_ms = msm_enable_ms,
1518	.break_ctl = msm_break_ctl,
1519	.startup = msm_startup,
1520	.shutdown = msm_shutdown,
1521	.set_termios = msm_set_termios,
1522	.type = msm_type,
1523	.release_port = msm_release_port,
1524	.request_port = msm_request_port,
1525	.config_port = msm_config_port,
1526	.verify_port = msm_verify_port,
1527	.pm = msm_power,
1528#ifdef CONFIG_CONSOLE_POLL
1529	.poll_get_char	= msm_poll_get_char,
1530	.poll_put_char	= msm_poll_put_char,
1531#endif
1532};
1533
1534static struct msm_port msm_uart_ports[] = {
1535	{
1536		.uart = {
1537			.iotype = UPIO_MEM,
1538			.ops = &msm_uart_pops,
1539			.flags = UPF_BOOT_AUTOCONF,
1540			.fifosize = 64,
1541			.line = 0,
1542		},
1543	},
1544	{
1545		.uart = {
1546			.iotype = UPIO_MEM,
1547			.ops = &msm_uart_pops,
1548			.flags = UPF_BOOT_AUTOCONF,
1549			.fifosize = 64,
1550			.line = 1,
1551		},
1552	},
1553	{
1554		.uart = {
1555			.iotype = UPIO_MEM,
1556			.ops = &msm_uart_pops,
1557			.flags = UPF_BOOT_AUTOCONF,
1558			.fifosize = 64,
1559			.line = 2,
1560		},
1561	},
1562};
1563
1564#define UART_NR	ARRAY_SIZE(msm_uart_ports)
1565
1566static inline struct uart_port *msm_get_port_from_line(unsigned int line)
1567{
1568	return &msm_uart_ports[line].uart;
1569}
1570
1571#ifdef CONFIG_SERIAL_MSM_CONSOLE
1572static void __msm_console_write(struct uart_port *port, const char *s,
1573				unsigned int count, bool is_uartdm)
1574{
1575	int i;
1576	int num_newlines = 0;
1577	bool replaced = false;
1578	void __iomem *tf;
1579
1580	if (is_uartdm)
1581		tf = port->membase + UARTDM_TF;
1582	else
1583		tf = port->membase + UART_TF;
1584
1585	/* Account for newlines that will get a carriage return added */
1586	for (i = 0; i < count; i++)
1587		if (s[i] == '\n')
1588			num_newlines++;
1589	count += num_newlines;
1590
1591	spin_lock(&port->lock);
1592	if (is_uartdm)
1593		msm_reset_dm_count(port, count);
1594
1595	i = 0;
1596	while (i < count) {
1597		int j;
1598		unsigned int num_chars;
1599		char buf[4] = { 0 };
1600
1601		if (is_uartdm)
1602			num_chars = min(count - i, (unsigned int)sizeof(buf));
1603		else
1604			num_chars = 1;
1605
1606		for (j = 0; j < num_chars; j++) {
1607			char c = *s;
1608
1609			if (c == '\n' && !replaced) {
1610				buf[j] = '\r';
1611				j++;
1612				replaced = true;
1613			}
1614			if (j < num_chars) {
1615				buf[j] = c;
1616				s++;
1617				replaced = false;
1618			}
1619		}
1620
1621		while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1622			cpu_relax();
1623
1624		iowrite32_rep(tf, buf, 1);
1625		i += num_chars;
1626	}
1627	spin_unlock(&port->lock);
1628}
1629
1630static void msm_console_write(struct console *co, const char *s,
1631			      unsigned int count)
1632{
1633	struct uart_port *port;
1634	struct msm_port *msm_port;
1635
1636	BUG_ON(co->index < 0 || co->index >= UART_NR);
1637
1638	port = msm_get_port_from_line(co->index);
1639	msm_port = UART_TO_MSM(port);
1640
1641	__msm_console_write(port, s, count, msm_port->is_uartdm);
1642}
1643
1644static int msm_console_setup(struct console *co, char *options)
1645{
1646	struct uart_port *port;
1647	int baud = 115200;
1648	int bits = 8;
1649	int parity = 'n';
1650	int flow = 'n';
1651
1652	if (unlikely(co->index >= UART_NR || co->index < 0))
1653		return -ENXIO;
1654
1655	port = msm_get_port_from_line(co->index);
1656
1657	if (unlikely(!port->membase))
1658		return -ENXIO;
1659
1660	msm_init_clock(port);
1661
1662	if (options)
1663		uart_parse_options(options, &baud, &parity, &bits, &flow);
1664
1665	pr_info("msm_serial: console setup on port #%d\n", port->line);
1666
1667	return uart_set_options(port, co, baud, parity, bits, flow);
1668}
1669
1670static void
1671msm_serial_early_write(struct console *con, const char *s, unsigned n)
1672{
1673	struct earlycon_device *dev = con->data;
1674
1675	__msm_console_write(&dev->port, s, n, false);
1676}
1677
1678static int __init
1679msm_serial_early_console_setup(struct earlycon_device *device, const char *opt)
1680{
1681	if (!device->port.membase)
1682		return -ENODEV;
1683
1684	device->con->write = msm_serial_early_write;
1685	return 0;
1686}
1687OF_EARLYCON_DECLARE(msm_serial, "qcom,msm-uart",
1688		    msm_serial_early_console_setup);
1689
1690static void
1691msm_serial_early_write_dm(struct console *con, const char *s, unsigned n)
1692{
1693	struct earlycon_device *dev = con->data;
1694
1695	__msm_console_write(&dev->port, s, n, true);
1696}
1697
1698static int __init
1699msm_serial_early_console_setup_dm(struct earlycon_device *device,
1700				  const char *opt)
1701{
1702	if (!device->port.membase)
1703		return -ENODEV;
1704
1705	device->con->write = msm_serial_early_write_dm;
1706	return 0;
1707}
1708OF_EARLYCON_DECLARE(msm_serial_dm, "qcom,msm-uartdm",
1709		    msm_serial_early_console_setup_dm);
1710
1711static struct uart_driver msm_uart_driver;
1712
1713static struct console msm_console = {
1714	.name = "ttyMSM",
1715	.write = msm_console_write,
1716	.device = uart_console_device,
1717	.setup = msm_console_setup,
1718	.flags = CON_PRINTBUFFER,
1719	.index = -1,
1720	.data = &msm_uart_driver,
1721};
1722
1723#define MSM_CONSOLE	(&msm_console)
1724
1725#else
1726#define MSM_CONSOLE	NULL
1727#endif
1728
1729static struct uart_driver msm_uart_driver = {
1730	.owner = THIS_MODULE,
1731	.driver_name = "msm_serial",
1732	.dev_name = "ttyMSM",
1733	.nr = UART_NR,
1734	.cons = MSM_CONSOLE,
1735};
1736
1737static atomic_t msm_uart_next_id = ATOMIC_INIT(0);
1738
1739static const struct of_device_id msm_uartdm_table[] = {
1740	{ .compatible = "qcom,msm-uartdm-v1.1", .data = (void *)UARTDM_1P1 },
1741	{ .compatible = "qcom,msm-uartdm-v1.2", .data = (void *)UARTDM_1P2 },
1742	{ .compatible = "qcom,msm-uartdm-v1.3", .data = (void *)UARTDM_1P3 },
1743	{ .compatible = "qcom,msm-uartdm-v1.4", .data = (void *)UARTDM_1P4 },
1744	{ }
1745};
1746
1747static int msm_serial_probe(struct platform_device *pdev)
1748{
1749	struct msm_port *msm_port;
1750	struct resource *resource;
1751	struct uart_port *port;
1752	const struct of_device_id *id;
1753	int irq, line;
1754
1755	if (pdev->dev.of_node)
1756		line = of_alias_get_id(pdev->dev.of_node, "serial");
1757	else
1758		line = pdev->id;
1759
1760	if (line < 0)
1761		line = atomic_inc_return(&msm_uart_next_id) - 1;
1762
1763	if (unlikely(line < 0 || line >= UART_NR))
1764		return -ENXIO;
1765
1766	dev_info(&pdev->dev, "msm_serial: detected port #%d\n", line);
1767
1768	port = msm_get_port_from_line(line);
1769	port->dev = &pdev->dev;
1770	msm_port = UART_TO_MSM(port);
1771
1772	id = of_match_device(msm_uartdm_table, &pdev->dev);
1773	if (id)
1774		msm_port->is_uartdm = (unsigned long)id->data;
1775	else
1776		msm_port->is_uartdm = 0;
1777
1778	msm_port->clk = devm_clk_get(&pdev->dev, "core");
1779	if (IS_ERR(msm_port->clk))
1780		return PTR_ERR(msm_port->clk);
1781
1782	if (msm_port->is_uartdm) {
1783		msm_port->pclk = devm_clk_get(&pdev->dev, "iface");
1784		if (IS_ERR(msm_port->pclk))
1785			return PTR_ERR(msm_port->pclk);
 
 
1786	}
1787
1788	port->uartclk = clk_get_rate(msm_port->clk);
1789	dev_info(&pdev->dev, "uartclk = %d\n", port->uartclk);
1790
1791	resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1792	if (unlikely(!resource))
1793		return -ENXIO;
1794	port->mapbase = resource->start;
1795
1796	irq = platform_get_irq(pdev, 0);
1797	if (unlikely(irq < 0))
1798		return -ENXIO;
1799	port->irq = irq;
1800
1801	platform_set_drvdata(pdev, port);
1802
1803	return uart_add_one_port(&msm_uart_driver, port);
1804}
1805
1806static int msm_serial_remove(struct platform_device *pdev)
1807{
1808	struct uart_port *port = platform_get_drvdata(pdev);
1809
1810	uart_remove_one_port(&msm_uart_driver, port);
1811
1812	return 0;
1813}
1814
1815static const struct of_device_id msm_match_table[] = {
1816	{ .compatible = "qcom,msm-uart" },
1817	{ .compatible = "qcom,msm-uartdm" },
1818	{}
1819};
1820MODULE_DEVICE_TABLE(of, msm_match_table);
1821
1822static int __maybe_unused msm_serial_suspend(struct device *dev)
1823{
1824	struct msm_port *port = dev_get_drvdata(dev);
1825
1826	uart_suspend_port(&msm_uart_driver, &port->uart);
1827
1828	return 0;
1829}
1830
1831static int __maybe_unused msm_serial_resume(struct device *dev)
1832{
1833	struct msm_port *port = dev_get_drvdata(dev);
1834
1835	uart_resume_port(&msm_uart_driver, &port->uart);
1836
1837	return 0;
1838}
1839
1840static const struct dev_pm_ops msm_serial_dev_pm_ops = {
1841	SET_SYSTEM_SLEEP_PM_OPS(msm_serial_suspend, msm_serial_resume)
1842};
1843
1844static struct platform_driver msm_platform_driver = {
1845	.remove = msm_serial_remove,
1846	.probe = msm_serial_probe,
1847	.driver = {
1848		.name = "msm_serial",
1849		.pm = &msm_serial_dev_pm_ops,
1850		.of_match_table = msm_match_table,
1851	},
1852};
1853
1854static int __init msm_serial_init(void)
1855{
1856	int ret;
1857
1858	ret = uart_register_driver(&msm_uart_driver);
1859	if (unlikely(ret))
1860		return ret;
1861
1862	ret = platform_driver_register(&msm_platform_driver);
1863	if (unlikely(ret))
1864		uart_unregister_driver(&msm_uart_driver);
1865
1866	pr_info("msm_serial: driver initialized\n");
1867
1868	return ret;
1869}
1870
1871static void __exit msm_serial_exit(void)
1872{
1873	platform_driver_unregister(&msm_platform_driver);
1874	uart_unregister_driver(&msm_uart_driver);
1875}
1876
1877module_init(msm_serial_init);
1878module_exit(msm_serial_exit);
1879
1880MODULE_AUTHOR("Robert Love <rlove@google.com>");
1881MODULE_DESCRIPTION("Driver for msm7x serial device");
1882MODULE_LICENSE("GPL");
v4.6
 
   1/*
   2 * Driver for msm7k serial device and console
   3 *
   4 * Copyright (C) 2007 Google, Inc.
   5 * Author: Robert Love <rlove@google.com>
   6 * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
   7 *
   8 * This software is licensed under the terms of the GNU General Public
   9 * License version 2, as published by the Free Software Foundation, and
  10 * may be copied, distributed, and modified under those terms.
  11 *
  12 * This program is distributed in the hope that it will be useful,
  13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  15 * GNU General Public License for more details.
  16 */
  17
  18#if defined(CONFIG_SERIAL_MSM_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  19# define SUPPORT_SYSRQ
  20#endif
  21
 
  22#include <linux/atomic.h>
  23#include <linux/dma-mapping.h>
  24#include <linux/dmaengine.h>
  25#include <linux/hrtimer.h>
  26#include <linux/module.h>
  27#include <linux/io.h>
  28#include <linux/ioport.h>
  29#include <linux/irq.h>
  30#include <linux/init.h>
  31#include <linux/console.h>
  32#include <linux/tty.h>
  33#include <linux/tty_flip.h>
  34#include <linux/serial_core.h>
  35#include <linux/serial.h>
  36#include <linux/slab.h>
  37#include <linux/clk.h>
  38#include <linux/platform_device.h>
  39#include <linux/delay.h>
  40#include <linux/of.h>
  41#include <linux/of_device.h>
 
  42
  43#include "msm_serial.h"
  44
  45#define UARTDM_BURST_SIZE	16   /* in bytes */
  46#define UARTDM_TX_AIGN(x)	((x) & ~0x3) /* valid for > 1p3 */
  47#define UARTDM_TX_MAX		256   /* in bytes, valid for <= 1p3 */
  48#define UARTDM_RX_SIZE		(UART_XMIT_SIZE / 4)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  49
  50enum {
  51	UARTDM_1P1 = 1,
  52	UARTDM_1P2,
  53	UARTDM_1P3,
  54	UARTDM_1P4,
  55};
  56
  57struct msm_dma {
  58	struct dma_chan		*chan;
  59	enum dma_data_direction dir;
  60	dma_addr_t		phys;
  61	unsigned char		*virt;
  62	dma_cookie_t		cookie;
  63	u32			enable_bit;
  64	unsigned int		count;
  65	struct dma_async_tx_descriptor	*desc;
  66};
  67
  68struct msm_port {
  69	struct uart_port	uart;
  70	char			name[16];
  71	struct clk		*clk;
  72	struct clk		*pclk;
  73	unsigned int		imr;
  74	int			is_uartdm;
  75	unsigned int		old_snap_state;
  76	bool			break_detected;
  77	struct msm_dma		tx_dma;
  78	struct msm_dma		rx_dma;
  79};
  80
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  81static void msm_handle_tx(struct uart_port *port);
  82static void msm_start_rx_dma(struct msm_port *msm_port);
  83
  84void msm_stop_dma(struct uart_port *port, struct msm_dma *dma)
  85{
  86	struct device *dev = port->dev;
  87	unsigned int mapped;
  88	u32 val;
  89
  90	mapped = dma->count;
  91	dma->count = 0;
  92
  93	dmaengine_terminate_all(dma->chan);
  94
  95	/*
  96	 * DMA Stall happens if enqueue and flush command happens concurrently.
  97	 * For example before changing the baud rate/protocol configuration and
  98	 * sending flush command to ADM, disable the channel of UARTDM.
  99	 * Note: should not reset the receiver here immediately as it is not
 100	 * suggested to do disable/reset or reset/disable at the same time.
 101	 */
 102	val = msm_read(port, UARTDM_DMEN);
 103	val &= ~dma->enable_bit;
 104	msm_write(port, val, UARTDM_DMEN);
 105
 106	if (mapped)
 107		dma_unmap_single(dev, dma->phys, mapped, dma->dir);
 108}
 109
 110static void msm_release_dma(struct msm_port *msm_port)
 111{
 112	struct msm_dma *dma;
 113
 114	dma = &msm_port->tx_dma;
 115	if (dma->chan) {
 116		msm_stop_dma(&msm_port->uart, dma);
 117		dma_release_channel(dma->chan);
 118	}
 119
 120	memset(dma, 0, sizeof(*dma));
 121
 122	dma = &msm_port->rx_dma;
 123	if (dma->chan) {
 124		msm_stop_dma(&msm_port->uart, dma);
 125		dma_release_channel(dma->chan);
 126		kfree(dma->virt);
 127	}
 128
 129	memset(dma, 0, sizeof(*dma));
 130}
 131
 132static void msm_request_tx_dma(struct msm_port *msm_port, resource_size_t base)
 133{
 134	struct device *dev = msm_port->uart.dev;
 135	struct dma_slave_config conf;
 136	struct msm_dma *dma;
 137	u32 crci = 0;
 138	int ret;
 139
 140	dma = &msm_port->tx_dma;
 141
 142	/* allocate DMA resources, if available */
 143	dma->chan = dma_request_slave_channel_reason(dev, "tx");
 144	if (IS_ERR(dma->chan))
 145		goto no_tx;
 146
 147	of_property_read_u32(dev->of_node, "qcom,tx-crci", &crci);
 148
 149	memset(&conf, 0, sizeof(conf));
 150	conf.direction = DMA_MEM_TO_DEV;
 151	conf.device_fc = true;
 152	conf.dst_addr = base + UARTDM_TF;
 153	conf.dst_maxburst = UARTDM_BURST_SIZE;
 154	conf.slave_id = crci;
 155
 156	ret = dmaengine_slave_config(dma->chan, &conf);
 157	if (ret)
 158		goto rel_tx;
 159
 160	dma->dir = DMA_TO_DEVICE;
 161
 162	if (msm_port->is_uartdm < UARTDM_1P4)
 163		dma->enable_bit = UARTDM_DMEN_TX_DM_ENABLE;
 164	else
 165		dma->enable_bit = UARTDM_DMEN_TX_BAM_ENABLE;
 166
 167	return;
 168
 169rel_tx:
 170	dma_release_channel(dma->chan);
 171no_tx:
 172	memset(dma, 0, sizeof(*dma));
 173}
 174
 175static void msm_request_rx_dma(struct msm_port *msm_port, resource_size_t base)
 176{
 177	struct device *dev = msm_port->uart.dev;
 178	struct dma_slave_config conf;
 179	struct msm_dma *dma;
 180	u32 crci = 0;
 181	int ret;
 182
 183	dma = &msm_port->rx_dma;
 184
 185	/* allocate DMA resources, if available */
 186	dma->chan = dma_request_slave_channel_reason(dev, "rx");
 187	if (IS_ERR(dma->chan))
 188		goto no_rx;
 189
 190	of_property_read_u32(dev->of_node, "qcom,rx-crci", &crci);
 191
 192	dma->virt = kzalloc(UARTDM_RX_SIZE, GFP_KERNEL);
 193	if (!dma->virt)
 194		goto rel_rx;
 195
 196	memset(&conf, 0, sizeof(conf));
 197	conf.direction = DMA_DEV_TO_MEM;
 198	conf.device_fc = true;
 199	conf.src_addr = base + UARTDM_RF;
 200	conf.src_maxburst = UARTDM_BURST_SIZE;
 201	conf.slave_id = crci;
 202
 203	ret = dmaengine_slave_config(dma->chan, &conf);
 204	if (ret)
 205		goto err;
 206
 207	dma->dir = DMA_FROM_DEVICE;
 208
 209	if (msm_port->is_uartdm < UARTDM_1P4)
 210		dma->enable_bit = UARTDM_DMEN_RX_DM_ENABLE;
 211	else
 212		dma->enable_bit = UARTDM_DMEN_RX_BAM_ENABLE;
 213
 214	return;
 215err:
 216	kfree(dma->virt);
 217rel_rx:
 218	dma_release_channel(dma->chan);
 219no_rx:
 220	memset(dma, 0, sizeof(*dma));
 221}
 222
 223static inline void msm_wait_for_xmitr(struct uart_port *port)
 224{
 
 
 225	while (!(msm_read(port, UART_SR) & UART_SR_TX_EMPTY)) {
 226		if (msm_read(port, UART_ISR) & UART_ISR_TX_READY)
 227			break;
 228		udelay(1);
 
 
 229	}
 230	msm_write(port, UART_CR_CMD_RESET_TX_READY, UART_CR);
 231}
 232
 233static void msm_stop_tx(struct uart_port *port)
 234{
 235	struct msm_port *msm_port = UART_TO_MSM(port);
 236
 237	msm_port->imr &= ~UART_IMR_TXLEV;
 238	msm_write(port, msm_port->imr, UART_IMR);
 239}
 240
 241static void msm_start_tx(struct uart_port *port)
 242{
 243	struct msm_port *msm_port = UART_TO_MSM(port);
 244	struct msm_dma *dma = &msm_port->tx_dma;
 245
 246	/* Already started in DMA mode */
 247	if (dma->count)
 248		return;
 249
 250	msm_port->imr |= UART_IMR_TXLEV;
 251	msm_write(port, msm_port->imr, UART_IMR);
 252}
 253
 254static void msm_reset_dm_count(struct uart_port *port, int count)
 255{
 256	msm_wait_for_xmitr(port);
 257	msm_write(port, count, UARTDM_NCF_TX);
 258	msm_read(port, UARTDM_NCF_TX);
 259}
 260
 261static void msm_complete_tx_dma(void *args)
 262{
 263	struct msm_port *msm_port = args;
 264	struct uart_port *port = &msm_port->uart;
 265	struct circ_buf *xmit = &port->state->xmit;
 266	struct msm_dma *dma = &msm_port->tx_dma;
 267	struct dma_tx_state state;
 268	enum dma_status status;
 269	unsigned long flags;
 270	unsigned int count;
 271	u32 val;
 272
 273	spin_lock_irqsave(&port->lock, flags);
 274
 275	/* Already stopped */
 276	if (!dma->count)
 277		goto done;
 278
 279	status = dmaengine_tx_status(dma->chan, dma->cookie, &state);
 280
 281	dma_unmap_single(port->dev, dma->phys, dma->count, dma->dir);
 282
 283	val = msm_read(port, UARTDM_DMEN);
 284	val &= ~dma->enable_bit;
 285	msm_write(port, val, UARTDM_DMEN);
 286
 287	if (msm_port->is_uartdm > UARTDM_1P3) {
 288		msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
 289		msm_write(port, UART_CR_TX_ENABLE, UART_CR);
 290	}
 291
 292	count = dma->count - state.residue;
 293	port->icount.tx += count;
 294	dma->count = 0;
 295
 296	xmit->tail += count;
 297	xmit->tail &= UART_XMIT_SIZE - 1;
 298
 299	/* Restore "Tx FIFO below watermark" interrupt */
 300	msm_port->imr |= UART_IMR_TXLEV;
 301	msm_write(port, msm_port->imr, UART_IMR);
 302
 303	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
 304		uart_write_wakeup(port);
 305
 306	msm_handle_tx(port);
 307done:
 308	spin_unlock_irqrestore(&port->lock, flags);
 309}
 310
 311static int msm_handle_tx_dma(struct msm_port *msm_port, unsigned int count)
 312{
 313	struct circ_buf *xmit = &msm_port->uart.state->xmit;
 314	struct uart_port *port = &msm_port->uart;
 315	struct msm_dma *dma = &msm_port->tx_dma;
 316	void *cpu_addr;
 317	int ret;
 318	u32 val;
 319
 320	cpu_addr = &xmit->buf[xmit->tail];
 321
 322	dma->phys = dma_map_single(port->dev, cpu_addr, count, dma->dir);
 323	ret = dma_mapping_error(port->dev, dma->phys);
 324	if (ret)
 325		return ret;
 326
 327	dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
 328						count, DMA_MEM_TO_DEV,
 329						DMA_PREP_INTERRUPT |
 330						DMA_PREP_FENCE);
 331	if (!dma->desc) {
 332		ret = -EIO;
 333		goto unmap;
 334	}
 335
 336	dma->desc->callback = msm_complete_tx_dma;
 337	dma->desc->callback_param = msm_port;
 338
 339	dma->cookie = dmaengine_submit(dma->desc);
 340	ret = dma_submit_error(dma->cookie);
 341	if (ret)
 342		goto unmap;
 343
 344	/*
 345	 * Using DMA complete for Tx FIFO reload, no need for
 346	 * "Tx FIFO below watermark" one, disable it
 347	 */
 348	msm_port->imr &= ~UART_IMR_TXLEV;
 349	msm_write(port, msm_port->imr, UART_IMR);
 350
 351	dma->count = count;
 352
 353	val = msm_read(port, UARTDM_DMEN);
 354	val |= dma->enable_bit;
 355
 356	if (msm_port->is_uartdm < UARTDM_1P4)
 357		msm_write(port, val, UARTDM_DMEN);
 358
 359	msm_reset_dm_count(port, count);
 360
 361	if (msm_port->is_uartdm > UARTDM_1P3)
 362		msm_write(port, val, UARTDM_DMEN);
 363
 364	dma_async_issue_pending(dma->chan);
 365	return 0;
 366unmap:
 367	dma_unmap_single(port->dev, dma->phys, count, dma->dir);
 368	return ret;
 369}
 370
 371static void msm_complete_rx_dma(void *args)
 372{
 373	struct msm_port *msm_port = args;
 374	struct uart_port *port = &msm_port->uart;
 375	struct tty_port *tport = &port->state->port;
 376	struct msm_dma *dma = &msm_port->rx_dma;
 377	int count = 0, i, sysrq;
 378	unsigned long flags;
 379	u32 val;
 380
 381	spin_lock_irqsave(&port->lock, flags);
 382
 383	/* Already stopped */
 384	if (!dma->count)
 385		goto done;
 386
 387	val = msm_read(port, UARTDM_DMEN);
 388	val &= ~dma->enable_bit;
 389	msm_write(port, val, UARTDM_DMEN);
 390
 391	/* Restore interrupts */
 392	msm_port->imr |= UART_IMR_RXLEV | UART_IMR_RXSTALE;
 393	msm_write(port, msm_port->imr, UART_IMR);
 394
 395	if (msm_read(port, UART_SR) & UART_SR_OVERRUN) {
 396		port->icount.overrun++;
 397		tty_insert_flip_char(tport, 0, TTY_OVERRUN);
 398		msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
 399	}
 400
 401	count = msm_read(port, UARTDM_RX_TOTAL_SNAP);
 402
 403	port->icount.rx += count;
 404
 405	dma->count = 0;
 406
 407	dma_unmap_single(port->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
 408
 409	for (i = 0; i < count; i++) {
 410		char flag = TTY_NORMAL;
 411
 412		if (msm_port->break_detected && dma->virt[i] == 0) {
 413			port->icount.brk++;
 414			flag = TTY_BREAK;
 415			msm_port->break_detected = false;
 416			if (uart_handle_break(port))
 417				continue;
 418		}
 419
 420		if (!(port->read_status_mask & UART_SR_RX_BREAK))
 421			flag = TTY_NORMAL;
 422
 423		spin_unlock_irqrestore(&port->lock, flags);
 424		sysrq = uart_handle_sysrq_char(port, dma->virt[i]);
 425		spin_lock_irqsave(&port->lock, flags);
 426		if (!sysrq)
 427			tty_insert_flip_char(tport, dma->virt[i], flag);
 428	}
 429
 430	msm_start_rx_dma(msm_port);
 431done:
 432	spin_unlock_irqrestore(&port->lock, flags);
 433
 434	if (count)
 435		tty_flip_buffer_push(tport);
 436}
 437
 438static void msm_start_rx_dma(struct msm_port *msm_port)
 439{
 440	struct msm_dma *dma = &msm_port->rx_dma;
 441	struct uart_port *uart = &msm_port->uart;
 442	u32 val;
 443	int ret;
 444
 445	if (!dma->chan)
 446		return;
 447
 448	dma->phys = dma_map_single(uart->dev, dma->virt,
 449				   UARTDM_RX_SIZE, dma->dir);
 450	ret = dma_mapping_error(uart->dev, dma->phys);
 451	if (ret)
 452		return;
 453
 454	dma->desc = dmaengine_prep_slave_single(dma->chan, dma->phys,
 455						UARTDM_RX_SIZE, DMA_DEV_TO_MEM,
 456						DMA_PREP_INTERRUPT);
 457	if (!dma->desc)
 458		goto unmap;
 459
 460	dma->desc->callback = msm_complete_rx_dma;
 461	dma->desc->callback_param = msm_port;
 462
 463	dma->cookie = dmaengine_submit(dma->desc);
 464	ret = dma_submit_error(dma->cookie);
 465	if (ret)
 466		goto unmap;
 467	/*
 468	 * Using DMA for FIFO off-load, no need for "Rx FIFO over
 469	 * watermark" or "stale" interrupts, disable them
 470	 */
 471	msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
 472
 473	/*
 474	 * Well, when DMA is ADM3 engine(implied by <= UARTDM v1.3),
 475	 * we need RXSTALE to flush input DMA fifo to memory
 476	 */
 477	if (msm_port->is_uartdm < UARTDM_1P4)
 478		msm_port->imr |= UART_IMR_RXSTALE;
 479
 480	msm_write(uart, msm_port->imr, UART_IMR);
 481
 482	dma->count = UARTDM_RX_SIZE;
 483
 484	dma_async_issue_pending(dma->chan);
 485
 486	msm_write(uart, UART_CR_CMD_RESET_STALE_INT, UART_CR);
 487	msm_write(uart, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
 488
 489	val = msm_read(uart, UARTDM_DMEN);
 490	val |= dma->enable_bit;
 491
 492	if (msm_port->is_uartdm < UARTDM_1P4)
 493		msm_write(uart, val, UARTDM_DMEN);
 494
 495	msm_write(uart, UARTDM_RX_SIZE, UARTDM_DMRX);
 496
 497	if (msm_port->is_uartdm > UARTDM_1P3)
 498		msm_write(uart, val, UARTDM_DMEN);
 499
 500	return;
 501unmap:
 502	dma_unmap_single(uart->dev, dma->phys, UARTDM_RX_SIZE, dma->dir);
 503}
 504
 505static void msm_stop_rx(struct uart_port *port)
 506{
 507	struct msm_port *msm_port = UART_TO_MSM(port);
 508	struct msm_dma *dma = &msm_port->rx_dma;
 509
 510	msm_port->imr &= ~(UART_IMR_RXLEV | UART_IMR_RXSTALE);
 511	msm_write(port, msm_port->imr, UART_IMR);
 512
 513	if (dma->chan)
 514		msm_stop_dma(port, dma);
 515}
 516
 517static void msm_enable_ms(struct uart_port *port)
 518{
 519	struct msm_port *msm_port = UART_TO_MSM(port);
 520
 521	msm_port->imr |= UART_IMR_DELTA_CTS;
 522	msm_write(port, msm_port->imr, UART_IMR);
 523}
 524
 525static void msm_handle_rx_dm(struct uart_port *port, unsigned int misr)
 526{
 527	struct tty_port *tport = &port->state->port;
 528	unsigned int sr;
 529	int count = 0;
 530	struct msm_port *msm_port = UART_TO_MSM(port);
 531
 532	if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
 533		port->icount.overrun++;
 534		tty_insert_flip_char(tport, 0, TTY_OVERRUN);
 535		msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
 536	}
 537
 538	if (misr & UART_IMR_RXSTALE) {
 539		count = msm_read(port, UARTDM_RX_TOTAL_SNAP) -
 540			msm_port->old_snap_state;
 541		msm_port->old_snap_state = 0;
 542	} else {
 543		count = 4 * (msm_read(port, UART_RFWR));
 544		msm_port->old_snap_state += count;
 545	}
 546
 547	/* TODO: Precise error reporting */
 548
 549	port->icount.rx += count;
 550
 551	while (count > 0) {
 552		unsigned char buf[4];
 553		int sysrq, r_count, i;
 554
 555		sr = msm_read(port, UART_SR);
 556		if ((sr & UART_SR_RX_READY) == 0) {
 557			msm_port->old_snap_state -= count;
 558			break;
 559		}
 560
 561		ioread32_rep(port->membase + UARTDM_RF, buf, 1);
 562		r_count = min_t(int, count, sizeof(buf));
 563
 564		for (i = 0; i < r_count; i++) {
 565			char flag = TTY_NORMAL;
 566
 567			if (msm_port->break_detected && buf[i] == 0) {
 568				port->icount.brk++;
 569				flag = TTY_BREAK;
 570				msm_port->break_detected = false;
 571				if (uart_handle_break(port))
 572					continue;
 573			}
 574
 575			if (!(port->read_status_mask & UART_SR_RX_BREAK))
 576				flag = TTY_NORMAL;
 577
 578			spin_unlock(&port->lock);
 579			sysrq = uart_handle_sysrq_char(port, buf[i]);
 580			spin_lock(&port->lock);
 581			if (!sysrq)
 582				tty_insert_flip_char(tport, buf[i], flag);
 583		}
 584		count -= r_count;
 585	}
 586
 587	spin_unlock(&port->lock);
 588	tty_flip_buffer_push(tport);
 589	spin_lock(&port->lock);
 590
 591	if (misr & (UART_IMR_RXSTALE))
 592		msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
 593	msm_write(port, 0xFFFFFF, UARTDM_DMRX);
 594	msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
 595
 596	/* Try to use DMA */
 597	msm_start_rx_dma(msm_port);
 598}
 599
 600static void msm_handle_rx(struct uart_port *port)
 601{
 602	struct tty_port *tport = &port->state->port;
 603	unsigned int sr;
 604
 605	/*
 606	 * Handle overrun. My understanding of the hardware is that overrun
 607	 * is not tied to the RX buffer, so we handle the case out of band.
 608	 */
 609	if ((msm_read(port, UART_SR) & UART_SR_OVERRUN)) {
 610		port->icount.overrun++;
 611		tty_insert_flip_char(tport, 0, TTY_OVERRUN);
 612		msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
 613	}
 614
 615	/* and now the main RX loop */
 616	while ((sr = msm_read(port, UART_SR)) & UART_SR_RX_READY) {
 617		unsigned int c;
 618		char flag = TTY_NORMAL;
 619		int sysrq;
 620
 621		c = msm_read(port, UART_RF);
 622
 623		if (sr & UART_SR_RX_BREAK) {
 624			port->icount.brk++;
 625			if (uart_handle_break(port))
 626				continue;
 627		} else if (sr & UART_SR_PAR_FRAME_ERR) {
 628			port->icount.frame++;
 629		} else {
 630			port->icount.rx++;
 631		}
 632
 633		/* Mask conditions we're ignorning. */
 634		sr &= port->read_status_mask;
 635
 636		if (sr & UART_SR_RX_BREAK)
 637			flag = TTY_BREAK;
 638		else if (sr & UART_SR_PAR_FRAME_ERR)
 639			flag = TTY_FRAME;
 640
 641		spin_unlock(&port->lock);
 642		sysrq = uart_handle_sysrq_char(port, c);
 643		spin_lock(&port->lock);
 644		if (!sysrq)
 645			tty_insert_flip_char(tport, c, flag);
 646	}
 647
 648	spin_unlock(&port->lock);
 649	tty_flip_buffer_push(tport);
 650	spin_lock(&port->lock);
 651}
 652
 653static void msm_handle_tx_pio(struct uart_port *port, unsigned int tx_count)
 654{
 655	struct circ_buf *xmit = &port->state->xmit;
 656	struct msm_port *msm_port = UART_TO_MSM(port);
 657	unsigned int num_chars;
 658	unsigned int tf_pointer = 0;
 659	void __iomem *tf;
 660
 661	if (msm_port->is_uartdm)
 662		tf = port->membase + UARTDM_TF;
 663	else
 664		tf = port->membase + UART_TF;
 665
 666	if (tx_count && msm_port->is_uartdm)
 667		msm_reset_dm_count(port, tx_count);
 668
 669	while (tf_pointer < tx_count) {
 670		int i;
 671		char buf[4] = { 0 };
 672
 673		if (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
 674			break;
 675
 676		if (msm_port->is_uartdm)
 677			num_chars = min(tx_count - tf_pointer,
 678					(unsigned int)sizeof(buf));
 679		else
 680			num_chars = 1;
 681
 682		for (i = 0; i < num_chars; i++) {
 683			buf[i] = xmit->buf[xmit->tail + i];
 684			port->icount.tx++;
 685		}
 686
 687		iowrite32_rep(tf, buf, 1);
 688		xmit->tail = (xmit->tail + num_chars) & (UART_XMIT_SIZE - 1);
 689		tf_pointer += num_chars;
 690	}
 691
 692	/* disable tx interrupts if nothing more to send */
 693	if (uart_circ_empty(xmit))
 694		msm_stop_tx(port);
 695
 696	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
 697		uart_write_wakeup(port);
 698}
 699
 700static void msm_handle_tx(struct uart_port *port)
 701{
 702	struct msm_port *msm_port = UART_TO_MSM(port);
 703	struct circ_buf *xmit = &msm_port->uart.state->xmit;
 704	struct msm_dma *dma = &msm_port->tx_dma;
 705	unsigned int pio_count, dma_count, dma_min;
 
 706	void __iomem *tf;
 707	int err = 0;
 708
 709	if (port->x_char) {
 710		if (msm_port->is_uartdm)
 711			tf = port->membase + UARTDM_TF;
 712		else
 713			tf = port->membase + UART_TF;
 714
 
 
 715		if (msm_port->is_uartdm)
 716			msm_reset_dm_count(port, 1);
 717
 718		iowrite8_rep(tf, &port->x_char, 1);
 719		port->icount.tx++;
 720		port->x_char = 0;
 721		return;
 722	}
 723
 724	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
 725		msm_stop_tx(port);
 726		return;
 727	}
 728
 729	pio_count = CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE);
 730	dma_count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
 731
 732	dma_min = 1;	/* Always DMA */
 733	if (msm_port->is_uartdm > UARTDM_1P3) {
 734		dma_count = UARTDM_TX_AIGN(dma_count);
 735		dma_min = UARTDM_BURST_SIZE;
 736	} else {
 737		if (dma_count > UARTDM_TX_MAX)
 738			dma_count = UARTDM_TX_MAX;
 739	}
 740
 741	if (pio_count > port->fifosize)
 742		pio_count = port->fifosize;
 743
 744	if (!dma->chan || dma_count < dma_min)
 745		msm_handle_tx_pio(port, pio_count);
 746	else
 747		err = msm_handle_tx_dma(msm_port, dma_count);
 748
 749	if (err)	/* fall back to PIO mode */
 750		msm_handle_tx_pio(port, pio_count);
 751}
 752
 753static void msm_handle_delta_cts(struct uart_port *port)
 754{
 755	msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
 756	port->icount.cts++;
 757	wake_up_interruptible(&port->state->port.delta_msr_wait);
 758}
 759
 760static irqreturn_t msm_uart_irq(int irq, void *dev_id)
 761{
 762	struct uart_port *port = dev_id;
 763	struct msm_port *msm_port = UART_TO_MSM(port);
 764	struct msm_dma *dma = &msm_port->rx_dma;
 765	unsigned long flags;
 766	unsigned int misr;
 767	u32 val;
 768
 769	spin_lock_irqsave(&port->lock, flags);
 770	misr = msm_read(port, UART_MISR);
 771	msm_write(port, 0, UART_IMR); /* disable interrupt */
 772
 773	if (misr & UART_IMR_RXBREAK_START) {
 774		msm_port->break_detected = true;
 775		msm_write(port, UART_CR_CMD_RESET_RXBREAK_START, UART_CR);
 776	}
 777
 778	if (misr & (UART_IMR_RXLEV | UART_IMR_RXSTALE)) {
 779		if (dma->count) {
 780			val = UART_CR_CMD_STALE_EVENT_DISABLE;
 781			msm_write(port, val, UART_CR);
 782			val = UART_CR_CMD_RESET_STALE_INT;
 783			msm_write(port, val, UART_CR);
 784			/*
 785			 * Flush DMA input fifo to memory, this will also
 786			 * trigger DMA RX completion
 787			 */
 788			dmaengine_terminate_all(dma->chan);
 789		} else if (msm_port->is_uartdm) {
 790			msm_handle_rx_dm(port, misr);
 791		} else {
 792			msm_handle_rx(port);
 793		}
 794	}
 795	if (misr & UART_IMR_TXLEV)
 796		msm_handle_tx(port);
 797	if (misr & UART_IMR_DELTA_CTS)
 798		msm_handle_delta_cts(port);
 799
 800	msm_write(port, msm_port->imr, UART_IMR); /* restore interrupt */
 801	spin_unlock_irqrestore(&port->lock, flags);
 802
 803	return IRQ_HANDLED;
 804}
 805
 806static unsigned int msm_tx_empty(struct uart_port *port)
 807{
 808	return (msm_read(port, UART_SR) & UART_SR_TX_EMPTY) ? TIOCSER_TEMT : 0;
 809}
 810
 811static unsigned int msm_get_mctrl(struct uart_port *port)
 812{
 813	return TIOCM_CAR | TIOCM_CTS | TIOCM_DSR | TIOCM_RTS;
 814}
 815
 816static void msm_reset(struct uart_port *port)
 817{
 818	struct msm_port *msm_port = UART_TO_MSM(port);
 819
 820	/* reset everything */
 821	msm_write(port, UART_CR_CMD_RESET_RX, UART_CR);
 822	msm_write(port, UART_CR_CMD_RESET_TX, UART_CR);
 823	msm_write(port, UART_CR_CMD_RESET_ERR, UART_CR);
 824	msm_write(port, UART_CR_CMD_RESET_BREAK_INT, UART_CR);
 825	msm_write(port, UART_CR_CMD_RESET_CTS, UART_CR);
 826	msm_write(port, UART_CR_CMD_SET_RFR, UART_CR);
 827
 828	/* Disable DM modes */
 829	if (msm_port->is_uartdm)
 830		msm_write(port, 0, UARTDM_DMEN);
 831}
 832
 833static void msm_set_mctrl(struct uart_port *port, unsigned int mctrl)
 834{
 835	unsigned int mr;
 836
 837	mr = msm_read(port, UART_MR1);
 838
 839	if (!(mctrl & TIOCM_RTS)) {
 840		mr &= ~UART_MR1_RX_RDY_CTL;
 841		msm_write(port, mr, UART_MR1);
 842		msm_write(port, UART_CR_CMD_RESET_RFR, UART_CR);
 843	} else {
 844		mr |= UART_MR1_RX_RDY_CTL;
 845		msm_write(port, mr, UART_MR1);
 846	}
 847}
 848
 849static void msm_break_ctl(struct uart_port *port, int break_ctl)
 850{
 851	if (break_ctl)
 852		msm_write(port, UART_CR_CMD_START_BREAK, UART_CR);
 853	else
 854		msm_write(port, UART_CR_CMD_STOP_BREAK, UART_CR);
 855}
 856
 857struct msm_baud_map {
 858	u16	divisor;
 859	u8	code;
 860	u8	rxstale;
 861};
 862
 863static const struct msm_baud_map *
 864msm_find_best_baud(struct uart_port *port, unsigned int baud)
 
 865{
 866	unsigned int i, divisor;
 867	const struct msm_baud_map *entry;
 
 
 868	static const struct msm_baud_map table[] = {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 869		{ 1536, 0x00,  1 },
 870		{  768, 0x11,  1 },
 871		{  384, 0x22,  1 },
 872		{  192, 0x33,  1 },
 873		{   96, 0x44,  1 },
 874		{   48, 0x55,  1 },
 875		{   32, 0x66,  1 },
 876		{   24, 0x77,  1 },
 877		{   16, 0x88,  1 },
 878		{   12, 0x99,  6 },
 879		{    8, 0xaa,  6 },
 880		{    6, 0xbb,  6 },
 881		{    4, 0xcc,  6 },
 882		{    3, 0xdd,  8 },
 883		{    2, 0xee, 16 },
 884		{    1, 0xff, 31 },
 885		{    0, 0xff, 31 },
 886	};
 887
 888	divisor = uart_get_divisor(port, baud);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 889
 890	for (i = 0, entry = table; i < ARRAY_SIZE(table); i++, entry++)
 891		if (entry->divisor <= divisor)
 892			break;
 
 
 
 
 893
 894	return entry; /* Default to smallest divider */
 
 895}
 896
 897static int msm_set_baud_rate(struct uart_port *port, unsigned int baud,
 898			     unsigned long *saved_flags)
 899{
 900	unsigned int rxstale, watermark, mask;
 901	struct msm_port *msm_port = UART_TO_MSM(port);
 902	const struct msm_baud_map *entry;
 903	unsigned long flags;
 904
 905	entry = msm_find_best_baud(port, baud);
 906
 907	msm_write(port, entry->code, UART_CSR);
 908
 909	if (baud > 460800)
 910		port->uartclk = baud * 16;
 911
 912	flags = *saved_flags;
 913	spin_unlock_irqrestore(&port->lock, flags);
 914
 915	clk_set_rate(msm_port->clk, port->uartclk);
 
 
 916
 917	spin_lock_irqsave(&port->lock, flags);
 918	*saved_flags = flags;
 
 
 
 919
 920	/* RX stale watermark */
 921	rxstale = entry->rxstale;
 922	watermark = UART_IPR_STALE_LSB & rxstale;
 923	if (msm_port->is_uartdm) {
 924		mask = UART_DM_IPR_STALE_TIMEOUT_MSB;
 925	} else {
 926		watermark |= UART_IPR_RXSTALE_LAST;
 927		mask = UART_IPR_STALE_TIMEOUT_MSB;
 928	}
 929
 930	watermark |= mask & (rxstale << 2);
 931
 932	msm_write(port, watermark, UART_IPR);
 933
 934	/* set RX watermark */
 935	watermark = (port->fifosize * 3) / 4;
 936	msm_write(port, watermark, UART_RFWR);
 937
 938	/* set TX watermark */
 939	msm_write(port, 10, UART_TFWR);
 940
 941	msm_write(port, UART_CR_CMD_PROTECTION_EN, UART_CR);
 942	msm_reset(port);
 943
 944	/* Enable RX and TX */
 945	msm_write(port, UART_CR_TX_ENABLE | UART_CR_RX_ENABLE, UART_CR);
 946
 947	/* turn on RX and CTS interrupts */
 948	msm_port->imr = UART_IMR_RXLEV | UART_IMR_RXSTALE |
 949			UART_IMR_CURRENT_CTS | UART_IMR_RXBREAK_START;
 950
 951	msm_write(port, msm_port->imr, UART_IMR);
 952
 953	if (msm_port->is_uartdm) {
 954		msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
 955		msm_write(port, 0xFFFFFF, UARTDM_DMRX);
 956		msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE, UART_CR);
 957	}
 958
 959	return baud;
 960}
 961
 962static void msm_init_clock(struct uart_port *port)
 963{
 964	struct msm_port *msm_port = UART_TO_MSM(port);
 965
 966	clk_prepare_enable(msm_port->clk);
 967	clk_prepare_enable(msm_port->pclk);
 968	msm_serial_set_mnd_regs(port);
 969}
 970
 971static int msm_startup(struct uart_port *port)
 972{
 973	struct msm_port *msm_port = UART_TO_MSM(port);
 974	unsigned int data, rfr_level, mask;
 975	int ret;
 976
 977	snprintf(msm_port->name, sizeof(msm_port->name),
 978		 "msm_serial%d", port->line);
 979
 980	ret = request_irq(port->irq, msm_uart_irq, IRQF_TRIGGER_HIGH,
 981			  msm_port->name, port);
 982	if (unlikely(ret))
 983		return ret;
 984
 985	msm_init_clock(port);
 986
 987	if (likely(port->fifosize > 12))
 988		rfr_level = port->fifosize - 12;
 989	else
 990		rfr_level = port->fifosize;
 991
 992	/* set automatic RFR level */
 993	data = msm_read(port, UART_MR1);
 994
 995	if (msm_port->is_uartdm)
 996		mask = UART_DM_MR1_AUTO_RFR_LEVEL1;
 997	else
 998		mask = UART_MR1_AUTO_RFR_LEVEL1;
 999
1000	data &= ~mask;
1001	data &= ~UART_MR1_AUTO_RFR_LEVEL0;
1002	data |= mask & (rfr_level << 2);
1003	data |= UART_MR1_AUTO_RFR_LEVEL0 & rfr_level;
1004	msm_write(port, data, UART_MR1);
1005
1006	if (msm_port->is_uartdm) {
1007		msm_request_tx_dma(msm_port, msm_port->uart.mapbase);
1008		msm_request_rx_dma(msm_port, msm_port->uart.mapbase);
1009	}
1010
 
 
 
 
 
1011	return 0;
 
 
 
 
 
 
 
 
 
1012}
1013
1014static void msm_shutdown(struct uart_port *port)
1015{
1016	struct msm_port *msm_port = UART_TO_MSM(port);
1017
1018	msm_port->imr = 0;
1019	msm_write(port, 0, UART_IMR); /* disable interrupts */
1020
1021	if (msm_port->is_uartdm)
1022		msm_release_dma(msm_port);
1023
1024	clk_disable_unprepare(msm_port->clk);
1025
1026	free_irq(port->irq, port);
1027}
1028
1029static void msm_set_termios(struct uart_port *port, struct ktermios *termios,
1030			    struct ktermios *old)
1031{
1032	struct msm_port *msm_port = UART_TO_MSM(port);
1033	struct msm_dma *dma = &msm_port->rx_dma;
1034	unsigned long flags;
1035	unsigned int baud, mr;
1036
1037	spin_lock_irqsave(&port->lock, flags);
1038
1039	if (dma->chan) /* Terminate if any */
1040		msm_stop_dma(port, dma);
1041
1042	/* calculate and set baud rate */
1043	baud = uart_get_baud_rate(port, termios, old, 300, 4000000);
1044	baud = msm_set_baud_rate(port, baud, &flags);
1045	if (tty_termios_baud_rate(termios))
1046		tty_termios_encode_baud_rate(termios, baud, baud);
1047
1048	/* calculate parity */
1049	mr = msm_read(port, UART_MR2);
1050	mr &= ~UART_MR2_PARITY_MODE;
1051	if (termios->c_cflag & PARENB) {
1052		if (termios->c_cflag & PARODD)
1053			mr |= UART_MR2_PARITY_MODE_ODD;
1054		else if (termios->c_cflag & CMSPAR)
1055			mr |= UART_MR2_PARITY_MODE_SPACE;
1056		else
1057			mr |= UART_MR2_PARITY_MODE_EVEN;
1058	}
1059
1060	/* calculate bits per char */
1061	mr &= ~UART_MR2_BITS_PER_CHAR;
1062	switch (termios->c_cflag & CSIZE) {
1063	case CS5:
1064		mr |= UART_MR2_BITS_PER_CHAR_5;
1065		break;
1066	case CS6:
1067		mr |= UART_MR2_BITS_PER_CHAR_6;
1068		break;
1069	case CS7:
1070		mr |= UART_MR2_BITS_PER_CHAR_7;
1071		break;
1072	case CS8:
1073	default:
1074		mr |= UART_MR2_BITS_PER_CHAR_8;
1075		break;
1076	}
1077
1078	/* calculate stop bits */
1079	mr &= ~(UART_MR2_STOP_BIT_LEN_ONE | UART_MR2_STOP_BIT_LEN_TWO);
1080	if (termios->c_cflag & CSTOPB)
1081		mr |= UART_MR2_STOP_BIT_LEN_TWO;
1082	else
1083		mr |= UART_MR2_STOP_BIT_LEN_ONE;
1084
1085	/* set parity, bits per char, and stop bit */
1086	msm_write(port, mr, UART_MR2);
1087
1088	/* calculate and set hardware flow control */
1089	mr = msm_read(port, UART_MR1);
1090	mr &= ~(UART_MR1_CTS_CTL | UART_MR1_RX_RDY_CTL);
1091	if (termios->c_cflag & CRTSCTS) {
1092		mr |= UART_MR1_CTS_CTL;
1093		mr |= UART_MR1_RX_RDY_CTL;
1094	}
1095	msm_write(port, mr, UART_MR1);
1096
1097	/* Configure status bits to ignore based on termio flags. */
1098	port->read_status_mask = 0;
1099	if (termios->c_iflag & INPCK)
1100		port->read_status_mask |= UART_SR_PAR_FRAME_ERR;
1101	if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
1102		port->read_status_mask |= UART_SR_RX_BREAK;
1103
1104	uart_update_timeout(port, termios->c_cflag, baud);
1105
1106	/* Try to use DMA */
1107	msm_start_rx_dma(msm_port);
1108
1109	spin_unlock_irqrestore(&port->lock, flags);
1110}
1111
1112static const char *msm_type(struct uart_port *port)
1113{
1114	return "MSM";
1115}
1116
1117static void msm_release_port(struct uart_port *port)
1118{
1119	struct platform_device *pdev = to_platform_device(port->dev);
1120	struct resource *uart_resource;
1121	resource_size_t size;
1122
1123	uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1124	if (unlikely(!uart_resource))
1125		return;
1126	size = resource_size(uart_resource);
1127
1128	release_mem_region(port->mapbase, size);
1129	iounmap(port->membase);
1130	port->membase = NULL;
1131}
1132
1133static int msm_request_port(struct uart_port *port)
1134{
1135	struct platform_device *pdev = to_platform_device(port->dev);
1136	struct resource *uart_resource;
1137	resource_size_t size;
1138	int ret;
1139
1140	uart_resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1141	if (unlikely(!uart_resource))
1142		return -ENXIO;
1143
1144	size = resource_size(uart_resource);
1145
1146	if (!request_mem_region(port->mapbase, size, "msm_serial"))
1147		return -EBUSY;
1148
1149	port->membase = ioremap(port->mapbase, size);
1150	if (!port->membase) {
1151		ret = -EBUSY;
1152		goto fail_release_port;
1153	}
1154
1155	return 0;
1156
1157fail_release_port:
1158	release_mem_region(port->mapbase, size);
1159	return ret;
1160}
1161
1162static void msm_config_port(struct uart_port *port, int flags)
1163{
1164	int ret;
1165
1166	if (flags & UART_CONFIG_TYPE) {
1167		port->type = PORT_MSM;
1168		ret = msm_request_port(port);
1169		if (ret)
1170			return;
1171	}
1172}
1173
1174static int msm_verify_port(struct uart_port *port, struct serial_struct *ser)
1175{
1176	if (unlikely(ser->type != PORT_UNKNOWN && ser->type != PORT_MSM))
1177		return -EINVAL;
1178	if (unlikely(port->irq != ser->irq))
1179		return -EINVAL;
1180	return 0;
1181}
1182
1183static void msm_power(struct uart_port *port, unsigned int state,
1184		      unsigned int oldstate)
1185{
1186	struct msm_port *msm_port = UART_TO_MSM(port);
1187
1188	switch (state) {
1189	case 0:
1190		clk_prepare_enable(msm_port->clk);
1191		clk_prepare_enable(msm_port->pclk);
1192		break;
1193	case 3:
1194		clk_disable_unprepare(msm_port->clk);
1195		clk_disable_unprepare(msm_port->pclk);
1196		break;
1197	default:
1198		pr_err("msm_serial: Unknown PM state %d\n", state);
1199	}
1200}
1201
1202#ifdef CONFIG_CONSOLE_POLL
1203static int msm_poll_get_char_single(struct uart_port *port)
1204{
1205	struct msm_port *msm_port = UART_TO_MSM(port);
1206	unsigned int rf_reg = msm_port->is_uartdm ? UARTDM_RF : UART_RF;
1207
1208	if (!(msm_read(port, UART_SR) & UART_SR_RX_READY))
1209		return NO_POLL_CHAR;
1210
1211	return msm_read(port, rf_reg) & 0xff;
1212}
1213
1214static int msm_poll_get_char_dm(struct uart_port *port)
1215{
1216	int c;
1217	static u32 slop;
1218	static int count;
1219	unsigned char *sp = (unsigned char *)&slop;
1220
1221	/* Check if a previous read had more than one char */
1222	if (count) {
1223		c = sp[sizeof(slop) - count];
1224		count--;
1225	/* Or if FIFO is empty */
1226	} else if (!(msm_read(port, UART_SR) & UART_SR_RX_READY)) {
1227		/*
1228		 * If RX packing buffer has less than a word, force stale to
1229		 * push contents into RX FIFO
1230		 */
1231		count = msm_read(port, UARTDM_RXFS);
1232		count = (count >> UARTDM_RXFS_BUF_SHIFT) & UARTDM_RXFS_BUF_MASK;
1233		if (count) {
1234			msm_write(port, UART_CR_CMD_FORCE_STALE, UART_CR);
1235			slop = msm_read(port, UARTDM_RF);
1236			c = sp[0];
1237			count--;
1238			msm_write(port, UART_CR_CMD_RESET_STALE_INT, UART_CR);
1239			msm_write(port, 0xFFFFFF, UARTDM_DMRX);
1240			msm_write(port, UART_CR_CMD_STALE_EVENT_ENABLE,
1241				  UART_CR);
1242		} else {
1243			c = NO_POLL_CHAR;
1244		}
1245	/* FIFO has a word */
1246	} else {
1247		slop = msm_read(port, UARTDM_RF);
1248		c = sp[0];
1249		count = sizeof(slop) - 1;
1250	}
1251
1252	return c;
1253}
1254
1255static int msm_poll_get_char(struct uart_port *port)
1256{
1257	u32 imr;
1258	int c;
1259	struct msm_port *msm_port = UART_TO_MSM(port);
1260
1261	/* Disable all interrupts */
1262	imr = msm_read(port, UART_IMR);
1263	msm_write(port, 0, UART_IMR);
1264
1265	if (msm_port->is_uartdm)
1266		c = msm_poll_get_char_dm(port);
1267	else
1268		c = msm_poll_get_char_single(port);
1269
1270	/* Enable interrupts */
1271	msm_write(port, imr, UART_IMR);
1272
1273	return c;
1274}
1275
1276static void msm_poll_put_char(struct uart_port *port, unsigned char c)
1277{
1278	u32 imr;
1279	struct msm_port *msm_port = UART_TO_MSM(port);
1280
1281	/* Disable all interrupts */
1282	imr = msm_read(port, UART_IMR);
1283	msm_write(port, 0, UART_IMR);
1284
1285	if (msm_port->is_uartdm)
1286		msm_reset_dm_count(port, 1);
1287
1288	/* Wait until FIFO is empty */
1289	while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1290		cpu_relax();
1291
1292	/* Write a character */
1293	msm_write(port, c, msm_port->is_uartdm ? UARTDM_TF : UART_TF);
1294
1295	/* Wait until FIFO is empty */
1296	while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1297		cpu_relax();
1298
1299	/* Enable interrupts */
1300	msm_write(port, imr, UART_IMR);
1301}
1302#endif
1303
1304static struct uart_ops msm_uart_pops = {
1305	.tx_empty = msm_tx_empty,
1306	.set_mctrl = msm_set_mctrl,
1307	.get_mctrl = msm_get_mctrl,
1308	.stop_tx = msm_stop_tx,
1309	.start_tx = msm_start_tx,
1310	.stop_rx = msm_stop_rx,
1311	.enable_ms = msm_enable_ms,
1312	.break_ctl = msm_break_ctl,
1313	.startup = msm_startup,
1314	.shutdown = msm_shutdown,
1315	.set_termios = msm_set_termios,
1316	.type = msm_type,
1317	.release_port = msm_release_port,
1318	.request_port = msm_request_port,
1319	.config_port = msm_config_port,
1320	.verify_port = msm_verify_port,
1321	.pm = msm_power,
1322#ifdef CONFIG_CONSOLE_POLL
1323	.poll_get_char	= msm_poll_get_char,
1324	.poll_put_char	= msm_poll_put_char,
1325#endif
1326};
1327
1328static struct msm_port msm_uart_ports[] = {
1329	{
1330		.uart = {
1331			.iotype = UPIO_MEM,
1332			.ops = &msm_uart_pops,
1333			.flags = UPF_BOOT_AUTOCONF,
1334			.fifosize = 64,
1335			.line = 0,
1336		},
1337	},
1338	{
1339		.uart = {
1340			.iotype = UPIO_MEM,
1341			.ops = &msm_uart_pops,
1342			.flags = UPF_BOOT_AUTOCONF,
1343			.fifosize = 64,
1344			.line = 1,
1345		},
1346	},
1347	{
1348		.uart = {
1349			.iotype = UPIO_MEM,
1350			.ops = &msm_uart_pops,
1351			.flags = UPF_BOOT_AUTOCONF,
1352			.fifosize = 64,
1353			.line = 2,
1354		},
1355	},
1356};
1357
1358#define UART_NR	ARRAY_SIZE(msm_uart_ports)
1359
1360static inline struct uart_port *msm_get_port_from_line(unsigned int line)
1361{
1362	return &msm_uart_ports[line].uart;
1363}
1364
1365#ifdef CONFIG_SERIAL_MSM_CONSOLE
1366static void __msm_console_write(struct uart_port *port, const char *s,
1367				unsigned int count, bool is_uartdm)
1368{
1369	int i;
1370	int num_newlines = 0;
1371	bool replaced = false;
1372	void __iomem *tf;
1373
1374	if (is_uartdm)
1375		tf = port->membase + UARTDM_TF;
1376	else
1377		tf = port->membase + UART_TF;
1378
1379	/* Account for newlines that will get a carriage return added */
1380	for (i = 0; i < count; i++)
1381		if (s[i] == '\n')
1382			num_newlines++;
1383	count += num_newlines;
1384
1385	spin_lock(&port->lock);
1386	if (is_uartdm)
1387		msm_reset_dm_count(port, count);
1388
1389	i = 0;
1390	while (i < count) {
1391		int j;
1392		unsigned int num_chars;
1393		char buf[4] = { 0 };
1394
1395		if (is_uartdm)
1396			num_chars = min(count - i, (unsigned int)sizeof(buf));
1397		else
1398			num_chars = 1;
1399
1400		for (j = 0; j < num_chars; j++) {
1401			char c = *s;
1402
1403			if (c == '\n' && !replaced) {
1404				buf[j] = '\r';
1405				j++;
1406				replaced = true;
1407			}
1408			if (j < num_chars) {
1409				buf[j] = c;
1410				s++;
1411				replaced = false;
1412			}
1413		}
1414
1415		while (!(msm_read(port, UART_SR) & UART_SR_TX_READY))
1416			cpu_relax();
1417
1418		iowrite32_rep(tf, buf, 1);
1419		i += num_chars;
1420	}
1421	spin_unlock(&port->lock);
1422}
1423
1424static void msm_console_write(struct console *co, const char *s,
1425			      unsigned int count)
1426{
1427	struct uart_port *port;
1428	struct msm_port *msm_port;
1429
1430	BUG_ON(co->index < 0 || co->index >= UART_NR);
1431
1432	port = msm_get_port_from_line(co->index);
1433	msm_port = UART_TO_MSM(port);
1434
1435	__msm_console_write(port, s, count, msm_port->is_uartdm);
1436}
1437
1438static int __init msm_console_setup(struct console *co, char *options)
1439{
1440	struct uart_port *port;
1441	int baud = 115200;
1442	int bits = 8;
1443	int parity = 'n';
1444	int flow = 'n';
1445
1446	if (unlikely(co->index >= UART_NR || co->index < 0))
1447		return -ENXIO;
1448
1449	port = msm_get_port_from_line(co->index);
1450
1451	if (unlikely(!port->membase))
1452		return -ENXIO;
1453
1454	msm_init_clock(port);
1455
1456	if (options)
1457		uart_parse_options(options, &baud, &parity, &bits, &flow);
1458
1459	pr_info("msm_serial: console setup on port #%d\n", port->line);
1460
1461	return uart_set_options(port, co, baud, parity, bits, flow);
1462}
1463
1464static void
1465msm_serial_early_write(struct console *con, const char *s, unsigned n)
1466{
1467	struct earlycon_device *dev = con->data;
1468
1469	__msm_console_write(&dev->port, s, n, false);
1470}
1471
1472static int __init
1473msm_serial_early_console_setup(struct earlycon_device *device, const char *opt)
1474{
1475	if (!device->port.membase)
1476		return -ENODEV;
1477
1478	device->con->write = msm_serial_early_write;
1479	return 0;
1480}
1481OF_EARLYCON_DECLARE(msm_serial, "qcom,msm-uart",
1482		    msm_serial_early_console_setup);
1483
1484static void
1485msm_serial_early_write_dm(struct console *con, const char *s, unsigned n)
1486{
1487	struct earlycon_device *dev = con->data;
1488
1489	__msm_console_write(&dev->port, s, n, true);
1490}
1491
1492static int __init
1493msm_serial_early_console_setup_dm(struct earlycon_device *device,
1494				  const char *opt)
1495{
1496	if (!device->port.membase)
1497		return -ENODEV;
1498
1499	device->con->write = msm_serial_early_write_dm;
1500	return 0;
1501}
1502OF_EARLYCON_DECLARE(msm_serial_dm, "qcom,msm-uartdm",
1503		    msm_serial_early_console_setup_dm);
1504
1505static struct uart_driver msm_uart_driver;
1506
1507static struct console msm_console = {
1508	.name = "ttyMSM",
1509	.write = msm_console_write,
1510	.device = uart_console_device,
1511	.setup = msm_console_setup,
1512	.flags = CON_PRINTBUFFER,
1513	.index = -1,
1514	.data = &msm_uart_driver,
1515};
1516
1517#define MSM_CONSOLE	(&msm_console)
1518
1519#else
1520#define MSM_CONSOLE	NULL
1521#endif
1522
1523static struct uart_driver msm_uart_driver = {
1524	.owner = THIS_MODULE,
1525	.driver_name = "msm_serial",
1526	.dev_name = "ttyMSM",
1527	.nr = UART_NR,
1528	.cons = MSM_CONSOLE,
1529};
1530
1531static atomic_t msm_uart_next_id = ATOMIC_INIT(0);
1532
1533static const struct of_device_id msm_uartdm_table[] = {
1534	{ .compatible = "qcom,msm-uartdm-v1.1", .data = (void *)UARTDM_1P1 },
1535	{ .compatible = "qcom,msm-uartdm-v1.2", .data = (void *)UARTDM_1P2 },
1536	{ .compatible = "qcom,msm-uartdm-v1.3", .data = (void *)UARTDM_1P3 },
1537	{ .compatible = "qcom,msm-uartdm-v1.4", .data = (void *)UARTDM_1P4 },
1538	{ }
1539};
1540
1541static int msm_serial_probe(struct platform_device *pdev)
1542{
1543	struct msm_port *msm_port;
1544	struct resource *resource;
1545	struct uart_port *port;
1546	const struct of_device_id *id;
1547	int irq, line;
1548
1549	if (pdev->dev.of_node)
1550		line = of_alias_get_id(pdev->dev.of_node, "serial");
1551	else
1552		line = pdev->id;
1553
1554	if (line < 0)
1555		line = atomic_inc_return(&msm_uart_next_id) - 1;
1556
1557	if (unlikely(line < 0 || line >= UART_NR))
1558		return -ENXIO;
1559
1560	dev_info(&pdev->dev, "msm_serial: detected port #%d\n", line);
1561
1562	port = msm_get_port_from_line(line);
1563	port->dev = &pdev->dev;
1564	msm_port = UART_TO_MSM(port);
1565
1566	id = of_match_device(msm_uartdm_table, &pdev->dev);
1567	if (id)
1568		msm_port->is_uartdm = (unsigned long)id->data;
1569	else
1570		msm_port->is_uartdm = 0;
1571
1572	msm_port->clk = devm_clk_get(&pdev->dev, "core");
1573	if (IS_ERR(msm_port->clk))
1574		return PTR_ERR(msm_port->clk);
1575
1576	if (msm_port->is_uartdm) {
1577		msm_port->pclk = devm_clk_get(&pdev->dev, "iface");
1578		if (IS_ERR(msm_port->pclk))
1579			return PTR_ERR(msm_port->pclk);
1580
1581		clk_set_rate(msm_port->clk, 1843200);
1582	}
1583
1584	port->uartclk = clk_get_rate(msm_port->clk);
1585	dev_info(&pdev->dev, "uartclk = %d\n", port->uartclk);
1586
1587	resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1588	if (unlikely(!resource))
1589		return -ENXIO;
1590	port->mapbase = resource->start;
1591
1592	irq = platform_get_irq(pdev, 0);
1593	if (unlikely(irq < 0))
1594		return -ENXIO;
1595	port->irq = irq;
1596
1597	platform_set_drvdata(pdev, port);
1598
1599	return uart_add_one_port(&msm_uart_driver, port);
1600}
1601
1602static int msm_serial_remove(struct platform_device *pdev)
1603{
1604	struct uart_port *port = platform_get_drvdata(pdev);
1605
1606	uart_remove_one_port(&msm_uart_driver, port);
1607
1608	return 0;
1609}
1610
1611static const struct of_device_id msm_match_table[] = {
1612	{ .compatible = "qcom,msm-uart" },
1613	{ .compatible = "qcom,msm-uartdm" },
1614	{}
1615};
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1616
1617static struct platform_driver msm_platform_driver = {
1618	.remove = msm_serial_remove,
1619	.probe = msm_serial_probe,
1620	.driver = {
1621		.name = "msm_serial",
 
1622		.of_match_table = msm_match_table,
1623	},
1624};
1625
1626static int __init msm_serial_init(void)
1627{
1628	int ret;
1629
1630	ret = uart_register_driver(&msm_uart_driver);
1631	if (unlikely(ret))
1632		return ret;
1633
1634	ret = platform_driver_register(&msm_platform_driver);
1635	if (unlikely(ret))
1636		uart_unregister_driver(&msm_uart_driver);
1637
1638	pr_info("msm_serial: driver initialized\n");
1639
1640	return ret;
1641}
1642
1643static void __exit msm_serial_exit(void)
1644{
1645	platform_driver_unregister(&msm_platform_driver);
1646	uart_unregister_driver(&msm_uart_driver);
1647}
1648
1649module_init(msm_serial_init);
1650module_exit(msm_serial_exit);
1651
1652MODULE_AUTHOR("Robert Love <rlove@google.com>");
1653MODULE_DESCRIPTION("Driver for msm7x serial device");
1654MODULE_LICENSE("GPL");