Linux Audio

Check our new training course

Loading...
v5.4
  1// SPDX-License-Identifier: GPL-2.0-or-later
  2/*
  3 * STx/Freescale ADS5125 MPC5125 silicon
  4 *
  5 * Copyright (C) 2009 Freescale Semiconductor Inc. All rights reserved.
  6 *
  7 * Reworked by Matteo Facchinetti (engineering@sirius-es.it)
  8 * Copyright (C) 2013 Sirius Electronic Systems
 
 
 
 
 
  9 */
 10
 11#include <dt-bindings/clock/mpc512x-clock.h>
 12
 13/dts-v1/;
 14
 15/ {
 16	model = "mpc5125twr"; // In BSP "mpc5125ads"
 17	compatible = "fsl,mpc5125ads", "fsl,mpc5125";
 18	#address-cells = <1>;
 19	#size-cells = <1>;
 20	interrupt-parent = <&ipic>;
 21
 22	aliases {
 23		gpio0 = &gpio0;
 24		gpio1 = &gpio1;
 25		ethernet0 = &eth0;
 26	};
 27
 28	cpus {
 29		#address-cells = <1>;
 30		#size-cells = <0>;
 31
 32		PowerPC,5125@0 {
 33			device_type = "cpu";
 34			reg = <0>;
 35			d-cache-line-size = <0x20>;	// 32 bytes
 36			i-cache-line-size = <0x20>;	// 32 bytes
 37			d-cache-size = <0x8000>;	// L1, 32K
 38			i-cache-size = <0x8000>;	// L1, 32K
 39			timebase-frequency = <49500000>;// 49.5 MHz (csb/4)
 40			bus-frequency = <198000000>;	// 198 MHz csb bus
 41			clock-frequency = <396000000>;	// 396 MHz ppc core
 42		};
 43	};
 44
 45	memory {
 46		device_type = "memory";
 47		reg = <0x00000000 0x10000000>;	// 256MB at 0
 48	};
 49
 50	sram@30000000 {
 51		compatible = "fsl,mpc5121-sram";
 52		reg = <0x30000000 0x08000>;		// 32K at 0x30000000
 53	};
 54
 55	clocks {
 56		#address-cells = <1>;
 57		#size-cells = <0>;
 58
 59		osc: osc {
 60			compatible = "fixed-clock";
 61			#clock-cells = <0>;
 62			clock-frequency = <33000000>;
 63		};
 64	};
 65
 66	soc@80000000 {
 67		compatible = "fsl,mpc5121-immr";
 68		#address-cells = <1>;
 69		#size-cells = <1>;
 70		ranges = <0x0 0x80000000 0x400000>;
 71		reg = <0x80000000 0x400000>;
 72		bus-frequency = <66000000>;	// 66 MHz ips bus
 73
 74		// IPIC
 75		// interrupts cell = <intr #, sense>
 76		// sense values match linux IORESOURCE_IRQ_* defines:
 77		// sense == 8: Level, low assertion
 78		// sense == 2: Edge, high-to-low change
 79		//
 80		ipic: interrupt-controller@c00 {
 81			compatible = "fsl,mpc5121-ipic", "fsl,ipic";
 82			interrupt-controller;
 83			#address-cells = <0>;
 84			#interrupt-cells = <2>;
 85			reg = <0xc00 0x100>;
 86		};
 87
 88		rtc@a00 {	// Real time clock
 89			compatible = "fsl,mpc5121-rtc";
 90			reg = <0xa00 0x100>;
 91			interrupts = <79 0x8 80 0x8>;
 92		};
 93
 94		reset@e00 {	// Reset module
 95			compatible = "fsl,mpc5125-reset";
 96			reg = <0xe00 0x100>;
 97		};
 98
 99		clks: clock@f00 {	// Clock control
100			compatible = "fsl,mpc5121-clock";
101			reg = <0xf00 0x100>;
102			#clock-cells = <1>;
103			clocks = <&osc>;
104			clock-names = "osc";
105		};
106
107		pmc@1000{  // Power Management Controller
108			compatible = "fsl,mpc5121-pmc";
109			reg = <0x1000 0x100>;
110			interrupts = <83 0x2>;
111		};
112
113		gpio0: gpio@1100 {
114			compatible = "fsl,mpc5125-gpio";
115			reg = <0x1100 0x080>;
116			interrupts = <78 0x8>;
117		};
118
119		gpio1: gpio@1180 {
120			compatible = "fsl,mpc5125-gpio";
121			reg = <0x1180 0x080>;
122			interrupts = <86 0x8>;
123		};
124
125		can@1300 { // CAN rev.2
126			compatible = "fsl,mpc5121-mscan";
127			interrupts = <12 0x8>;
128			reg = <0x1300 0x80>;
129			clocks = <&clks MPC512x_CLK_BDLC>,
130				 <&clks MPC512x_CLK_IPS>,
131				 <&clks MPC512x_CLK_SYS>,
132				 <&clks MPC512x_CLK_REF>,
133				 <&clks MPC512x_CLK_MSCAN0_MCLK>;
134			clock-names = "ipg", "ips", "sys", "ref", "mclk";
135		};
136
137		can@1380 {
138			compatible = "fsl,mpc5121-mscan";
139			interrupts = <13 0x8>;
140			reg = <0x1380 0x80>;
141			clocks = <&clks MPC512x_CLK_BDLC>,
142				 <&clks MPC512x_CLK_IPS>,
143				 <&clks MPC512x_CLK_SYS>,
144				 <&clks MPC512x_CLK_REF>,
145				 <&clks MPC512x_CLK_MSCAN1_MCLK>;
146			clock-names = "ipg", "ips", "sys", "ref", "mclk";
147		};
148
149		sdhc@1500 {
150			compatible = "fsl,mpc5121-sdhc";
151			interrupts = <8 0x8>;
152			reg = <0x1500 0x100>;
153			clocks = <&clks MPC512x_CLK_IPS>,
154				 <&clks MPC512x_CLK_SDHC>;
155			clock-names = "ipg", "per";
156		};
157
158		i2c@1700 {
159			#address-cells = <1>;
160			#size-cells = <0>;
161			compatible = "fsl,mpc5121-i2c", "fsl-i2c";
162			reg = <0x1700 0x20>;
163			interrupts = <0x9 0x8>;
164			clocks = <&clks MPC512x_CLK_I2C>;
165			clock-names = "ipg";
166		};
167
168		i2c@1720 {
169			#address-cells = <1>;
170			#size-cells = <0>;
171			compatible = "fsl,mpc5121-i2c", "fsl-i2c";
172			reg = <0x1720 0x20>;
173			interrupts = <0xa 0x8>;
174			clocks = <&clks MPC512x_CLK_I2C>;
175			clock-names = "ipg";
176		};
177
178		i2c@1740 {
179			#address-cells = <1>;
180			#size-cells = <0>;
181			compatible = "fsl,mpc5121-i2c", "fsl-i2c";
182			reg = <0x1740 0x20>;
183			interrupts = <0xb 0x8>;
184			clocks = <&clks MPC512x_CLK_I2C>;
185			clock-names = "ipg";
186		};
187
188		i2ccontrol@1760 {
189			compatible = "fsl,mpc5121-i2c-ctrl";
190			reg = <0x1760 0x8>;
191		};
192
193		diu@2100 {
194			compatible = "fsl,mpc5121-diu";
195			reg = <0x2100 0x100>;
196			interrupts = <64 0x8>;
197			clocks = <&clks MPC512x_CLK_DIU>;
198			clock-names = "ipg";
199		};
200
201		mdio@2800 {
202			compatible = "fsl,mpc5121-fec-mdio";
203			reg = <0x2800 0x800>;
204			#address-cells = <1>;
205			#size-cells = <0>;
206			phy0: ethernet-phy@0 {
207				reg = <1>;
208			};
209		};
210
211		eth0: ethernet@2800 {
212			compatible = "fsl,mpc5125-fec";
213			reg = <0x2800 0x800>;
214			local-mac-address = [ 00 00 00 00 00 00 ];
215			interrupts = <4 0x8>;
216			phy-handle = < &phy0 >;
217			phy-connection-type = "rmii";
218			clocks = <&clks MPC512x_CLK_FEC>;
219			clock-names = "per";
220		};
221
222		// IO control
223		ioctl@a000 {
224			compatible = "fsl,mpc5125-ioctl";
225			reg = <0xA000 0x1000>;
226		};
227
228		// disable USB1 port
229		// TODO:
230		// correct pinmux config and fix USB3320 ulpi dependency
231		// before re-enabling it
232		usb@3000 {
233			compatible = "fsl,mpc5121-usb2-dr";
234			reg = <0x3000 0x400>;
235			#address-cells = <1>;
236			#size-cells = <0>;
237			interrupts = <43 0x8>;
238			dr_mode = "host";
239			phy_type = "ulpi";
240			clocks = <&clks MPC512x_CLK_USB1>;
241			clock-names = "ipg";
242			status = "disabled";
243		};
244
245		sclpc@10100 {
246			compatible = "fsl,mpc512x-lpbfifo";
247			reg = <0x10100 0x50>;
248			interrupts = <7 0x8>;
249			dmas = <&dma0 26>;
250			dma-names = "rx-tx";
251		};
252
253		// 5125 PSCs are not 52xx or 5121 PSC compatible
254		// PSC1 uart0 aka ttyPSC0
255		serial@11100 {
256			compatible = "fsl,mpc5125-psc-uart", "fsl,mpc5125-psc";
257			reg = <0x11100 0x100>;
258			interrupts = <40 0x8>;
259			fsl,rx-fifo-size = <16>;
260			fsl,tx-fifo-size = <16>;
261			clocks = <&clks MPC512x_CLK_PSC1>,
262				 <&clks MPC512x_CLK_PSC1_MCLK>;
263			clock-names = "ipg", "mclk";
264		};
265
266		// PSC9 uart1 aka ttyPSC1
267		serial@11900 {
268			compatible = "fsl,mpc5125-psc-uart", "fsl,mpc5125-psc";
269			reg = <0x11900 0x100>;
270			interrupts = <40 0x8>;
271			fsl,rx-fifo-size = <16>;
272			fsl,tx-fifo-size = <16>;
273			clocks = <&clks MPC512x_CLK_PSC9>,
274				 <&clks MPC512x_CLK_PSC9_MCLK>;
275			clock-names = "ipg", "mclk";
276		};
277
278		pscfifo@11f00 {
279			compatible = "fsl,mpc5121-psc-fifo";
280			reg = <0x11f00 0x100>;
281			interrupts = <40 0x8>;
282			clocks = <&clks MPC512x_CLK_PSC_FIFO>;
283			clock-names = "ipg";
284		};
285
286		dma0: dma@14000 {
287			compatible = "fsl,mpc5121-dma"; // BSP name: "mpc512x-dma2"
288			reg = <0x14000 0x1800>;
289			interrupts = <65 0x8>;
290			#dma-cells = <1>;
291		};
292	};
293};
v4.6
 
  1/*
  2 * STx/Freescale ADS5125 MPC5125 silicon
  3 *
  4 * Copyright (C) 2009 Freescale Semiconductor Inc. All rights reserved.
  5 *
  6 * Reworked by Matteo Facchinetti (engineering@sirius-es.it)
  7 * Copyright (C) 2013 Sirius Electronic Systems
  8 *
  9 * This program is free software; you can redistribute  it and/or modify it
 10 * under  the terms of  the GNU General  Public License as published by the
 11 * Free Software Foundation;  either version 2 of the  License, or (at your
 12 * option) any later version.
 13 */
 14
 15#include <dt-bindings/clock/mpc512x-clock.h>
 16
 17/dts-v1/;
 18
 19/ {
 20	model = "mpc5125twr"; // In BSP "mpc5125ads"
 21	compatible = "fsl,mpc5125ads", "fsl,mpc5125";
 22	#address-cells = <1>;
 23	#size-cells = <1>;
 24	interrupt-parent = <&ipic>;
 25
 26	aliases {
 27		gpio0 = &gpio0;
 28		gpio1 = &gpio1;
 29		ethernet0 = &eth0;
 30	};
 31
 32	cpus {
 33		#address-cells = <1>;
 34		#size-cells = <0>;
 35
 36		PowerPC,5125@0 {
 37			device_type = "cpu";
 38			reg = <0>;
 39			d-cache-line-size = <0x20>;	// 32 bytes
 40			i-cache-line-size = <0x20>;	// 32 bytes
 41			d-cache-size = <0x8000>;	// L1, 32K
 42			i-cache-size = <0x8000>;	// L1, 32K
 43			timebase-frequency = <49500000>;// 49.5 MHz (csb/4)
 44			bus-frequency = <198000000>;	// 198 MHz csb bus
 45			clock-frequency = <396000000>;	// 396 MHz ppc core
 46		};
 47	};
 48
 49	memory {
 50		device_type = "memory";
 51		reg = <0x00000000 0x10000000>;	// 256MB at 0
 52	};
 53
 54	sram@30000000 {
 55		compatible = "fsl,mpc5121-sram";
 56		reg = <0x30000000 0x08000>;		// 32K at 0x30000000
 57	};
 58
 59	clocks {
 60		#address-cells = <1>;
 61		#size-cells = <0>;
 62
 63		osc: osc {
 64			compatible = "fixed-clock";
 65			#clock-cells = <0>;
 66			clock-frequency = <33000000>;
 67		};
 68	};
 69
 70	soc@80000000 {
 71		compatible = "fsl,mpc5121-immr";
 72		#address-cells = <1>;
 73		#size-cells = <1>;
 74		ranges = <0x0 0x80000000 0x400000>;
 75		reg = <0x80000000 0x400000>;
 76		bus-frequency = <66000000>;	// 66 MHz ips bus
 77
 78		// IPIC
 79		// interrupts cell = <intr #, sense>
 80		// sense values match linux IORESOURCE_IRQ_* defines:
 81		// sense == 8: Level, low assertion
 82		// sense == 2: Edge, high-to-low change
 83		//
 84		ipic: interrupt-controller@c00 {
 85			compatible = "fsl,mpc5121-ipic", "fsl,ipic";
 86			interrupt-controller;
 87			#address-cells = <0>;
 88			#interrupt-cells = <2>;
 89			reg = <0xc00 0x100>;
 90		};
 91
 92		rtc@a00 {	// Real time clock
 93			compatible = "fsl,mpc5121-rtc";
 94			reg = <0xa00 0x100>;
 95			interrupts = <79 0x8 80 0x8>;
 96		};
 97
 98		reset@e00 {	// Reset module
 99			compatible = "fsl,mpc5125-reset";
100			reg = <0xe00 0x100>;
101		};
102
103		clks: clock@f00 {	// Clock control
104			compatible = "fsl,mpc5121-clock";
105			reg = <0xf00 0x100>;
106			#clock-cells = <1>;
107			clocks = <&osc>;
108			clock-names = "osc";
109		};
110
111		pmc@1000{  // Power Management Controller
112			compatible = "fsl,mpc5121-pmc";
113			reg = <0x1000 0x100>;
114			interrupts = <83 0x2>;
115		};
116
117		gpio0: gpio@1100 {
118			compatible = "fsl,mpc5125-gpio";
119			reg = <0x1100 0x080>;
120			interrupts = <78 0x8>;
121		};
122
123		gpio1: gpio@1180 {
124			compatible = "fsl,mpc5125-gpio";
125			reg = <0x1180 0x080>;
126			interrupts = <86 0x8>;
127		};
128
129		can@1300 { // CAN rev.2
130			compatible = "fsl,mpc5121-mscan";
131			interrupts = <12 0x8>;
132			reg = <0x1300 0x80>;
133			clocks = <&clks MPC512x_CLK_BDLC>,
134				 <&clks MPC512x_CLK_IPS>,
135				 <&clks MPC512x_CLK_SYS>,
136				 <&clks MPC512x_CLK_REF>,
137				 <&clks MPC512x_CLK_MSCAN0_MCLK>;
138			clock-names = "ipg", "ips", "sys", "ref", "mclk";
139		};
140
141		can@1380 {
142			compatible = "fsl,mpc5121-mscan";
143			interrupts = <13 0x8>;
144			reg = <0x1380 0x80>;
145			clocks = <&clks MPC512x_CLK_BDLC>,
146				 <&clks MPC512x_CLK_IPS>,
147				 <&clks MPC512x_CLK_SYS>,
148				 <&clks MPC512x_CLK_REF>,
149				 <&clks MPC512x_CLK_MSCAN1_MCLK>;
150			clock-names = "ipg", "ips", "sys", "ref", "mclk";
151		};
152
153		sdhc@1500 {
154			compatible = "fsl,mpc5121-sdhc";
155			interrupts = <8 0x8>;
156			reg = <0x1500 0x100>;
157			clocks = <&clks MPC512x_CLK_IPS>,
158				 <&clks MPC512x_CLK_SDHC>;
159			clock-names = "ipg", "per";
160		};
161
162		i2c@1700 {
163			#address-cells = <1>;
164			#size-cells = <0>;
165			compatible = "fsl,mpc5121-i2c", "fsl-i2c";
166			reg = <0x1700 0x20>;
167			interrupts = <0x9 0x8>;
168			clocks = <&clks MPC512x_CLK_I2C>;
169			clock-names = "ipg";
170		};
171
172		i2c@1720 {
173			#address-cells = <1>;
174			#size-cells = <0>;
175			compatible = "fsl,mpc5121-i2c", "fsl-i2c";
176			reg = <0x1720 0x20>;
177			interrupts = <0xa 0x8>;
178			clocks = <&clks MPC512x_CLK_I2C>;
179			clock-names = "ipg";
180		};
181
182		i2c@1740 {
183			#address-cells = <1>;
184			#size-cells = <0>;
185			compatible = "fsl,mpc5121-i2c", "fsl-i2c";
186			reg = <0x1740 0x20>;
187			interrupts = <0xb 0x8>;
188			clocks = <&clks MPC512x_CLK_I2C>;
189			clock-names = "ipg";
190		};
191
192		i2ccontrol@1760 {
193			compatible = "fsl,mpc5121-i2c-ctrl";
194			reg = <0x1760 0x8>;
195		};
196
197		diu@2100 {
198			compatible = "fsl,mpc5121-diu";
199			reg = <0x2100 0x100>;
200			interrupts = <64 0x8>;
201			clocks = <&clks MPC512x_CLK_DIU>;
202			clock-names = "ipg";
203		};
204
205		mdio@2800 {
206			compatible = "fsl,mpc5121-fec-mdio";
207			reg = <0x2800 0x800>;
208			#address-cells = <1>;
209			#size-cells = <0>;
210			phy0: ethernet-phy@0 {
211				reg = <1>;
212			};
213		};
214
215		eth0: ethernet@2800 {
216			compatible = "fsl,mpc5125-fec";
217			reg = <0x2800 0x800>;
218			local-mac-address = [ 00 00 00 00 00 00 ];
219			interrupts = <4 0x8>;
220			phy-handle = < &phy0 >;
221			phy-connection-type = "rmii";
222			clocks = <&clks MPC512x_CLK_FEC>;
223			clock-names = "per";
224		};
225
226		// IO control
227		ioctl@a000 {
228			compatible = "fsl,mpc5125-ioctl";
229			reg = <0xA000 0x1000>;
230		};
231
232		// disable USB1 port
233		// TODO:
234		// correct pinmux config and fix USB3320 ulpi dependency
235		// before re-enabling it
236		usb@3000 {
237			compatible = "fsl,mpc5121-usb2-dr";
238			reg = <0x3000 0x400>;
239			#address-cells = <1>;
240			#size-cells = <0>;
241			interrupts = <43 0x8>;
242			dr_mode = "host";
243			phy_type = "ulpi";
244			clocks = <&clks MPC512x_CLK_USB1>;
245			clock-names = "ipg";
246			status = "disabled";
247		};
248
249		sclpc@10100 {
250			compatible = "fsl,mpc512x-lpbfifo";
251			reg = <0x10100 0x50>;
252			interrupts = <7 0x8>;
253			dmas = <&dma0 26>;
254			dma-names = "rx-tx";
255		};
256
257		// 5125 PSCs are not 52xx or 5121 PSC compatible
258		// PSC1 uart0 aka ttyPSC0
259		serial@11100 {
260			compatible = "fsl,mpc5125-psc-uart", "fsl,mpc5125-psc";
261			reg = <0x11100 0x100>;
262			interrupts = <40 0x8>;
263			fsl,rx-fifo-size = <16>;
264			fsl,tx-fifo-size = <16>;
265			clocks = <&clks MPC512x_CLK_PSC1>,
266				 <&clks MPC512x_CLK_PSC1_MCLK>;
267			clock-names = "ipg", "mclk";
268		};
269
270		// PSC9 uart1 aka ttyPSC1
271		serial@11900 {
272			compatible = "fsl,mpc5125-psc-uart", "fsl,mpc5125-psc";
273			reg = <0x11900 0x100>;
274			interrupts = <40 0x8>;
275			fsl,rx-fifo-size = <16>;
276			fsl,tx-fifo-size = <16>;
277			clocks = <&clks MPC512x_CLK_PSC9>,
278				 <&clks MPC512x_CLK_PSC9_MCLK>;
279			clock-names = "ipg", "mclk";
280		};
281
282		pscfifo@11f00 {
283			compatible = "fsl,mpc5121-psc-fifo";
284			reg = <0x11f00 0x100>;
285			interrupts = <40 0x8>;
286			clocks = <&clks MPC512x_CLK_PSC_FIFO>;
287			clock-names = "ipg";
288		};
289
290		dma0: dma@14000 {
291			compatible = "fsl,mpc5121-dma"; // BSP name: "mpc512x-dma2"
292			reg = <0x14000 0x1800>;
293			interrupts = <65 0x8>;
294			#dma-cells = <1>;
295		};
296	};
297};