Linux Audio

Check our new training course

Loading...
v5.4
  1// SPDX-License-Identifier: GPL-2.0
  2/*
  3 * Common definition for Hardkernel's Exynos4412 based ODROID-X/X2/U2/U3 boards
  4 * device tree source
 
 
 
 
  5*/
  6
  7#include <dt-bindings/sound/samsung-i2s.h>
  8#include <dt-bindings/input/input.h>
  9#include <dt-bindings/clock/maxim,max77686.h>
 10#include "exynos4412.dtsi"
 11#include "exynos4412-ppmu-common.dtsi"
 12#include <dt-bindings/gpio/gpio.h>
 13#include "exynos-mfc-reserved-memory.dtsi"
 14
 15/ {
 16	chosen {
 17		stdout-path = &serial_1;
 18	};
 19
 20	firmware@204f000 {
 21		compatible = "samsung,secure-firmware";
 22		reg = <0x0204F000 0x1000>;
 23	};
 24
 25	gpio_keys {
 26		compatible = "gpio-keys";
 27		pinctrl-names = "default";
 28		pinctrl-0 = <&gpio_power_key>;
 29
 30		power_key {
 
 
 31			gpios = <&gpx1 3 GPIO_ACTIVE_LOW>;
 32			linux,code = <KEY_POWER>;
 33			label = "power key";
 34			debounce-interval = <10>;
 35			wakeup-source;
 36		};
 37	};
 38
 39	sound: sound {
 40		compatible = "hardkernel,odroid-xu4-audio";
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 41
 42		cpu {
 43			sound-dai = <&i2s0 0>;
 
 44		};
 45
 46		codec {
 47			sound-dai = <&hdmi>, <&max98090>;
 
 48		};
 49	};
 50
 51	emmc_pwrseq: pwrseq {
 52		pinctrl-0 = <&emmc_rstn>;
 53		pinctrl-names = "default";
 54		compatible = "mmc-pwrseq-emmc";
 55		reset-gpios = <&gpk1 2 GPIO_ACTIVE_LOW>;
 56	};
 57
 
 
 
 
 
 
 58	fixed-rate-clocks {
 59		xxti {
 60			compatible = "samsung,clock-xxti";
 61			clock-frequency = <0>;
 62		};
 63
 64		xusbxti {
 65			compatible = "samsung,clock-xusbxti";
 66			clock-frequency = <24000000>;
 67		};
 68	};
 69
 70	thermal-zones {
 71		cpu_thermal: cpu-thermal {
 72			cooling-maps {
 73				cooling_map0: map0 {
 74				     /* Corresponds to 800MHz at freq_table */
 75				     cooling-device = <&cpu0 7 7>, <&cpu1 7 7>,
 76						      <&cpu2 7 7>, <&cpu3 7 7>;
 77				};
 78				cooling_map1: map1 {
 79				     /* Corresponds to 200MHz at freq_table */
 80				     cooling-device = <&cpu0 13 13>,
 81						      <&cpu1 13 13>,
 82						      <&cpu2 13 13>,
 83						      <&cpu3 13 13>;
 84			       };
 85		       };
 86		};
 87	};
 88};
 89
 90&bus_dmc {
 91	devfreq-events = <&ppmu_dmc0_3>, <&ppmu_dmc1_3>;
 92	vdd-supply = <&buck1_reg>;
 93	status = "okay";
 94};
 95
 96&bus_acp {
 97	devfreq = <&bus_dmc>;
 98	status = "okay";
 99};
100
101&bus_c2c {
102	devfreq = <&bus_dmc>;
103	status = "okay";
104};
105
106&bus_leftbus {
107	devfreq-events = <&ppmu_leftbus_3>, <&ppmu_rightbus_3>;
108	vdd-supply = <&buck3_reg>;
109	status = "okay";
110};
111
112&bus_rightbus {
113	devfreq = <&bus_leftbus>;
114	status = "okay";
115};
116
117&bus_display {
118	devfreq = <&bus_leftbus>;
119	status = "okay";
120};
121
122&bus_fsys {
123	devfreq = <&bus_leftbus>;
124	status = "okay";
125};
126
127&bus_peri {
128	devfreq = <&bus_leftbus>;
129	status = "okay";
130};
131
132&bus_mfc {
133	devfreq = <&bus_leftbus>;
134	status = "okay";
135};
136
137&camera {
138	status = "okay";
139	pinctrl-names = "default";
140	pinctrl-0 = <>;
141};
142
143&clock {
144	assigned-clocks = <&clock CLK_FOUT_EPLL>;
145	assigned-clock-rates = <45158401>;
146};
147
148&clock_audss {
149	assigned-clocks = <&clock_audss EXYNOS_MOUT_AUDSS>,
150			<&clock_audss EXYNOS_MOUT_I2S>,
151			<&clock_audss EXYNOS_DOUT_SRP>,
152			<&clock_audss EXYNOS_DOUT_AUD_BUS>,
153			<&clock_audss EXYNOS_DOUT_I2S>;
154
155	assigned-clock-parents = <&clock CLK_FOUT_EPLL>,
156			  <&clock_audss EXYNOS_MOUT_AUDSS>;
157
158	assigned-clock-rates = <0>, <0>,
159			<196608001>,
160			<(196608001 / 2)>,
161			<(196608001 / 8)>;
162};
163
164&cpu0 {
165	cpu0-supply = <&buck2_reg>;
166};
167
 
 
 
 
 
 
168&pinctrl_1 {
169	gpio_power_key: power_key {
170		samsung,pins = "gpx1-3";
171		samsung,pin-pud = <EXYNOS_PIN_PULL_NONE>;
172	};
173
174	max77686_irq: max77686-irq {
175		samsung,pins = "gpx3-2";
176		samsung,pin-function = <EXYNOS_PIN_FUNC_INPUT>;
177		samsung,pin-pud = <EXYNOS_PIN_PULL_NONE>;
178		samsung,pin-drv = <EXYNOS4_PIN_DRV_LV1>;
179	};
180
181	hdmi_hpd: hdmi-hpd {
182		samsung,pins = "gpx3-7";
183		samsung,pin-pud = <EXYNOS_PIN_PULL_DOWN>;
184	};
185
186	emmc_rstn: emmc-rstn {
187		samsung,pins = "gpk1-2";
188		samsung,pin-pud = <EXYNOS_PIN_PULL_NONE>;
189	};
190};
191
192&ehci {
193	status = "okay";
194};
195
196&exynos_usbphy {
197	status = "okay";
198};
199
200&fimc_0 {
201	status = "okay";
202	assigned-clocks = <&clock CLK_MOUT_FIMC0>,
203			<&clock CLK_SCLK_FIMC0>;
204	assigned-clock-parents = <&clock CLK_MOUT_MPLL_USER_T>;
205	assigned-clock-rates = <0>, <176000000>;
206};
207
208&fimc_1 {
209	status = "okay";
210	assigned-clocks = <&clock CLK_MOUT_FIMC1>,
211			<&clock CLK_SCLK_FIMC1>;
212	assigned-clock-parents = <&clock CLK_MOUT_MPLL_USER_T>;
213	assigned-clock-rates = <0>, <176000000>;
214};
215
216&fimc_2 {
217	status = "okay";
218	assigned-clocks = <&clock CLK_MOUT_FIMC2>,
219			<&clock CLK_SCLK_FIMC2>;
220	assigned-clock-parents = <&clock CLK_MOUT_MPLL_USER_T>;
221	assigned-clock-rates = <0>, <176000000>;
222};
223
224&fimc_3 {
225	status = "okay";
226	assigned-clocks = <&clock CLK_MOUT_FIMC3>,
227			<&clock CLK_SCLK_FIMC3>;
228	assigned-clock-parents = <&clock CLK_MOUT_MPLL_USER_T>;
229	assigned-clock-rates = <0>, <176000000>;
230};
231
232&gpu {
233	mali-supply = <&buck4_reg>;
234	status = "okay";
235};
236
237&hdmi {
238	hpd-gpios = <&gpx3 7 GPIO_ACTIVE_HIGH>;
239	pinctrl-names = "default";
240	pinctrl-0 = <&hdmi_hpd>;
241	vdd-supply = <&ldo8_reg>;
242	vdd_osc-supply = <&ldo10_reg>;
243	vdd_pll-supply = <&ldo8_reg>;
244	ddc = <&i2c_2>;
245	status = "okay";
246};
247
248&hdmicec {
249	status = "okay";
250};
251
252&hsotg {
253	dr_mode = "peripheral";
254	status = "okay";
255	vusb_d-supply = <&ldo15_reg>;
256	vusb_a-supply = <&ldo12_reg>;
257};
258
259&i2c_0 {
260	samsung,i2c-sda-delay = <100>;
261	samsung,i2c-max-bus-freq = <400000>;
262	status = "okay";
263
264	usb3503: usb3503@8 {
265		compatible = "smsc,usb3503";
266		reg = <0x08>;
267
268		intn-gpios = <&gpx3 0 GPIO_ACTIVE_HIGH>;
269		connect-gpios = <&gpx3 4 GPIO_ACTIVE_HIGH>;
270		reset-gpios = <&gpx3 5 GPIO_ACTIVE_HIGH>;
271		initial-mode = <1>;
272	};
273
274	max77686: pmic@9 {
275		compatible = "maxim,max77686";
276		interrupt-parent = <&gpx3>;
277		interrupts = <2 IRQ_TYPE_NONE>;
278		pinctrl-names = "default";
279		pinctrl-0 = <&max77686_irq>;
280		reg = <0x09>;
281		#clock-cells = <1>;
282
283		voltage-regulators {
284			ldo1_reg: LDO1 {
285				regulator-name = "VDD_ALIVE_1.0V";
286				regulator-min-microvolt = <1000000>;
287				regulator-max-microvolt = <1000000>;
288				regulator-always-on;
289			};
290
291			ldo2_reg: LDO2 {
292				regulator-name = "VDDQ_M1_2_1.8V";
293				regulator-min-microvolt = <1800000>;
294				regulator-max-microvolt = <1800000>;
295				regulator-always-on;
296			};
297
298			ldo3_reg: LDO3 {
299				regulator-name = "VDDQ_EXT_1.8V";
300				regulator-min-microvolt = <1800000>;
301				regulator-max-microvolt = <1800000>;
302				regulator-always-on;
303			};
304
305			ldo4_reg: LDO4 {
306				regulator-name = "VDDQ_MMC2_2.8V";
307				regulator-min-microvolt = <2800000>;
308				regulator-max-microvolt = <2800000>;
 
309				regulator-boot-on;
310			};
311
312			ldo5_reg: LDO5 {
313				regulator-name = "VDDQ_MMC1_3_1.8V";
314				regulator-min-microvolt = <1800000>;
315				regulator-max-microvolt = <1800000>;
316				regulator-always-on;
317				regulator-boot-on;
318			};
319
320			ldo6_reg: LDO6 {
321				regulator-name = "VDD10_MPLL_1.0V";
322				regulator-min-microvolt = <1000000>;
323				regulator-max-microvolt = <1000000>;
324				regulator-always-on;
325			};
326
327			ldo7_reg: LDO7 {
328				regulator-name = "VDD10_XPLL_1.0V";
329				regulator-min-microvolt = <1000000>;
330				regulator-max-microvolt = <1000000>;
331				regulator-always-on;
332			};
333
334			ldo8_reg: LDO8 {
335				regulator-name = "VDD10_HDMI_1.0V";
336				regulator-min-microvolt = <1000000>;
337				regulator-max-microvolt = <1000000>;
338			};
339
340			ldo10_reg: LDO10 {
341				regulator-name = "VDDQ_MIPIHSI_1.8V";
342				regulator-min-microvolt = <1800000>;
343				regulator-max-microvolt = <1800000>;
344			};
345
346			ldo11_reg: LDO11 {
347				regulator-name = "VDD18_ABB1_1.8V";
348				regulator-min-microvolt = <1800000>;
349				regulator-max-microvolt = <1800000>;
350				regulator-always-on;
351			};
352
353			ldo12_reg: LDO12 {
354				regulator-name = "VDD33_USB_3.3V";
355				regulator-min-microvolt = <3300000>;
356				regulator-max-microvolt = <3300000>;
357				regulator-always-on;
358				regulator-boot-on;
359			};
360
361			ldo13_reg: LDO13 {
362				regulator-name = "VDDQ_C2C_W_1.8V";
363				regulator-min-microvolt = <1800000>;
364				regulator-max-microvolt = <1800000>;
365				regulator-always-on;
366				regulator-boot-on;
367			};
368
369			ldo14_reg: LDO14 {
370				regulator-name = "VDD18_ABB0_2_1.8V";
371				regulator-min-microvolt = <1800000>;
372				regulator-max-microvolt = <1800000>;
373				regulator-always-on;
374				regulator-boot-on;
375			};
376
377			ldo15_reg: LDO15 {
378				regulator-name = "VDD10_HSIC_1.0V";
379				regulator-min-microvolt = <1000000>;
380				regulator-max-microvolt = <1000000>;
381				regulator-always-on;
382				regulator-boot-on;
383			};
384
385			ldo16_reg: LDO16 {
386				regulator-name = "VDD18_HSIC_1.8V";
387				regulator-min-microvolt = <1800000>;
388				regulator-max-microvolt = <1800000>;
389				regulator-always-on;
390				regulator-boot-on;
391			};
392
393			ldo20_reg: LDO20 {
394				regulator-name = "LDO20_1.8V";
395				regulator-min-microvolt = <1800000>;
396				regulator-max-microvolt = <1800000>;
397			};
398
399			ldo21_reg: LDO21 {
400				regulator-name = "TFLASH_2.8V";
401				regulator-min-microvolt = <2800000>;
402				regulator-max-microvolt = <2800000>;
403				regulator-boot-on;
404			};
405
406			ldo22_reg: LDO22 {
407				/*
408				 * Only U3 uses it, so let it define the
409				 * constraints
410				 */
411				regulator-name = "LDO22";
412				regulator-boot-on;
413			};
414
415			ldo25_reg: LDO25 {
416				regulator-name = "VDDQ_LCD_1.8V";
417				regulator-min-microvolt = <1800000>;
418				regulator-max-microvolt = <1800000>;
419				regulator-always-on;
420				regulator-boot-on;
421			};
422
423			buck1_reg: BUCK1 {
424				regulator-name = "vdd_mif";
425				regulator-min-microvolt = <900000>;
426				regulator-max-microvolt = <1100000>;
427				regulator-always-on;
428				regulator-boot-on;
429			};
430
431			buck2_reg: BUCK2 {
432				regulator-name = "vdd_arm";
433				regulator-min-microvolt = <900000>;
434				regulator-max-microvolt = <1350000>;
435				regulator-always-on;
436				regulator-boot-on;
437			};
438
439			buck3_reg: BUCK3 {
440				regulator-name = "vdd_int";
441				regulator-min-microvolt = <900000>;
442				regulator-max-microvolt = <1050000>;
443				regulator-always-on;
444				regulator-boot-on;
445			};
446
447			buck4_reg: BUCK4 {
448				regulator-name = "vdd_g3d";
449				regulator-min-microvolt = <900000>;
450				regulator-max-microvolt = <1100000>;
451				regulator-microvolt-offset = <50000>;
452			};
453
454			buck5_reg: BUCK5 {
455				regulator-name = "VDDQ_CKEM1_2_1.2V";
456				regulator-min-microvolt = <1200000>;
457				regulator-max-microvolt = <1200000>;
458				regulator-always-on;
459				regulator-boot-on;
460			};
461
462			buck6_reg: BUCK6 {
463				regulator-name = "BUCK6_1.35V";
464				regulator-min-microvolt = <1350000>;
465				regulator-max-microvolt = <1350000>;
466				regulator-always-on;
467				regulator-boot-on;
468			};
469
470			buck7_reg: BUCK7 {
471				regulator-name = "BUCK7_2.0V";
472				regulator-min-microvolt = <2000000>;
473				regulator-max-microvolt = <2000000>;
474				regulator-always-on;
475			};
476
477			buck8_reg: BUCK8 {
478				/*
479				 * Constraints set by specific board: X,
480				 * X2 and U3.
481				 */
482				regulator-name = "BUCK8_2.8V";
 
 
483			};
484		};
485	};
486};
487
488&i2c_1 {
489	status = "okay";
490	max98090: max98090@10 {
491		compatible = "maxim,max98090";
492		reg = <0x10>;
493		interrupt-parent = <&gpx0>;
494		interrupts = <0 IRQ_TYPE_NONE>;
495		clocks = <&i2s0 CLK_I2S_CDCLK>;
496		clock-names = "mclk";
497		#sound-dai-cells = <0>;
498	};
499};
500
501&i2c_2 {
502	status = "okay";
503};
504
505&i2c_8 {
506	status = "okay";
507};
508
509&i2s0 {
510	pinctrl-0 = <&i2s0_bus>;
511	pinctrl-names = "default";
512	status = "okay";
513	assigned-clocks = <&i2s0 CLK_I2S_RCLK_SRC>;
514	assigned-clock-parents = <&clock_audss EXYNOS_SCLK_I2S>;
 
 
515};
516
517&mixer {
518	status = "okay";
519};
520
521&mshc_0 {
522	pinctrl-0 = <&sd4_clk &sd4_cmd &sd4_bus4 &sd4_bus8>;
523	pinctrl-names = "default";
524	vmmc-supply = <&ldo20_reg>;
525	mmc-pwrseq = <&emmc_pwrseq>;
526	status = "okay";
527
 
528	broken-cd;
529	card-detect-delay = <200>;
530	samsung,dw-mshc-ciu-div = <3>;
531	samsung,dw-mshc-sdr-timing = <2 3>;
532	samsung,dw-mshc-ddr-timing = <1 2>;
533	bus-width = <8>;
534	cap-mmc-highspeed;
535};
536
537&rtc {
538	status = "okay";
539	clocks = <&clock CLK_RTC>, <&max77686 MAX77686_CLK_AP>;
540	clock-names = "rtc", "rtc_src";
541};
542
543&sdhci_2 {
544	bus-width = <4>;
545	pinctrl-0 = <&sd2_clk &sd2_cmd &sd2_cd &sd2_bus4>;
546	pinctrl-names = "default";
547	vmmc-supply = <&ldo21_reg>;
548	vqmmc-supply = <&ldo4_reg>;
549	cd-gpios = <&gpk2 2 GPIO_ACTIVE_LOW>;
550	status = "okay";
551};
552
553&serial_0 {
554	status = "okay";
555};
556
557&serial_1 {
558	status = "okay";
559};
560
561&tmu {
562	vtmu-supply = <&ldo10_reg>;
 
 
 
 
563	status = "okay";
564};
v4.6
 
  1/*
  2 * Common definition for Hardkernel's Exynos4412 based ODROID-X/X2/U2/U3 boards
  3 * device tree source
  4 *
  5 * This program is free software; you can redistribute it and/or modify
  6 * it under the terms of the GNU General Public License version 2 as
  7 * published by the Free Software Foundation.
  8*/
  9
 10#include <dt-bindings/sound/samsung-i2s.h>
 11#include <dt-bindings/input/input.h>
 12#include <dt-bindings/clock/maxim,max77686.h>
 13#include "exynos4412.dtsi"
 
 14#include <dt-bindings/gpio/gpio.h>
 
 15
 16/ {
 17	chosen {
 18		stdout-path = &serial_1;
 19	};
 20
 21	firmware@0204F000 {
 22		compatible = "samsung,secure-firmware";
 23		reg = <0x0204F000 0x1000>;
 24	};
 25
 26	gpio_keys {
 27		compatible = "gpio-keys";
 28		pinctrl-names = "default";
 29		pinctrl-0 = <&gpio_power_key>;
 30
 31		power_key {
 32			interrupt-parent = <&gpx1>;
 33			interrupts = <3 0>;
 34			gpios = <&gpx1 3 GPIO_ACTIVE_LOW>;
 35			linux,code = <KEY_POWER>;
 36			label = "power key";
 37			debounce-interval = <10>;
 38			wakeup-source;
 39		};
 40	};
 41
 42	sound: sound {
 43		compatible = "simple-audio-card";
 44		assigned-clocks = <&clock_audss EXYNOS_MOUT_AUDSS>,
 45				<&clock_audss EXYNOS_MOUT_I2S>,
 46				<&clock_audss EXYNOS_DOUT_SRP>,
 47				<&clock_audss EXYNOS_DOUT_AUD_BUS>;
 48		assigned-clock-parents = <&clock CLK_FOUT_EPLL>,
 49				<&clock_audss EXYNOS_MOUT_AUDSS>;
 50		assigned-clock-rates = <0>,
 51				<0>,
 52				<192000000>,
 53				<19200000>;
 54
 55		simple-audio-card,format = "i2s";
 56		simple-audio-card,bitclock-master = <&link0_codec>;
 57		simple-audio-card,frame-master = <&link0_codec>;
 58
 59		simple-audio-card,cpu {
 60			sound-dai = <&i2s0 0>;
 61			system-clock-frequency = <19200000>;
 62		};
 63
 64		link0_codec: simple-audio-card,codec {
 65			sound-dai = <&max98090>;
 66			clocks = <&i2s0 CLK_I2S_CDCLK>;
 67		};
 68	};
 69
 70	emmc_pwrseq: pwrseq {
 71		pinctrl-0 = <&sd1_cd>;
 72		pinctrl-names = "default";
 73		compatible = "mmc-pwrseq-emmc";
 74		reset-gpios = <&gpk1 2 GPIO_ACTIVE_LOW>;
 75	};
 76
 77	camera {
 78		status = "okay";
 79		pinctrl-names = "default";
 80		pinctrl-0 = <>;
 81	};
 82
 83	fixed-rate-clocks {
 84		xxti {
 85			compatible = "samsung,clock-xxti";
 86			clock-frequency = <0>;
 87		};
 88
 89		xusbxti {
 90			compatible = "samsung,clock-xusbxti";
 91			clock-frequency = <24000000>;
 92		};
 93	};
 94
 95	thermal-zones {
 96		cpu_thermal: cpu-thermal {
 97			cooling-maps {
 98				map0 {
 99				     /* Corresponds to 800MHz at freq_table */
100				     cooling-device = <&cpu0 7 7>;
 
101				};
102				map1 {
103				     /* Corresponds to 200MHz at freq_table */
104				     cooling-device = <&cpu0 13 13>;
 
 
 
105			       };
106		       };
107		};
108	};
109};
110
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
111&cpu0 {
112	cpu0-supply = <&buck2_reg>;
113};
114
115/* RSTN signal for eMMC */
116&sd1_cd {
117	samsung,pin-pud = <0>;
118	samsung,pin-drv = <0>;
119};
120
121&pinctrl_1 {
122	gpio_power_key: power_key {
123		samsung,pins = "gpx1-3";
124		samsung,pin-pud = <0>;
125	};
126
127	max77686_irq: max77686-irq {
128		samsung,pins = "gpx3-2";
129		samsung,pin-function = <0>;
130		samsung,pin-pud = <0>;
131		samsung,pin-drv = <0>;
132	};
133
134	hdmi_hpd: hdmi-hpd {
135		samsung,pins = "gpx3-7";
136		samsung,pin-pud = <1>;
 
 
 
 
 
137	};
138};
139
140&ehci {
141	status = "okay";
142};
143
144&exynos_usbphy {
145	status = "okay";
146};
147
148&fimc_0 {
149	status = "okay";
150	assigned-clocks = <&clock CLK_MOUT_FIMC0>,
151			<&clock CLK_SCLK_FIMC0>;
152	assigned-clock-parents = <&clock CLK_MOUT_MPLL_USER_T>;
153	assigned-clock-rates = <0>, <176000000>;
154};
155
156&fimc_1 {
157	status = "okay";
158	assigned-clocks = <&clock CLK_MOUT_FIMC1>,
159			<&clock CLK_SCLK_FIMC1>;
160	assigned-clock-parents = <&clock CLK_MOUT_MPLL_USER_T>;
161	assigned-clock-rates = <0>, <176000000>;
162};
163
164&fimc_2 {
165	status = "okay";
166	assigned-clocks = <&clock CLK_MOUT_FIMC2>,
167			<&clock CLK_SCLK_FIMC2>;
168	assigned-clock-parents = <&clock CLK_MOUT_MPLL_USER_T>;
169	assigned-clock-rates = <0>, <176000000>;
170};
171
172&fimc_3 {
173	status = "okay";
174	assigned-clocks = <&clock CLK_MOUT_FIMC3>,
175			<&clock CLK_SCLK_FIMC3>;
176	assigned-clock-parents = <&clock CLK_MOUT_MPLL_USER_T>;
177	assigned-clock-rates = <0>, <176000000>;
178};
179
 
 
 
 
 
180&hdmi {
181	hpd-gpio = <&gpx3 7 GPIO_ACTIVE_HIGH>;
182	pinctrl-names = "default";
183	pinctrl-0 = <&hdmi_hpd>;
184	vdd-supply = <&ldo8_reg>;
185	vdd_osc-supply = <&ldo10_reg>;
186	vdd_pll-supply = <&ldo8_reg>;
187	ddc = <&i2c_2>;
188	status = "okay";
189};
190
 
 
 
 
191&hsotg {
192	dr_mode = "peripheral";
193	status = "okay";
194	vusb_d-supply = <&ldo15_reg>;
195	vusb_a-supply = <&ldo12_reg>;
196};
197
198&i2c_0 {
199	samsung,i2c-sda-delay = <100>;
200	samsung,i2c-max-bus-freq = <400000>;
201	status = "okay";
202
203	usb3503: usb3503@08 {
204		compatible = "smsc,usb3503";
205		reg = <0x08>;
206
207		intn-gpios = <&gpx3 0 GPIO_ACTIVE_HIGH>;
208		connect-gpios = <&gpx3 4 GPIO_ACTIVE_HIGH>;
209		reset-gpios = <&gpx3 5 GPIO_ACTIVE_HIGH>;
210		initial-mode = <1>;
211	};
212
213	max77686: pmic@09 {
214		compatible = "maxim,max77686";
215		interrupt-parent = <&gpx3>;
216		interrupts = <2 0>;
217		pinctrl-names = "default";
218		pinctrl-0 = <&max77686_irq>;
219		reg = <0x09>;
220		#clock-cells = <1>;
221
222		voltage-regulators {
223			ldo1_reg: LDO1 {
224				regulator-name = "VDD_ALIVE_1.0V";
225				regulator-min-microvolt = <1000000>;
226				regulator-max-microvolt = <1000000>;
227				regulator-always-on;
228			};
229
230			ldo2_reg: LDO2 {
231				regulator-name = "VDDQ_M1_2_1.8V";
232				regulator-min-microvolt = <1800000>;
233				regulator-max-microvolt = <1800000>;
234				regulator-always-on;
235			};
236
237			ldo3_reg: LDO3 {
238				regulator-name = "VDDQ_EXT_1.8V";
239				regulator-min-microvolt = <1800000>;
240				regulator-max-microvolt = <1800000>;
241				regulator-always-on;
242			};
243
244			ldo4_reg: LDO4 {
245				regulator-name = "VDDQ_MMC2_2.8V";
246				regulator-min-microvolt = <2800000>;
247				regulator-max-microvolt = <2800000>;
248				regulator-always-on;
249				regulator-boot-on;
250			};
251
252			ldo5_reg: LDO5 {
253				regulator-name = "VDDQ_MMC1_3_1.8V";
254				regulator-min-microvolt = <1800000>;
255				regulator-max-microvolt = <1800000>;
256				regulator-always-on;
257				regulator-boot-on;
258			};
259
260			ldo6_reg: LDO6 {
261				regulator-name = "VDD10_MPLL_1.0V";
262				regulator-min-microvolt = <1000000>;
263				regulator-max-microvolt = <1000000>;
264				regulator-always-on;
265			};
266
267			ldo7_reg: LDO7 {
268				regulator-name = "VDD10_XPLL_1.0V";
269				regulator-min-microvolt = <1000000>;
270				regulator-max-microvolt = <1000000>;
271				regulator-always-on;
272			};
273
274			ldo8_reg: LDO8 {
275				regulator-name = "VDD10_HDMI_1.0V";
276				regulator-min-microvolt = <1000000>;
277				regulator-max-microvolt = <1000000>;
278			};
279
280			ldo10_reg: LDO10 {
281				regulator-name = "VDDQ_MIPIHSI_1.8V";
282				regulator-min-microvolt = <1800000>;
283				regulator-max-microvolt = <1800000>;
284			};
285
286			ldo11_reg: LDO11 {
287				regulator-name = "VDD18_ABB1_1.8V";
288				regulator-min-microvolt = <1800000>;
289				regulator-max-microvolt = <1800000>;
290				regulator-always-on;
291			};
292
293			ldo12_reg: LDO12 {
294				regulator-name = "VDD33_USB_3.3V";
295				regulator-min-microvolt = <3300000>;
296				regulator-max-microvolt = <3300000>;
297				regulator-always-on;
298				regulator-boot-on;
299			};
300
301			ldo13_reg: LDO13 {
302				regulator-name = "VDDQ_C2C_W_1.8V";
303				regulator-min-microvolt = <1800000>;
304				regulator-max-microvolt = <1800000>;
305				regulator-always-on;
306				regulator-boot-on;
307			};
308
309			ldo14_reg: LDO14 {
310				regulator-name = "VDD18_ABB0_2_1.8V";
311				regulator-min-microvolt = <1800000>;
312				regulator-max-microvolt = <1800000>;
313				regulator-always-on;
314				regulator-boot-on;
315			};
316
317			ldo15_reg: LDO15 {
318				regulator-name = "VDD10_HSIC_1.0V";
319				regulator-min-microvolt = <1000000>;
320				regulator-max-microvolt = <1000000>;
321				regulator-always-on;
322				regulator-boot-on;
323			};
324
325			ldo16_reg: LDO16 {
326				regulator-name = "VDD18_HSIC_1.8V";
327				regulator-min-microvolt = <1800000>;
328				regulator-max-microvolt = <1800000>;
329				regulator-always-on;
330				regulator-boot-on;
331			};
332
333			ldo20_reg: LDO20 {
334				regulator-name = "LDO20_1.8V";
335				regulator-min-microvolt = <1800000>;
336				regulator-max-microvolt = <1800000>;
 
 
 
 
 
 
337				regulator-boot-on;
338			};
339
340			ldo21_reg: LDO21 {
341				regulator-name = "LDO21_3.3V";
342				regulator-min-microvolt = <3300000>;
343				regulator-max-microvolt = <3300000>;
344				regulator-always-on;
 
345				regulator-boot-on;
346			};
347
348			ldo25_reg: LDO25 {
349				regulator-name = "VDDQ_LCD_1.8V";
350				regulator-min-microvolt = <1800000>;
351				regulator-max-microvolt = <1800000>;
352				regulator-always-on;
353				regulator-boot-on;
354			};
355
356			buck1_reg: BUCK1 {
357				regulator-name = "vdd_mif";
358				regulator-min-microvolt = <1000000>;
359				regulator-max-microvolt = <1000000>;
360				regulator-always-on;
361				regulator-boot-on;
362			};
363
364			buck2_reg: BUCK2 {
365				regulator-name = "vdd_arm";
366				regulator-min-microvolt = <900000>;
367				regulator-max-microvolt = <1350000>;
368				regulator-always-on;
369				regulator-boot-on;
370			};
371
372			buck3_reg: BUCK3 {
373				regulator-name = "vdd_int";
374				regulator-min-microvolt = <1000000>;
375				regulator-max-microvolt = <1000000>;
376				regulator-always-on;
377				regulator-boot-on;
378			};
379
380			buck4_reg: BUCK4 {
381				regulator-name = "vdd_g3d";
382				regulator-min-microvolt = <900000>;
383				regulator-max-microvolt = <1100000>;
384				regulator-microvolt-offset = <50000>;
385			};
386
387			buck5_reg: BUCK5 {
388				regulator-name = "VDDQ_CKEM1_2_1.2V";
389				regulator-min-microvolt = <1200000>;
390				regulator-max-microvolt = <1200000>;
391				regulator-always-on;
392				regulator-boot-on;
393			};
394
395			buck6_reg: BUCK6 {
396				regulator-name = "BUCK6_1.35V";
397				regulator-min-microvolt = <1350000>;
398				regulator-max-microvolt = <1350000>;
399				regulator-always-on;
400				regulator-boot-on;
401			};
402
403			buck7_reg: BUCK7 {
404				regulator-name = "BUCK7_2.0V";
405				regulator-min-microvolt = <2000000>;
406				regulator-max-microvolt = <2000000>;
407				regulator-always-on;
408			};
409
410			buck8_reg: BUCK8 {
 
 
 
 
411				regulator-name = "BUCK8_2.8V";
412				regulator-min-microvolt = <2800000>;
413				regulator-max-microvolt = <2800000>;
414			};
415		};
416	};
417};
418
419&i2c_1 {
420	status = "okay";
421	max98090: max98090@10 {
422		compatible = "maxim,max98090";
423		reg = <0x10>;
424		interrupt-parent = <&gpx0>;
425		interrupts = <0 0>;
426		clocks = <&i2s0 CLK_I2S_CDCLK>;
427		clock-names = "mclk";
428		#sound-dai-cells = <0>;
429	};
430};
431
432&i2c_2 {
433	status = "okay";
434};
435
436&i2c_8 {
437	status = "okay";
438};
439
440&i2s0 {
441	pinctrl-0 = <&i2s0_bus>;
442	pinctrl-names = "default";
443	status = "okay";
444	clocks = <&clock_audss EXYNOS_I2S_BUS>,
445		 <&clock_audss EXYNOS_DOUT_AUD_BUS>,
446		 <&clock_audss EXYNOS_SCLK_I2S>;
447	clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
448};
449
450&mixer {
451	status = "okay";
452};
453
454&mshc_0 {
455	pinctrl-0 = <&sd4_clk &sd4_cmd &sd4_bus4 &sd4_bus8>;
456	pinctrl-names = "default";
457	vmmc-supply = <&ldo20_reg &buck8_reg>;
458	mmc-pwrseq = <&emmc_pwrseq>;
459	status = "okay";
460
461	num-slots = <1>;
462	broken-cd;
463	card-detect-delay = <200>;
464	samsung,dw-mshc-ciu-div = <3>;
465	samsung,dw-mshc-sdr-timing = <2 3>;
466	samsung,dw-mshc-ddr-timing = <1 2>;
467	bus-width = <8>;
468	cap-mmc-highspeed;
469};
470
471&rtc {
472	status = "okay";
473	clocks = <&clock CLK_RTC>, <&max77686 MAX77686_CLK_AP>;
474	clock-names = "rtc", "rtc_src";
475};
476
477&sdhci_2 {
478	bus-width = <4>;
479	pinctrl-0 = <&sd2_clk &sd2_cmd &sd2_cd &sd2_bus4>;
480	pinctrl-names = "default";
481	vmmc-supply = <&ldo4_reg &ldo21_reg>;
482	cd-gpios = <&gpk2 2 GPIO_ACTIVE_HIGH>;
483	cd-inverted;
484	status = "okay";
485};
486
487&serial_0 {
488	status = "okay";
489};
490
491&serial_1 {
492	status = "okay";
493};
494
495&tmu {
496	vtmu-supply = <&ldo10_reg>;
497	status = "okay";
498};
499
500&watchdog {
501	status = "okay";
502};