Linux Audio

Check our new training course

Loading...
v5.4
   1/*
   2 * Copyright 2013 Advanced Micro Devices, Inc.
   3 *
   4 * Permission is hereby granted, free of charge, to any person obtaining a
   5 * copy of this software and associated documentation files (the "Software"),
   6 * to deal in the Software without restriction, including without limitation
   7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   8 * and/or sell copies of the Software, and to permit persons to whom the
   9 * Software is furnished to do so, subject to the following conditions:
  10 *
  11 * The above copyright notice and this permission notice shall be included in
  12 * all copies or substantial portions of the Software.
  13 *
  14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20 * OTHER DEALINGS IN THE SOFTWARE.
  21 *
  22 */
  23
  24#include <linux/math64.h>
  25#include <linux/seq_file.h>
  26
  27#include <drm/drm_pci.h>
  28
  29#include "atom.h"
  30#include "r600_dpm.h"
  31#include "radeon.h"
  32#include "radeon_asic.h"
  33#include "si_dpm.h"
  34#include "sid.h"
 
 
 
 
 
  35
  36#define MC_CG_ARB_FREQ_F0           0x0a
  37#define MC_CG_ARB_FREQ_F1           0x0b
  38#define MC_CG_ARB_FREQ_F2           0x0c
  39#define MC_CG_ARB_FREQ_F3           0x0d
  40
  41#define SMC_RAM_END                 0x20000
  42
  43#define SCLK_MIN_DEEPSLEEP_FREQ     1350
  44
  45static const struct si_cac_config_reg cac_weights_tahiti[] =
  46{
  47	{ 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
  48	{ 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  49	{ 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
  50	{ 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
  51	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  52	{ 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  53	{ 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  54	{ 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  55	{ 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  56	{ 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
  57	{ 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  58	{ 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
  59	{ 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
  60	{ 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
  61	{ 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
  62	{ 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  63	{ 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  64	{ 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
  65	{ 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  66	{ 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
  67	{ 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
  68	{ 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
  69	{ 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  70	{ 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  71	{ 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  72	{ 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  73	{ 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  74	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  75	{ 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  76	{ 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  77	{ 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
  78	{ 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  79	{ 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  80	{ 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  81	{ 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  82	{ 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  83	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  84	{ 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  85	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  86	{ 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
  87	{ 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  88	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  89	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  90	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  91	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  92	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  93	{ 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  94	{ 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  95	{ 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  96	{ 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  97	{ 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  98	{ 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  99	{ 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 100	{ 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 101	{ 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 102	{ 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 103	{ 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 104	{ 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 105	{ 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 106	{ 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
 107	{ 0xFFFFFFFF }
 108};
 109
 110static const struct si_cac_config_reg lcac_tahiti[] =
 111{
 112	{ 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
 113	{ 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 114	{ 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
 115	{ 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 116	{ 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
 117	{ 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 118	{ 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
 119	{ 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 120	{ 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 121	{ 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 122	{ 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 123	{ 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 124	{ 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 125	{ 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 126	{ 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 127	{ 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 128	{ 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 129	{ 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 130	{ 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 131	{ 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 132	{ 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 133	{ 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 134	{ 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 135	{ 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 136	{ 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 137	{ 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 138	{ 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 139	{ 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 140	{ 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 141	{ 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 142	{ 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 143	{ 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 144	{ 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 145	{ 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 146	{ 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 147	{ 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 148	{ 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 149	{ 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 150	{ 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 151	{ 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 152	{ 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 153	{ 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 154	{ 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 155	{ 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 156	{ 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 157	{ 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 158	{ 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 159	{ 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 160	{ 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 161	{ 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 162	{ 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 163	{ 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 164	{ 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 165	{ 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 166	{ 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 167	{ 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 168	{ 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 169	{ 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 170	{ 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 171	{ 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 172	{ 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 173	{ 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 174	{ 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 175	{ 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 176	{ 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 177	{ 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 178	{ 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 179	{ 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 180	{ 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 181	{ 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 182	{ 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 183	{ 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 184	{ 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
 185	{ 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 186	{ 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 187	{ 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 188	{ 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 189	{ 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 190	{ 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 191	{ 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 192	{ 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 193	{ 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 194	{ 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 195	{ 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 196	{ 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 197	{ 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 198	{ 0xFFFFFFFF }
 199
 200};
 201
 202static const struct si_cac_config_reg cac_override_tahiti[] =
 203{
 204	{ 0xFFFFFFFF }
 205};
 206
 207static const struct si_powertune_data powertune_data_tahiti =
 208{
 209	((1 << 16) | 27027),
 210	6,
 211	0,
 212	4,
 213	95,
 214	{
 215		0UL,
 216		0UL,
 217		4521550UL,
 218		309631529UL,
 219		-1270850L,
 220		4513710L,
 221		40
 222	},
 223	595000000UL,
 224	12,
 225	{
 226		0,
 227		0,
 228		0,
 229		0,
 230		0,
 231		0,
 232		0,
 233		0
 234	},
 235	true
 236};
 237
 238static const struct si_dte_data dte_data_tahiti =
 239{
 240	{ 1159409, 0, 0, 0, 0 },
 241	{ 777, 0, 0, 0, 0 },
 242	2,
 243	54000,
 244	127000,
 245	25,
 246	2,
 247	10,
 248	13,
 249	{ 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
 250	{ 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
 251	{ 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
 252	85,
 253	false
 254};
 255
 256static const struct si_dte_data dte_data_tahiti_le =
 257{
 258	{ 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
 259	{ 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
 260	0x5,
 261	0xAFC8,
 262	0x64,
 263	0x32,
 264	1,
 265	0,
 266	0x10,
 267	{ 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
 268	{ 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
 269	{ 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
 270	85,
 271	true
 272};
 273
 274static const struct si_dte_data dte_data_tahiti_pro =
 275{
 276	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
 277	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
 278	5,
 279	45000,
 280	100,
 281	0xA,
 282	1,
 283	0,
 284	0x10,
 285	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
 286	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
 287	{ 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
 288	90,
 289	true
 290};
 291
 292static const struct si_dte_data dte_data_new_zealand =
 293{
 294	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
 295	{ 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
 296	0x5,
 297	0xAFC8,
 298	0x69,
 299	0x32,
 300	1,
 301	0,
 302	0x10,
 303	{ 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
 304	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
 305	{ 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
 306	85,
 307	true
 308};
 309
 310static const struct si_dte_data dte_data_aruba_pro =
 311{
 312	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
 313	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
 314	5,
 315	45000,
 316	100,
 317	0xA,
 318	1,
 319	0,
 320	0x10,
 321	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
 322	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
 323	{ 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
 324	90,
 325	true
 326};
 327
 328static const struct si_dte_data dte_data_malta =
 329{
 330	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
 331	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
 332	5,
 333	45000,
 334	100,
 335	0xA,
 336	1,
 337	0,
 338	0x10,
 339	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
 340	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
 341	{ 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
 342	90,
 343	true
 344};
 345
 346struct si_cac_config_reg cac_weights_pitcairn[] =
 347{
 348	{ 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
 349	{ 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 350	{ 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 351	{ 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
 352	{ 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
 353	{ 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
 354	{ 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 355	{ 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
 356	{ 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 357	{ 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
 358	{ 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
 359	{ 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
 360	{ 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
 361	{ 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
 362	{ 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 363	{ 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 364	{ 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 365	{ 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
 366	{ 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
 367	{ 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
 368	{ 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
 369	{ 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
 370	{ 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
 371	{ 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 372	{ 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 373	{ 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
 374	{ 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
 375	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 376	{ 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 377	{ 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 378	{ 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
 379	{ 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 380	{ 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
 381	{ 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 382	{ 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
 383	{ 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
 384	{ 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
 385	{ 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 386	{ 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
 387	{ 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 388	{ 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 389	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 390	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 391	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 392	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 393	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 394	{ 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 395	{ 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 396	{ 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 397	{ 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 398	{ 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 399	{ 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 400	{ 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 401	{ 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 402	{ 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 403	{ 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 404	{ 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 405	{ 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 406	{ 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 407	{ 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
 408	{ 0xFFFFFFFF }
 409};
 410
 411static const struct si_cac_config_reg lcac_pitcairn[] =
 412{
 413	{ 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 414	{ 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 415	{ 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 416	{ 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 417	{ 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 418	{ 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 419	{ 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 420	{ 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 421	{ 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 422	{ 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 423	{ 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 424	{ 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 425	{ 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 426	{ 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 427	{ 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 428	{ 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 429	{ 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 430	{ 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 431	{ 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 432	{ 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 433	{ 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 434	{ 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 435	{ 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 436	{ 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 437	{ 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 438	{ 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 439	{ 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 440	{ 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 441	{ 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 442	{ 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 443	{ 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 444	{ 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 445	{ 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 446	{ 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 447	{ 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 448	{ 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 449	{ 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 450	{ 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 451	{ 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 452	{ 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 453	{ 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 454	{ 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 455	{ 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 456	{ 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 457	{ 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 458	{ 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 459	{ 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 460	{ 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 461	{ 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 462	{ 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 463	{ 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 464	{ 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 465	{ 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 466	{ 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 467	{ 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 468	{ 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 469	{ 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 470	{ 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 471	{ 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 472	{ 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 473	{ 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 474	{ 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 475	{ 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 476	{ 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 477	{ 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 478	{ 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 479	{ 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 480	{ 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 481	{ 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 482	{ 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 483	{ 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 484	{ 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 485	{ 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 486	{ 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 487	{ 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 488	{ 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 489	{ 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 490	{ 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 491	{ 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 492	{ 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 493	{ 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 494	{ 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 495	{ 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 496	{ 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 497	{ 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 498	{ 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 499	{ 0xFFFFFFFF }
 500};
 501
 502static const struct si_cac_config_reg cac_override_pitcairn[] =
 503{
 504	{ 0xFFFFFFFF }
 505};
 506
 507static const struct si_powertune_data powertune_data_pitcairn =
 508{
 509	((1 << 16) | 27027),
 510	5,
 511	0,
 512	6,
 513	100,
 514	{
 515		51600000UL,
 516		1800000UL,
 517		7194395UL,
 518		309631529UL,
 519		-1270850L,
 520		4513710L,
 521		100
 522	},
 523	117830498UL,
 524	12,
 525	{
 526		0,
 527		0,
 528		0,
 529		0,
 530		0,
 531		0,
 532		0,
 533		0
 534	},
 535	true
 536};
 537
 538static const struct si_dte_data dte_data_pitcairn =
 539{
 540	{ 0, 0, 0, 0, 0 },
 541	{ 0, 0, 0, 0, 0 },
 542	0,
 543	0,
 544	0,
 545	0,
 546	0,
 547	0,
 548	0,
 549	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
 550	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
 551	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
 552	0,
 553	false
 554};
 555
 556static const struct si_dte_data dte_data_curacao_xt =
 557{
 558	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
 559	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
 560	5,
 561	45000,
 562	100,
 563	0xA,
 564	1,
 565	0,
 566	0x10,
 567	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
 568	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
 569	{ 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
 570	90,
 571	true
 572};
 573
 574static const struct si_dte_data dte_data_curacao_pro =
 575{
 576	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
 577	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
 578	5,
 579	45000,
 580	100,
 581	0xA,
 582	1,
 583	0,
 584	0x10,
 585	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
 586	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
 587	{ 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
 588	90,
 589	true
 590};
 591
 592static const struct si_dte_data dte_data_neptune_xt =
 593{
 594	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
 595	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
 596	5,
 597	45000,
 598	100,
 599	0xA,
 600	1,
 601	0,
 602	0x10,
 603	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
 604	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
 605	{ 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
 606	90,
 607	true
 608};
 609
 610static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
 611{
 612	{ 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
 613	{ 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 614	{ 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
 615	{ 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
 616	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 617	{ 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 618	{ 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 619	{ 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 620	{ 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
 621	{ 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
 622	{ 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
 623	{ 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
 624	{ 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
 625	{ 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 626	{ 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
 627	{ 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
 628	{ 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
 629	{ 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
 630	{ 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
 631	{ 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
 632	{ 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
 633	{ 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
 634	{ 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
 635	{ 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
 636	{ 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
 637	{ 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 638	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
 639	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 640	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 641	{ 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
 642	{ 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 643	{ 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
 644	{ 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
 645	{ 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
 646	{ 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
 647	{ 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
 648	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 649	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
 650	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 651	{ 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 652	{ 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
 653	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 654	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 655	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 656	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 657	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 658	{ 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 659	{ 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 660	{ 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 661	{ 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 662	{ 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 663	{ 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 664	{ 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 665	{ 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 666	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 667	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 668	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 669	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 670	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 671	{ 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
 672	{ 0xFFFFFFFF }
 673};
 674
 675static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
 676{
 677	{ 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
 678	{ 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 679	{ 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
 680	{ 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
 681	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 682	{ 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 683	{ 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 684	{ 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 685	{ 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
 686	{ 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
 687	{ 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
 688	{ 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
 689	{ 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
 690	{ 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 691	{ 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
 692	{ 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
 693	{ 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
 694	{ 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
 695	{ 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
 696	{ 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
 697	{ 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
 698	{ 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
 699	{ 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
 700	{ 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
 701	{ 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
 702	{ 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 703	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
 704	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 705	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 706	{ 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
 707	{ 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 708	{ 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
 709	{ 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
 710	{ 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
 711	{ 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
 712	{ 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
 713	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 714	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
 715	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 716	{ 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 717	{ 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
 718	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 719	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 720	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 721	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 722	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 723	{ 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 724	{ 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 725	{ 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 726	{ 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 727	{ 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 728	{ 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 729	{ 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 730	{ 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 731	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 732	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 733	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 734	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 735	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 736	{ 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
 737	{ 0xFFFFFFFF }
 738};
 739
 740static const struct si_cac_config_reg cac_weights_heathrow[] =
 741{
 742	{ 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
 743	{ 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 744	{ 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
 745	{ 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
 746	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 747	{ 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 748	{ 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 749	{ 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 750	{ 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
 751	{ 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
 752	{ 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
 753	{ 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
 754	{ 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
 755	{ 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 756	{ 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
 757	{ 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
 758	{ 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
 759	{ 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
 760	{ 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
 761	{ 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
 762	{ 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
 763	{ 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
 764	{ 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
 765	{ 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
 766	{ 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
 767	{ 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 768	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
 769	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 770	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 771	{ 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
 772	{ 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 773	{ 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
 774	{ 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
 775	{ 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
 776	{ 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
 777	{ 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
 778	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 779	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
 780	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 781	{ 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 782	{ 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
 783	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 784	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 785	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 786	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 787	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 788	{ 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 789	{ 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 790	{ 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 791	{ 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 792	{ 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 793	{ 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 794	{ 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 795	{ 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 796	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 797	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 798	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 799	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 800	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 801	{ 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
 802	{ 0xFFFFFFFF }
 803};
 804
 805static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
 806{
 807	{ 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
 808	{ 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 809	{ 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
 810	{ 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
 811	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 812	{ 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 813	{ 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 814	{ 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 815	{ 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
 816	{ 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
 817	{ 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
 818	{ 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
 819	{ 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
 820	{ 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 821	{ 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
 822	{ 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
 823	{ 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
 824	{ 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
 825	{ 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
 826	{ 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
 827	{ 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
 828	{ 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
 829	{ 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
 830	{ 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
 831	{ 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
 832	{ 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 833	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
 834	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 835	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 836	{ 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
 837	{ 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 838	{ 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
 839	{ 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
 840	{ 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
 841	{ 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
 842	{ 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
 843	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 844	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
 845	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 846	{ 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 847	{ 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
 848	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 849	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 850	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 851	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 852	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 853	{ 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 854	{ 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 855	{ 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 856	{ 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 857	{ 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 858	{ 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 859	{ 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 860	{ 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 861	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 862	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 863	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 864	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 865	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 866	{ 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
 867	{ 0xFFFFFFFF }
 868};
 869
 870static const struct si_cac_config_reg cac_weights_cape_verde[] =
 871{
 872	{ 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
 873	{ 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 874	{ 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
 875	{ 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
 876	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 877	{ 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 878	{ 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 879	{ 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 880	{ 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
 881	{ 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
 882	{ 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
 883	{ 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
 884	{ 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
 885	{ 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 886	{ 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
 887	{ 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
 888	{ 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
 889	{ 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
 890	{ 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
 891	{ 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
 892	{ 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
 893	{ 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
 894	{ 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
 895	{ 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
 896	{ 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
 897	{ 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 898	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
 899	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 900	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 901	{ 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
 902	{ 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 903	{ 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
 904	{ 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
 905	{ 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
 906	{ 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
 907	{ 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
 908	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 909	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
 910	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 911	{ 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 912	{ 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
 913	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 914	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 915	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 916	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 917	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 918	{ 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 919	{ 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 920	{ 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 921	{ 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 922	{ 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 923	{ 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 924	{ 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 925	{ 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 926	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 927	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 928	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 929	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 930	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 931	{ 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
 932	{ 0xFFFFFFFF }
 933};
 934
 935static const struct si_cac_config_reg lcac_cape_verde[] =
 936{
 937	{ 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 938	{ 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 939	{ 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 940	{ 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 941	{ 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 942	{ 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 943	{ 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 944	{ 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 945	{ 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 946	{ 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 947	{ 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 948	{ 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 949	{ 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 950	{ 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 951	{ 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 952	{ 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 953	{ 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 954	{ 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 955	{ 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 956	{ 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 957	{ 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 958	{ 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 959	{ 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 960	{ 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 961	{ 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 962	{ 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 963	{ 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 964	{ 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 965	{ 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 966	{ 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 967	{ 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 968	{ 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 969	{ 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 970	{ 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 971	{ 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 972	{ 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 973	{ 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 974	{ 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 975	{ 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 976	{ 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 977	{ 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 978	{ 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 979	{ 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 980	{ 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 981	{ 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 982	{ 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 983	{ 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 984	{ 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 985	{ 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 986	{ 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 987	{ 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 988	{ 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 989	{ 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 990	{ 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 991	{ 0xFFFFFFFF }
 992};
 993
 994static const struct si_cac_config_reg cac_override_cape_verde[] =
 995{
 996	{ 0xFFFFFFFF }
 997};
 998
 999static const struct si_powertune_data powertune_data_cape_verde =
1000{
1001	((1 << 16) | 0x6993),
1002	5,
1003	0,
1004	7,
1005	105,
1006	{
1007		0UL,
1008		0UL,
1009		7194395UL,
1010		309631529UL,
1011		-1270850L,
1012		4513710L,
1013		100
1014	},
1015	117830498UL,
1016	12,
1017	{
1018		0,
1019		0,
1020		0,
1021		0,
1022		0,
1023		0,
1024		0,
1025		0
1026	},
1027	true
1028};
1029
1030static const struct si_dte_data dte_data_cape_verde =
1031{
1032	{ 0, 0, 0, 0, 0 },
1033	{ 0, 0, 0, 0, 0 },
1034	0,
1035	0,
1036	0,
1037	0,
1038	0,
1039	0,
1040	0,
1041	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1042	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1043	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1044	0,
1045	false
1046};
1047
1048static const struct si_dte_data dte_data_venus_xtx =
1049{
1050	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1051	{ 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
1052	5,
1053	55000,
1054	0x69,
1055	0xA,
1056	1,
1057	0,
1058	0x3,
1059	{ 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1060	{ 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1061	{ 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1062	90,
1063	true
1064};
1065
1066static const struct si_dte_data dte_data_venus_xt =
1067{
1068	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1069	{ 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
1070	5,
1071	55000,
1072	0x69,
1073	0xA,
1074	1,
1075	0,
1076	0x3,
1077	{ 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1078	{ 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1079	{ 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1080	90,
1081	true
1082};
1083
1084static const struct si_dte_data dte_data_venus_pro =
1085{
1086	{  0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1087	{ 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
1088	5,
1089	55000,
1090	0x69,
1091	0xA,
1092	1,
1093	0,
1094	0x3,
1095	{ 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1096	{ 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1097	{ 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1098	90,
1099	true
1100};
1101
1102struct si_cac_config_reg cac_weights_oland[] =
1103{
1104	{ 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
1105	{ 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1106	{ 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
1107	{ 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
1108	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1109	{ 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1110	{ 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1111	{ 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1112	{ 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
1113	{ 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
1114	{ 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
1115	{ 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
1116	{ 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
1117	{ 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1118	{ 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
1119	{ 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
1120	{ 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
1121	{ 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
1122	{ 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
1123	{ 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
1124	{ 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
1125	{ 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
1126	{ 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
1127	{ 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
1128	{ 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
1129	{ 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1130	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1131	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1132	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1133	{ 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
1134	{ 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1135	{ 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
1136	{ 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
1137	{ 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
1138	{ 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1139	{ 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
1140	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1141	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1142	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1143	{ 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1144	{ 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
1145	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1146	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1147	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1148	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1149	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1150	{ 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1151	{ 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1152	{ 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1153	{ 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1154	{ 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1155	{ 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1156	{ 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1157	{ 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1158	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1159	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1160	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1161	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1162	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1163	{ 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
1164	{ 0xFFFFFFFF }
1165};
1166
1167static const struct si_cac_config_reg cac_weights_mars_pro[] =
1168{
1169	{ 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1170	{ 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1171	{ 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1172	{ 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1173	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1174	{ 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1175	{ 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1176	{ 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1177	{ 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1178	{ 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1179	{ 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1180	{ 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1181	{ 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1182	{ 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1183	{ 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1184	{ 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1185	{ 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1186	{ 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1187	{ 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1188	{ 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1189	{ 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1190	{ 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1191	{ 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1192	{ 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1193	{ 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1194	{ 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1195	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1196	{ 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1197	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1198	{ 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1199	{ 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1200	{ 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1201	{ 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1202	{ 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1203	{ 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1204	{ 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
1205	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1206	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1207	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1208	{ 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1209	{ 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1210	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1211	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1212	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1213	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1214	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1215	{ 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1216	{ 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1217	{ 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1218	{ 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1219	{ 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1220	{ 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1221	{ 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1222	{ 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1223	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1224	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1225	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1226	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1227	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1228	{ 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1229	{ 0xFFFFFFFF }
1230};
1231
1232static const struct si_cac_config_reg cac_weights_mars_xt[] =
1233{
1234	{ 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1235	{ 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1236	{ 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1237	{ 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1238	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1239	{ 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1240	{ 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1241	{ 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1242	{ 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1243	{ 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1244	{ 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1245	{ 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1246	{ 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1247	{ 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1248	{ 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1249	{ 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1250	{ 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1251	{ 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1252	{ 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1253	{ 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1254	{ 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1255	{ 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1256	{ 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1257	{ 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1258	{ 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1259	{ 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1260	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1261	{ 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1262	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1263	{ 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1264	{ 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1265	{ 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1266	{ 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1267	{ 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1268	{ 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1269	{ 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
1270	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1271	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1272	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1273	{ 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1274	{ 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1275	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1276	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1277	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1278	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1279	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1280	{ 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1281	{ 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1282	{ 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1283	{ 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1284	{ 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1285	{ 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1286	{ 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1287	{ 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1288	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1289	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1290	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1291	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1292	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1293	{ 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1294	{ 0xFFFFFFFF }
1295};
1296
1297static const struct si_cac_config_reg cac_weights_oland_pro[] =
1298{
1299	{ 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1300	{ 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1301	{ 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1302	{ 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1303	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1304	{ 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1305	{ 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1306	{ 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1307	{ 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1308	{ 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1309	{ 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1310	{ 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1311	{ 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1312	{ 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1313	{ 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1314	{ 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1315	{ 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1316	{ 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1317	{ 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1318	{ 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1319	{ 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1320	{ 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1321	{ 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1322	{ 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1323	{ 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1324	{ 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1325	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1326	{ 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1327	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1328	{ 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1329	{ 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1330	{ 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1331	{ 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1332	{ 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1333	{ 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1334	{ 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
1335	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1336	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1337	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1338	{ 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1339	{ 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1340	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1341	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1342	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1343	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1344	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1345	{ 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1346	{ 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1347	{ 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1348	{ 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1349	{ 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1350	{ 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1351	{ 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1352	{ 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1353	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1354	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1355	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1356	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1357	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1358	{ 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1359	{ 0xFFFFFFFF }
1360};
1361
1362static const struct si_cac_config_reg cac_weights_oland_xt[] =
1363{
1364	{ 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1365	{ 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1366	{ 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1367	{ 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1368	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1369	{ 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1370	{ 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1371	{ 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1372	{ 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1373	{ 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1374	{ 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1375	{ 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1376	{ 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1377	{ 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1378	{ 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1379	{ 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1380	{ 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1381	{ 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1382	{ 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1383	{ 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1384	{ 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1385	{ 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1386	{ 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1387	{ 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1388	{ 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1389	{ 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1390	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1391	{ 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1392	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1393	{ 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1394	{ 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1395	{ 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1396	{ 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1397	{ 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1398	{ 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1399	{ 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
1400	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1401	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1402	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1403	{ 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1404	{ 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1405	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1406	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1407	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1408	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1409	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1410	{ 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1411	{ 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1412	{ 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1413	{ 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1414	{ 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1415	{ 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1416	{ 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1417	{ 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1418	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1419	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1420	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1421	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1422	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1423	{ 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1424	{ 0xFFFFFFFF }
1425};
1426
1427static const struct si_cac_config_reg lcac_oland[] =
1428{
1429	{ 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1430	{ 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1431	{ 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1432	{ 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1433	{ 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1434	{ 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1435	{ 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1436	{ 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1437	{ 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1438	{ 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1439	{ 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
1440	{ 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1441	{ 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1442	{ 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1443	{ 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1444	{ 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1445	{ 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1446	{ 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1447	{ 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1448	{ 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1449	{ 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1450	{ 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1451	{ 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1452	{ 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1453	{ 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1454	{ 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1455	{ 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1456	{ 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1457	{ 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1458	{ 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1459	{ 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1460	{ 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1461	{ 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1462	{ 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1463	{ 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1464	{ 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1465	{ 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1466	{ 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1467	{ 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1468	{ 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1469	{ 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1470	{ 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1471	{ 0xFFFFFFFF }
1472};
1473
1474static const struct si_cac_config_reg lcac_mars_pro[] =
1475{
1476	{ 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1477	{ 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1478	{ 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1479	{ 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1480	{ 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1481	{ 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1482	{ 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1483	{ 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1484	{ 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1485	{ 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1486	{ 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1487	{ 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1488	{ 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1489	{ 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1490	{ 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1491	{ 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1492	{ 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1493	{ 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1494	{ 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1495	{ 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1496	{ 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1497	{ 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1498	{ 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1499	{ 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1500	{ 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1501	{ 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1502	{ 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1503	{ 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1504	{ 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1505	{ 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1506	{ 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1507	{ 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1508	{ 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1509	{ 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1510	{ 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1511	{ 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1512	{ 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1513	{ 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1514	{ 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1515	{ 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1516	{ 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1517	{ 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1518	{ 0xFFFFFFFF }
1519};
1520
1521static const struct si_cac_config_reg cac_override_oland[] =
1522{
1523	{ 0xFFFFFFFF }
1524};
1525
1526static const struct si_powertune_data powertune_data_oland =
1527{
1528	((1 << 16) | 0x6993),
1529	5,
1530	0,
1531	7,
1532	105,
1533	{
1534		0UL,
1535		0UL,
1536		7194395UL,
1537		309631529UL,
1538		-1270850L,
1539		4513710L,
1540		100
1541	},
1542	117830498UL,
1543	12,
1544	{
1545		0,
1546		0,
1547		0,
1548		0,
1549		0,
1550		0,
1551		0,
1552		0
1553	},
1554	true
1555};
1556
1557static const struct si_powertune_data powertune_data_mars_pro =
1558{
1559	((1 << 16) | 0x6993),
1560	5,
1561	0,
1562	7,
1563	105,
1564	{
1565		0UL,
1566		0UL,
1567		7194395UL,
1568		309631529UL,
1569		-1270850L,
1570		4513710L,
1571		100
1572	},
1573	117830498UL,
1574	12,
1575	{
1576		0,
1577		0,
1578		0,
1579		0,
1580		0,
1581		0,
1582		0,
1583		0
1584	},
1585	true
1586};
1587
1588static const struct si_dte_data dte_data_oland =
1589{
1590	{ 0, 0, 0, 0, 0 },
1591	{ 0, 0, 0, 0, 0 },
1592	0,
1593	0,
1594	0,
1595	0,
1596	0,
1597	0,
1598	0,
1599	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1600	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1601	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1602	0,
1603	false
1604};
1605
1606static const struct si_dte_data dte_data_mars_pro =
1607{
1608	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1609	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
1610	5,
1611	55000,
1612	105,
1613	0xA,
1614	1,
1615	0,
1616	0x10,
1617	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1618	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1619	{ 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1620	90,
1621	true
1622};
1623
1624static const struct si_dte_data dte_data_sun_xt =
1625{
1626	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1627	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
1628	5,
1629	55000,
1630	105,
1631	0xA,
1632	1,
1633	0,
1634	0x10,
1635	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1636	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1637	{ 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1638	90,
1639	true
1640};
1641
1642
1643static const struct si_cac_config_reg cac_weights_hainan[] =
1644{
1645	{ 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
1646	{ 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
1647	{ 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
1648	{ 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
1649	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1650	{ 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
1651	{ 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1652	{ 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1653	{ 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1654	{ 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
1655	{ 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
1656	{ 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
1657	{ 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
1658	{ 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1659	{ 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
1660	{ 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1661	{ 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1662	{ 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
1663	{ 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
1664	{ 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
1665	{ 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
1666	{ 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
1667	{ 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
1668	{ 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
1669	{ 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1670	{ 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
1671	{ 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
1672	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1673	{ 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1674	{ 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1675	{ 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
1676	{ 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1677	{ 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1678	{ 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1679	{ 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
1680	{ 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
1681	{ 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
1682	{ 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1683	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1684	{ 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
1685	{ 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1686	{ 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
1687	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1688	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1689	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1690	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1691	{ 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1692	{ 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1693	{ 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1694	{ 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1695	{ 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1696	{ 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1697	{ 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1698	{ 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1699	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1700	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1701	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1702	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1703	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1704	{ 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
1705	{ 0xFFFFFFFF }
1706};
1707
1708static const struct si_powertune_data powertune_data_hainan =
1709{
1710	((1 << 16) | 0x6993),
1711	5,
1712	0,
1713	9,
1714	105,
1715	{
1716		0UL,
1717		0UL,
1718		7194395UL,
1719		309631529UL,
1720		-1270850L,
1721		4513710L,
1722		100
1723	},
1724	117830498UL,
1725	12,
1726	{
1727		0,
1728		0,
1729		0,
1730		0,
1731		0,
1732		0,
1733		0,
1734		0
1735	},
1736	true
1737};
1738
1739struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
1740struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
1741struct ni_power_info *ni_get_pi(struct radeon_device *rdev);
1742struct ni_ps *ni_get_ps(struct radeon_ps *rps);
1743
1744extern int si_mc_load_microcode(struct radeon_device *rdev);
1745extern void vce_v1_0_enable_mgcg(struct radeon_device *rdev, bool enable);
1746
1747static int si_populate_voltage_value(struct radeon_device *rdev,
1748				     const struct atom_voltage_table *table,
1749				     u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
1750static int si_get_std_voltage_value(struct radeon_device *rdev,
1751				    SISLANDS_SMC_VOLTAGE_VALUE *voltage,
1752				    u16 *std_voltage);
1753static int si_write_smc_soft_register(struct radeon_device *rdev,
1754				      u16 reg_offset, u32 value);
1755static int si_convert_power_level_to_smc(struct radeon_device *rdev,
1756					 struct rv7xx_pl *pl,
1757					 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
1758static int si_calculate_sclk_params(struct radeon_device *rdev,
1759				    u32 engine_clock,
1760				    SISLANDS_SMC_SCLK_VALUE *sclk);
1761
1762static void si_thermal_start_smc_fan_control(struct radeon_device *rdev);
1763static void si_fan_ctrl_set_default_mode(struct radeon_device *rdev);
1764
1765static struct si_power_info *si_get_pi(struct radeon_device *rdev)
1766{
1767	struct si_power_info *pi = rdev->pm.dpm.priv;
1768
1769	return pi;
1770}
1771
1772static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
1773						     u16 v, s32 t, u32 ileakage, u32 *leakage)
1774{
1775	s64 kt, kv, leakage_w, i_leakage, vddc;
1776	s64 temperature, t_slope, t_intercept, av, bv, t_ref;
1777	s64 tmp;
1778
1779	i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1780	vddc = div64_s64(drm_int2fixp(v), 1000);
1781	temperature = div64_s64(drm_int2fixp(t), 1000);
1782
1783	t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
1784	t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
1785	av = div64_s64(drm_int2fixp(coeff->av), 100000000);
1786	bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
1787	t_ref = drm_int2fixp(coeff->t_ref);
1788
1789	tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
1790	kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
1791	kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
1792	kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
1793
1794	leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1795
1796	*leakage = drm_fixp2int(leakage_w * 1000);
1797}
1798
1799static void si_calculate_leakage_for_v_and_t(struct radeon_device *rdev,
1800					     const struct ni_leakage_coeffients *coeff,
1801					     u16 v,
1802					     s32 t,
1803					     u32 i_leakage,
1804					     u32 *leakage)
1805{
1806	si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
1807}
1808
1809static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
1810					       const u32 fixed_kt, u16 v,
1811					       u32 ileakage, u32 *leakage)
1812{
1813	s64 kt, kv, leakage_w, i_leakage, vddc;
1814
1815	i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1816	vddc = div64_s64(drm_int2fixp(v), 1000);
1817
1818	kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
1819	kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
1820			  drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
1821
1822	leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1823
1824	*leakage = drm_fixp2int(leakage_w * 1000);
1825}
1826
1827static void si_calculate_leakage_for_v(struct radeon_device *rdev,
1828				       const struct ni_leakage_coeffients *coeff,
1829				       const u32 fixed_kt,
1830				       u16 v,
1831				       u32 i_leakage,
1832				       u32 *leakage)
1833{
1834	si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
1835}
1836
1837
1838static void si_update_dte_from_pl2(struct radeon_device *rdev,
1839				   struct si_dte_data *dte_data)
1840{
1841	u32 p_limit1 = rdev->pm.dpm.tdp_limit;
1842	u32 p_limit2 = rdev->pm.dpm.near_tdp_limit;
1843	u32 k = dte_data->k;
1844	u32 t_max = dte_data->max_t;
1845	u32 t_split[5] = { 10, 15, 20, 25, 30 };
1846	u32 t_0 = dte_data->t0;
1847	u32 i;
1848
1849	if (p_limit2 != 0 && p_limit2 <= p_limit1) {
1850		dte_data->tdep_count = 3;
1851
1852		for (i = 0; i < k; i++) {
1853			dte_data->r[i] =
1854				(t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
1855				(p_limit2  * (u32)100);
1856		}
1857
1858		dte_data->tdep_r[1] = dte_data->r[4] * 2;
1859
1860		for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
1861			dte_data->tdep_r[i] = dte_data->r[4];
1862		}
1863	} else {
1864		DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
1865	}
1866}
1867
1868static void si_initialize_powertune_defaults(struct radeon_device *rdev)
1869{
1870	struct ni_power_info *ni_pi = ni_get_pi(rdev);
1871	struct si_power_info *si_pi = si_get_pi(rdev);
1872	bool update_dte_from_pl2 = false;
1873
1874	if (rdev->family == CHIP_TAHITI) {
1875		si_pi->cac_weights = cac_weights_tahiti;
1876		si_pi->lcac_config = lcac_tahiti;
1877		si_pi->cac_override = cac_override_tahiti;
1878		si_pi->powertune_data = &powertune_data_tahiti;
1879		si_pi->dte_data = dte_data_tahiti;
1880
1881		switch (rdev->pdev->device) {
1882		case 0x6798:
1883			si_pi->dte_data.enable_dte_by_default = true;
1884			break;
1885		case 0x6799:
1886			si_pi->dte_data = dte_data_new_zealand;
1887			break;
1888		case 0x6790:
1889		case 0x6791:
1890		case 0x6792:
1891		case 0x679E:
1892			si_pi->dte_data = dte_data_aruba_pro;
1893			update_dte_from_pl2 = true;
1894			break;
1895		case 0x679B:
1896			si_pi->dte_data = dte_data_malta;
1897			update_dte_from_pl2 = true;
1898			break;
1899		case 0x679A:
1900			si_pi->dte_data = dte_data_tahiti_pro;
1901			update_dte_from_pl2 = true;
1902			break;
1903		default:
1904			if (si_pi->dte_data.enable_dte_by_default == true)
1905				DRM_ERROR("DTE is not enabled!\n");
1906			break;
1907		}
1908	} else if (rdev->family == CHIP_PITCAIRN) {
1909		switch (rdev->pdev->device) {
1910		case 0x6810:
1911		case 0x6818:
1912			si_pi->cac_weights = cac_weights_pitcairn;
1913			si_pi->lcac_config = lcac_pitcairn;
1914			si_pi->cac_override = cac_override_pitcairn;
1915			si_pi->powertune_data = &powertune_data_pitcairn;
1916			si_pi->dte_data = dte_data_curacao_xt;
1917			update_dte_from_pl2 = true;
1918			break;
1919		case 0x6819:
1920		case 0x6811:
1921			si_pi->cac_weights = cac_weights_pitcairn;
1922			si_pi->lcac_config = lcac_pitcairn;
1923			si_pi->cac_override = cac_override_pitcairn;
1924			si_pi->powertune_data = &powertune_data_pitcairn;
1925			si_pi->dte_data = dte_data_curacao_pro;
1926			update_dte_from_pl2 = true;
1927			break;
1928		case 0x6800:
1929		case 0x6806:
1930			si_pi->cac_weights = cac_weights_pitcairn;
1931			si_pi->lcac_config = lcac_pitcairn;
1932			si_pi->cac_override = cac_override_pitcairn;
1933			si_pi->powertune_data = &powertune_data_pitcairn;
1934			si_pi->dte_data = dte_data_neptune_xt;
1935			update_dte_from_pl2 = true;
1936			break;
1937		default:
1938			si_pi->cac_weights = cac_weights_pitcairn;
1939			si_pi->lcac_config = lcac_pitcairn;
1940			si_pi->cac_override = cac_override_pitcairn;
1941			si_pi->powertune_data = &powertune_data_pitcairn;
1942			si_pi->dte_data = dte_data_pitcairn;
1943			break;
1944		}
1945	} else if (rdev->family == CHIP_VERDE) {
1946		si_pi->lcac_config = lcac_cape_verde;
1947		si_pi->cac_override = cac_override_cape_verde;
1948		si_pi->powertune_data = &powertune_data_cape_verde;
1949
1950		switch (rdev->pdev->device) {
1951		case 0x683B:
1952		case 0x683F:
1953		case 0x6829:
1954		case 0x6835:
1955			si_pi->cac_weights = cac_weights_cape_verde_pro;
1956			si_pi->dte_data = dte_data_cape_verde;
1957			break;
1958		case 0x682C:
1959			si_pi->cac_weights = cac_weights_cape_verde_pro;
1960			si_pi->dte_data = dte_data_sun_xt;
1961			update_dte_from_pl2 = true;
1962			break;
1963		case 0x6825:
1964		case 0x6827:
1965			si_pi->cac_weights = cac_weights_heathrow;
1966			si_pi->dte_data = dte_data_cape_verde;
1967			break;
1968		case 0x6824:
1969		case 0x682D:
1970			si_pi->cac_weights = cac_weights_chelsea_xt;
1971			si_pi->dte_data = dte_data_cape_verde;
1972			break;
1973		case 0x682F:
1974			si_pi->cac_weights = cac_weights_chelsea_pro;
1975			si_pi->dte_data = dte_data_cape_verde;
1976			break;
1977		case 0x6820:
1978			si_pi->cac_weights = cac_weights_heathrow;
1979			si_pi->dte_data = dte_data_venus_xtx;
1980			break;
1981		case 0x6821:
1982			si_pi->cac_weights = cac_weights_heathrow;
1983			si_pi->dte_data = dte_data_venus_xt;
1984			break;
1985		case 0x6823:
1986		case 0x682B:
1987		case 0x6822:
1988		case 0x682A:
1989			si_pi->cac_weights = cac_weights_chelsea_pro;
1990			si_pi->dte_data = dte_data_venus_pro;
1991			break;
1992		default:
1993			si_pi->cac_weights = cac_weights_cape_verde;
1994			si_pi->dte_data = dte_data_cape_verde;
1995			break;
1996		}
1997	} else if (rdev->family == CHIP_OLAND) {
1998		switch (rdev->pdev->device) {
1999		case 0x6601:
2000		case 0x6621:
2001		case 0x6603:
2002		case 0x6605:
2003			si_pi->cac_weights = cac_weights_mars_pro;
2004			si_pi->lcac_config = lcac_mars_pro;
2005			si_pi->cac_override = cac_override_oland;
2006			si_pi->powertune_data = &powertune_data_mars_pro;
2007			si_pi->dte_data = dte_data_mars_pro;
2008			update_dte_from_pl2 = true;
2009			break;
2010		case 0x6600:
2011		case 0x6606:
2012		case 0x6620:
2013		case 0x6604:
2014			si_pi->cac_weights = cac_weights_mars_xt;
2015			si_pi->lcac_config = lcac_mars_pro;
2016			si_pi->cac_override = cac_override_oland;
2017			si_pi->powertune_data = &powertune_data_mars_pro;
2018			si_pi->dte_data = dte_data_mars_pro;
2019			update_dte_from_pl2 = true;
2020			break;
2021		case 0x6611:
2022		case 0x6613:
2023		case 0x6608:
2024			si_pi->cac_weights = cac_weights_oland_pro;
2025			si_pi->lcac_config = lcac_mars_pro;
2026			si_pi->cac_override = cac_override_oland;
2027			si_pi->powertune_data = &powertune_data_mars_pro;
2028			si_pi->dte_data = dte_data_mars_pro;
2029			update_dte_from_pl2 = true;
2030			break;
2031		case 0x6610:
2032			si_pi->cac_weights = cac_weights_oland_xt;
2033			si_pi->lcac_config = lcac_mars_pro;
2034			si_pi->cac_override = cac_override_oland;
2035			si_pi->powertune_data = &powertune_data_mars_pro;
2036			si_pi->dte_data = dte_data_mars_pro;
2037			update_dte_from_pl2 = true;
2038			break;
2039		default:
2040			si_pi->cac_weights = cac_weights_oland;
2041			si_pi->lcac_config = lcac_oland;
2042			si_pi->cac_override = cac_override_oland;
2043			si_pi->powertune_data = &powertune_data_oland;
2044			si_pi->dte_data = dte_data_oland;
2045			break;
2046		}
2047	} else if (rdev->family == CHIP_HAINAN) {
2048		si_pi->cac_weights = cac_weights_hainan;
2049		si_pi->lcac_config = lcac_oland;
2050		si_pi->cac_override = cac_override_oland;
2051		si_pi->powertune_data = &powertune_data_hainan;
2052		si_pi->dte_data = dte_data_sun_xt;
2053		update_dte_from_pl2 = true;
2054	} else {
2055		DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
2056		return;
2057	}
2058
2059	ni_pi->enable_power_containment = false;
2060	ni_pi->enable_cac = false;
2061	ni_pi->enable_sq_ramping = false;
2062	si_pi->enable_dte = false;
2063
2064	if (si_pi->powertune_data->enable_powertune_by_default) {
2065		ni_pi->enable_power_containment= true;
2066		ni_pi->enable_cac = true;
2067		if (si_pi->dte_data.enable_dte_by_default) {
2068			si_pi->enable_dte = true;
2069			if (update_dte_from_pl2)
2070				si_update_dte_from_pl2(rdev, &si_pi->dte_data);
2071
2072		}
2073		ni_pi->enable_sq_ramping = true;
2074	}
2075
2076	ni_pi->driver_calculate_cac_leakage = true;
2077	ni_pi->cac_configuration_required = true;
2078
2079	if (ni_pi->cac_configuration_required) {
2080		ni_pi->support_cac_long_term_average = true;
2081		si_pi->dyn_powertune_data.l2_lta_window_size =
2082			si_pi->powertune_data->l2_lta_window_size_default;
2083		si_pi->dyn_powertune_data.lts_truncate =
2084			si_pi->powertune_data->lts_truncate_default;
2085	} else {
2086		ni_pi->support_cac_long_term_average = false;
2087		si_pi->dyn_powertune_data.l2_lta_window_size = 0;
2088		si_pi->dyn_powertune_data.lts_truncate = 0;
2089	}
2090
2091	si_pi->dyn_powertune_data.disable_uvd_powertune = false;
2092}
2093
2094static u32 si_get_smc_power_scaling_factor(struct radeon_device *rdev)
2095{
2096	return 1;
2097}
2098
2099static u32 si_calculate_cac_wintime(struct radeon_device *rdev)
2100{
2101	u32 xclk;
2102	u32 wintime;
2103	u32 cac_window;
2104	u32 cac_window_size;
2105
2106	xclk = radeon_get_xclk(rdev);
2107
2108	if (xclk == 0)
2109		return 0;
2110
2111	cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
2112	cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
2113
2114	wintime = (cac_window_size * 100) / xclk;
2115
2116	return wintime;
2117}
2118
2119static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
2120{
2121	return power_in_watts;
2122}
2123
2124static int si_calculate_adjusted_tdp_limits(struct radeon_device *rdev,
2125					    bool adjust_polarity,
2126					    u32 tdp_adjustment,
2127					    u32 *tdp_limit,
2128					    u32 *near_tdp_limit)
2129{
2130	u32 adjustment_delta, max_tdp_limit;
2131
2132	if (tdp_adjustment > (u32)rdev->pm.dpm.tdp_od_limit)
2133		return -EINVAL;
2134
2135	max_tdp_limit = ((100 + 100) * rdev->pm.dpm.tdp_limit) / 100;
2136
2137	if (adjust_polarity) {
2138		*tdp_limit = ((100 + tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
2139		*near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - rdev->pm.dpm.tdp_limit);
2140	} else {
2141		*tdp_limit = ((100 - tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
2142		adjustment_delta  = rdev->pm.dpm.tdp_limit - *tdp_limit;
2143		if (adjustment_delta < rdev->pm.dpm.near_tdp_limit_adjusted)
2144			*near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
2145		else
2146			*near_tdp_limit = 0;
2147	}
2148
2149	if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
2150		return -EINVAL;
2151	if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
2152		return -EINVAL;
2153
2154	return 0;
2155}
2156
2157static int si_populate_smc_tdp_limits(struct radeon_device *rdev,
2158				      struct radeon_ps *radeon_state)
2159{
2160	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2161	struct si_power_info *si_pi = si_get_pi(rdev);
2162
2163	if (ni_pi->enable_power_containment) {
2164		SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2165		PP_SIslands_PAPMParameters *papm_parm;
2166		struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
2167		u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2168		u32 tdp_limit;
2169		u32 near_tdp_limit;
2170		int ret;
2171
2172		if (scaling_factor == 0)
2173			return -EINVAL;
2174
2175		memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2176
2177		ret = si_calculate_adjusted_tdp_limits(rdev,
2178						       false, /* ??? */
2179						       rdev->pm.dpm.tdp_adjustment,
2180						       &tdp_limit,
2181						       &near_tdp_limit);
2182		if (ret)
2183			return ret;
2184
2185		smc_table->dpm2Params.TDPLimit =
2186			cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
2187		smc_table->dpm2Params.NearTDPLimit =
2188			cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
2189		smc_table->dpm2Params.SafePowerLimit =
2190			cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2191
2192		ret = si_copy_bytes_to_smc(rdev,
2193					   (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2194						 offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
2195					   (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
2196					   sizeof(u32) * 3,
2197					   si_pi->sram_end);
2198		if (ret)
2199			return ret;
2200
2201		if (si_pi->enable_ppm) {
2202			papm_parm = &si_pi->papm_parm;
2203			memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
2204			papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
2205			papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
2206			papm_parm->dGPU_T_Warning = cpu_to_be32(95);
2207			papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
2208			papm_parm->PlatformPowerLimit = 0xffffffff;
2209			papm_parm->NearTDPLimitPAPM = 0xffffffff;
2210
2211			ret = si_copy_bytes_to_smc(rdev, si_pi->papm_cfg_table_start,
2212						   (u8 *)papm_parm,
2213						   sizeof(PP_SIslands_PAPMParameters),
2214						   si_pi->sram_end);
2215			if (ret)
2216				return ret;
2217		}
2218	}
2219	return 0;
2220}
2221
2222static int si_populate_smc_tdp_limits_2(struct radeon_device *rdev,
2223					struct radeon_ps *radeon_state)
2224{
2225	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2226	struct si_power_info *si_pi = si_get_pi(rdev);
2227
2228	if (ni_pi->enable_power_containment) {
2229		SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2230		u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2231		int ret;
2232
2233		memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2234
2235		smc_table->dpm2Params.NearTDPLimit =
2236			cpu_to_be32(si_scale_power_for_smc(rdev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
2237		smc_table->dpm2Params.SafePowerLimit =
2238			cpu_to_be32(si_scale_power_for_smc((rdev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2239
2240		ret = si_copy_bytes_to_smc(rdev,
2241					   (si_pi->state_table_start +
2242					    offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2243					    offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
2244					   (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
2245					   sizeof(u32) * 2,
2246					   si_pi->sram_end);
2247		if (ret)
2248			return ret;
2249	}
2250
2251	return 0;
2252}
2253
2254static u16 si_calculate_power_efficiency_ratio(struct radeon_device *rdev,
2255					       const u16 prev_std_vddc,
2256					       const u16 curr_std_vddc)
2257{
2258	u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
2259	u64 prev_vddc = (u64)prev_std_vddc;
2260	u64 curr_vddc = (u64)curr_std_vddc;
2261	u64 pwr_efficiency_ratio, n, d;
2262
2263	if ((prev_vddc == 0) || (curr_vddc == 0))
2264		return 0;
2265
2266	n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
2267	d = prev_vddc * prev_vddc;
2268	pwr_efficiency_ratio = div64_u64(n, d);
2269
2270	if (pwr_efficiency_ratio > (u64)0xFFFF)
2271		return 0;
2272
2273	return (u16)pwr_efficiency_ratio;
2274}
2275
2276static bool si_should_disable_uvd_powertune(struct radeon_device *rdev,
2277					    struct radeon_ps *radeon_state)
2278{
2279	struct si_power_info *si_pi = si_get_pi(rdev);
2280
2281	if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
2282	    radeon_state->vclk && radeon_state->dclk)
2283		return true;
2284
2285	return false;
2286}
2287
2288static int si_populate_power_containment_values(struct radeon_device *rdev,
2289						struct radeon_ps *radeon_state,
2290						SISLANDS_SMC_SWSTATE *smc_state)
2291{
2292	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2293	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2294	struct ni_ps *state = ni_get_ps(radeon_state);
2295	SISLANDS_SMC_VOLTAGE_VALUE vddc;
2296	u32 prev_sclk;
2297	u32 max_sclk;
2298	u32 min_sclk;
2299	u16 prev_std_vddc;
2300	u16 curr_std_vddc;
2301	int i;
2302	u16 pwr_efficiency_ratio;
2303	u8 max_ps_percent;
2304	bool disable_uvd_power_tune;
2305	int ret;
2306
2307	if (ni_pi->enable_power_containment == false)
2308		return 0;
2309
2310	if (state->performance_level_count == 0)
2311		return -EINVAL;
2312
2313	if (smc_state->levelCount != state->performance_level_count)
2314		return -EINVAL;
2315
2316	disable_uvd_power_tune = si_should_disable_uvd_powertune(rdev, radeon_state);
2317
2318	smc_state->levels[0].dpm2.MaxPS = 0;
2319	smc_state->levels[0].dpm2.NearTDPDec = 0;
2320	smc_state->levels[0].dpm2.AboveSafeInc = 0;
2321	smc_state->levels[0].dpm2.BelowSafeInc = 0;
2322	smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
2323
2324	for (i = 1; i < state->performance_level_count; i++) {
2325		prev_sclk = state->performance_levels[i-1].sclk;
2326		max_sclk  = state->performance_levels[i].sclk;
2327		if (i == 1)
2328			max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
2329		else
2330			max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
2331
2332		if (prev_sclk > max_sclk)
2333			return -EINVAL;
2334
2335		if ((max_ps_percent == 0) ||
2336		    (prev_sclk == max_sclk) ||
2337		    disable_uvd_power_tune) {
2338			min_sclk = max_sclk;
2339		} else if (i == 1) {
2340			min_sclk = prev_sclk;
2341		} else {
2342			min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
2343		}
2344
2345		if (min_sclk < state->performance_levels[0].sclk)
2346			min_sclk = state->performance_levels[0].sclk;
2347
2348		if (min_sclk == 0)
2349			return -EINVAL;
2350
2351		ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
2352						state->performance_levels[i-1].vddc, &vddc);
2353		if (ret)
2354			return ret;
2355
2356		ret = si_get_std_voltage_value(rdev, &vddc, &prev_std_vddc);
2357		if (ret)
2358			return ret;
2359
2360		ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
2361						state->performance_levels[i].vddc, &vddc);
2362		if (ret)
2363			return ret;
2364
2365		ret = si_get_std_voltage_value(rdev, &vddc, &curr_std_vddc);
2366		if (ret)
2367			return ret;
2368
2369		pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(rdev,
2370									   prev_std_vddc, curr_std_vddc);
2371
2372		smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
2373		smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
2374		smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
2375		smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
2376		smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
2377	}
2378
2379	return 0;
2380}
2381
2382static int si_populate_sq_ramping_values(struct radeon_device *rdev,
2383					 struct radeon_ps *radeon_state,
2384					 SISLANDS_SMC_SWSTATE *smc_state)
2385{
2386	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2387	struct ni_ps *state = ni_get_ps(radeon_state);
2388	u32 sq_power_throttle, sq_power_throttle2;
2389	bool enable_sq_ramping = ni_pi->enable_sq_ramping;
2390	int i;
2391
2392	if (state->performance_level_count == 0)
2393		return -EINVAL;
2394
2395	if (smc_state->levelCount != state->performance_level_count)
2396		return -EINVAL;
2397
2398	if (rdev->pm.dpm.sq_ramping_threshold == 0)
2399		return -EINVAL;
2400
2401	if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
2402		enable_sq_ramping = false;
2403
2404	if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
2405		enable_sq_ramping = false;
2406
2407	if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
2408		enable_sq_ramping = false;
2409
2410	if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
2411		enable_sq_ramping = false;
2412
2413	if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
2414		enable_sq_ramping = false;
2415
2416	for (i = 0; i < state->performance_level_count; i++) {
2417		sq_power_throttle = 0;
2418		sq_power_throttle2 = 0;
2419
2420		if ((state->performance_levels[i].sclk >= rdev->pm.dpm.sq_ramping_threshold) &&
2421		    enable_sq_ramping) {
2422			sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
2423			sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
2424			sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
2425			sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
2426			sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
2427		} else {
2428			sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
2429			sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
2430		}
2431
2432		smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
2433		smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
2434	}
2435
2436	return 0;
2437}
2438
2439static int si_enable_power_containment(struct radeon_device *rdev,
2440				       struct radeon_ps *radeon_new_state,
2441				       bool enable)
2442{
2443	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2444	PPSMC_Result smc_result;
2445	int ret = 0;
2446
2447	if (ni_pi->enable_power_containment) {
2448		if (enable) {
2449			if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
2450				smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingActive);
2451				if (smc_result != PPSMC_Result_OK) {
2452					ret = -EINVAL;
2453					ni_pi->pc_enabled = false;
2454				} else {
2455					ni_pi->pc_enabled = true;
2456				}
2457			}
2458		} else {
2459			smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingInactive);
2460			if (smc_result != PPSMC_Result_OK)
2461				ret = -EINVAL;
2462			ni_pi->pc_enabled = false;
2463		}
2464	}
2465
2466	return ret;
2467}
2468
2469static int si_initialize_smc_dte_tables(struct radeon_device *rdev)
2470{
2471	struct si_power_info *si_pi = si_get_pi(rdev);
2472	int ret = 0;
2473	struct si_dte_data *dte_data = &si_pi->dte_data;
2474	Smc_SIslands_DTE_Configuration *dte_tables = NULL;
2475	u32 table_size;
2476	u8 tdep_count;
2477	u32 i;
2478
2479	if (dte_data == NULL)
2480		si_pi->enable_dte = false;
2481
2482	if (si_pi->enable_dte == false)
2483		return 0;
2484
2485	if (dte_data->k <= 0)
2486		return -EINVAL;
2487
2488	dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
2489	if (dte_tables == NULL) {
2490		si_pi->enable_dte = false;
2491		return -ENOMEM;
2492	}
2493
2494	table_size = dte_data->k;
2495
2496	if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
2497		table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
2498
2499	tdep_count = dte_data->tdep_count;
2500	if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
2501		tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
2502
2503	dte_tables->K = cpu_to_be32(table_size);
2504	dte_tables->T0 = cpu_to_be32(dte_data->t0);
2505	dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
2506	dte_tables->WindowSize = dte_data->window_size;
2507	dte_tables->temp_select = dte_data->temp_select;
2508	dte_tables->DTE_mode = dte_data->dte_mode;
2509	dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
2510
2511	if (tdep_count > 0)
2512		table_size--;
2513
2514	for (i = 0; i < table_size; i++) {
2515		dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
2516		dte_tables->R[i]   = cpu_to_be32(dte_data->r[i]);
2517	}
2518
2519	dte_tables->Tdep_count = tdep_count;
2520
2521	for (i = 0; i < (u32)tdep_count; i++) {
2522		dte_tables->T_limits[i] = dte_data->t_limits[i];
2523		dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
2524		dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
2525	}
2526
2527	ret = si_copy_bytes_to_smc(rdev, si_pi->dte_table_start, (u8 *)dte_tables,
2528				   sizeof(Smc_SIslands_DTE_Configuration), si_pi->sram_end);
2529	kfree(dte_tables);
2530
2531	return ret;
2532}
2533
2534static int si_get_cac_std_voltage_max_min(struct radeon_device *rdev,
2535					  u16 *max, u16 *min)
2536{
2537	struct si_power_info *si_pi = si_get_pi(rdev);
2538	struct radeon_cac_leakage_table *table =
2539		&rdev->pm.dpm.dyn_state.cac_leakage_table;
2540	u32 i;
2541	u32 v0_loadline;
2542
2543
2544	if (table == NULL)
2545		return -EINVAL;
2546
2547	*max = 0;
2548	*min = 0xFFFF;
2549
2550	for (i = 0; i < table->count; i++) {
2551		if (table->entries[i].vddc > *max)
2552			*max = table->entries[i].vddc;
2553		if (table->entries[i].vddc < *min)
2554			*min = table->entries[i].vddc;
2555	}
2556
2557	if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
2558		return -EINVAL;
2559
2560	v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
2561
2562	if (v0_loadline > 0xFFFFUL)
2563		return -EINVAL;
2564
2565	*min = (u16)v0_loadline;
2566
2567	if ((*min > *max) || (*max == 0) || (*min == 0))
2568		return -EINVAL;
2569
2570	return 0;
2571}
2572
2573static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
2574{
2575	return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
2576		SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
2577}
2578
2579static int si_init_dte_leakage_table(struct radeon_device *rdev,
2580				     PP_SIslands_CacConfig *cac_tables,
2581				     u16 vddc_max, u16 vddc_min, u16 vddc_step,
2582				     u16 t0, u16 t_step)
2583{
2584	struct si_power_info *si_pi = si_get_pi(rdev);
2585	u32 leakage;
2586	unsigned int i, j;
2587	s32 t;
2588	u32 smc_leakage;
2589	u32 scaling_factor;
2590	u16 voltage;
2591
2592	scaling_factor = si_get_smc_power_scaling_factor(rdev);
2593
2594	for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
2595		t = (1000 * (i * t_step + t0));
2596
2597		for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2598			voltage = vddc_max - (vddc_step * j);
2599
2600			si_calculate_leakage_for_v_and_t(rdev,
2601							 &si_pi->powertune_data->leakage_coefficients,
2602							 voltage,
2603							 t,
2604							 si_pi->dyn_powertune_data.cac_leakage,
2605							 &leakage);
2606
2607			smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2608
2609			if (smc_leakage > 0xFFFF)
2610				smc_leakage = 0xFFFF;
2611
2612			cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2613				cpu_to_be16((u16)smc_leakage);
2614		}
2615	}
2616	return 0;
2617}
2618
2619static int si_init_simplified_leakage_table(struct radeon_device *rdev,
2620					    PP_SIslands_CacConfig *cac_tables,
2621					    u16 vddc_max, u16 vddc_min, u16 vddc_step)
2622{
2623	struct si_power_info *si_pi = si_get_pi(rdev);
2624	u32 leakage;
2625	unsigned int i, j;
2626	u32 smc_leakage;
2627	u32 scaling_factor;
2628	u16 voltage;
2629
2630	scaling_factor = si_get_smc_power_scaling_factor(rdev);
2631
2632	for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2633		voltage = vddc_max - (vddc_step * j);
2634
2635		si_calculate_leakage_for_v(rdev,
2636					   &si_pi->powertune_data->leakage_coefficients,
2637					   si_pi->powertune_data->fixed_kt,
2638					   voltage,
2639					   si_pi->dyn_powertune_data.cac_leakage,
2640					   &leakage);
2641
2642		smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2643
2644		if (smc_leakage > 0xFFFF)
2645			smc_leakage = 0xFFFF;
2646
2647		for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
2648			cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2649				cpu_to_be16((u16)smc_leakage);
2650	}
2651	return 0;
2652}
2653
2654static int si_initialize_smc_cac_tables(struct radeon_device *rdev)
2655{
2656	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2657	struct si_power_info *si_pi = si_get_pi(rdev);
2658	PP_SIslands_CacConfig *cac_tables = NULL;
2659	u16 vddc_max, vddc_min, vddc_step;
2660	u16 t0, t_step;
2661	u32 load_line_slope, reg;
2662	int ret = 0;
2663	u32 ticks_per_us = radeon_get_xclk(rdev) / 100;
2664
2665	if (ni_pi->enable_cac == false)
2666		return 0;
2667
2668	cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
2669	if (!cac_tables)
2670		return -ENOMEM;
2671
2672	reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
2673	reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
2674	WREG32(CG_CAC_CTRL, reg);
2675
2676	si_pi->dyn_powertune_data.cac_leakage = rdev->pm.dpm.cac_leakage;
2677	si_pi->dyn_powertune_data.dc_pwr_value =
2678		si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
2679	si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(rdev);
2680	si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
2681
2682	si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
2683
2684	ret = si_get_cac_std_voltage_max_min(rdev, &vddc_max, &vddc_min);
2685	if (ret)
2686		goto done_free;
2687
2688	vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
2689	vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
2690	t_step = 4;
2691	t0 = 60;
2692
2693	if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
2694		ret = si_init_dte_leakage_table(rdev, cac_tables,
2695						vddc_max, vddc_min, vddc_step,
2696						t0, t_step);
2697	else
2698		ret = si_init_simplified_leakage_table(rdev, cac_tables,
2699						       vddc_max, vddc_min, vddc_step);
2700	if (ret)
2701		goto done_free;
2702
2703	load_line_slope = ((u32)rdev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
2704
2705	cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
2706	cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
2707	cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
2708	cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
2709	cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
2710	cac_tables->R_LL = cpu_to_be32(load_line_slope);
2711	cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
2712	cac_tables->calculation_repeats = cpu_to_be32(2);
2713	cac_tables->dc_cac = cpu_to_be32(0);
2714	cac_tables->log2_PG_LKG_SCALE = 12;
2715	cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
2716	cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
2717	cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
2718
2719	ret = si_copy_bytes_to_smc(rdev, si_pi->cac_table_start, (u8 *)cac_tables,
2720				   sizeof(PP_SIslands_CacConfig), si_pi->sram_end);
2721
2722	if (ret)
2723		goto done_free;
2724
2725	ret = si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
2726
2727done_free:
2728	if (ret) {
2729		ni_pi->enable_cac = false;
2730		ni_pi->enable_power_containment = false;
2731	}
2732
2733	kfree(cac_tables);
2734
2735	return 0;
2736}
2737
2738static int si_program_cac_config_registers(struct radeon_device *rdev,
2739					   const struct si_cac_config_reg *cac_config_regs)
2740{
2741	const struct si_cac_config_reg *config_regs = cac_config_regs;
2742	u32 data = 0, offset;
2743
2744	if (!config_regs)
2745		return -EINVAL;
2746
2747	while (config_regs->offset != 0xFFFFFFFF) {
2748		switch (config_regs->type) {
2749		case SISLANDS_CACCONFIG_CGIND:
2750			offset = SMC_CG_IND_START + config_regs->offset;
2751			if (offset < SMC_CG_IND_END)
2752				data = RREG32_SMC(offset);
2753			break;
2754		default:
2755			data = RREG32(config_regs->offset << 2);
2756			break;
2757		}
2758
2759		data &= ~config_regs->mask;
2760		data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
2761
2762		switch (config_regs->type) {
2763		case SISLANDS_CACCONFIG_CGIND:
2764			offset = SMC_CG_IND_START + config_regs->offset;
2765			if (offset < SMC_CG_IND_END)
2766				WREG32_SMC(offset, data);
2767			break;
2768		default:
2769			WREG32(config_regs->offset << 2, data);
2770			break;
2771		}
2772		config_regs++;
2773	}
2774	return 0;
2775}
2776
2777static int si_initialize_hardware_cac_manager(struct radeon_device *rdev)
2778{
2779	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2780	struct si_power_info *si_pi = si_get_pi(rdev);
2781	int ret;
2782
2783	if ((ni_pi->enable_cac == false) ||
2784	    (ni_pi->cac_configuration_required == false))
2785		return 0;
2786
2787	ret = si_program_cac_config_registers(rdev, si_pi->lcac_config);
2788	if (ret)
2789		return ret;
2790	ret = si_program_cac_config_registers(rdev, si_pi->cac_override);
2791	if (ret)
2792		return ret;
2793	ret = si_program_cac_config_registers(rdev, si_pi->cac_weights);
2794	if (ret)
2795		return ret;
2796
2797	return 0;
2798}
2799
2800static int si_enable_smc_cac(struct radeon_device *rdev,
2801			     struct radeon_ps *radeon_new_state,
2802			     bool enable)
2803{
2804	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2805	struct si_power_info *si_pi = si_get_pi(rdev);
2806	PPSMC_Result smc_result;
2807	int ret = 0;
2808
2809	if (ni_pi->enable_cac) {
2810		if (enable) {
2811			if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
2812				if (ni_pi->support_cac_long_term_average) {
2813					smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgEnable);
2814					if (smc_result != PPSMC_Result_OK)
2815						ni_pi->support_cac_long_term_average = false;
2816				}
2817
2818				smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
2819				if (smc_result != PPSMC_Result_OK) {
2820					ret = -EINVAL;
2821					ni_pi->cac_enabled = false;
2822				} else {
2823					ni_pi->cac_enabled = true;
2824				}
2825
2826				if (si_pi->enable_dte) {
2827					smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
2828					if (smc_result != PPSMC_Result_OK)
2829						ret = -EINVAL;
2830				}
2831			}
2832		} else if (ni_pi->cac_enabled) {
2833			if (si_pi->enable_dte)
2834				smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
2835
2836			smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
2837
2838			ni_pi->cac_enabled = false;
2839
2840			if (ni_pi->support_cac_long_term_average)
2841				smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgDisable);
2842		}
2843	}
2844	return ret;
2845}
2846
2847static int si_init_smc_spll_table(struct radeon_device *rdev)
2848{
2849	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2850	struct si_power_info *si_pi = si_get_pi(rdev);
2851	SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
2852	SISLANDS_SMC_SCLK_VALUE sclk_params;
2853	u32 fb_div, p_div;
2854	u32 clk_s, clk_v;
2855	u32 sclk = 0;
2856	int ret = 0;
2857	u32 tmp;
2858	int i;
2859
2860	if (si_pi->spll_table_start == 0)
2861		return -EINVAL;
2862
2863	spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
2864	if (spll_table == NULL)
2865		return -ENOMEM;
2866
2867	for (i = 0; i < 256; i++) {
2868		ret = si_calculate_sclk_params(rdev, sclk, &sclk_params);
2869		if (ret)
2870			break;
2871
2872		p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
2873		fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
2874		clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
2875		clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
2876
2877		fb_div &= ~0x00001FFF;
2878		fb_div >>= 1;
2879		clk_v >>= 6;
2880
2881		if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
2882			ret = -EINVAL;
2883		if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
2884			ret = -EINVAL;
2885		if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
2886			ret = -EINVAL;
2887		if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
2888			ret = -EINVAL;
2889
2890		if (ret)
2891			break;
2892
2893		tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
2894			((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
2895		spll_table->freq[i] = cpu_to_be32(tmp);
2896
2897		tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
2898			((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
2899		spll_table->ss[i] = cpu_to_be32(tmp);
2900
2901		sclk += 512;
2902	}
2903
2904
2905	if (!ret)
2906		ret = si_copy_bytes_to_smc(rdev, si_pi->spll_table_start,
2907					   (u8 *)spll_table, sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
2908					   si_pi->sram_end);
2909
2910	if (ret)
2911		ni_pi->enable_power_containment = false;
2912
2913	kfree(spll_table);
2914
2915	return ret;
2916}
2917
2918static u16 si_get_lower_of_leakage_and_vce_voltage(struct radeon_device *rdev,
2919						   u16 vce_voltage)
2920{
2921	u16 highest_leakage = 0;
2922	struct si_power_info *si_pi = si_get_pi(rdev);
2923	int i;
2924
2925	for (i = 0; i < si_pi->leakage_voltage.count; i++){
2926		if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
2927			highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
2928	}
2929
2930	if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
2931		return highest_leakage;
2932
2933	return vce_voltage;
2934}
2935
2936static int si_get_vce_clock_voltage(struct radeon_device *rdev,
2937				    u32 evclk, u32 ecclk, u16 *voltage)
2938{
2939	u32 i;
2940	int ret = -EINVAL;
2941	struct radeon_vce_clock_voltage_dependency_table *table =
2942		&rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
2943
2944	if (((evclk == 0) && (ecclk == 0)) ||
2945	    (table && (table->count == 0))) {
2946		*voltage = 0;
2947		return 0;
2948	}
2949
2950	for (i = 0; i < table->count; i++) {
2951		if ((evclk <= table->entries[i].evclk) &&
2952		    (ecclk <= table->entries[i].ecclk)) {
2953			*voltage = table->entries[i].v;
2954			ret = 0;
2955			break;
2956		}
2957	}
2958
2959	/* if no match return the highest voltage */
2960	if (ret)
2961		*voltage = table->entries[table->count - 1].v;
2962
2963	*voltage = si_get_lower_of_leakage_and_vce_voltage(rdev, *voltage);
2964
2965	return ret;
2966}
2967
2968static void si_apply_state_adjust_rules(struct radeon_device *rdev,
2969					struct radeon_ps *rps)
2970{
2971	struct ni_ps *ps = ni_get_ps(rps);
2972	struct radeon_clock_and_voltage_limits *max_limits;
2973	bool disable_mclk_switching = false;
2974	bool disable_sclk_switching = false;
2975	u32 mclk, sclk;
2976	u16 vddc, vddci, min_vce_voltage = 0;
2977	u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
2978	u32 max_sclk = 0, max_mclk = 0;
2979	int i;
2980
2981	if (rdev->family == CHIP_HAINAN) {
2982		if ((rdev->pdev->revision == 0x81) ||
2983		    (rdev->pdev->revision == 0x83) ||
2984		    (rdev->pdev->revision == 0xC3) ||
2985		    (rdev->pdev->device == 0x6664) ||
2986		    (rdev->pdev->device == 0x6665) ||
2987		    (rdev->pdev->device == 0x6667)) {
2988			max_sclk = 75000;
2989		}
2990		if ((rdev->pdev->revision == 0xC3) ||
2991		    (rdev->pdev->device == 0x6665)) {
2992			max_sclk = 60000;
2993			max_mclk = 80000;
2994		}
2995	} else if (rdev->family == CHIP_OLAND) {
2996		if ((rdev->pdev->revision == 0xC7) ||
2997		    (rdev->pdev->revision == 0x80) ||
2998		    (rdev->pdev->revision == 0x81) ||
2999		    (rdev->pdev->revision == 0x83) ||
3000		    (rdev->pdev->revision == 0x87) ||
3001		    (rdev->pdev->device == 0x6604) ||
3002		    (rdev->pdev->device == 0x6605)) {
3003			max_sclk = 75000;
3004		}
3005	}
3006
3007	if (rps->vce_active) {
3008		rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
3009		rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
3010		si_get_vce_clock_voltage(rdev, rps->evclk, rps->ecclk,
3011					 &min_vce_voltage);
3012	} else {
3013		rps->evclk = 0;
3014		rps->ecclk = 0;
3015	}
3016
3017	if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
3018	    ni_dpm_vblank_too_short(rdev))
3019		disable_mclk_switching = true;
3020
3021	if (rps->vclk || rps->dclk) {
3022		disable_mclk_switching = true;
3023		disable_sclk_switching = true;
3024	}
3025
3026	if (rdev->pm.dpm.ac_power)
3027		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
3028	else
3029		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
3030
3031	for (i = ps->performance_level_count - 2; i >= 0; i--) {
3032		if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
3033			ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
3034	}
3035	if (rdev->pm.dpm.ac_power == false) {
3036		for (i = 0; i < ps->performance_level_count; i++) {
3037			if (ps->performance_levels[i].mclk > max_limits->mclk)
3038				ps->performance_levels[i].mclk = max_limits->mclk;
3039			if (ps->performance_levels[i].sclk > max_limits->sclk)
3040				ps->performance_levels[i].sclk = max_limits->sclk;
3041			if (ps->performance_levels[i].vddc > max_limits->vddc)
3042				ps->performance_levels[i].vddc = max_limits->vddc;
3043			if (ps->performance_levels[i].vddci > max_limits->vddci)
3044				ps->performance_levels[i].vddci = max_limits->vddci;
3045		}
3046	}
3047
3048	/* limit clocks to max supported clocks based on voltage dependency tables */
3049	btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3050							&max_sclk_vddc);
3051	btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3052							&max_mclk_vddci);
3053	btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3054							&max_mclk_vddc);
3055
3056	for (i = 0; i < ps->performance_level_count; i++) {
3057		if (max_sclk_vddc) {
3058			if (ps->performance_levels[i].sclk > max_sclk_vddc)
3059				ps->performance_levels[i].sclk = max_sclk_vddc;
3060		}
3061		if (max_mclk_vddci) {
3062			if (ps->performance_levels[i].mclk > max_mclk_vddci)
3063				ps->performance_levels[i].mclk = max_mclk_vddci;
3064		}
3065		if (max_mclk_vddc) {
3066			if (ps->performance_levels[i].mclk > max_mclk_vddc)
3067				ps->performance_levels[i].mclk = max_mclk_vddc;
3068		}
3069		if (max_mclk) {
3070			if (ps->performance_levels[i].mclk > max_mclk)
3071				ps->performance_levels[i].mclk = max_mclk;
3072		}
3073		if (max_sclk) {
3074			if (ps->performance_levels[i].sclk > max_sclk)
3075				ps->performance_levels[i].sclk = max_sclk;
3076		}
3077	}
3078
3079	/* XXX validate the min clocks required for display */
3080
3081	if (disable_mclk_switching) {
3082		mclk  = ps->performance_levels[ps->performance_level_count - 1].mclk;
3083		vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
3084	} else {
3085		mclk = ps->performance_levels[0].mclk;
3086		vddci = ps->performance_levels[0].vddci;
3087	}
3088
3089	if (disable_sclk_switching) {
3090		sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
3091		vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
3092	} else {
3093		sclk = ps->performance_levels[0].sclk;
3094		vddc = ps->performance_levels[0].vddc;
3095	}
3096
3097	if (rps->vce_active) {
3098		if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
3099			sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
3100		if (mclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk)
3101			mclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk;
3102	}
3103
3104	/* adjusted low state */
3105	ps->performance_levels[0].sclk = sclk;
3106	ps->performance_levels[0].mclk = mclk;
3107	ps->performance_levels[0].vddc = vddc;
3108	ps->performance_levels[0].vddci = vddci;
3109
3110	if (disable_sclk_switching) {
3111		sclk = ps->performance_levels[0].sclk;
3112		for (i = 1; i < ps->performance_level_count; i++) {
3113			if (sclk < ps->performance_levels[i].sclk)
3114				sclk = ps->performance_levels[i].sclk;
3115		}
3116		for (i = 0; i < ps->performance_level_count; i++) {
3117			ps->performance_levels[i].sclk = sclk;
3118			ps->performance_levels[i].vddc = vddc;
3119		}
3120	} else {
3121		for (i = 1; i < ps->performance_level_count; i++) {
3122			if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
3123				ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
3124			if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
3125				ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
3126		}
3127	}
3128
3129	if (disable_mclk_switching) {
3130		mclk = ps->performance_levels[0].mclk;
3131		for (i = 1; i < ps->performance_level_count; i++) {
3132			if (mclk < ps->performance_levels[i].mclk)
3133				mclk = ps->performance_levels[i].mclk;
3134		}
3135		for (i = 0; i < ps->performance_level_count; i++) {
3136			ps->performance_levels[i].mclk = mclk;
3137			ps->performance_levels[i].vddci = vddci;
3138		}
3139	} else {
3140		for (i = 1; i < ps->performance_level_count; i++) {
3141			if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
3142				ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
3143			if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
3144				ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
3145		}
3146	}
3147
3148	for (i = 0; i < ps->performance_level_count; i++)
3149		btc_adjust_clock_combinations(rdev, max_limits,
3150					      &ps->performance_levels[i]);
3151
3152	for (i = 0; i < ps->performance_level_count; i++) {
3153		if (ps->performance_levels[i].vddc < min_vce_voltage)
3154			ps->performance_levels[i].vddc = min_vce_voltage;
3155		btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3156						   ps->performance_levels[i].sclk,
3157						   max_limits->vddc,  &ps->performance_levels[i].vddc);
3158		btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3159						   ps->performance_levels[i].mclk,
3160						   max_limits->vddci, &ps->performance_levels[i].vddci);
3161		btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3162						   ps->performance_levels[i].mclk,
3163						   max_limits->vddc,  &ps->performance_levels[i].vddc);
3164		btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
3165						   rdev->clock.current_dispclk,
3166						   max_limits->vddc,  &ps->performance_levels[i].vddc);
3167	}
3168
3169	for (i = 0; i < ps->performance_level_count; i++) {
3170		btc_apply_voltage_delta_rules(rdev,
3171					      max_limits->vddc, max_limits->vddci,
3172					      &ps->performance_levels[i].vddc,
3173					      &ps->performance_levels[i].vddci);
3174	}
3175
3176	ps->dc_compatible = true;
3177	for (i = 0; i < ps->performance_level_count; i++) {
3178		if (ps->performance_levels[i].vddc > rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
3179			ps->dc_compatible = false;
3180	}
3181}
3182
3183#if 0
3184static int si_read_smc_soft_register(struct radeon_device *rdev,
3185				     u16 reg_offset, u32 *value)
3186{
3187	struct si_power_info *si_pi = si_get_pi(rdev);
3188
3189	return si_read_smc_sram_dword(rdev,
3190				      si_pi->soft_regs_start + reg_offset, value,
3191				      si_pi->sram_end);
3192}
3193#endif
3194
3195static int si_write_smc_soft_register(struct radeon_device *rdev,
3196				      u16 reg_offset, u32 value)
3197{
3198	struct si_power_info *si_pi = si_get_pi(rdev);
3199
3200	return si_write_smc_sram_dword(rdev,
3201				       si_pi->soft_regs_start + reg_offset,
3202				       value, si_pi->sram_end);
3203}
3204
3205static bool si_is_special_1gb_platform(struct radeon_device *rdev)
3206{
3207	bool ret = false;
3208	u32 tmp, width, row, column, bank, density;
3209	bool is_memory_gddr5, is_special;
3210
3211	tmp = RREG32(MC_SEQ_MISC0);
3212	is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
3213	is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
3214		& (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
3215
3216	WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
3217	width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
3218
3219	tmp = RREG32(MC_ARB_RAMCFG);
3220	row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
3221	column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
3222	bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
3223
3224	density = (1 << (row + column - 20 + bank)) * width;
3225
3226	if ((rdev->pdev->device == 0x6819) &&
3227	    is_memory_gddr5 && is_special && (density == 0x400))
3228		ret = true;
3229
3230	return ret;
3231}
3232
3233static void si_get_leakage_vddc(struct radeon_device *rdev)
3234{
3235	struct si_power_info *si_pi = si_get_pi(rdev);
3236	u16 vddc, count = 0;
3237	int i, ret;
3238
3239	for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
3240		ret = radeon_atom_get_leakage_vddc_based_on_leakage_idx(rdev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
3241
3242		if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
3243			si_pi->leakage_voltage.entries[count].voltage = vddc;
3244			si_pi->leakage_voltage.entries[count].leakage_index =
3245				SISLANDS_LEAKAGE_INDEX0 + i;
3246			count++;
3247		}
3248	}
3249	si_pi->leakage_voltage.count = count;
3250}
3251
3252static int si_get_leakage_voltage_from_leakage_index(struct radeon_device *rdev,
3253						     u32 index, u16 *leakage_voltage)
3254{
3255	struct si_power_info *si_pi = si_get_pi(rdev);
3256	int i;
3257
3258	if (leakage_voltage == NULL)
3259		return -EINVAL;
3260
3261	if ((index & 0xff00) != 0xff00)
3262		return -EINVAL;
3263
3264	if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
3265		return -EINVAL;
3266
3267	if (index < SISLANDS_LEAKAGE_INDEX0)
3268		return -EINVAL;
3269
3270	for (i = 0; i < si_pi->leakage_voltage.count; i++) {
3271		if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
3272			*leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
3273			return 0;
3274		}
3275	}
3276	return -EAGAIN;
3277}
3278
3279static void si_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
3280{
3281	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3282	bool want_thermal_protection;
3283	enum radeon_dpm_event_src dpm_event_src;
3284
3285	switch (sources) {
3286	case 0:
3287	default:
3288		want_thermal_protection = false;
3289		break;
3290	case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
3291		want_thermal_protection = true;
3292		dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
3293		break;
3294	case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
3295		want_thermal_protection = true;
3296		dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
3297		break;
3298	case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
3299	      (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
3300		want_thermal_protection = true;
3301		dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
3302		break;
3303	}
3304
3305	if (want_thermal_protection) {
3306		WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
3307		if (pi->thermal_protection)
3308			WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3309	} else {
3310		WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3311	}
3312}
3313
3314static void si_enable_auto_throttle_source(struct radeon_device *rdev,
3315					   enum radeon_dpm_auto_throttle_src source,
3316					   bool enable)
3317{
3318	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3319
3320	if (enable) {
3321		if (!(pi->active_auto_throttle_sources & (1 << source))) {
3322			pi->active_auto_throttle_sources |= 1 << source;
3323			si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
3324		}
3325	} else {
3326		if (pi->active_auto_throttle_sources & (1 << source)) {
3327			pi->active_auto_throttle_sources &= ~(1 << source);
3328			si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
3329		}
3330	}
3331}
3332
3333static void si_start_dpm(struct radeon_device *rdev)
3334{
3335	WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
3336}
3337
3338static void si_stop_dpm(struct radeon_device *rdev)
3339{
3340	WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
3341}
3342
3343static void si_enable_sclk_control(struct radeon_device *rdev, bool enable)
3344{
3345	if (enable)
3346		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
3347	else
3348		WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
3349
3350}
3351
3352#if 0
3353static int si_notify_hardware_of_thermal_state(struct radeon_device *rdev,
3354					       u32 thermal_level)
3355{
3356	PPSMC_Result ret;
3357
3358	if (thermal_level == 0) {
3359		ret = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
3360		if (ret == PPSMC_Result_OK)
3361			return 0;
3362		else
3363			return -EINVAL;
3364	}
3365	return 0;
3366}
3367
3368static void si_notify_hardware_vpu_recovery_event(struct radeon_device *rdev)
3369{
3370	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
3371}
3372#endif
3373
3374#if 0
3375static int si_notify_hw_of_powersource(struct radeon_device *rdev, bool ac_power)
3376{
3377	if (ac_power)
3378		return (si_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
3379			0 : -EINVAL;
3380
3381	return 0;
3382}
3383#endif
3384
3385static PPSMC_Result si_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
3386						      PPSMC_Msg msg, u32 parameter)
3387{
3388	WREG32(SMC_SCRATCH0, parameter);
3389	return si_send_msg_to_smc(rdev, msg);
3390}
3391
3392static int si_restrict_performance_levels_before_switch(struct radeon_device *rdev)
3393{
3394	if (si_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
3395		return -EINVAL;
3396
3397	return (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
3398		0 : -EINVAL;
3399}
3400
3401int si_dpm_force_performance_level(struct radeon_device *rdev,
3402				   enum radeon_dpm_forced_level level)
3403{
3404	struct radeon_ps *rps = rdev->pm.dpm.current_ps;
3405	struct ni_ps *ps = ni_get_ps(rps);
3406	u32 levels = ps->performance_level_count;
3407
3408	if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
3409		if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
3410			return -EINVAL;
3411
3412		if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
3413			return -EINVAL;
3414	} else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
3415		if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3416			return -EINVAL;
3417
3418		if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
3419			return -EINVAL;
3420	} else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
3421		if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3422			return -EINVAL;
3423
3424		if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
3425			return -EINVAL;
3426	}
3427
3428	rdev->pm.dpm.forced_level = level;
3429
3430	return 0;
3431}
3432
3433#if 0
3434static int si_set_boot_state(struct radeon_device *rdev)
3435{
3436	return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
3437		0 : -EINVAL;
3438}
3439#endif
3440
3441static int si_set_sw_state(struct radeon_device *rdev)
3442{
3443	return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
3444		0 : -EINVAL;
3445}
3446
3447static int si_halt_smc(struct radeon_device *rdev)
3448{
3449	if (si_send_msg_to_smc(rdev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
3450		return -EINVAL;
3451
3452	return (si_wait_for_smc_inactive(rdev) == PPSMC_Result_OK) ?
3453		0 : -EINVAL;
3454}
3455
3456static int si_resume_smc(struct radeon_device *rdev)
3457{
3458	if (si_send_msg_to_smc(rdev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
3459		return -EINVAL;
3460
3461	return (si_send_msg_to_smc(rdev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
3462		0 : -EINVAL;
3463}
3464
3465static void si_dpm_start_smc(struct radeon_device *rdev)
3466{
3467	si_program_jump_on_start(rdev);
3468	si_start_smc(rdev);
3469	si_start_smc_clock(rdev);
3470}
3471
3472static void si_dpm_stop_smc(struct radeon_device *rdev)
3473{
3474	si_reset_smc(rdev);
3475	si_stop_smc_clock(rdev);
3476}
3477
3478static int si_process_firmware_header(struct radeon_device *rdev)
3479{
3480	struct si_power_info *si_pi = si_get_pi(rdev);
3481	u32 tmp;
3482	int ret;
3483
3484	ret = si_read_smc_sram_dword(rdev,
3485				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3486				     SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
3487				     &tmp, si_pi->sram_end);
3488	if (ret)
3489		return ret;
3490
3491	si_pi->state_table_start = tmp;
3492
3493	ret = si_read_smc_sram_dword(rdev,
3494				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3495				     SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
3496				     &tmp, si_pi->sram_end);
3497	if (ret)
3498		return ret;
3499
3500	si_pi->soft_regs_start = tmp;
3501
3502	ret = si_read_smc_sram_dword(rdev,
3503				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3504				     SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
3505				     &tmp, si_pi->sram_end);
3506	if (ret)
3507		return ret;
3508
3509	si_pi->mc_reg_table_start = tmp;
3510
3511	ret = si_read_smc_sram_dword(rdev,
3512				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3513				     SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
3514				     &tmp, si_pi->sram_end);
3515	if (ret)
3516		return ret;
3517
3518	si_pi->fan_table_start = tmp;
3519
3520	ret = si_read_smc_sram_dword(rdev,
3521				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3522				     SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
3523				     &tmp, si_pi->sram_end);
3524	if (ret)
3525		return ret;
3526
3527	si_pi->arb_table_start = tmp;
3528
3529	ret = si_read_smc_sram_dword(rdev,
3530				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3531				     SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
3532				     &tmp, si_pi->sram_end);
3533	if (ret)
3534		return ret;
3535
3536	si_pi->cac_table_start = tmp;
3537
3538	ret = si_read_smc_sram_dword(rdev,
3539				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3540				     SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
3541				     &tmp, si_pi->sram_end);
3542	if (ret)
3543		return ret;
3544
3545	si_pi->dte_table_start = tmp;
3546
3547	ret = si_read_smc_sram_dword(rdev,
3548				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3549				     SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
3550				     &tmp, si_pi->sram_end);
3551	if (ret)
3552		return ret;
3553
3554	si_pi->spll_table_start = tmp;
3555
3556	ret = si_read_smc_sram_dword(rdev,
3557				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3558				     SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
3559				     &tmp, si_pi->sram_end);
3560	if (ret)
3561		return ret;
3562
3563	si_pi->papm_cfg_table_start = tmp;
3564
3565	return ret;
3566}
3567
3568static void si_read_clock_registers(struct radeon_device *rdev)
3569{
3570	struct si_power_info *si_pi = si_get_pi(rdev);
3571
3572	si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
3573	si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
3574	si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
3575	si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
3576	si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
3577	si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
3578	si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
3579	si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
3580	si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
3581	si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
3582	si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
3583	si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
3584	si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
3585	si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
3586	si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
3587}
3588
3589static void si_enable_thermal_protection(struct radeon_device *rdev,
3590					  bool enable)
3591{
3592	if (enable)
3593		WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3594	else
3595		WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3596}
3597
3598static void si_enable_acpi_power_management(struct radeon_device *rdev)
3599{
3600	WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
3601}
3602
3603#if 0
3604static int si_enter_ulp_state(struct radeon_device *rdev)
3605{
3606	WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
3607
3608	udelay(25000);
3609
3610	return 0;
3611}
3612
3613static int si_exit_ulp_state(struct radeon_device *rdev)
3614{
3615	int i;
3616
3617	WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
3618
3619	udelay(7000);
3620
3621	for (i = 0; i < rdev->usec_timeout; i++) {
3622		if (RREG32(SMC_RESP_0) == 1)
3623			break;
3624		udelay(1000);
3625	}
3626
3627	return 0;
3628}
3629#endif
3630
3631static int si_notify_smc_display_change(struct radeon_device *rdev,
3632				     bool has_display)
3633{
3634	PPSMC_Msg msg = has_display ?
3635		PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
3636
3637	return (si_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ?
3638		0 : -EINVAL;
3639}
3640
3641static void si_program_response_times(struct radeon_device *rdev)
3642{
3643	u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
3644	u32 vddc_dly, acpi_dly, vbi_dly;
3645	u32 reference_clock;
3646
3647	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
3648
3649	voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
3650	backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
3651
3652	if (voltage_response_time == 0)
3653		voltage_response_time = 1000;
3654
3655	acpi_delay_time = 15000;
3656	vbi_time_out = 100000;
3657
3658	reference_clock = radeon_get_xclk(rdev);
3659
3660	vddc_dly = (voltage_response_time  * reference_clock) / 100;
3661	acpi_dly = (acpi_delay_time * reference_clock) / 100;
3662	vbi_dly  = (vbi_time_out * reference_clock) / 100;
3663
3664	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_vreg,  vddc_dly);
3665	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_acpi,  acpi_dly);
3666	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
3667	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
3668}
3669
3670static void si_program_ds_registers(struct radeon_device *rdev)
3671{
3672	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3673	u32 tmp = 1; /* XXX: 0x10 on tahiti A0 */
3674
3675	if (eg_pi->sclk_deep_sleep) {
3676		WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
3677		WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
3678			 ~AUTOSCALE_ON_SS_CLEAR);
3679	}
3680}
3681
3682static void si_program_display_gap(struct radeon_device *rdev)
3683{
3684	u32 tmp, pipe;
3685	int i;
3686
3687	tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
3688	if (rdev->pm.dpm.new_active_crtc_count > 0)
3689		tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
3690	else
3691		tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
3692
3693	if (rdev->pm.dpm.new_active_crtc_count > 1)
3694		tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
3695	else
3696		tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
3697
3698	WREG32(CG_DISPLAY_GAP_CNTL, tmp);
3699
3700	tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
3701	pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
3702
3703	if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
3704	    (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
3705		/* find the first active crtc */
3706		for (i = 0; i < rdev->num_crtc; i++) {
3707			if (rdev->pm.dpm.new_active_crtcs & (1 << i))
3708				break;
3709		}
3710		if (i == rdev->num_crtc)
3711			pipe = 0;
3712		else
3713			pipe = i;
3714
3715		tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
3716		tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
3717		WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
3718	}
3719
3720	/* Setting this to false forces the performance state to low if the crtcs are disabled.
3721	 * This can be a problem on PowerXpress systems or if you want to use the card
3722	 * for offscreen rendering or compute if there are no crtcs enabled.
3723	 */
3724	si_notify_smc_display_change(rdev, rdev->pm.dpm.new_active_crtc_count > 0);
3725}
3726
3727static void si_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
3728{
3729	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3730
3731	if (enable) {
3732		if (pi->sclk_ss)
3733			WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
3734	} else {
3735		WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
3736		WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
3737	}
3738}
3739
3740static void si_setup_bsp(struct radeon_device *rdev)
3741{
3742	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3743	u32 xclk = radeon_get_xclk(rdev);
3744
3745	r600_calculate_u_and_p(pi->asi,
3746			       xclk,
3747			       16,
3748			       &pi->bsp,
3749			       &pi->bsu);
3750
3751	r600_calculate_u_and_p(pi->pasi,
3752			       xclk,
3753			       16,
3754			       &pi->pbsp,
3755			       &pi->pbsu);
3756
3757
3758	pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
3759	pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
3760
3761	WREG32(CG_BSP, pi->dsp);
3762}
3763
3764static void si_program_git(struct radeon_device *rdev)
3765{
3766	WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
3767}
3768
3769static void si_program_tp(struct radeon_device *rdev)
3770{
3771	int i;
3772	enum r600_td td = R600_TD_DFLT;
3773
3774	for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
3775		WREG32(CG_FFCT_0 + (i * 4), (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
3776
3777	if (td == R600_TD_AUTO)
3778		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
3779	else
3780		WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
3781
3782	if (td == R600_TD_UP)
3783		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
3784
3785	if (td == R600_TD_DOWN)
3786		WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
3787}
3788
3789static void si_program_tpp(struct radeon_device *rdev)
3790{
3791	WREG32(CG_TPC, R600_TPC_DFLT);
3792}
3793
3794static void si_program_sstp(struct radeon_device *rdev)
3795{
3796	WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
3797}
3798
3799static void si_enable_display_gap(struct radeon_device *rdev)
3800{
3801	u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
3802
3803	tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
3804	tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
3805		DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
3806
3807	tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
3808	tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
3809		DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
3810	WREG32(CG_DISPLAY_GAP_CNTL, tmp);
3811}
3812
3813static void si_program_vc(struct radeon_device *rdev)
3814{
3815	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3816
3817	WREG32(CG_FTV, pi->vrc);
3818}
3819
3820static void si_clear_vc(struct radeon_device *rdev)
3821{
3822	WREG32(CG_FTV, 0);
3823}
3824
3825u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
3826{
3827	u8 mc_para_index;
3828
3829	if (memory_clock < 10000)
3830		mc_para_index = 0;
3831	else if (memory_clock >= 80000)
3832		mc_para_index = 0x0f;
3833	else
3834		mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
3835	return mc_para_index;
3836}
3837
3838u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
3839{
3840	u8 mc_para_index;
3841
3842	if (strobe_mode) {
3843		if (memory_clock < 12500)
3844			mc_para_index = 0x00;
3845		else if (memory_clock > 47500)
3846			mc_para_index = 0x0f;
3847		else
3848			mc_para_index = (u8)((memory_clock - 10000) / 2500);
3849	} else {
3850		if (memory_clock < 65000)
3851			mc_para_index = 0x00;
3852		else if (memory_clock > 135000)
3853			mc_para_index = 0x0f;
3854		else
3855			mc_para_index = (u8)((memory_clock - 60000) / 5000);
3856	}
3857	return mc_para_index;
3858}
3859
3860static u8 si_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
3861{
3862	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3863	bool strobe_mode = false;
3864	u8 result = 0;
3865
3866	if (mclk <= pi->mclk_strobe_mode_threshold)
3867		strobe_mode = true;
3868
3869	if (pi->mem_gddr5)
3870		result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
3871	else
3872		result = si_get_ddr3_mclk_frequency_ratio(mclk);
3873
3874	if (strobe_mode)
3875		result |= SISLANDS_SMC_STROBE_ENABLE;
3876
3877	return result;
3878}
3879
3880static int si_upload_firmware(struct radeon_device *rdev)
3881{
3882	struct si_power_info *si_pi = si_get_pi(rdev);
3883	int ret;
3884
3885	si_reset_smc(rdev);
3886	si_stop_smc_clock(rdev);
3887
3888	ret = si_load_smc_ucode(rdev, si_pi->sram_end);
3889
3890	return ret;
3891}
3892
3893static bool si_validate_phase_shedding_tables(struct radeon_device *rdev,
3894					      const struct atom_voltage_table *table,
3895					      const struct radeon_phase_shedding_limits_table *limits)
3896{
3897	u32 data, num_bits, num_levels;
3898
3899	if ((table == NULL) || (limits == NULL))
3900		return false;
3901
3902	data = table->mask_low;
3903
3904	num_bits = hweight32(data);
3905
3906	if (num_bits == 0)
3907		return false;
3908
3909	num_levels = (1 << num_bits);
3910
3911	if (table->count != num_levels)
3912		return false;
3913
3914	if (limits->count != (num_levels - 1))
3915		return false;
3916
3917	return true;
3918}
3919
3920void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
3921					      u32 max_voltage_steps,
3922					      struct atom_voltage_table *voltage_table)
3923{
3924	unsigned int i, diff;
3925
3926	if (voltage_table->count <= max_voltage_steps)
3927		return;
3928
3929	diff = voltage_table->count - max_voltage_steps;
3930
3931	for (i= 0; i < max_voltage_steps; i++)
3932		voltage_table->entries[i] = voltage_table->entries[i + diff];
3933
3934	voltage_table->count = max_voltage_steps;
3935}
3936
3937static int si_get_svi2_voltage_table(struct radeon_device *rdev,
3938				     struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
3939				     struct atom_voltage_table *voltage_table)
3940{
3941	u32 i;
3942
3943	if (voltage_dependency_table == NULL)
3944		return -EINVAL;
3945
3946	voltage_table->mask_low = 0;
3947	voltage_table->phase_delay = 0;
3948
3949	voltage_table->count = voltage_dependency_table->count;
3950	for (i = 0; i < voltage_table->count; i++) {
3951		voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
3952		voltage_table->entries[i].smio_low = 0;
3953	}
3954
3955	return 0;
3956}
3957
3958static int si_construct_voltage_tables(struct radeon_device *rdev)
3959{
3960	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3961	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3962	struct si_power_info *si_pi = si_get_pi(rdev);
3963	int ret;
3964
3965	if (pi->voltage_control) {
3966		ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
3967						    VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
3968		if (ret)
3969			return ret;
3970
3971		if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
3972			si_trim_voltage_table_to_fit_state_table(rdev,
3973								 SISLANDS_MAX_NO_VREG_STEPS,
3974								 &eg_pi->vddc_voltage_table);
3975	} else if (si_pi->voltage_control_svi2) {
3976		ret = si_get_svi2_voltage_table(rdev,
3977						&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3978						&eg_pi->vddc_voltage_table);
3979		if (ret)
3980			return ret;
3981	} else {
3982		return -EINVAL;
3983	}
3984
3985	if (eg_pi->vddci_control) {
3986		ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
3987						    VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
3988		if (ret)
3989			return ret;
3990
3991		if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
3992			si_trim_voltage_table_to_fit_state_table(rdev,
3993								 SISLANDS_MAX_NO_VREG_STEPS,
3994								 &eg_pi->vddci_voltage_table);
3995	}
3996	if (si_pi->vddci_control_svi2) {
3997		ret = si_get_svi2_voltage_table(rdev,
3998						&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3999						&eg_pi->vddci_voltage_table);
4000		if (ret)
4001			return ret;
4002	}
4003
4004	if (pi->mvdd_control) {
4005		ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
4006						    VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
4007
4008		if (ret) {
4009			pi->mvdd_control = false;
4010			return ret;
4011		}
4012
4013		if (si_pi->mvdd_voltage_table.count == 0) {
4014			pi->mvdd_control = false;
4015			return -EINVAL;
4016		}
4017
4018		if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
4019			si_trim_voltage_table_to_fit_state_table(rdev,
4020								 SISLANDS_MAX_NO_VREG_STEPS,
4021								 &si_pi->mvdd_voltage_table);
4022	}
4023
4024	if (si_pi->vddc_phase_shed_control) {
4025		ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
4026						    VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
4027		if (ret)
4028			si_pi->vddc_phase_shed_control = false;
4029
4030		if ((si_pi->vddc_phase_shed_table.count == 0) ||
4031		    (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
4032			si_pi->vddc_phase_shed_control = false;
4033	}
4034
4035	return 0;
4036}
4037
4038static void si_populate_smc_voltage_table(struct radeon_device *rdev,
4039					  const struct atom_voltage_table *voltage_table,
4040					  SISLANDS_SMC_STATETABLE *table)
4041{
4042	unsigned int i;
4043
4044	for (i = 0; i < voltage_table->count; i++)
4045		table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
4046}
4047
4048static int si_populate_smc_voltage_tables(struct radeon_device *rdev,
4049					  SISLANDS_SMC_STATETABLE *table)
4050{
4051	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4052	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4053	struct si_power_info *si_pi = si_get_pi(rdev);
4054	u8 i;
4055
4056	if (si_pi->voltage_control_svi2) {
4057		si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
4058			si_pi->svc_gpio_id);
4059		si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
4060			si_pi->svd_gpio_id);
4061		si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
4062					   2);
4063	} else {
4064		if (eg_pi->vddc_voltage_table.count) {
4065			si_populate_smc_voltage_table(rdev, &eg_pi->vddc_voltage_table, table);
4066			table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
4067				cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
4068
4069			for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
4070				if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
4071					table->maxVDDCIndexInPPTable = i;
4072					break;
4073				}
4074			}
4075		}
4076
4077		if (eg_pi->vddci_voltage_table.count) {
4078			si_populate_smc_voltage_table(rdev, &eg_pi->vddci_voltage_table, table);
4079
4080			table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
4081				cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
4082		}
4083
4084
4085		if (si_pi->mvdd_voltage_table.count) {
4086			si_populate_smc_voltage_table(rdev, &si_pi->mvdd_voltage_table, table);
4087
4088			table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
4089				cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
4090		}
4091
4092		if (si_pi->vddc_phase_shed_control) {
4093			if (si_validate_phase_shedding_tables(rdev, &si_pi->vddc_phase_shed_table,
4094							      &rdev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
4095				si_populate_smc_voltage_table(rdev, &si_pi->vddc_phase_shed_table, table);
4096
4097				table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC_PHASE_SHEDDING] =
4098					cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
4099
4100				si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
4101							   (u32)si_pi->vddc_phase_shed_table.phase_delay);
4102			} else {
4103				si_pi->vddc_phase_shed_control = false;
4104			}
4105		}
4106	}
4107
4108	return 0;
4109}
4110
4111static int si_populate_voltage_value(struct radeon_device *rdev,
4112				     const struct atom_voltage_table *table,
4113				     u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4114{
4115	unsigned int i;
4116
4117	for (i = 0; i < table->count; i++) {
4118		if (value <= table->entries[i].value) {
4119			voltage->index = (u8)i;
4120			voltage->value = cpu_to_be16(table->entries[i].value);
4121			break;
4122		}
4123	}
4124
4125	if (i >= table->count)
4126		return -EINVAL;
4127
4128	return 0;
4129}
4130
4131static int si_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
4132				  SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4133{
4134	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4135	struct si_power_info *si_pi = si_get_pi(rdev);
4136
4137	if (pi->mvdd_control) {
4138		if (mclk <= pi->mvdd_split_frequency)
4139			voltage->index = 0;
4140		else
4141			voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
4142
4143		voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
4144	}
4145	return 0;
4146}
4147
4148static int si_get_std_voltage_value(struct radeon_device *rdev,
4149				    SISLANDS_SMC_VOLTAGE_VALUE *voltage,
4150				    u16 *std_voltage)
4151{
4152	u16 v_index;
4153	bool voltage_found = false;
4154	*std_voltage = be16_to_cpu(voltage->value);
4155
4156	if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
4157		if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
4158			if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
4159				return -EINVAL;
4160
4161			for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4162				if (be16_to_cpu(voltage->value) ==
4163				    (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4164					voltage_found = true;
4165					if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4166						*std_voltage =
4167							rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4168					else
4169						*std_voltage =
4170							rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4171					break;
4172				}
4173			}
4174
4175			if (!voltage_found) {
4176				for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4177					if (be16_to_cpu(voltage->value) <=
4178					    (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4179						voltage_found = true;
4180						if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4181							*std_voltage =
4182								rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4183						else
4184							*std_voltage =
4185								rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4186						break;
4187					}
4188				}
4189			}
4190		} else {
4191			if ((u32)voltage->index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4192				*std_voltage = rdev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
4193		}
4194	}
4195
4196	return 0;
4197}
4198
4199static int si_populate_std_voltage_value(struct radeon_device *rdev,
4200					 u16 value, u8 index,
4201					 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4202{
4203	voltage->index = index;
4204	voltage->value = cpu_to_be16(value);
4205
4206	return 0;
4207}
4208
4209static int si_populate_phase_shedding_value(struct radeon_device *rdev,
4210					    const struct radeon_phase_shedding_limits_table *limits,
4211					    u16 voltage, u32 sclk, u32 mclk,
4212					    SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
4213{
4214	unsigned int i;
4215
4216	for (i = 0; i < limits->count; i++) {
4217		if ((voltage <= limits->entries[i].voltage) &&
4218		    (sclk <= limits->entries[i].sclk) &&
4219		    (mclk <= limits->entries[i].mclk))
4220			break;
4221	}
4222
4223	smc_voltage->phase_settings = (u8)i;
4224
4225	return 0;
4226}
4227
4228static int si_init_arb_table_index(struct radeon_device *rdev)
4229{
4230	struct si_power_info *si_pi = si_get_pi(rdev);
4231	u32 tmp;
4232	int ret;
4233
4234	ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start, &tmp, si_pi->sram_end);
4235	if (ret)
4236		return ret;
4237
4238	tmp &= 0x00FFFFFF;
4239	tmp |= MC_CG_ARB_FREQ_F1 << 24;
4240
4241	return si_write_smc_sram_dword(rdev, si_pi->arb_table_start,  tmp, si_pi->sram_end);
4242}
4243
4244static int si_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
4245{
4246	return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
4247}
4248
4249static int si_reset_to_default(struct radeon_device *rdev)
4250{
4251	return (si_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
4252		0 : -EINVAL;
4253}
4254
4255static int si_force_switch_to_arb_f0(struct radeon_device *rdev)
4256{
4257	struct si_power_info *si_pi = si_get_pi(rdev);
4258	u32 tmp;
4259	int ret;
4260
4261	ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start,
4262				     &tmp, si_pi->sram_end);
4263	if (ret)
4264		return ret;
4265
4266	tmp = (tmp >> 24) & 0xff;
4267
4268	if (tmp == MC_CG_ARB_FREQ_F0)
4269		return 0;
4270
4271	return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
4272}
4273
4274static u32 si_calculate_memory_refresh_rate(struct radeon_device *rdev,
4275					    u32 engine_clock)
4276{
4277	u32 dram_rows;
4278	u32 dram_refresh_rate;
4279	u32 mc_arb_rfsh_rate;
4280	u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
4281
4282	if (tmp >= 4)
4283		dram_rows = 16384;
4284	else
4285		dram_rows = 1 << (tmp + 10);
4286
4287	dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
4288	mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
4289
4290	return mc_arb_rfsh_rate;
4291}
4292
4293static int si_populate_memory_timing_parameters(struct radeon_device *rdev,
4294						struct rv7xx_pl *pl,
4295						SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
4296{
4297	u32 dram_timing;
4298	u32 dram_timing2;
4299	u32 burst_time;
4300
4301	arb_regs->mc_arb_rfsh_rate =
4302		(u8)si_calculate_memory_refresh_rate(rdev, pl->sclk);
4303
4304	radeon_atom_set_engine_dram_timings(rdev,
4305					    pl->sclk,
4306					    pl->mclk);
4307
4308	dram_timing  = RREG32(MC_ARB_DRAM_TIMING);
4309	dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
4310	burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
4311
4312	arb_regs->mc_arb_dram_timing  = cpu_to_be32(dram_timing);
4313	arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
4314	arb_regs->mc_arb_burst_time = (u8)burst_time;
4315
4316	return 0;
4317}
4318
4319static int si_do_program_memory_timing_parameters(struct radeon_device *rdev,
4320						  struct radeon_ps *radeon_state,
4321						  unsigned int first_arb_set)
4322{
4323	struct si_power_info *si_pi = si_get_pi(rdev);
4324	struct ni_ps *state = ni_get_ps(radeon_state);
4325	SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4326	int i, ret = 0;
4327
4328	for (i = 0; i < state->performance_level_count; i++) {
4329		ret = si_populate_memory_timing_parameters(rdev, &state->performance_levels[i], &arb_regs);
4330		if (ret)
4331			break;
4332		ret = si_copy_bytes_to_smc(rdev,
4333					   si_pi->arb_table_start +
4334					   offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4335					   sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
4336					   (u8 *)&arb_regs,
4337					   sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4338					   si_pi->sram_end);
4339		if (ret)
4340			break;
4341	}
4342
4343	return ret;
4344}
4345
4346static int si_program_memory_timing_parameters(struct radeon_device *rdev,
4347					       struct radeon_ps *radeon_new_state)
4348{
4349	return si_do_program_memory_timing_parameters(rdev, radeon_new_state,
4350						      SISLANDS_DRIVER_STATE_ARB_INDEX);
4351}
4352
4353static int si_populate_initial_mvdd_value(struct radeon_device *rdev,
4354					  struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4355{
4356	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4357	struct si_power_info *si_pi = si_get_pi(rdev);
4358
4359	if (pi->mvdd_control)
4360		return si_populate_voltage_value(rdev, &si_pi->mvdd_voltage_table,
4361						 si_pi->mvdd_bootup_value, voltage);
4362
4363	return 0;
4364}
4365
4366static int si_populate_smc_initial_state(struct radeon_device *rdev,
4367					 struct radeon_ps *radeon_initial_state,
4368					 SISLANDS_SMC_STATETABLE *table)
4369{
4370	struct ni_ps *initial_state = ni_get_ps(radeon_initial_state);
4371	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4372	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4373	struct si_power_info *si_pi = si_get_pi(rdev);
4374	u32 reg;
4375	int ret;
4376
4377	table->initialState.levels[0].mclk.vDLL_CNTL =
4378		cpu_to_be32(si_pi->clock_registers.dll_cntl);
4379	table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4380		cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
4381	table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4382		cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
4383	table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4384		cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
4385	table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
4386		cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
4387	table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4388		cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
4389	table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4390		cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
4391	table->initialState.levels[0].mclk.vMPLL_SS =
4392		cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4393	table->initialState.levels[0].mclk.vMPLL_SS2 =
4394		cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4395
4396	table->initialState.levels[0].mclk.mclk_value =
4397		cpu_to_be32(initial_state->performance_levels[0].mclk);
4398
4399	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4400		cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
4401	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4402		cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
4403	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4404		cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
4405	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4406		cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
4407	table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
4408		cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
4409	table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2  =
4410		cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
4411
4412	table->initialState.levels[0].sclk.sclk_value =
4413		cpu_to_be32(initial_state->performance_levels[0].sclk);
4414
4415	table->initialState.levels[0].arbRefreshState =
4416		SISLANDS_INITIAL_STATE_ARB_INDEX;
4417
4418	table->initialState.levels[0].ACIndex = 0;
4419
4420	ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4421					initial_state->performance_levels[0].vddc,
4422					&table->initialState.levels[0].vddc);
4423
4424	if (!ret) {
4425		u16 std_vddc;
4426
4427		ret = si_get_std_voltage_value(rdev,
4428					       &table->initialState.levels[0].vddc,
4429					       &std_vddc);
4430		if (!ret)
4431			si_populate_std_voltage_value(rdev, std_vddc,
4432						      table->initialState.levels[0].vddc.index,
4433						      &table->initialState.levels[0].std_vddc);
4434	}
4435
4436	if (eg_pi->vddci_control)
4437		si_populate_voltage_value(rdev,
4438					  &eg_pi->vddci_voltage_table,
4439					  initial_state->performance_levels[0].vddci,
4440					  &table->initialState.levels[0].vddci);
4441
4442	if (si_pi->vddc_phase_shed_control)
4443		si_populate_phase_shedding_value(rdev,
4444						 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4445						 initial_state->performance_levels[0].vddc,
4446						 initial_state->performance_levels[0].sclk,
4447						 initial_state->performance_levels[0].mclk,
4448						 &table->initialState.levels[0].vddc);
4449
4450	si_populate_initial_mvdd_value(rdev, &table->initialState.levels[0].mvdd);
4451
4452	reg = CG_R(0xffff) | CG_L(0);
4453	table->initialState.levels[0].aT = cpu_to_be32(reg);
4454
4455	table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
4456
4457	table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
4458
4459	if (pi->mem_gddr5) {
4460		table->initialState.levels[0].strobeMode =
4461			si_get_strobe_mode_settings(rdev,
4462						    initial_state->performance_levels[0].mclk);
4463
4464		if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
4465			table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
4466		else
4467			table->initialState.levels[0].mcFlags =  0;
4468	}
4469
4470	table->initialState.levelCount = 1;
4471
4472	table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
4473
4474	table->initialState.levels[0].dpm2.MaxPS = 0;
4475	table->initialState.levels[0].dpm2.NearTDPDec = 0;
4476	table->initialState.levels[0].dpm2.AboveSafeInc = 0;
4477	table->initialState.levels[0].dpm2.BelowSafeInc = 0;
4478	table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4479
4480	reg = MIN_POWER_MASK | MAX_POWER_MASK;
4481	table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4482
4483	reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4484	table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4485
4486	return 0;
4487}
4488
4489static int si_populate_smc_acpi_state(struct radeon_device *rdev,
4490				      SISLANDS_SMC_STATETABLE *table)
4491{
4492	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4493	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4494	struct si_power_info *si_pi = si_get_pi(rdev);
4495	u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4496	u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4497	u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4498	u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4499	u32 dll_cntl = si_pi->clock_registers.dll_cntl;
4500	u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4501	u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4502	u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4503	u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4504	u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4505	u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4506	u32 reg;
4507	int ret;
4508
4509	table->ACPIState = table->initialState;
4510
4511	table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
4512
4513	if (pi->acpi_vddc) {
4514		ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4515						pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
4516		if (!ret) {
4517			u16 std_vddc;
4518
4519			ret = si_get_std_voltage_value(rdev,
4520						       &table->ACPIState.levels[0].vddc, &std_vddc);
4521			if (!ret)
4522				si_populate_std_voltage_value(rdev, std_vddc,
4523							      table->ACPIState.levels[0].vddc.index,
4524							      &table->ACPIState.levels[0].std_vddc);
4525		}
4526		table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
4527
4528		if (si_pi->vddc_phase_shed_control) {
4529			si_populate_phase_shedding_value(rdev,
4530							 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4531							 pi->acpi_vddc,
4532							 0,
4533							 0,
4534							 &table->ACPIState.levels[0].vddc);
4535		}
4536	} else {
4537		ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4538						pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
4539		if (!ret) {
4540			u16 std_vddc;
4541
4542			ret = si_get_std_voltage_value(rdev,
4543						       &table->ACPIState.levels[0].vddc, &std_vddc);
4544
4545			if (!ret)
4546				si_populate_std_voltage_value(rdev, std_vddc,
4547							      table->ACPIState.levels[0].vddc.index,
4548							      &table->ACPIState.levels[0].std_vddc);
4549		}
4550		table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(rdev,
4551										    si_pi->sys_pcie_mask,
4552										    si_pi->boot_pcie_gen,
4553										    RADEON_PCIE_GEN1);
4554
4555		if (si_pi->vddc_phase_shed_control)
4556			si_populate_phase_shedding_value(rdev,
4557							 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4558							 pi->min_vddc_in_table,
4559							 0,
4560							 0,
4561							 &table->ACPIState.levels[0].vddc);
4562	}
4563
4564	if (pi->acpi_vddc) {
4565		if (eg_pi->acpi_vddci)
4566			si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
4567						  eg_pi->acpi_vddci,
4568						  &table->ACPIState.levels[0].vddci);
4569	}
4570
4571	mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
4572	mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
4573
4574	dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
4575
4576	spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
4577	spll_func_cntl_2 |= SCLK_MUX_SEL(4);
4578
4579	table->ACPIState.levels[0].mclk.vDLL_CNTL =
4580		cpu_to_be32(dll_cntl);
4581	table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4582		cpu_to_be32(mclk_pwrmgt_cntl);
4583	table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4584		cpu_to_be32(mpll_ad_func_cntl);
4585	table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4586		cpu_to_be32(mpll_dq_func_cntl);
4587	table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
4588		cpu_to_be32(mpll_func_cntl);
4589	table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4590		cpu_to_be32(mpll_func_cntl_1);
4591	table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4592		cpu_to_be32(mpll_func_cntl_2);
4593	table->ACPIState.levels[0].mclk.vMPLL_SS =
4594		cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4595	table->ACPIState.levels[0].mclk.vMPLL_SS2 =
4596		cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4597
4598	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4599		cpu_to_be32(spll_func_cntl);
4600	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4601		cpu_to_be32(spll_func_cntl_2);
4602	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4603		cpu_to_be32(spll_func_cntl_3);
4604	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4605		cpu_to_be32(spll_func_cntl_4);
4606
4607	table->ACPIState.levels[0].mclk.mclk_value = 0;
4608	table->ACPIState.levels[0].sclk.sclk_value = 0;
4609
4610	si_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
4611
4612	if (eg_pi->dynamic_ac_timing)
4613		table->ACPIState.levels[0].ACIndex = 0;
4614
4615	table->ACPIState.levels[0].dpm2.MaxPS = 0;
4616	table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
4617	table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
4618	table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
4619	table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4620
4621	reg = MIN_POWER_MASK | MAX_POWER_MASK;
4622	table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4623
4624	reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4625	table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4626
4627	return 0;
4628}
4629
4630static int si_populate_ulv_state(struct radeon_device *rdev,
4631				 SISLANDS_SMC_SWSTATE *state)
4632{
4633	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4634	struct si_power_info *si_pi = si_get_pi(rdev);
4635	struct si_ulv_param *ulv = &si_pi->ulv;
4636	u32 sclk_in_sr = 1350; /* ??? */
4637	int ret;
4638
4639	ret = si_convert_power_level_to_smc(rdev, &ulv->pl,
4640					    &state->levels[0]);
4641	if (!ret) {
4642		if (eg_pi->sclk_deep_sleep) {
4643			if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
4644				state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
4645			else
4646				state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
4647		}
4648		if (ulv->one_pcie_lane_in_ulv)
4649			state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
4650		state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
4651		state->levels[0].ACIndex = 1;
4652		state->levels[0].std_vddc = state->levels[0].vddc;
4653		state->levelCount = 1;
4654
4655		state->flags |= PPSMC_SWSTATE_FLAG_DC;
4656	}
4657
4658	return ret;
4659}
4660
4661static int si_program_ulv_memory_timing_parameters(struct radeon_device *rdev)
4662{
4663	struct si_power_info *si_pi = si_get_pi(rdev);
4664	struct si_ulv_param *ulv = &si_pi->ulv;
4665	SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4666	int ret;
4667
4668	ret = si_populate_memory_timing_parameters(rdev, &ulv->pl,
4669						   &arb_regs);
4670	if (ret)
4671		return ret;
4672
4673	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
4674				   ulv->volt_change_delay);
4675
4676	ret = si_copy_bytes_to_smc(rdev,
4677				   si_pi->arb_table_start +
4678				   offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4679				   sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
4680				   (u8 *)&arb_regs,
4681				   sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4682				   si_pi->sram_end);
4683
4684	return ret;
4685}
4686
4687static void si_get_mvdd_configuration(struct radeon_device *rdev)
4688{
4689	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4690
4691	pi->mvdd_split_frequency = 30000;
4692}
4693
4694static int si_init_smc_table(struct radeon_device *rdev)
4695{
4696	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4697	struct si_power_info *si_pi = si_get_pi(rdev);
4698	struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
4699	const struct si_ulv_param *ulv = &si_pi->ulv;
4700	SISLANDS_SMC_STATETABLE  *table = &si_pi->smc_statetable;
4701	int ret;
4702	u32 lane_width;
4703	u32 vr_hot_gpio;
4704
4705	si_populate_smc_voltage_tables(rdev, table);
4706
4707	switch (rdev->pm.int_thermal_type) {
4708	case THERMAL_TYPE_SI:
4709	case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
4710		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
4711		break;
4712	case THERMAL_TYPE_NONE:
4713		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
4714		break;
4715	default:
4716		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
4717		break;
4718	}
4719
4720	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
4721		table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
4722
4723	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
4724		if ((rdev->pdev->device != 0x6818) && (rdev->pdev->device != 0x6819))
4725			table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
4726	}
4727
4728	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
4729		table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
4730
4731	if (pi->mem_gddr5)
4732		table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
4733
4734	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
4735		table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
4736
4737	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
4738		table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
4739		vr_hot_gpio = rdev->pm.dpm.backbias_response_time;
4740		si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
4741					   vr_hot_gpio);
4742	}
4743
4744	ret = si_populate_smc_initial_state(rdev, radeon_boot_state, table);
4745	if (ret)
4746		return ret;
4747
4748	ret = si_populate_smc_acpi_state(rdev, table);
4749	if (ret)
4750		return ret;
4751
4752	table->driverState = table->initialState;
4753
4754	ret = si_do_program_memory_timing_parameters(rdev, radeon_boot_state,
4755						     SISLANDS_INITIAL_STATE_ARB_INDEX);
4756	if (ret)
4757		return ret;
4758
4759	if (ulv->supported && ulv->pl.vddc) {
4760		ret = si_populate_ulv_state(rdev, &table->ULVState);
4761		if (ret)
4762			return ret;
4763
4764		ret = si_program_ulv_memory_timing_parameters(rdev);
4765		if (ret)
4766			return ret;
4767
4768		WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
4769		WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
4770
4771		lane_width = radeon_get_pcie_lanes(rdev);
4772		si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
4773	} else {
4774		table->ULVState = table->initialState;
4775	}
4776
4777	return si_copy_bytes_to_smc(rdev, si_pi->state_table_start,
4778				    (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
4779				    si_pi->sram_end);
4780}
4781
4782static int si_calculate_sclk_params(struct radeon_device *rdev,
4783				    u32 engine_clock,
4784				    SISLANDS_SMC_SCLK_VALUE *sclk)
4785{
4786	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4787	struct si_power_info *si_pi = si_get_pi(rdev);
4788	struct atom_clock_dividers dividers;
4789	u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4790	u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4791	u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4792	u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4793	u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
4794	u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
4795	u64 tmp;
4796	u32 reference_clock = rdev->clock.spll.reference_freq;
4797	u32 reference_divider;
4798	u32 fbdiv;
4799	int ret;
4800
4801	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
4802					     engine_clock, false, &dividers);
4803	if (ret)
4804		return ret;
4805
4806	reference_divider = 1 + dividers.ref_div;
4807
4808	tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
4809	do_div(tmp, reference_clock);
4810	fbdiv = (u32) tmp;
4811
4812	spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
4813	spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
4814	spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
4815
4816	spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
4817	spll_func_cntl_2 |= SCLK_MUX_SEL(2);
4818
4819	spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
4820	spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
4821	spll_func_cntl_3 |= SPLL_DITHEN;
4822
4823	if (pi->sclk_ss) {
4824		struct radeon_atom_ss ss;
4825		u32 vco_freq = engine_clock * dividers.post_div;
4826
4827		if (radeon_atombios_get_asic_ss_info(rdev, &ss,
4828						     ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
4829			u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
4830			u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
4831
4832			cg_spll_spread_spectrum &= ~CLK_S_MASK;
4833			cg_spll_spread_spectrum |= CLK_S(clk_s);
4834			cg_spll_spread_spectrum |= SSEN;
4835
4836			cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
4837			cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
4838		}
4839	}
4840
4841	sclk->sclk_value = engine_clock;
4842	sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
4843	sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
4844	sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
4845	sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
4846	sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
4847	sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
4848
4849	return 0;
4850}
4851
4852static int si_populate_sclk_value(struct radeon_device *rdev,
4853				  u32 engine_clock,
4854				  SISLANDS_SMC_SCLK_VALUE *sclk)
4855{
4856	SISLANDS_SMC_SCLK_VALUE sclk_tmp;
4857	int ret;
4858
4859	ret = si_calculate_sclk_params(rdev, engine_clock, &sclk_tmp);
4860	if (!ret) {
4861		sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
4862		sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
4863		sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
4864		sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
4865		sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
4866		sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
4867		sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
4868	}
4869
4870	return ret;
4871}
4872
4873static int si_populate_mclk_value(struct radeon_device *rdev,
4874				  u32 engine_clock,
4875				  u32 memory_clock,
4876				  SISLANDS_SMC_MCLK_VALUE *mclk,
4877				  bool strobe_mode,
4878				  bool dll_state_on)
4879{
4880	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4881	struct si_power_info *si_pi = si_get_pi(rdev);
4882	u32  dll_cntl = si_pi->clock_registers.dll_cntl;
4883	u32  mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4884	u32  mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4885	u32  mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4886	u32  mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4887	u32  mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4888	u32  mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4889	u32  mpll_ss1 = si_pi->clock_registers.mpll_ss1;
4890	u32  mpll_ss2 = si_pi->clock_registers.mpll_ss2;
4891	struct atom_mpll_param mpll_param;
4892	int ret;
4893
4894	ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
4895	if (ret)
4896		return ret;
4897
4898	mpll_func_cntl &= ~BWCTRL_MASK;
4899	mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
4900
4901	mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
4902	mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
4903		CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
4904
4905	mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
4906	mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
4907
4908	if (pi->mem_gddr5) {
4909		mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
4910		mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
4911			YCLK_POST_DIV(mpll_param.post_div);
4912	}
4913
4914	if (pi->mclk_ss) {
4915		struct radeon_atom_ss ss;
4916		u32 freq_nom;
4917		u32 tmp;
4918		u32 reference_clock = rdev->clock.mpll.reference_freq;
4919
4920		if (pi->mem_gddr5)
4921			freq_nom = memory_clock * 4;
4922		else
4923			freq_nom = memory_clock * 2;
4924
4925		tmp = freq_nom / reference_clock;
4926		tmp = tmp * tmp;
4927		if (radeon_atombios_get_asic_ss_info(rdev, &ss,
4928						     ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
4929			u32 clks = reference_clock * 5 / ss.rate;
4930			u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
4931
4932			mpll_ss1 &= ~CLKV_MASK;
4933			mpll_ss1 |= CLKV(clkv);
4934
4935			mpll_ss2 &= ~CLKS_MASK;
4936			mpll_ss2 |= CLKS(clks);
4937		}
4938	}
4939
4940	mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
4941	mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
4942
4943	if (dll_state_on)
4944		mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
4945	else
4946		mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
4947
4948	mclk->mclk_value = cpu_to_be32(memory_clock);
4949	mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
4950	mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
4951	mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
4952	mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
4953	mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
4954	mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
4955	mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
4956	mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
4957	mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
4958
4959	return 0;
4960}
4961
4962static void si_populate_smc_sp(struct radeon_device *rdev,
4963			       struct radeon_ps *radeon_state,
4964			       SISLANDS_SMC_SWSTATE *smc_state)
4965{
4966	struct ni_ps *ps = ni_get_ps(radeon_state);
4967	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4968	int i;
4969
4970	for (i = 0; i < ps->performance_level_count - 1; i++)
4971		smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
4972
4973	smc_state->levels[ps->performance_level_count - 1].bSP =
4974		cpu_to_be32(pi->psp);
4975}
4976
4977static int si_convert_power_level_to_smc(struct radeon_device *rdev,
4978					 struct rv7xx_pl *pl,
4979					 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
4980{
4981	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4982	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4983	struct si_power_info *si_pi = si_get_pi(rdev);
4984	int ret;
4985	bool dll_state_on;
4986	u16 std_vddc;
4987	bool gmc_pg = false;
4988
4989	if (eg_pi->pcie_performance_request &&
4990	    (si_pi->force_pcie_gen != RADEON_PCIE_GEN_INVALID))
4991		level->gen2PCIE = (u8)si_pi->force_pcie_gen;
4992	else
4993		level->gen2PCIE = (u8)pl->pcie_gen;
4994
4995	ret = si_populate_sclk_value(rdev, pl->sclk, &level->sclk);
4996	if (ret)
4997		return ret;
4998
4999	level->mcFlags =  0;
5000
5001	if (pi->mclk_stutter_mode_threshold &&
5002	    (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
5003	    !eg_pi->uvd_enabled &&
5004	    (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
5005	    (rdev->pm.dpm.new_active_crtc_count <= 2)) {
5006		level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
5007
5008		if (gmc_pg)
5009			level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
5010	}
5011
5012	if (pi->mem_gddr5) {
5013		if (pl->mclk > pi->mclk_edc_enable_threshold)
5014			level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
5015
5016		if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
5017			level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
5018
5019		level->strobeMode = si_get_strobe_mode_settings(rdev, pl->mclk);
5020
5021		if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
5022			if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
5023			    ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
5024				dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5025			else
5026				dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
5027		} else {
5028			dll_state_on = false;
5029		}
5030	} else {
5031		level->strobeMode = si_get_strobe_mode_settings(rdev,
5032								pl->mclk);
5033
5034		dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5035	}
5036
5037	ret = si_populate_mclk_value(rdev,
5038				     pl->sclk,
5039				     pl->mclk,
5040				     &level->mclk,
5041				     (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
5042	if (ret)
5043		return ret;
5044
5045	ret = si_populate_voltage_value(rdev,
5046					&eg_pi->vddc_voltage_table,
5047					pl->vddc, &level->vddc);
5048	if (ret)
5049		return ret;
5050
5051
5052	ret = si_get_std_voltage_value(rdev, &level->vddc, &std_vddc);
5053	if (ret)
5054		return ret;
5055
5056	ret = si_populate_std_voltage_value(rdev, std_vddc,
5057					    level->vddc.index, &level->std_vddc);
5058	if (ret)
5059		return ret;
5060
5061	if (eg_pi->vddci_control) {
5062		ret = si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
5063						pl->vddci, &level->vddci);
5064		if (ret)
5065			return ret;
5066	}
5067
5068	if (si_pi->vddc_phase_shed_control) {
5069		ret = si_populate_phase_shedding_value(rdev,
5070						       &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
5071						       pl->vddc,
5072						       pl->sclk,
5073						       pl->mclk,
5074						       &level->vddc);
5075		if (ret)
5076			return ret;
5077	}
5078
5079	level->MaxPoweredUpCU = si_pi->max_cu;
5080
5081	ret = si_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
5082
5083	return ret;
5084}
5085
5086static int si_populate_smc_t(struct radeon_device *rdev,
5087			     struct radeon_ps *radeon_state,
5088			     SISLANDS_SMC_SWSTATE *smc_state)
5089{
5090	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
5091	struct ni_ps *state = ni_get_ps(radeon_state);
5092	u32 a_t;
5093	u32 t_l, t_h;
5094	u32 high_bsp;
5095	int i, ret;
5096
5097	if (state->performance_level_count >= 9)
5098		return -EINVAL;
5099
5100	if (state->performance_level_count < 2) {
5101		a_t = CG_R(0xffff) | CG_L(0);
5102		smc_state->levels[0].aT = cpu_to_be32(a_t);
5103		return 0;
5104	}
5105
5106	smc_state->levels[0].aT = cpu_to_be32(0);
5107
5108	for (i = 0; i <= state->performance_level_count - 2; i++) {
5109		ret = r600_calculate_at(
5110			(50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
5111			100 * R600_AH_DFLT,
5112			state->performance_levels[i + 1].sclk,
5113			state->performance_levels[i].sclk,
5114			&t_l,
5115			&t_h);
5116
5117		if (ret) {
5118			t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
5119			t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
5120		}
5121
5122		a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
5123		a_t |= CG_R(t_l * pi->bsp / 20000);
5124		smc_state->levels[i].aT = cpu_to_be32(a_t);
5125
5126		high_bsp = (i == state->performance_level_count - 2) ?
5127			pi->pbsp : pi->bsp;
5128		a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
5129		smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
5130	}
5131
5132	return 0;
5133}
5134
5135static int si_disable_ulv(struct radeon_device *rdev)
5136{
5137	struct si_power_info *si_pi = si_get_pi(rdev);
5138	struct si_ulv_param *ulv = &si_pi->ulv;
5139
5140	if (ulv->supported)
5141		return (si_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
5142			0 : -EINVAL;
5143
5144	return 0;
5145}
5146
5147static bool si_is_state_ulv_compatible(struct radeon_device *rdev,
5148				       struct radeon_ps *radeon_state)
5149{
5150	const struct si_power_info *si_pi = si_get_pi(rdev);
5151	const struct si_ulv_param *ulv = &si_pi->ulv;
5152	const struct ni_ps *state = ni_get_ps(radeon_state);
5153	int i;
5154
5155	if (state->performance_levels[0].mclk != ulv->pl.mclk)
5156		return false;
5157
5158	/* XXX validate against display requirements! */
5159
5160	for (i = 0; i < rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
5161		if (rdev->clock.current_dispclk <=
5162		    rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
5163			if (ulv->pl.vddc <
5164			    rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
5165				return false;
5166		}
5167	}
5168
5169	if ((radeon_state->vclk != 0) || (radeon_state->dclk != 0))
5170		return false;
5171
5172	return true;
5173}
5174
5175static int si_set_power_state_conditionally_enable_ulv(struct radeon_device *rdev,
5176						       struct radeon_ps *radeon_new_state)
5177{
5178	const struct si_power_info *si_pi = si_get_pi(rdev);
5179	const struct si_ulv_param *ulv = &si_pi->ulv;
5180
5181	if (ulv->supported) {
5182		if (si_is_state_ulv_compatible(rdev, radeon_new_state))
5183			return (si_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
5184				0 : -EINVAL;
5185	}
5186	return 0;
5187}
5188
5189static int si_convert_power_state_to_smc(struct radeon_device *rdev,
5190					 struct radeon_ps *radeon_state,
5191					 SISLANDS_SMC_SWSTATE *smc_state)
5192{
5193	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5194	struct ni_power_info *ni_pi = ni_get_pi(rdev);
5195	struct si_power_info *si_pi = si_get_pi(rdev);
5196	struct ni_ps *state = ni_get_ps(radeon_state);
5197	int i, ret;
5198	u32 threshold;
5199	u32 sclk_in_sr = 1350; /* ??? */
5200
5201	if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
5202		return -EINVAL;
5203
5204	threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
5205
5206	if (radeon_state->vclk && radeon_state->dclk) {
5207		eg_pi->uvd_enabled = true;
5208		if (eg_pi->smu_uvd_hs)
5209			smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
5210	} else {
5211		eg_pi->uvd_enabled = false;
5212	}
5213
5214	if (state->dc_compatible)
5215		smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
5216
5217	smc_state->levelCount = 0;
5218	for (i = 0; i < state->performance_level_count; i++) {
5219		if (eg_pi->sclk_deep_sleep) {
5220			if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
5221				if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
5222					smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
5223				else
5224					smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
5225			}
5226		}
5227
5228		ret = si_convert_power_level_to_smc(rdev, &state->performance_levels[i],
5229						    &smc_state->levels[i]);
5230		smc_state->levels[i].arbRefreshState =
5231			(u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
5232
5233		if (ret)
5234			return ret;
5235
5236		if (ni_pi->enable_power_containment)
5237			smc_state->levels[i].displayWatermark =
5238				(state->performance_levels[i].sclk < threshold) ?
5239				PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5240		else
5241			smc_state->levels[i].displayWatermark = (i < 2) ?
5242				PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5243
5244		if (eg_pi->dynamic_ac_timing)
5245			smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
5246		else
5247			smc_state->levels[i].ACIndex = 0;
5248
5249		smc_state->levelCount++;
5250	}
5251
5252	si_write_smc_soft_register(rdev,
5253				   SI_SMC_SOFT_REGISTER_watermark_threshold,
5254				   threshold / 512);
5255
5256	si_populate_smc_sp(rdev, radeon_state, smc_state);
5257
5258	ret = si_populate_power_containment_values(rdev, radeon_state, smc_state);
5259	if (ret)
5260		ni_pi->enable_power_containment = false;
5261
5262	ret = si_populate_sq_ramping_values(rdev, radeon_state, smc_state);
5263	if (ret)
5264		ni_pi->enable_sq_ramping = false;
5265
5266	return si_populate_smc_t(rdev, radeon_state, smc_state);
5267}
5268
5269static int si_upload_sw_state(struct radeon_device *rdev,
5270			      struct radeon_ps *radeon_new_state)
5271{
5272	struct si_power_info *si_pi = si_get_pi(rdev);
5273	struct ni_ps *new_state = ni_get_ps(radeon_new_state);
5274	int ret;
5275	u32 address = si_pi->state_table_start +
5276		offsetof(SISLANDS_SMC_STATETABLE, driverState);
5277	u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
5278		((new_state->performance_level_count - 1) *
5279		 sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
5280	SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
5281
5282	memset(smc_state, 0, state_size);
5283
5284	ret = si_convert_power_state_to_smc(rdev, radeon_new_state, smc_state);
5285	if (ret)
5286		return ret;
5287
5288	ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
5289				   state_size, si_pi->sram_end);
5290
5291	return ret;
5292}
5293
5294static int si_upload_ulv_state(struct radeon_device *rdev)
5295{
5296	struct si_power_info *si_pi = si_get_pi(rdev);
5297	struct si_ulv_param *ulv = &si_pi->ulv;
5298	int ret = 0;
5299
5300	if (ulv->supported && ulv->pl.vddc) {
5301		u32 address = si_pi->state_table_start +
5302			offsetof(SISLANDS_SMC_STATETABLE, ULVState);
5303		SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
5304		u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
5305
5306		memset(smc_state, 0, state_size);
5307
5308		ret = si_populate_ulv_state(rdev, smc_state);
5309		if (!ret)
5310			ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
5311						   state_size, si_pi->sram_end);
5312	}
5313
5314	return ret;
5315}
5316
5317static int si_upload_smc_data(struct radeon_device *rdev)
5318{
5319	struct radeon_crtc *radeon_crtc = NULL;
5320	int i;
5321
5322	if (rdev->pm.dpm.new_active_crtc_count == 0)
5323		return 0;
5324
5325	for (i = 0; i < rdev->num_crtc; i++) {
5326		if (rdev->pm.dpm.new_active_crtcs & (1 << i)) {
5327			radeon_crtc = rdev->mode_info.crtcs[i];
5328			break;
5329		}
5330	}
5331
5332	if (radeon_crtc == NULL)
5333		return 0;
5334
5335	if (radeon_crtc->line_time <= 0)
5336		return 0;
5337
5338	if (si_write_smc_soft_register(rdev,
5339				       SI_SMC_SOFT_REGISTER_crtc_index,
5340				       radeon_crtc->crtc_id) != PPSMC_Result_OK)
5341		return 0;
5342
5343	if (si_write_smc_soft_register(rdev,
5344				       SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
5345				       radeon_crtc->wm_high / radeon_crtc->line_time) != PPSMC_Result_OK)
5346		return 0;
5347
5348	if (si_write_smc_soft_register(rdev,
5349				       SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
5350				       radeon_crtc->wm_low / radeon_crtc->line_time) != PPSMC_Result_OK)
5351		return 0;
5352
5353	return 0;
5354}
5355
5356static int si_set_mc_special_registers(struct radeon_device *rdev,
5357				       struct si_mc_reg_table *table)
5358{
5359	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
5360	u8 i, j, k;
5361	u32 temp_reg;
5362
5363	for (i = 0, j = table->last; i < table->last; i++) {
5364		if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5365			return -EINVAL;
5366		switch (table->mc_reg_address[i].s1 << 2) {
5367		case MC_SEQ_MISC1:
5368			temp_reg = RREG32(MC_PMG_CMD_EMRS);
5369			table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
5370			table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
5371			for (k = 0; k < table->num_entries; k++)
5372				table->mc_reg_table_entry[k].mc_data[j] =
5373					((temp_reg & 0xffff0000)) |
5374					((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
5375			j++;
5376			if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5377				return -EINVAL;
5378
5379			temp_reg = RREG32(MC_PMG_CMD_MRS);
5380			table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
5381			table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
5382			for (k = 0; k < table->num_entries; k++) {
5383				table->mc_reg_table_entry[k].mc_data[j] =
5384					(temp_reg & 0xffff0000) |
5385					(table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5386				if (!pi->mem_gddr5)
5387					table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
5388			}
5389			j++;
5390			if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5391				return -EINVAL;
5392
5393			if (!pi->mem_gddr5) {
5394				table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
5395				table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
5396				for (k = 0; k < table->num_entries; k++)
5397					table->mc_reg_table_entry[k].mc_data[j] =
5398						(table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
5399				j++;
5400				if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5401					return -EINVAL;
5402			}
5403			break;
5404		case MC_SEQ_RESERVE_M:
5405			temp_reg = RREG32(MC_PMG_CMD_MRS1);
5406			table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
5407			table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
5408			for(k = 0; k < table->num_entries; k++)
5409				table->mc_reg_table_entry[k].mc_data[j] =
5410					(temp_reg & 0xffff0000) |
5411					(table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5412			j++;
5413			if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5414				return -EINVAL;
5415			break;
5416		default:
5417			break;
5418		}
5419	}
5420
5421	table->last = j;
5422
5423	return 0;
5424}
5425
5426static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
5427{
5428	bool result = true;
5429
5430	switch (in_reg) {
5431	case  MC_SEQ_RAS_TIMING >> 2:
5432		*out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
5433		break;
5434	case MC_SEQ_CAS_TIMING >> 2:
5435		*out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
5436		break;
5437	case MC_SEQ_MISC_TIMING >> 2:
5438		*out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
5439		break;
5440	case MC_SEQ_MISC_TIMING2 >> 2:
5441		*out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
5442		break;
5443	case MC_SEQ_RD_CTL_D0 >> 2:
5444		*out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
5445		break;
5446	case MC_SEQ_RD_CTL_D1 >> 2:
5447		*out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
5448		break;
5449	case MC_SEQ_WR_CTL_D0 >> 2:
5450		*out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
5451		break;
5452	case MC_SEQ_WR_CTL_D1 >> 2:
5453		*out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
5454		break;
5455	case MC_PMG_CMD_EMRS >> 2:
5456		*out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
5457		break;
5458	case MC_PMG_CMD_MRS >> 2:
5459		*out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
5460		break;
5461	case MC_PMG_CMD_MRS1 >> 2:
5462		*out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
5463		break;
5464	case MC_SEQ_PMG_TIMING >> 2:
5465		*out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
5466		break;
5467	case MC_PMG_CMD_MRS2 >> 2:
5468		*out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
5469		break;
5470	case MC_SEQ_WR_CTL_2 >> 2:
5471		*out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
5472		break;
5473	default:
5474		result = false;
5475		break;
5476	}
5477
5478	return result;
5479}
5480
5481static void si_set_valid_flag(struct si_mc_reg_table *table)
5482{
5483	u8 i, j;
5484
5485	for (i = 0; i < table->last; i++) {
5486		for (j = 1; j < table->num_entries; j++) {
5487			if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
5488				table->valid_flag |= 1 << i;
5489				break;
5490			}
5491		}
5492	}
5493}
5494
5495static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
5496{
5497	u32 i;
5498	u16 address;
5499
5500	for (i = 0; i < table->last; i++)
5501		table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
5502			address : table->mc_reg_address[i].s1;
5503
5504}
5505
5506static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
5507				      struct si_mc_reg_table *si_table)
5508{
5509	u8 i, j;
5510
5511	if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5512		return -EINVAL;
5513	if (table->num_entries > MAX_AC_TIMING_ENTRIES)
5514		return -EINVAL;
5515
5516	for (i = 0; i < table->last; i++)
5517		si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
5518	si_table->last = table->last;
5519
5520	for (i = 0; i < table->num_entries; i++) {
5521		si_table->mc_reg_table_entry[i].mclk_max =
5522			table->mc_reg_table_entry[i].mclk_max;
5523		for (j = 0; j < table->last; j++) {
5524			si_table->mc_reg_table_entry[i].mc_data[j] =
5525				table->mc_reg_table_entry[i].mc_data[j];
5526		}
5527	}
5528	si_table->num_entries = table->num_entries;
5529
5530	return 0;
5531}
5532
5533static int si_initialize_mc_reg_table(struct radeon_device *rdev)
5534{
5535	struct si_power_info *si_pi = si_get_pi(rdev);
5536	struct atom_mc_reg_table *table;
5537	struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
5538	u8 module_index = rv770_get_memory_module_index(rdev);
5539	int ret;
5540
5541	table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
5542	if (!table)
5543		return -ENOMEM;
5544
5545	WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
5546	WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
5547	WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
5548	WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
5549	WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
5550	WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
5551	WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
5552	WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
5553	WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
5554	WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
5555	WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
5556	WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
5557	WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
5558	WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
5559
5560	ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
5561	if (ret)
5562		goto init_mc_done;
5563
5564	ret = si_copy_vbios_mc_reg_table(table, si_table);
5565	if (ret)
5566		goto init_mc_done;
5567
5568	si_set_s0_mc_reg_index(si_table);
5569
5570	ret = si_set_mc_special_registers(rdev, si_table);
5571	if (ret)
5572		goto init_mc_done;
5573
5574	si_set_valid_flag(si_table);
5575
5576init_mc_done:
5577	kfree(table);
5578
5579	return ret;
5580
5581}
5582
5583static void si_populate_mc_reg_addresses(struct radeon_device *rdev,
5584					 SMC_SIslands_MCRegisters *mc_reg_table)
5585{
5586	struct si_power_info *si_pi = si_get_pi(rdev);
5587	u32 i, j;
5588
5589	for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
5590		if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
5591			if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5592				break;
5593			mc_reg_table->address[i].s0 =
5594				cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
5595			mc_reg_table->address[i].s1 =
5596				cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
5597			i++;
5598		}
5599	}
5600	mc_reg_table->last = (u8)i;
5601}
5602
5603static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
5604				    SMC_SIslands_MCRegisterSet *data,
5605				    u32 num_entries, u32 valid_flag)
5606{
5607	u32 i, j;
5608
5609	for(i = 0, j = 0; j < num_entries; j++) {
5610		if (valid_flag & (1 << j)) {
5611			data->value[i] = cpu_to_be32(entry->mc_data[j]);
5612			i++;
5613		}
5614	}
5615}
5616
5617static void si_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
5618						 struct rv7xx_pl *pl,
5619						 SMC_SIslands_MCRegisterSet *mc_reg_table_data)
5620{
5621	struct si_power_info *si_pi = si_get_pi(rdev);
5622	u32 i = 0;
5623
5624	for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
5625		if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
5626			break;
5627	}
5628
5629	if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
5630		--i;
5631
5632	si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
5633				mc_reg_table_data, si_pi->mc_reg_table.last,
5634				si_pi->mc_reg_table.valid_flag);
5635}
5636
5637static void si_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
5638					   struct radeon_ps *radeon_state,
5639					   SMC_SIslands_MCRegisters *mc_reg_table)
5640{
5641	struct ni_ps *state = ni_get_ps(radeon_state);
5642	int i;
5643
5644	for (i = 0; i < state->performance_level_count; i++) {
5645		si_convert_mc_reg_table_entry_to_smc(rdev,
5646						     &state->performance_levels[i],
5647						     &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
5648	}
5649}
5650
5651static int si_populate_mc_reg_table(struct radeon_device *rdev,
5652				    struct radeon_ps *radeon_boot_state)
5653{
5654	struct ni_ps *boot_state = ni_get_ps(radeon_boot_state);
5655	struct si_power_info *si_pi = si_get_pi(rdev);
5656	struct si_ulv_param *ulv = &si_pi->ulv;
5657	SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
5658
5659	memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
5660
5661	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_seq_index, 1);
5662
5663	si_populate_mc_reg_addresses(rdev, smc_mc_reg_table);
5664
5665	si_convert_mc_reg_table_entry_to_smc(rdev, &boot_state->performance_levels[0],
5666					     &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
5667
5668	si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
5669				&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
5670				si_pi->mc_reg_table.last,
5671				si_pi->mc_reg_table.valid_flag);
5672
5673	if (ulv->supported && ulv->pl.vddc != 0)
5674		si_convert_mc_reg_table_entry_to_smc(rdev, &ulv->pl,
5675						     &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
5676	else
5677		si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
5678					&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
5679					si_pi->mc_reg_table.last,
5680					si_pi->mc_reg_table.valid_flag);
5681
5682	si_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, smc_mc_reg_table);
5683
5684	return si_copy_bytes_to_smc(rdev, si_pi->mc_reg_table_start,
5685				    (u8 *)smc_mc_reg_table,
5686				    sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
5687}
5688
5689static int si_upload_mc_reg_table(struct radeon_device *rdev,
5690				  struct radeon_ps *radeon_new_state)
5691{
5692	struct ni_ps *new_state = ni_get_ps(radeon_new_state);
5693	struct si_power_info *si_pi = si_get_pi(rdev);
5694	u32 address = si_pi->mc_reg_table_start +
5695		offsetof(SMC_SIslands_MCRegisters,
5696			 data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
5697	SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
5698
5699	memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
5700
5701	si_convert_mc_reg_table_to_smc(rdev, radeon_new_state, smc_mc_reg_table);
5702
5703
5704	return si_copy_bytes_to_smc(rdev, address,
5705				    (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
5706				    sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
5707				    si_pi->sram_end);
5708
5709}
5710
5711static void si_enable_voltage_control(struct radeon_device *rdev, bool enable)
5712{
5713	if (enable)
5714		WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
5715	else
5716		WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
5717}
5718
5719static enum radeon_pcie_gen si_get_maximum_link_speed(struct radeon_device *rdev,
5720						      struct radeon_ps *radeon_state)
5721{
5722	struct ni_ps *state = ni_get_ps(radeon_state);
5723	int i;
5724	u16 pcie_speed, max_speed = 0;
5725
5726	for (i = 0; i < state->performance_level_count; i++) {
5727		pcie_speed = state->performance_levels[i].pcie_gen;
5728		if (max_speed < pcie_speed)
5729			max_speed = pcie_speed;
5730	}
5731	return max_speed;
5732}
5733
5734static u16 si_get_current_pcie_speed(struct radeon_device *rdev)
5735{
5736	u32 speed_cntl;
5737
5738	speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
5739	speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
5740
5741	return (u16)speed_cntl;
5742}
5743
5744static void si_request_link_speed_change_before_state_change(struct radeon_device *rdev,
5745							     struct radeon_ps *radeon_new_state,
5746							     struct radeon_ps *radeon_current_state)
5747{
5748	struct si_power_info *si_pi = si_get_pi(rdev);
5749	enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
5750	enum radeon_pcie_gen current_link_speed;
5751
5752	if (si_pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
5753		current_link_speed = si_get_maximum_link_speed(rdev, radeon_current_state);
5754	else
5755		current_link_speed = si_pi->force_pcie_gen;
5756
5757	si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
5758	si_pi->pspp_notify_required = false;
5759	if (target_link_speed > current_link_speed) {
5760		switch (target_link_speed) {
5761#if defined(CONFIG_ACPI)
5762		case RADEON_PCIE_GEN3:
5763			if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
5764				break;
5765			si_pi->force_pcie_gen = RADEON_PCIE_GEN2;
5766			if (current_link_speed == RADEON_PCIE_GEN2)
5767				break;
5768			/* fall through */
5769		case RADEON_PCIE_GEN2:
5770			if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
5771				break;
5772#endif
5773			/* fall through */
5774		default:
5775			si_pi->force_pcie_gen = si_get_current_pcie_speed(rdev);
5776			break;
5777		}
5778	} else {
5779		if (target_link_speed < current_link_speed)
5780			si_pi->pspp_notify_required = true;
5781	}
5782}
5783
5784static void si_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
5785							   struct radeon_ps *radeon_new_state,
5786							   struct radeon_ps *radeon_current_state)
5787{
5788	struct si_power_info *si_pi = si_get_pi(rdev);
5789	enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
5790	u8 request;
5791
5792	if (si_pi->pspp_notify_required) {
5793		if (target_link_speed == RADEON_PCIE_GEN3)
5794			request = PCIE_PERF_REQ_PECI_GEN3;
5795		else if (target_link_speed == RADEON_PCIE_GEN2)
5796			request = PCIE_PERF_REQ_PECI_GEN2;
5797		else
5798			request = PCIE_PERF_REQ_PECI_GEN1;
5799
5800		if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
5801		    (si_get_current_pcie_speed(rdev) > 0))
5802			return;
5803
5804#if defined(CONFIG_ACPI)
5805		radeon_acpi_pcie_performance_request(rdev, request, false);
5806#endif
5807	}
5808}
5809
5810#if 0
5811static int si_ds_request(struct radeon_device *rdev,
5812			 bool ds_status_on, u32 count_write)
5813{
5814	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5815
5816	if (eg_pi->sclk_deep_sleep) {
5817		if (ds_status_on)
5818			return (si_send_msg_to_smc(rdev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
5819				PPSMC_Result_OK) ?
5820				0 : -EINVAL;
5821		else
5822			return (si_send_msg_to_smc(rdev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
5823				PPSMC_Result_OK) ? 0 : -EINVAL;
5824	}
5825	return 0;
5826}
5827#endif
5828
5829static void si_set_max_cu_value(struct radeon_device *rdev)
5830{
5831	struct si_power_info *si_pi = si_get_pi(rdev);
5832
5833	if (rdev->family == CHIP_VERDE) {
5834		switch (rdev->pdev->device) {
5835		case 0x6820:
5836		case 0x6825:
5837		case 0x6821:
5838		case 0x6823:
5839		case 0x6827:
5840			si_pi->max_cu = 10;
5841			break;
5842		case 0x682D:
5843		case 0x6824:
5844		case 0x682F:
5845		case 0x6826:
5846			si_pi->max_cu = 8;
5847			break;
5848		case 0x6828:
5849		case 0x6830:
5850		case 0x6831:
5851		case 0x6838:
5852		case 0x6839:
5853		case 0x683D:
5854			si_pi->max_cu = 10;
5855			break;
5856		case 0x683B:
5857		case 0x683F:
5858		case 0x6829:
5859			si_pi->max_cu = 8;
5860			break;
5861		default:
5862			si_pi->max_cu = 0;
5863			break;
5864		}
5865	} else {
5866		si_pi->max_cu = 0;
5867	}
5868}
5869
5870static int si_patch_single_dependency_table_based_on_leakage(struct radeon_device *rdev,
5871							     struct radeon_clock_voltage_dependency_table *table)
5872{
5873	u32 i;
5874	int j;
5875	u16 leakage_voltage;
5876
5877	if (table) {
5878		for (i = 0; i < table->count; i++) {
5879			switch (si_get_leakage_voltage_from_leakage_index(rdev,
5880									  table->entries[i].v,
5881									  &leakage_voltage)) {
5882			case 0:
5883				table->entries[i].v = leakage_voltage;
5884				break;
5885			case -EAGAIN:
5886				return -EINVAL;
5887			case -EINVAL:
5888			default:
5889				break;
5890			}
5891		}
5892
5893		for (j = (table->count - 2); j >= 0; j--) {
5894			table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
5895				table->entries[j].v : table->entries[j + 1].v;
5896		}
5897	}
5898	return 0;
5899}
5900
5901static int si_patch_dependency_tables_based_on_leakage(struct radeon_device *rdev)
5902{
5903	int ret = 0;
5904
5905	ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5906								&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
5907	ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5908								&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
5909	ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5910								&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
5911	return ret;
5912}
5913
5914static void si_set_pcie_lane_width_in_smc(struct radeon_device *rdev,
5915					  struct radeon_ps *radeon_new_state,
5916					  struct radeon_ps *radeon_current_state)
5917{
5918	u32 lane_width;
5919	u32 new_lane_width =
5920		((radeon_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
5921	u32 current_lane_width =
5922		((radeon_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
5923
5924	if (new_lane_width != current_lane_width) {
5925		radeon_set_pcie_lanes(rdev, new_lane_width);
5926		lane_width = radeon_get_pcie_lanes(rdev);
5927		si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
5928	}
5929}
5930
5931static void si_set_vce_clock(struct radeon_device *rdev,
5932			     struct radeon_ps *new_rps,
5933			     struct radeon_ps *old_rps)
5934{
5935	if ((old_rps->evclk != new_rps->evclk) ||
5936	    (old_rps->ecclk != new_rps->ecclk)) {
5937		/* turn the clocks on when encoding, off otherwise */
5938		if (new_rps->evclk || new_rps->ecclk)
5939			vce_v1_0_enable_mgcg(rdev, false);
5940		else
5941			vce_v1_0_enable_mgcg(rdev, true);
5942		radeon_set_vce_clocks(rdev, new_rps->evclk, new_rps->ecclk);
5943	}
5944}
5945
5946void si_dpm_setup_asic(struct radeon_device *rdev)
5947{
5948	int r;
5949
5950	r = si_mc_load_microcode(rdev);
5951	if (r)
5952		DRM_ERROR("Failed to load MC firmware!\n");
5953	rv770_get_memory_type(rdev);
5954	si_read_clock_registers(rdev);
5955	si_enable_acpi_power_management(rdev);
5956}
5957
5958static int si_thermal_enable_alert(struct radeon_device *rdev,
5959				   bool enable)
5960{
5961	u32 thermal_int = RREG32(CG_THERMAL_INT);
5962
5963	if (enable) {
5964		PPSMC_Result result;
5965
5966		thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
5967		WREG32(CG_THERMAL_INT, thermal_int);
5968		rdev->irq.dpm_thermal = false;
5969		result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
5970		if (result != PPSMC_Result_OK) {
5971			DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
5972			return -EINVAL;
5973		}
5974	} else {
5975		thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
5976		WREG32(CG_THERMAL_INT, thermal_int);
5977		rdev->irq.dpm_thermal = true;
5978	}
5979
5980	return 0;
5981}
5982
5983static int si_thermal_set_temperature_range(struct radeon_device *rdev,
5984					    int min_temp, int max_temp)
5985{
5986	int low_temp = 0 * 1000;
5987	int high_temp = 255 * 1000;
5988
5989	if (low_temp < min_temp)
5990		low_temp = min_temp;
5991	if (high_temp > max_temp)
5992		high_temp = max_temp;
5993	if (high_temp < low_temp) {
5994		DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
5995		return -EINVAL;
5996	}
5997
5998	WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
5999	WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
6000	WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
6001
6002	rdev->pm.dpm.thermal.min_temp = low_temp;
6003	rdev->pm.dpm.thermal.max_temp = high_temp;
6004
6005	return 0;
6006}
6007
6008static void si_fan_ctrl_set_static_mode(struct radeon_device *rdev, u32 mode)
6009{
6010	struct si_power_info *si_pi = si_get_pi(rdev);
6011	u32 tmp;
6012
6013	if (si_pi->fan_ctrl_is_in_default_mode) {
6014		tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
6015		si_pi->fan_ctrl_default_mode = tmp;
6016		tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
6017		si_pi->t_min = tmp;
6018		si_pi->fan_ctrl_is_in_default_mode = false;
6019	}
6020
6021	tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
6022	tmp |= TMIN(0);
6023	WREG32(CG_FDO_CTRL2, tmp);
6024
6025	tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6026	tmp |= FDO_PWM_MODE(mode);
6027	WREG32(CG_FDO_CTRL2, tmp);
6028}
6029
6030static int si_thermal_setup_fan_table(struct radeon_device *rdev)
6031{
6032	struct si_power_info *si_pi = si_get_pi(rdev);
6033	PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
6034	u32 duty100;
6035	u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
6036	u16 fdo_min, slope1, slope2;
6037	u32 reference_clock, tmp;
6038	int ret;
6039	u64 tmp64;
6040
6041	if (!si_pi->fan_table_start) {
6042		rdev->pm.dpm.fan.ucode_fan_control = false;
6043		return 0;
6044	}
6045
6046	duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6047
6048	if (duty100 == 0) {
6049		rdev->pm.dpm.fan.ucode_fan_control = false;
6050		return 0;
6051	}
6052
6053	tmp64 = (u64)rdev->pm.dpm.fan.pwm_min * duty100;
6054	do_div(tmp64, 10000);
6055	fdo_min = (u16)tmp64;
6056
6057	t_diff1 = rdev->pm.dpm.fan.t_med - rdev->pm.dpm.fan.t_min;
6058	t_diff2 = rdev->pm.dpm.fan.t_high - rdev->pm.dpm.fan.t_med;
6059
6060	pwm_diff1 = rdev->pm.dpm.fan.pwm_med - rdev->pm.dpm.fan.pwm_min;
6061	pwm_diff2 = rdev->pm.dpm.fan.pwm_high - rdev->pm.dpm.fan.pwm_med;
6062
6063	slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
6064	slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
6065
6066	fan_table.temp_min = cpu_to_be16((50 + rdev->pm.dpm.fan.t_min) / 100);
6067	fan_table.temp_med = cpu_to_be16((50 + rdev->pm.dpm.fan.t_med) / 100);
6068	fan_table.temp_max = cpu_to_be16((50 + rdev->pm.dpm.fan.t_max) / 100);
6069
6070	fan_table.slope1 = cpu_to_be16(slope1);
6071	fan_table.slope2 = cpu_to_be16(slope2);
6072
6073	fan_table.fdo_min = cpu_to_be16(fdo_min);
6074
6075	fan_table.hys_down = cpu_to_be16(rdev->pm.dpm.fan.t_hyst);
6076
6077	fan_table.hys_up = cpu_to_be16(1);
6078
6079	fan_table.hys_slope = cpu_to_be16(1);
6080
6081	fan_table.temp_resp_lim = cpu_to_be16(5);
6082
6083	reference_clock = radeon_get_xclk(rdev);
6084
6085	fan_table.refresh_period = cpu_to_be32((rdev->pm.dpm.fan.cycle_delay *
6086						reference_clock) / 1600);
6087
6088	fan_table.fdo_max = cpu_to_be16((u16)duty100);
6089
6090	tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
6091	fan_table.temp_src = (uint8_t)tmp;
6092
6093	ret = si_copy_bytes_to_smc(rdev,
6094				   si_pi->fan_table_start,
6095				   (u8 *)(&fan_table),
6096				   sizeof(fan_table),
6097				   si_pi->sram_end);
6098
6099	if (ret) {
6100		DRM_ERROR("Failed to load fan table to the SMC.");
6101		rdev->pm.dpm.fan.ucode_fan_control = false;
6102	}
6103
6104	return 0;
6105}
6106
6107static int si_fan_ctrl_start_smc_fan_control(struct radeon_device *rdev)
6108{
6109	struct si_power_info *si_pi = si_get_pi(rdev);
6110	PPSMC_Result ret;
6111
6112	ret = si_send_msg_to_smc(rdev, PPSMC_StartFanControl);
6113	if (ret == PPSMC_Result_OK) {
6114		si_pi->fan_is_controlled_by_smc = true;
6115		return 0;
6116	} else {
6117		return -EINVAL;
6118	}
6119}
6120
6121static int si_fan_ctrl_stop_smc_fan_control(struct radeon_device *rdev)
6122{
6123	struct si_power_info *si_pi = si_get_pi(rdev);
6124	PPSMC_Result ret;
6125
6126	ret = si_send_msg_to_smc(rdev, PPSMC_StopFanControl);
6127
6128	if (ret == PPSMC_Result_OK) {
6129		si_pi->fan_is_controlled_by_smc = false;
6130		return 0;
6131	} else {
6132		return -EINVAL;
6133	}
6134}
6135
6136int si_fan_ctrl_get_fan_speed_percent(struct radeon_device *rdev,
6137				      u32 *speed)
6138{
6139	u32 duty, duty100;
6140	u64 tmp64;
6141
6142	if (rdev->pm.no_fan)
6143		return -ENOENT;
6144
6145	duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6146	duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
6147
6148	if (duty100 == 0)
6149		return -EINVAL;
6150
6151	tmp64 = (u64)duty * 100;
6152	do_div(tmp64, duty100);
6153	*speed = (u32)tmp64;
6154
6155	if (*speed > 100)
6156		*speed = 100;
6157
6158	return 0;
6159}
6160
6161int si_fan_ctrl_set_fan_speed_percent(struct radeon_device *rdev,
6162				      u32 speed)
6163{
6164	struct si_power_info *si_pi = si_get_pi(rdev);
6165	u32 tmp;
6166	u32 duty, duty100;
6167	u64 tmp64;
6168
6169	if (rdev->pm.no_fan)
6170		return -ENOENT;
6171
6172	if (si_pi->fan_is_controlled_by_smc)
6173		return -EINVAL;
6174
6175	if (speed > 100)
6176		return -EINVAL;
6177
6178	duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6179
6180	if (duty100 == 0)
6181		return -EINVAL;
6182
6183	tmp64 = (u64)speed * duty100;
6184	do_div(tmp64, 100);
6185	duty = (u32)tmp64;
6186
6187	tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
6188	tmp |= FDO_STATIC_DUTY(duty);
6189	WREG32(CG_FDO_CTRL0, tmp);
6190
6191	return 0;
6192}
6193
6194void si_fan_ctrl_set_mode(struct radeon_device *rdev, u32 mode)
6195{
6196	if (mode) {
6197		/* stop auto-manage */
6198		if (rdev->pm.dpm.fan.ucode_fan_control)
6199			si_fan_ctrl_stop_smc_fan_control(rdev);
6200		si_fan_ctrl_set_static_mode(rdev, mode);
6201	} else {
6202		/* restart auto-manage */
6203		if (rdev->pm.dpm.fan.ucode_fan_control)
6204			si_thermal_start_smc_fan_control(rdev);
6205		else
6206			si_fan_ctrl_set_default_mode(rdev);
6207	}
6208}
6209
6210u32 si_fan_ctrl_get_mode(struct radeon_device *rdev)
6211{
6212	struct si_power_info *si_pi = si_get_pi(rdev);
6213	u32 tmp;
6214
6215	if (si_pi->fan_is_controlled_by_smc)
6216		return 0;
6217
6218	tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
6219	return (tmp >> FDO_PWM_MODE_SHIFT);
6220}
6221
6222#if 0
6223static int si_fan_ctrl_get_fan_speed_rpm(struct radeon_device *rdev,
6224					 u32 *speed)
6225{
6226	u32 tach_period;
6227	u32 xclk = radeon_get_xclk(rdev);
6228
6229	if (rdev->pm.no_fan)
6230		return -ENOENT;
6231
6232	if (rdev->pm.fan_pulses_per_revolution == 0)
6233		return -ENOENT;
6234
6235	tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
6236	if (tach_period == 0)
6237		return -ENOENT;
6238
6239	*speed = 60 * xclk * 10000 / tach_period;
6240
6241	return 0;
6242}
6243
6244static int si_fan_ctrl_set_fan_speed_rpm(struct radeon_device *rdev,
6245					 u32 speed)
6246{
6247	u32 tach_period, tmp;
6248	u32 xclk = radeon_get_xclk(rdev);
6249
6250	if (rdev->pm.no_fan)
6251		return -ENOENT;
6252
6253	if (rdev->pm.fan_pulses_per_revolution == 0)
6254		return -ENOENT;
6255
6256	if ((speed < rdev->pm.fan_min_rpm) ||
6257	    (speed > rdev->pm.fan_max_rpm))
6258		return -EINVAL;
6259
6260	if (rdev->pm.dpm.fan.ucode_fan_control)
6261		si_fan_ctrl_stop_smc_fan_control(rdev);
6262
6263	tach_period = 60 * xclk * 10000 / (8 * speed);
6264	tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
6265	tmp |= TARGET_PERIOD(tach_period);
6266	WREG32(CG_TACH_CTRL, tmp);
6267
6268	si_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC_RPM);
6269
6270	return 0;
6271}
6272#endif
6273
6274static void si_fan_ctrl_set_default_mode(struct radeon_device *rdev)
6275{
6276	struct si_power_info *si_pi = si_get_pi(rdev);
6277	u32 tmp;
6278
6279	if (!si_pi->fan_ctrl_is_in_default_mode) {
6280		tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6281		tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
6282		WREG32(CG_FDO_CTRL2, tmp);
6283
6284		tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
6285		tmp |= TMIN(si_pi->t_min);
6286		WREG32(CG_FDO_CTRL2, tmp);
6287		si_pi->fan_ctrl_is_in_default_mode = true;
6288	}
6289}
6290
6291static void si_thermal_start_smc_fan_control(struct radeon_device *rdev)
6292{
6293	if (rdev->pm.dpm.fan.ucode_fan_control) {
6294		si_fan_ctrl_start_smc_fan_control(rdev);
6295		si_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC);
6296	}
6297}
6298
6299static void si_thermal_initialize(struct radeon_device *rdev)
6300{
6301	u32 tmp;
6302
6303	if (rdev->pm.fan_pulses_per_revolution) {
6304		tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
6305		tmp |= EDGE_PER_REV(rdev->pm.fan_pulses_per_revolution -1);
6306		WREG32(CG_TACH_CTRL, tmp);
6307	}
6308
6309	tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
6310	tmp |= TACH_PWM_RESP_RATE(0x28);
6311	WREG32(CG_FDO_CTRL2, tmp);
6312}
6313
6314static int si_thermal_start_thermal_controller(struct radeon_device *rdev)
6315{
6316	int ret;
6317
6318	si_thermal_initialize(rdev);
6319	ret = si_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6320	if (ret)
6321		return ret;
6322	ret = si_thermal_enable_alert(rdev, true);
6323	if (ret)
6324		return ret;
6325	if (rdev->pm.dpm.fan.ucode_fan_control) {
6326		ret = si_halt_smc(rdev);
6327		if (ret)
6328			return ret;
6329		ret = si_thermal_setup_fan_table(rdev);
6330		if (ret)
6331			return ret;
6332		ret = si_resume_smc(rdev);
6333		if (ret)
6334			return ret;
6335		si_thermal_start_smc_fan_control(rdev);
6336	}
6337
6338	return 0;
6339}
6340
6341static void si_thermal_stop_thermal_controller(struct radeon_device *rdev)
6342{
6343	if (!rdev->pm.no_fan) {
6344		si_fan_ctrl_set_default_mode(rdev);
6345		si_fan_ctrl_stop_smc_fan_control(rdev);
6346	}
6347}
6348
6349int si_dpm_enable(struct radeon_device *rdev)
6350{
6351	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6352	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6353	struct si_power_info *si_pi = si_get_pi(rdev);
6354	struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
6355	int ret;
6356
6357	if (si_is_smc_running(rdev))
6358		return -EINVAL;
6359	if (pi->voltage_control || si_pi->voltage_control_svi2)
6360		si_enable_voltage_control(rdev, true);
6361	if (pi->mvdd_control)
6362		si_get_mvdd_configuration(rdev);
6363	if (pi->voltage_control || si_pi->voltage_control_svi2) {
6364		ret = si_construct_voltage_tables(rdev);
6365		if (ret) {
6366			DRM_ERROR("si_construct_voltage_tables failed\n");
6367			return ret;
6368		}
6369	}
6370	if (eg_pi->dynamic_ac_timing) {
6371		ret = si_initialize_mc_reg_table(rdev);
6372		if (ret)
6373			eg_pi->dynamic_ac_timing = false;
6374	}
6375	if (pi->dynamic_ss)
6376		si_enable_spread_spectrum(rdev, true);
6377	if (pi->thermal_protection)
6378		si_enable_thermal_protection(rdev, true);
6379	si_setup_bsp(rdev);
6380	si_program_git(rdev);
6381	si_program_tp(rdev);
6382	si_program_tpp(rdev);
6383	si_program_sstp(rdev);
6384	si_enable_display_gap(rdev);
6385	si_program_vc(rdev);
6386	ret = si_upload_firmware(rdev);
6387	if (ret) {
6388		DRM_ERROR("si_upload_firmware failed\n");
6389		return ret;
6390	}
6391	ret = si_process_firmware_header(rdev);
6392	if (ret) {
6393		DRM_ERROR("si_process_firmware_header failed\n");
6394		return ret;
6395	}
6396	ret = si_initial_switch_from_arb_f0_to_f1(rdev);
6397	if (ret) {
6398		DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
6399		return ret;
6400	}
6401	ret = si_init_smc_table(rdev);
6402	if (ret) {
6403		DRM_ERROR("si_init_smc_table failed\n");
6404		return ret;
6405	}
6406	ret = si_init_smc_spll_table(rdev);
6407	if (ret) {
6408		DRM_ERROR("si_init_smc_spll_table failed\n");
6409		return ret;
6410	}
6411	ret = si_init_arb_table_index(rdev);
6412	if (ret) {
6413		DRM_ERROR("si_init_arb_table_index failed\n");
6414		return ret;
6415	}
6416	if (eg_pi->dynamic_ac_timing) {
6417		ret = si_populate_mc_reg_table(rdev, boot_ps);
6418		if (ret) {
6419			DRM_ERROR("si_populate_mc_reg_table failed\n");
6420			return ret;
6421		}
6422	}
6423	ret = si_initialize_smc_cac_tables(rdev);
6424	if (ret) {
6425		DRM_ERROR("si_initialize_smc_cac_tables failed\n");
6426		return ret;
6427	}
6428	ret = si_initialize_hardware_cac_manager(rdev);
6429	if (ret) {
6430		DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
6431		return ret;
6432	}
6433	ret = si_initialize_smc_dte_tables(rdev);
6434	if (ret) {
6435		DRM_ERROR("si_initialize_smc_dte_tables failed\n");
6436		return ret;
6437	}
6438	ret = si_populate_smc_tdp_limits(rdev, boot_ps);
6439	if (ret) {
6440		DRM_ERROR("si_populate_smc_tdp_limits failed\n");
6441		return ret;
6442	}
6443	ret = si_populate_smc_tdp_limits_2(rdev, boot_ps);
6444	if (ret) {
6445		DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
6446		return ret;
6447	}
6448	si_program_response_times(rdev);
6449	si_program_ds_registers(rdev);
6450	si_dpm_start_smc(rdev);
6451	ret = si_notify_smc_display_change(rdev, false);
6452	if (ret) {
6453		DRM_ERROR("si_notify_smc_display_change failed\n");
6454		return ret;
6455	}
6456	si_enable_sclk_control(rdev, true);
6457	si_start_dpm(rdev);
6458
6459	si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
6460
6461	si_thermal_start_thermal_controller(rdev);
6462
6463	ni_update_current_ps(rdev, boot_ps);
6464
6465	return 0;
6466}
6467
6468static int si_set_temperature_range(struct radeon_device *rdev)
6469{
6470	int ret;
6471
6472	ret = si_thermal_enable_alert(rdev, false);
6473	if (ret)
6474		return ret;
6475	ret = si_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6476	if (ret)
6477		return ret;
6478	ret = si_thermal_enable_alert(rdev, true);
6479	if (ret)
6480		return ret;
6481
6482	return ret;
6483}
6484
6485int si_dpm_late_enable(struct radeon_device *rdev)
6486{
6487	int ret;
6488
6489	ret = si_set_temperature_range(rdev);
6490	if (ret)
6491		return ret;
6492
6493	return ret;
6494}
6495
6496void si_dpm_disable(struct radeon_device *rdev)
6497{
6498	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6499	struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
6500
6501	if (!si_is_smc_running(rdev))
6502		return;
6503	si_thermal_stop_thermal_controller(rdev);
6504	si_disable_ulv(rdev);
6505	si_clear_vc(rdev);
6506	if (pi->thermal_protection)
6507		si_enable_thermal_protection(rdev, false);
6508	si_enable_power_containment(rdev, boot_ps, false);
6509	si_enable_smc_cac(rdev, boot_ps, false);
6510	si_enable_spread_spectrum(rdev, false);
6511	si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
6512	si_stop_dpm(rdev);
6513	si_reset_to_default(rdev);
6514	si_dpm_stop_smc(rdev);
6515	si_force_switch_to_arb_f0(rdev);
6516
6517	ni_update_current_ps(rdev, boot_ps);
6518}
6519
6520int si_dpm_pre_set_power_state(struct radeon_device *rdev)
6521{
6522	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6523	struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
6524	struct radeon_ps *new_ps = &requested_ps;
6525
6526	ni_update_requested_ps(rdev, new_ps);
6527
6528	si_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
6529
6530	return 0;
6531}
6532
6533static int si_power_control_set_level(struct radeon_device *rdev)
6534{
6535	struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
6536	int ret;
6537
6538	ret = si_restrict_performance_levels_before_switch(rdev);
6539	if (ret)
6540		return ret;
6541	ret = si_halt_smc(rdev);
6542	if (ret)
6543		return ret;
6544	ret = si_populate_smc_tdp_limits(rdev, new_ps);
6545	if (ret)
6546		return ret;
6547	ret = si_populate_smc_tdp_limits_2(rdev, new_ps);
6548	if (ret)
6549		return ret;
6550	ret = si_resume_smc(rdev);
6551	if (ret)
6552		return ret;
6553	ret = si_set_sw_state(rdev);
6554	if (ret)
6555		return ret;
6556	return 0;
6557}
6558
6559int si_dpm_set_power_state(struct radeon_device *rdev)
6560{
6561	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6562	struct radeon_ps *new_ps = &eg_pi->requested_rps;
6563	struct radeon_ps *old_ps = &eg_pi->current_rps;
6564	int ret;
6565
6566	ret = si_disable_ulv(rdev);
6567	if (ret) {
6568		DRM_ERROR("si_disable_ulv failed\n");
6569		return ret;
6570	}
6571	ret = si_restrict_performance_levels_before_switch(rdev);
6572	if (ret) {
6573		DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
6574		return ret;
6575	}
6576	if (eg_pi->pcie_performance_request)
6577		si_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
6578	ni_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
6579	ret = si_enable_power_containment(rdev, new_ps, false);
6580	if (ret) {
6581		DRM_ERROR("si_enable_power_containment failed\n");
6582		return ret;
6583	}
6584	ret = si_enable_smc_cac(rdev, new_ps, false);
6585	if (ret) {
6586		DRM_ERROR("si_enable_smc_cac failed\n");
6587		return ret;
6588	}
6589	ret = si_halt_smc(rdev);
6590	if (ret) {
6591		DRM_ERROR("si_halt_smc failed\n");
6592		return ret;
6593	}
6594	ret = si_upload_sw_state(rdev, new_ps);
6595	if (ret) {
6596		DRM_ERROR("si_upload_sw_state failed\n");
6597		return ret;
6598	}
6599	ret = si_upload_smc_data(rdev);
6600	if (ret) {
6601		DRM_ERROR("si_upload_smc_data failed\n");
6602		return ret;
6603	}
6604	ret = si_upload_ulv_state(rdev);
6605	if (ret) {
6606		DRM_ERROR("si_upload_ulv_state failed\n");
6607		return ret;
6608	}
6609	if (eg_pi->dynamic_ac_timing) {
6610		ret = si_upload_mc_reg_table(rdev, new_ps);
6611		if (ret) {
6612			DRM_ERROR("si_upload_mc_reg_table failed\n");
6613			return ret;
6614		}
6615	}
6616	ret = si_program_memory_timing_parameters(rdev, new_ps);
6617	if (ret) {
6618		DRM_ERROR("si_program_memory_timing_parameters failed\n");
6619		return ret;
6620	}
6621	si_set_pcie_lane_width_in_smc(rdev, new_ps, old_ps);
6622
6623	ret = si_resume_smc(rdev);
6624	if (ret) {
6625		DRM_ERROR("si_resume_smc failed\n");
6626		return ret;
6627	}
6628	ret = si_set_sw_state(rdev);
6629	if (ret) {
6630		DRM_ERROR("si_set_sw_state failed\n");
6631		return ret;
6632	}
6633	ni_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
6634	si_set_vce_clock(rdev, new_ps, old_ps);
6635	if (eg_pi->pcie_performance_request)
6636		si_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
6637	ret = si_set_power_state_conditionally_enable_ulv(rdev, new_ps);
6638	if (ret) {
6639		DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
6640		return ret;
6641	}
6642	ret = si_enable_smc_cac(rdev, new_ps, true);
6643	if (ret) {
6644		DRM_ERROR("si_enable_smc_cac failed\n");
6645		return ret;
6646	}
6647	ret = si_enable_power_containment(rdev, new_ps, true);
6648	if (ret) {
6649		DRM_ERROR("si_enable_power_containment failed\n");
6650		return ret;
6651	}
6652
6653	ret = si_power_control_set_level(rdev);
6654	if (ret) {
6655		DRM_ERROR("si_power_control_set_level failed\n");
6656		return ret;
6657	}
6658
6659	return 0;
6660}
6661
6662void si_dpm_post_set_power_state(struct radeon_device *rdev)
6663{
6664	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6665	struct radeon_ps *new_ps = &eg_pi->requested_rps;
6666
6667	ni_update_current_ps(rdev, new_ps);
6668}
6669
6670#if 0
6671void si_dpm_reset_asic(struct radeon_device *rdev)
6672{
6673	si_restrict_performance_levels_before_switch(rdev);
6674	si_disable_ulv(rdev);
6675	si_set_boot_state(rdev);
6676}
6677#endif
6678
6679void si_dpm_display_configuration_changed(struct radeon_device *rdev)
6680{
6681	si_program_display_gap(rdev);
6682}
6683
6684union power_info {
6685	struct _ATOM_POWERPLAY_INFO info;
6686	struct _ATOM_POWERPLAY_INFO_V2 info_2;
6687	struct _ATOM_POWERPLAY_INFO_V3 info_3;
6688	struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
6689	struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
6690	struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
6691};
6692
6693union pplib_clock_info {
6694	struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
6695	struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
6696	struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
6697	struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
6698	struct _ATOM_PPLIB_SI_CLOCK_INFO si;
6699};
6700
6701union pplib_power_state {
6702	struct _ATOM_PPLIB_STATE v1;
6703	struct _ATOM_PPLIB_STATE_V2 v2;
6704};
6705
6706static void si_parse_pplib_non_clock_info(struct radeon_device *rdev,
6707					  struct radeon_ps *rps,
6708					  struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
6709					  u8 table_rev)
6710{
6711	rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
6712	rps->class = le16_to_cpu(non_clock_info->usClassification);
6713	rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
6714
6715	if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
6716		rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
6717		rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
6718	} else if (r600_is_uvd_state(rps->class, rps->class2)) {
6719		rps->vclk = RV770_DEFAULT_VCLK_FREQ;
6720		rps->dclk = RV770_DEFAULT_DCLK_FREQ;
6721	} else {
6722		rps->vclk = 0;
6723		rps->dclk = 0;
6724	}
6725
6726	if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
6727		rdev->pm.dpm.boot_ps = rps;
6728	if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
6729		rdev->pm.dpm.uvd_ps = rps;
6730}
6731
6732static void si_parse_pplib_clock_info(struct radeon_device *rdev,
6733				      struct radeon_ps *rps, int index,
6734				      union pplib_clock_info *clock_info)
6735{
6736	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6737	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6738	struct si_power_info *si_pi = si_get_pi(rdev);
6739	struct ni_ps *ps = ni_get_ps(rps);
6740	u16 leakage_voltage;
6741	struct rv7xx_pl *pl = &ps->performance_levels[index];
6742	int ret;
6743
6744	ps->performance_level_count = index + 1;
6745
6746	pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
6747	pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
6748	pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
6749	pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
6750
6751	pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
6752	pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
6753	pl->flags = le32_to_cpu(clock_info->si.ulFlags);
6754	pl->pcie_gen = r600_get_pcie_gen_support(rdev,
6755						 si_pi->sys_pcie_mask,
6756						 si_pi->boot_pcie_gen,
6757						 clock_info->si.ucPCIEGen);
6758
6759	/* patch up vddc if necessary */
6760	ret = si_get_leakage_voltage_from_leakage_index(rdev, pl->vddc,
6761							&leakage_voltage);
6762	if (ret == 0)
6763		pl->vddc = leakage_voltage;
6764
6765	if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
6766		pi->acpi_vddc = pl->vddc;
6767		eg_pi->acpi_vddci = pl->vddci;
6768		si_pi->acpi_pcie_gen = pl->pcie_gen;
6769	}
6770
6771	if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
6772	    index == 0) {
6773		/* XXX disable for A0 tahiti */
6774		si_pi->ulv.supported = false;
6775		si_pi->ulv.pl = *pl;
6776		si_pi->ulv.one_pcie_lane_in_ulv = false;
6777		si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
6778		si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
6779		si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
6780	}
6781
6782	if (pi->min_vddc_in_table > pl->vddc)
6783		pi->min_vddc_in_table = pl->vddc;
6784
6785	if (pi->max_vddc_in_table < pl->vddc)
6786		pi->max_vddc_in_table = pl->vddc;
6787
6788	/* patch up boot state */
6789	if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
6790		u16 vddc, vddci, mvdd;
6791		radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
6792		pl->mclk = rdev->clock.default_mclk;
6793		pl->sclk = rdev->clock.default_sclk;
6794		pl->vddc = vddc;
6795		pl->vddci = vddci;
6796		si_pi->mvdd_bootup_value = mvdd;
6797	}
6798
6799	if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
6800	    ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
6801		rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
6802		rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
6803		rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
6804		rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
6805	}
6806}
6807
6808static int si_parse_power_table(struct radeon_device *rdev)
6809{
6810	struct radeon_mode_info *mode_info = &rdev->mode_info;
6811	struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
6812	union pplib_power_state *power_state;
6813	int i, j, k, non_clock_array_index, clock_array_index;
6814	union pplib_clock_info *clock_info;
6815	struct _StateArray *state_array;
6816	struct _ClockInfoArray *clock_info_array;
6817	struct _NonClockInfoArray *non_clock_info_array;
6818	union power_info *power_info;
6819	int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
6820	u16 data_offset;
6821	u8 frev, crev;
6822	u8 *power_state_offset;
6823	struct ni_ps *ps;
6824
6825	if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
6826				   &frev, &crev, &data_offset))
6827		return -EINVAL;
6828	power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
6829
6830	state_array = (struct _StateArray *)
6831		(mode_info->atom_context->bios + data_offset +
6832		 le16_to_cpu(power_info->pplib.usStateArrayOffset));
6833	clock_info_array = (struct _ClockInfoArray *)
6834		(mode_info->atom_context->bios + data_offset +
6835		 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
6836	non_clock_info_array = (struct _NonClockInfoArray *)
6837		(mode_info->atom_context->bios + data_offset +
6838		 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
6839
6840	rdev->pm.dpm.ps = kcalloc(state_array->ucNumEntries,
6841				  sizeof(struct radeon_ps),
6842				  GFP_KERNEL);
6843	if (!rdev->pm.dpm.ps)
6844		return -ENOMEM;
6845	power_state_offset = (u8 *)state_array->states;
6846	for (i = 0; i < state_array->ucNumEntries; i++) {
6847		u8 *idx;
6848		power_state = (union pplib_power_state *)power_state_offset;
6849		non_clock_array_index = power_state->v2.nonClockInfoIndex;
6850		non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
6851			&non_clock_info_array->nonClockInfo[non_clock_array_index];
6852		if (!rdev->pm.power_state[i].clock_info)
6853			return -EINVAL;
6854		ps = kzalloc(sizeof(struct ni_ps), GFP_KERNEL);
6855		if (ps == NULL) {
6856			kfree(rdev->pm.dpm.ps);
6857			return -ENOMEM;
6858		}
6859		rdev->pm.dpm.ps[i].ps_priv = ps;
6860		si_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
6861					      non_clock_info,
6862					      non_clock_info_array->ucEntrySize);
6863		k = 0;
6864		idx = (u8 *)&power_state->v2.clockInfoIndex[0];
6865		for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
6866			clock_array_index = idx[j];
6867			if (clock_array_index >= clock_info_array->ucNumEntries)
6868				continue;
6869			if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
6870				break;
6871			clock_info = (union pplib_clock_info *)
6872				((u8 *)&clock_info_array->clockInfo[0] +
6873				 (clock_array_index * clock_info_array->ucEntrySize));
6874			si_parse_pplib_clock_info(rdev,
6875						  &rdev->pm.dpm.ps[i], k,
6876						  clock_info);
6877			k++;
6878		}
6879		power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
6880	}
6881	rdev->pm.dpm.num_ps = state_array->ucNumEntries;
6882
6883	/* fill in the vce power states */
6884	for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
6885		u32 sclk, mclk;
6886		clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
6887		clock_info = (union pplib_clock_info *)
6888			&clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
6889		sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
6890		sclk |= clock_info->si.ucEngineClockHigh << 16;
6891		mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
6892		mclk |= clock_info->si.ucMemoryClockHigh << 16;
6893		rdev->pm.dpm.vce_states[i].sclk = sclk;
6894		rdev->pm.dpm.vce_states[i].mclk = mclk;
6895	}
6896
6897	return 0;
6898}
6899
6900int si_dpm_init(struct radeon_device *rdev)
6901{
6902	struct rv7xx_power_info *pi;
6903	struct evergreen_power_info *eg_pi;
6904	struct ni_power_info *ni_pi;
6905	struct si_power_info *si_pi;
6906	struct atom_clock_dividers dividers;
6907	enum pci_bus_speed speed_cap = PCI_SPEED_UNKNOWN;
6908	struct pci_dev *root = rdev->pdev->bus->self;
6909	int ret;
 
6910
6911	si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
6912	if (si_pi == NULL)
6913		return -ENOMEM;
6914	rdev->pm.dpm.priv = si_pi;
6915	ni_pi = &si_pi->ni;
6916	eg_pi = &ni_pi->eg;
6917	pi = &eg_pi->rv7xx;
6918
6919	if (!pci_is_root_bus(rdev->pdev->bus))
6920		speed_cap = pcie_get_speed_cap(root);
6921	if (speed_cap == PCI_SPEED_UNKNOWN) {
6922		si_pi->sys_pcie_mask = 0;
6923	} else {
6924		if (speed_cap == PCIE_SPEED_8_0GT)
6925			si_pi->sys_pcie_mask = RADEON_PCIE_SPEED_25 |
6926				RADEON_PCIE_SPEED_50 |
6927				RADEON_PCIE_SPEED_80;
6928		else if (speed_cap == PCIE_SPEED_5_0GT)
6929			si_pi->sys_pcie_mask = RADEON_PCIE_SPEED_25 |
6930				RADEON_PCIE_SPEED_50;
6931		else
6932			si_pi->sys_pcie_mask = RADEON_PCIE_SPEED_25;
6933	}
6934	si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
6935	si_pi->boot_pcie_gen = si_get_current_pcie_speed(rdev);
6936
6937	si_set_max_cu_value(rdev);
6938
6939	rv770_get_max_vddc(rdev);
6940	si_get_leakage_vddc(rdev);
6941	si_patch_dependency_tables_based_on_leakage(rdev);
6942
6943	pi->acpi_vddc = 0;
6944	eg_pi->acpi_vddci = 0;
6945	pi->min_vddc_in_table = 0;
6946	pi->max_vddc_in_table = 0;
6947
6948	ret = r600_get_platform_caps(rdev);
6949	if (ret)
6950		return ret;
6951
6952	ret = r600_parse_extended_power_table(rdev);
6953	if (ret)
6954		return ret;
6955
6956	ret = si_parse_power_table(rdev);
6957	if (ret)
6958		return ret;
6959
6960	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
6961		kcalloc(4,
6962			sizeof(struct radeon_clock_voltage_dependency_entry),
6963			GFP_KERNEL);
6964	if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
6965		r600_free_extended_power_table(rdev);
6966		return -ENOMEM;
6967	}
6968	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
6969	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
6970	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
6971	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
6972	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
6973	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
6974	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
6975	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
6976	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
6977
6978	if (rdev->pm.dpm.voltage_response_time == 0)
6979		rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
6980	if (rdev->pm.dpm.backbias_response_time == 0)
6981		rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
6982
6983	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
6984					     0, false, &dividers);
6985	if (ret)
6986		pi->ref_div = dividers.ref_div + 1;
6987	else
6988		pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
6989
6990	eg_pi->smu_uvd_hs = false;
6991
6992	pi->mclk_strobe_mode_threshold = 40000;
6993	if (si_is_special_1gb_platform(rdev))
6994		pi->mclk_stutter_mode_threshold = 0;
6995	else
6996		pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
6997	pi->mclk_edc_enable_threshold = 40000;
6998	eg_pi->mclk_edc_wr_enable_threshold = 40000;
6999
7000	ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
7001
7002	pi->voltage_control =
7003		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7004					    VOLTAGE_OBJ_GPIO_LUT);
7005	if (!pi->voltage_control) {
7006		si_pi->voltage_control_svi2 =
7007			radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7008						    VOLTAGE_OBJ_SVID2);
7009		if (si_pi->voltage_control_svi2)
7010			radeon_atom_get_svi2_info(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7011						  &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
7012	}
7013
7014	pi->mvdd_control =
7015		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
7016					    VOLTAGE_OBJ_GPIO_LUT);
7017
7018	eg_pi->vddci_control =
7019		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7020					    VOLTAGE_OBJ_GPIO_LUT);
7021	if (!eg_pi->vddci_control)
7022		si_pi->vddci_control_svi2 =
7023			radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7024						    VOLTAGE_OBJ_SVID2);
7025
7026	si_pi->vddc_phase_shed_control =
7027		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7028					    VOLTAGE_OBJ_PHASE_LUT);
7029
7030	rv770_get_engine_memory_ss(rdev);
7031
7032	pi->asi = RV770_ASI_DFLT;
7033	pi->pasi = CYPRESS_HASI_DFLT;
7034	pi->vrc = SISLANDS_VRC_DFLT;
7035
7036	pi->gfx_clock_gating = true;
7037
7038	eg_pi->sclk_deep_sleep = true;
7039	si_pi->sclk_deep_sleep_above_low = false;
7040
7041	if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
7042		pi->thermal_protection = true;
7043	else
7044		pi->thermal_protection = false;
7045
7046	eg_pi->dynamic_ac_timing = true;
7047
7048	eg_pi->light_sleep = true;
7049#if defined(CONFIG_ACPI)
7050	eg_pi->pcie_performance_request =
7051		radeon_acpi_is_pcie_performance_request_supported(rdev);
7052#else
7053	eg_pi->pcie_performance_request = false;
7054#endif
7055
7056	si_pi->sram_end = SMC_RAM_END;
7057
7058	rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
7059	rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
7060	rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
7061	rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
7062	rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
7063	rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
7064	rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
7065
7066	si_initialize_powertune_defaults(rdev);
7067
7068	/* make sure dc limits are valid */
7069	if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
7070	    (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
7071		rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
7072			rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
7073
7074	si_pi->fan_ctrl_is_in_default_mode = true;
7075
7076	return 0;
7077}
7078
7079void si_dpm_fini(struct radeon_device *rdev)
7080{
7081	int i;
7082
7083	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
7084		kfree(rdev->pm.dpm.ps[i].ps_priv);
7085	}
7086	kfree(rdev->pm.dpm.ps);
7087	kfree(rdev->pm.dpm.priv);
7088	kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
7089	r600_free_extended_power_table(rdev);
7090}
7091
7092void si_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
7093						    struct seq_file *m)
7094{
7095	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7096	struct radeon_ps *rps = &eg_pi->current_rps;
7097	struct ni_ps *ps = ni_get_ps(rps);
7098	struct rv7xx_pl *pl;
7099	u32 current_index =
7100		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7101		CURRENT_STATE_INDEX_SHIFT;
7102
7103	if (current_index >= ps->performance_level_count) {
7104		seq_printf(m, "invalid dpm profile %d\n", current_index);
7105	} else {
7106		pl = &ps->performance_levels[current_index];
7107		seq_printf(m, "uvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
7108		seq_printf(m, "power level %d    sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
7109			   current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
7110	}
7111}
7112
7113u32 si_dpm_get_current_sclk(struct radeon_device *rdev)
7114{
7115	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7116	struct radeon_ps *rps = &eg_pi->current_rps;
7117	struct ni_ps *ps = ni_get_ps(rps);
7118	struct rv7xx_pl *pl;
7119	u32 current_index =
7120		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7121		CURRENT_STATE_INDEX_SHIFT;
7122
7123	if (current_index >= ps->performance_level_count) {
7124		return 0;
7125	} else {
7126		pl = &ps->performance_levels[current_index];
7127		return pl->sclk;
7128	}
7129}
7130
7131u32 si_dpm_get_current_mclk(struct radeon_device *rdev)
7132{
7133	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7134	struct radeon_ps *rps = &eg_pi->current_rps;
7135	struct ni_ps *ps = ni_get_ps(rps);
7136	struct rv7xx_pl *pl;
7137	u32 current_index =
7138		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7139		CURRENT_STATE_INDEX_SHIFT;
7140
7141	if (current_index >= ps->performance_level_count) {
7142		return 0;
7143	} else {
7144		pl = &ps->performance_levels[current_index];
7145		return pl->mclk;
7146	}
7147}
v4.17
   1/*
   2 * Copyright 2013 Advanced Micro Devices, Inc.
   3 *
   4 * Permission is hereby granted, free of charge, to any person obtaining a
   5 * copy of this software and associated documentation files (the "Software"),
   6 * to deal in the Software without restriction, including without limitation
   7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   8 * and/or sell copies of the Software, and to permit persons to whom the
   9 * Software is furnished to do so, subject to the following conditions:
  10 *
  11 * The above copyright notice and this permission notice shall be included in
  12 * all copies or substantial portions of the Software.
  13 *
  14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20 * OTHER DEALINGS IN THE SOFTWARE.
  21 *
  22 */
  23
  24#include <drm/drmP.h>
 
 
 
 
 
 
  25#include "radeon.h"
  26#include "radeon_asic.h"
 
  27#include "sid.h"
  28#include "r600_dpm.h"
  29#include "si_dpm.h"
  30#include "atom.h"
  31#include <linux/math64.h>
  32#include <linux/seq_file.h>
  33
  34#define MC_CG_ARB_FREQ_F0           0x0a
  35#define MC_CG_ARB_FREQ_F1           0x0b
  36#define MC_CG_ARB_FREQ_F2           0x0c
  37#define MC_CG_ARB_FREQ_F3           0x0d
  38
  39#define SMC_RAM_END                 0x20000
  40
  41#define SCLK_MIN_DEEPSLEEP_FREQ     1350
  42
  43static const struct si_cac_config_reg cac_weights_tahiti[] =
  44{
  45	{ 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
  46	{ 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  47	{ 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
  48	{ 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
  49	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  50	{ 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  51	{ 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  52	{ 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  53	{ 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  54	{ 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
  55	{ 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  56	{ 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
  57	{ 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
  58	{ 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
  59	{ 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
  60	{ 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  61	{ 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  62	{ 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
  63	{ 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  64	{ 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
  65	{ 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
  66	{ 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
  67	{ 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  68	{ 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  69	{ 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  70	{ 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  71	{ 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  72	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  73	{ 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  74	{ 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  75	{ 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
  76	{ 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  77	{ 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  78	{ 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  79	{ 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  80	{ 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  81	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  82	{ 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  83	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  84	{ 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
  85	{ 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  86	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  87	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  88	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  89	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  90	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  91	{ 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  92	{ 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  93	{ 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  94	{ 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  95	{ 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  96	{ 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  97	{ 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  98	{ 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  99	{ 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 100	{ 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 101	{ 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 102	{ 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 103	{ 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 104	{ 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
 105	{ 0xFFFFFFFF }
 106};
 107
 108static const struct si_cac_config_reg lcac_tahiti[] =
 109{
 110	{ 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
 111	{ 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 112	{ 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
 113	{ 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 114	{ 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
 115	{ 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 116	{ 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
 117	{ 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 118	{ 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 119	{ 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 120	{ 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 121	{ 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 122	{ 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 123	{ 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 124	{ 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 125	{ 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 126	{ 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 127	{ 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 128	{ 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 129	{ 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 130	{ 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 131	{ 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 132	{ 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 133	{ 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 134	{ 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 135	{ 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 136	{ 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 137	{ 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 138	{ 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 139	{ 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 140	{ 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 141	{ 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 142	{ 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 143	{ 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 144	{ 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 145	{ 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 146	{ 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 147	{ 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 148	{ 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 149	{ 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 150	{ 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 151	{ 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 152	{ 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 153	{ 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 154	{ 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 155	{ 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 156	{ 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
 157	{ 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 158	{ 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 159	{ 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 160	{ 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 161	{ 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 162	{ 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 163	{ 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 164	{ 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 165	{ 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 166	{ 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 167	{ 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 168	{ 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 169	{ 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 170	{ 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 171	{ 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 172	{ 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 173	{ 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 174	{ 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 175	{ 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 176	{ 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 177	{ 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 178	{ 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 179	{ 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 180	{ 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 181	{ 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 182	{ 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
 183	{ 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 184	{ 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 185	{ 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 186	{ 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 187	{ 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 188	{ 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 189	{ 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 190	{ 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 191	{ 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 192	{ 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 193	{ 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 194	{ 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 195	{ 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 196	{ 0xFFFFFFFF }
 197
 198};
 199
 200static const struct si_cac_config_reg cac_override_tahiti[] =
 201{
 202	{ 0xFFFFFFFF }
 203};
 204
 205static const struct si_powertune_data powertune_data_tahiti =
 206{
 207	((1 << 16) | 27027),
 208	6,
 209	0,
 210	4,
 211	95,
 212	{
 213		0UL,
 214		0UL,
 215		4521550UL,
 216		309631529UL,
 217		-1270850L,
 218		4513710L,
 219		40
 220	},
 221	595000000UL,
 222	12,
 223	{
 224		0,
 225		0,
 226		0,
 227		0,
 228		0,
 229		0,
 230		0,
 231		0
 232	},
 233	true
 234};
 235
 236static const struct si_dte_data dte_data_tahiti =
 237{
 238	{ 1159409, 0, 0, 0, 0 },
 239	{ 777, 0, 0, 0, 0 },
 240	2,
 241	54000,
 242	127000,
 243	25,
 244	2,
 245	10,
 246	13,
 247	{ 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
 248	{ 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
 249	{ 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
 250	85,
 251	false
 252};
 253
 254static const struct si_dte_data dte_data_tahiti_le =
 255{
 256	{ 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
 257	{ 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
 258	0x5,
 259	0xAFC8,
 260	0x64,
 261	0x32,
 262	1,
 263	0,
 264	0x10,
 265	{ 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
 266	{ 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
 267	{ 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
 268	85,
 269	true
 270};
 271
 272static const struct si_dte_data dte_data_tahiti_pro =
 273{
 274	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
 275	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
 276	5,
 277	45000,
 278	100,
 279	0xA,
 280	1,
 281	0,
 282	0x10,
 283	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
 284	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
 285	{ 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
 286	90,
 287	true
 288};
 289
 290static const struct si_dte_data dte_data_new_zealand =
 291{
 292	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
 293	{ 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
 294	0x5,
 295	0xAFC8,
 296	0x69,
 297	0x32,
 298	1,
 299	0,
 300	0x10,
 301	{ 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
 302	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
 303	{ 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
 304	85,
 305	true
 306};
 307
 308static const struct si_dte_data dte_data_aruba_pro =
 309{
 310	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
 311	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
 312	5,
 313	45000,
 314	100,
 315	0xA,
 316	1,
 317	0,
 318	0x10,
 319	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
 320	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
 321	{ 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
 322	90,
 323	true
 324};
 325
 326static const struct si_dte_data dte_data_malta =
 327{
 328	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
 329	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
 330	5,
 331	45000,
 332	100,
 333	0xA,
 334	1,
 335	0,
 336	0x10,
 337	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
 338	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
 339	{ 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
 340	90,
 341	true
 342};
 343
 344struct si_cac_config_reg cac_weights_pitcairn[] =
 345{
 346	{ 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
 347	{ 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 348	{ 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 349	{ 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
 350	{ 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
 351	{ 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
 352	{ 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 353	{ 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
 354	{ 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 355	{ 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
 356	{ 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
 357	{ 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
 358	{ 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
 359	{ 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
 360	{ 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 361	{ 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 362	{ 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 363	{ 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
 364	{ 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
 365	{ 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
 366	{ 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
 367	{ 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
 368	{ 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
 369	{ 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 370	{ 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 371	{ 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
 372	{ 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
 373	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 374	{ 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 375	{ 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 376	{ 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
 377	{ 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 378	{ 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
 379	{ 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 380	{ 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
 381	{ 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
 382	{ 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
 383	{ 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 384	{ 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
 385	{ 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 386	{ 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 387	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 388	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 389	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 390	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 391	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 392	{ 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 393	{ 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 394	{ 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 395	{ 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 396	{ 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 397	{ 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 398	{ 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 399	{ 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 400	{ 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 401	{ 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 402	{ 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 403	{ 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 404	{ 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 405	{ 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
 406	{ 0xFFFFFFFF }
 407};
 408
 409static const struct si_cac_config_reg lcac_pitcairn[] =
 410{
 411	{ 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 412	{ 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 413	{ 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 414	{ 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 415	{ 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 416	{ 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 417	{ 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 418	{ 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 419	{ 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 420	{ 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 421	{ 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 422	{ 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 423	{ 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 424	{ 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 425	{ 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 426	{ 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 427	{ 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 428	{ 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 429	{ 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 430	{ 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 431	{ 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 432	{ 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 433	{ 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 434	{ 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 435	{ 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 436	{ 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 437	{ 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 438	{ 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 439	{ 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 440	{ 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 441	{ 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 442	{ 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 443	{ 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 444	{ 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 445	{ 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 446	{ 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 447	{ 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 448	{ 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 449	{ 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 450	{ 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 451	{ 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 452	{ 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 453	{ 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 454	{ 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 455	{ 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 456	{ 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 457	{ 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 458	{ 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 459	{ 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 460	{ 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 461	{ 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 462	{ 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 463	{ 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 464	{ 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 465	{ 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 466	{ 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 467	{ 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 468	{ 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 469	{ 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 470	{ 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 471	{ 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 472	{ 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 473	{ 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 474	{ 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 475	{ 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 476	{ 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 477	{ 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 478	{ 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 479	{ 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 480	{ 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 481	{ 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 482	{ 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 483	{ 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
 484	{ 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 485	{ 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 486	{ 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 487	{ 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 488	{ 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 489	{ 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 490	{ 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 491	{ 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 492	{ 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 493	{ 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 494	{ 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 495	{ 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 496	{ 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 497	{ 0xFFFFFFFF }
 498};
 499
 500static const struct si_cac_config_reg cac_override_pitcairn[] =
 501{
 502	{ 0xFFFFFFFF }
 503};
 504
 505static const struct si_powertune_data powertune_data_pitcairn =
 506{
 507	((1 << 16) | 27027),
 508	5,
 509	0,
 510	6,
 511	100,
 512	{
 513		51600000UL,
 514		1800000UL,
 515		7194395UL,
 516		309631529UL,
 517		-1270850L,
 518		4513710L,
 519		100
 520	},
 521	117830498UL,
 522	12,
 523	{
 524		0,
 525		0,
 526		0,
 527		0,
 528		0,
 529		0,
 530		0,
 531		0
 532	},
 533	true
 534};
 535
 536static const struct si_dte_data dte_data_pitcairn =
 537{
 538	{ 0, 0, 0, 0, 0 },
 539	{ 0, 0, 0, 0, 0 },
 540	0,
 541	0,
 542	0,
 543	0,
 544	0,
 545	0,
 546	0,
 547	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
 548	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
 549	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
 550	0,
 551	false
 552};
 553
 554static const struct si_dte_data dte_data_curacao_xt =
 555{
 556	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
 557	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
 558	5,
 559	45000,
 560	100,
 561	0xA,
 562	1,
 563	0,
 564	0x10,
 565	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
 566	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
 567	{ 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
 568	90,
 569	true
 570};
 571
 572static const struct si_dte_data dte_data_curacao_pro =
 573{
 574	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
 575	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
 576	5,
 577	45000,
 578	100,
 579	0xA,
 580	1,
 581	0,
 582	0x10,
 583	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
 584	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
 585	{ 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
 586	90,
 587	true
 588};
 589
 590static const struct si_dte_data dte_data_neptune_xt =
 591{
 592	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
 593	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
 594	5,
 595	45000,
 596	100,
 597	0xA,
 598	1,
 599	0,
 600	0x10,
 601	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
 602	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
 603	{ 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
 604	90,
 605	true
 606};
 607
 608static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
 609{
 610	{ 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
 611	{ 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 612	{ 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
 613	{ 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
 614	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 615	{ 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 616	{ 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 617	{ 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 618	{ 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
 619	{ 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
 620	{ 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
 621	{ 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
 622	{ 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
 623	{ 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 624	{ 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
 625	{ 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
 626	{ 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
 627	{ 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
 628	{ 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
 629	{ 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
 630	{ 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
 631	{ 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
 632	{ 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
 633	{ 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
 634	{ 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
 635	{ 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 636	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
 637	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 638	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 639	{ 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
 640	{ 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 641	{ 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
 642	{ 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
 643	{ 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
 644	{ 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
 645	{ 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
 646	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 647	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
 648	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 649	{ 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 650	{ 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
 651	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 652	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 653	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 654	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 655	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 656	{ 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 657	{ 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 658	{ 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 659	{ 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 660	{ 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 661	{ 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 662	{ 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 663	{ 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 664	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 665	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 666	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 667	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 668	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 669	{ 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
 670	{ 0xFFFFFFFF }
 671};
 672
 673static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
 674{
 675	{ 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
 676	{ 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 677	{ 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
 678	{ 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
 679	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 680	{ 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 681	{ 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 682	{ 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 683	{ 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
 684	{ 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
 685	{ 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
 686	{ 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
 687	{ 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
 688	{ 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 689	{ 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
 690	{ 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
 691	{ 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
 692	{ 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
 693	{ 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
 694	{ 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
 695	{ 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
 696	{ 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
 697	{ 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
 698	{ 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
 699	{ 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
 700	{ 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 701	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
 702	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 703	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 704	{ 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
 705	{ 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 706	{ 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
 707	{ 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
 708	{ 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
 709	{ 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
 710	{ 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
 711	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 712	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
 713	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 714	{ 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 715	{ 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
 716	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 717	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 718	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 719	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 720	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 721	{ 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 722	{ 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 723	{ 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 724	{ 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 725	{ 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 726	{ 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 727	{ 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 728	{ 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 729	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 730	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 731	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 732	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 733	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 734	{ 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
 735	{ 0xFFFFFFFF }
 736};
 737
 738static const struct si_cac_config_reg cac_weights_heathrow[] =
 739{
 740	{ 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
 741	{ 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 742	{ 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
 743	{ 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
 744	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 745	{ 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 746	{ 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 747	{ 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 748	{ 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
 749	{ 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
 750	{ 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
 751	{ 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
 752	{ 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
 753	{ 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 754	{ 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
 755	{ 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
 756	{ 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
 757	{ 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
 758	{ 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
 759	{ 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
 760	{ 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
 761	{ 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
 762	{ 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
 763	{ 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
 764	{ 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
 765	{ 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 766	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
 767	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 768	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 769	{ 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
 770	{ 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 771	{ 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
 772	{ 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
 773	{ 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
 774	{ 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
 775	{ 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
 776	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 777	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
 778	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 779	{ 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 780	{ 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
 781	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 782	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 783	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 784	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 785	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 786	{ 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 787	{ 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 788	{ 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 789	{ 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 790	{ 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 791	{ 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 792	{ 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 793	{ 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 794	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 795	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 796	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 797	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 798	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 799	{ 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
 800	{ 0xFFFFFFFF }
 801};
 802
 803static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
 804{
 805	{ 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
 806	{ 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 807	{ 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
 808	{ 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
 809	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 810	{ 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 811	{ 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 812	{ 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 813	{ 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
 814	{ 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
 815	{ 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
 816	{ 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
 817	{ 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
 818	{ 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 819	{ 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
 820	{ 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
 821	{ 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
 822	{ 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
 823	{ 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
 824	{ 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
 825	{ 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
 826	{ 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
 827	{ 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
 828	{ 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
 829	{ 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
 830	{ 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 831	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
 832	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 833	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 834	{ 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
 835	{ 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 836	{ 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
 837	{ 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
 838	{ 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
 839	{ 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
 840	{ 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
 841	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 842	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
 843	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 844	{ 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 845	{ 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
 846	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 847	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 848	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 849	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 850	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 851	{ 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 852	{ 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 853	{ 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 854	{ 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 855	{ 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 856	{ 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 857	{ 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 858	{ 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 859	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 860	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 861	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 862	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 863	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 864	{ 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
 865	{ 0xFFFFFFFF }
 866};
 867
 868static const struct si_cac_config_reg cac_weights_cape_verde[] =
 869{
 870	{ 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
 871	{ 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 872	{ 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
 873	{ 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
 874	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 875	{ 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 876	{ 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
 877	{ 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
 878	{ 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
 879	{ 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
 880	{ 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
 881	{ 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
 882	{ 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
 883	{ 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 884	{ 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
 885	{ 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
 886	{ 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
 887	{ 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
 888	{ 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
 889	{ 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
 890	{ 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
 891	{ 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
 892	{ 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
 893	{ 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
 894	{ 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
 895	{ 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 896	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
 897	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 898	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 899	{ 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
 900	{ 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
 901	{ 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
 902	{ 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
 903	{ 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
 904	{ 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
 905	{ 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
 906	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 907	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
 908	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 909	{ 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
 910	{ 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
 911	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 912	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 913	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 914	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
 915	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
 916	{ 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 917	{ 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 918	{ 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 919	{ 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 920	{ 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 921	{ 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 922	{ 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 923	{ 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 924	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 925	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 926	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 927	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
 928	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
 929	{ 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
 930	{ 0xFFFFFFFF }
 931};
 932
 933static const struct si_cac_config_reg lcac_cape_verde[] =
 934{
 935	{ 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 936	{ 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 937	{ 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 938	{ 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 939	{ 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 940	{ 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 941	{ 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 942	{ 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 943	{ 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 944	{ 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 945	{ 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 946	{ 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 947	{ 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 948	{ 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 949	{ 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 950	{ 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 951	{ 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 952	{ 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 953	{ 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
 954	{ 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 955	{ 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 956	{ 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 957	{ 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 958	{ 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 959	{ 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 960	{ 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 961	{ 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 962	{ 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 963	{ 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 964	{ 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 965	{ 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 966	{ 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 967	{ 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 968	{ 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 969	{ 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 970	{ 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 971	{ 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 972	{ 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 973	{ 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 974	{ 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 975	{ 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 976	{ 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 977	{ 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 978	{ 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 979	{ 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
 980	{ 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 981	{ 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 982	{ 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 983	{ 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 984	{ 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 985	{ 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 986	{ 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 987	{ 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
 988	{ 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
 989	{ 0xFFFFFFFF }
 990};
 991
 992static const struct si_cac_config_reg cac_override_cape_verde[] =
 993{
 994	{ 0xFFFFFFFF }
 995};
 996
 997static const struct si_powertune_data powertune_data_cape_verde =
 998{
 999	((1 << 16) | 0x6993),
1000	5,
1001	0,
1002	7,
1003	105,
1004	{
1005		0UL,
1006		0UL,
1007		7194395UL,
1008		309631529UL,
1009		-1270850L,
1010		4513710L,
1011		100
1012	},
1013	117830498UL,
1014	12,
1015	{
1016		0,
1017		0,
1018		0,
1019		0,
1020		0,
1021		0,
1022		0,
1023		0
1024	},
1025	true
1026};
1027
1028static const struct si_dte_data dte_data_cape_verde =
1029{
1030	{ 0, 0, 0, 0, 0 },
1031	{ 0, 0, 0, 0, 0 },
1032	0,
1033	0,
1034	0,
1035	0,
1036	0,
1037	0,
1038	0,
1039	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1040	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1041	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1042	0,
1043	false
1044};
1045
1046static const struct si_dte_data dte_data_venus_xtx =
1047{
1048	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1049	{ 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
1050	5,
1051	55000,
1052	0x69,
1053	0xA,
1054	1,
1055	0,
1056	0x3,
1057	{ 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1058	{ 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1059	{ 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1060	90,
1061	true
1062};
1063
1064static const struct si_dte_data dte_data_venus_xt =
1065{
1066	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1067	{ 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
1068	5,
1069	55000,
1070	0x69,
1071	0xA,
1072	1,
1073	0,
1074	0x3,
1075	{ 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1076	{ 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1077	{ 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1078	90,
1079	true
1080};
1081
1082static const struct si_dte_data dte_data_venus_pro =
1083{
1084	{  0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1085	{ 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
1086	5,
1087	55000,
1088	0x69,
1089	0xA,
1090	1,
1091	0,
1092	0x3,
1093	{ 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1094	{ 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1095	{ 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1096	90,
1097	true
1098};
1099
1100struct si_cac_config_reg cac_weights_oland[] =
1101{
1102	{ 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
1103	{ 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1104	{ 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
1105	{ 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
1106	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1107	{ 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1108	{ 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1109	{ 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1110	{ 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
1111	{ 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
1112	{ 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
1113	{ 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
1114	{ 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
1115	{ 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1116	{ 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
1117	{ 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
1118	{ 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
1119	{ 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
1120	{ 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
1121	{ 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
1122	{ 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
1123	{ 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
1124	{ 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
1125	{ 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
1126	{ 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
1127	{ 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1128	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1129	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1130	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1131	{ 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
1132	{ 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1133	{ 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
1134	{ 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
1135	{ 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
1136	{ 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1137	{ 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
1138	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1139	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1140	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1141	{ 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1142	{ 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
1143	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1144	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1145	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1146	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1147	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1148	{ 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1149	{ 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1150	{ 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1151	{ 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1152	{ 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1153	{ 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1154	{ 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1155	{ 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1156	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1157	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1158	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1159	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1160	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1161	{ 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
1162	{ 0xFFFFFFFF }
1163};
1164
1165static const struct si_cac_config_reg cac_weights_mars_pro[] =
1166{
1167	{ 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1168	{ 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1169	{ 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1170	{ 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1171	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1172	{ 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1173	{ 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1174	{ 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1175	{ 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1176	{ 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1177	{ 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1178	{ 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1179	{ 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1180	{ 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1181	{ 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1182	{ 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1183	{ 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1184	{ 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1185	{ 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1186	{ 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1187	{ 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1188	{ 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1189	{ 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1190	{ 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1191	{ 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1192	{ 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1193	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1194	{ 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1195	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1196	{ 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1197	{ 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1198	{ 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1199	{ 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1200	{ 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1201	{ 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1202	{ 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
1203	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1204	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1205	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1206	{ 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1207	{ 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1208	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1209	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1210	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1211	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1212	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1213	{ 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1214	{ 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1215	{ 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1216	{ 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1217	{ 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1218	{ 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1219	{ 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1220	{ 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1221	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1222	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1223	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1224	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1225	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1226	{ 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1227	{ 0xFFFFFFFF }
1228};
1229
1230static const struct si_cac_config_reg cac_weights_mars_xt[] =
1231{
1232	{ 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1233	{ 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1234	{ 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1235	{ 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1236	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1237	{ 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1238	{ 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1239	{ 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1240	{ 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1241	{ 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1242	{ 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1243	{ 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1244	{ 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1245	{ 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1246	{ 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1247	{ 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1248	{ 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1249	{ 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1250	{ 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1251	{ 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1252	{ 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1253	{ 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1254	{ 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1255	{ 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1256	{ 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1257	{ 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1258	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1259	{ 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1260	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1261	{ 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1262	{ 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1263	{ 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1264	{ 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1265	{ 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1266	{ 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1267	{ 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
1268	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1269	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1270	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1271	{ 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1272	{ 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1273	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1274	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1275	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1276	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1277	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1278	{ 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1279	{ 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1280	{ 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1281	{ 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1282	{ 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1283	{ 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1284	{ 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1285	{ 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1286	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1287	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1288	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1289	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1290	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1291	{ 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1292	{ 0xFFFFFFFF }
1293};
1294
1295static const struct si_cac_config_reg cac_weights_oland_pro[] =
1296{
1297	{ 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1298	{ 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1299	{ 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1300	{ 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1301	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1302	{ 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1303	{ 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1304	{ 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1305	{ 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1306	{ 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1307	{ 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1308	{ 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1309	{ 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1310	{ 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1311	{ 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1312	{ 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1313	{ 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1314	{ 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1315	{ 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1316	{ 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1317	{ 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1318	{ 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1319	{ 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1320	{ 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1321	{ 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1322	{ 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1323	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1324	{ 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1325	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1326	{ 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1327	{ 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1328	{ 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1329	{ 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1330	{ 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1331	{ 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1332	{ 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
1333	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1334	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1335	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1336	{ 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1337	{ 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1338	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1339	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1340	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1341	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1342	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1343	{ 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1344	{ 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1345	{ 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1346	{ 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1347	{ 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1348	{ 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1349	{ 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1350	{ 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1351	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1352	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1353	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1354	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1355	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1356	{ 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1357	{ 0xFFFFFFFF }
1358};
1359
1360static const struct si_cac_config_reg cac_weights_oland_xt[] =
1361{
1362	{ 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1363	{ 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1364	{ 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1365	{ 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1366	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1367	{ 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1368	{ 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1369	{ 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1370	{ 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1371	{ 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1372	{ 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1373	{ 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1374	{ 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1375	{ 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1376	{ 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1377	{ 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1378	{ 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1379	{ 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1380	{ 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1381	{ 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1382	{ 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1383	{ 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1384	{ 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1385	{ 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1386	{ 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1387	{ 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1388	{ 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1389	{ 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1390	{ 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1391	{ 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1392	{ 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1393	{ 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1394	{ 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1395	{ 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1396	{ 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1397	{ 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
1398	{ 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1399	{ 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1400	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1401	{ 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1402	{ 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1403	{ 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1404	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1405	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1406	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1407	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1408	{ 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1409	{ 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1410	{ 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1411	{ 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1412	{ 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1413	{ 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1414	{ 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1415	{ 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1416	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1417	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1418	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1419	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1420	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1421	{ 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1422	{ 0xFFFFFFFF }
1423};
1424
1425static const struct si_cac_config_reg lcac_oland[] =
1426{
1427	{ 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1428	{ 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1429	{ 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1430	{ 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1431	{ 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1432	{ 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1433	{ 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1434	{ 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1435	{ 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1436	{ 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1437	{ 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
1438	{ 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1439	{ 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1440	{ 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1441	{ 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1442	{ 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1443	{ 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1444	{ 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1445	{ 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1446	{ 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1447	{ 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1448	{ 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1449	{ 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1450	{ 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1451	{ 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1452	{ 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1453	{ 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1454	{ 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1455	{ 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1456	{ 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1457	{ 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1458	{ 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1459	{ 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1460	{ 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1461	{ 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1462	{ 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1463	{ 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1464	{ 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1465	{ 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1466	{ 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1467	{ 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1468	{ 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1469	{ 0xFFFFFFFF }
1470};
1471
1472static const struct si_cac_config_reg lcac_mars_pro[] =
1473{
1474	{ 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1475	{ 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1476	{ 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1477	{ 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1478	{ 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1479	{ 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1480	{ 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1481	{ 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1482	{ 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1483	{ 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1484	{ 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1485	{ 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1486	{ 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1487	{ 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1488	{ 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1489	{ 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1490	{ 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1491	{ 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1492	{ 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1493	{ 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1494	{ 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1495	{ 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1496	{ 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1497	{ 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1498	{ 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1499	{ 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1500	{ 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1501	{ 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1502	{ 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1503	{ 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1504	{ 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1505	{ 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1506	{ 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1507	{ 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1508	{ 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1509	{ 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1510	{ 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1511	{ 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1512	{ 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1513	{ 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1514	{ 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1515	{ 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1516	{ 0xFFFFFFFF }
1517};
1518
1519static const struct si_cac_config_reg cac_override_oland[] =
1520{
1521	{ 0xFFFFFFFF }
1522};
1523
1524static const struct si_powertune_data powertune_data_oland =
1525{
1526	((1 << 16) | 0x6993),
1527	5,
1528	0,
1529	7,
1530	105,
1531	{
1532		0UL,
1533		0UL,
1534		7194395UL,
1535		309631529UL,
1536		-1270850L,
1537		4513710L,
1538		100
1539	},
1540	117830498UL,
1541	12,
1542	{
1543		0,
1544		0,
1545		0,
1546		0,
1547		0,
1548		0,
1549		0,
1550		0
1551	},
1552	true
1553};
1554
1555static const struct si_powertune_data powertune_data_mars_pro =
1556{
1557	((1 << 16) | 0x6993),
1558	5,
1559	0,
1560	7,
1561	105,
1562	{
1563		0UL,
1564		0UL,
1565		7194395UL,
1566		309631529UL,
1567		-1270850L,
1568		4513710L,
1569		100
1570	},
1571	117830498UL,
1572	12,
1573	{
1574		0,
1575		0,
1576		0,
1577		0,
1578		0,
1579		0,
1580		0,
1581		0
1582	},
1583	true
1584};
1585
1586static const struct si_dte_data dte_data_oland =
1587{
1588	{ 0, 0, 0, 0, 0 },
1589	{ 0, 0, 0, 0, 0 },
1590	0,
1591	0,
1592	0,
1593	0,
1594	0,
1595	0,
1596	0,
1597	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1598	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1599	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1600	0,
1601	false
1602};
1603
1604static const struct si_dte_data dte_data_mars_pro =
1605{
1606	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1607	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
1608	5,
1609	55000,
1610	105,
1611	0xA,
1612	1,
1613	0,
1614	0x10,
1615	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1616	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1617	{ 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1618	90,
1619	true
1620};
1621
1622static const struct si_dte_data dte_data_sun_xt =
1623{
1624	{ 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1625	{ 0x0, 0x0, 0x0, 0x0, 0x0 },
1626	5,
1627	55000,
1628	105,
1629	0xA,
1630	1,
1631	0,
1632	0x10,
1633	{ 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1634	{ 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1635	{ 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1636	90,
1637	true
1638};
1639
1640
1641static const struct si_cac_config_reg cac_weights_hainan[] =
1642{
1643	{ 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
1644	{ 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
1645	{ 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
1646	{ 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
1647	{ 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1648	{ 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
1649	{ 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1650	{ 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1651	{ 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1652	{ 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
1653	{ 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
1654	{ 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
1655	{ 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
1656	{ 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1657	{ 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
1658	{ 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1659	{ 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1660	{ 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
1661	{ 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
1662	{ 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
1663	{ 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
1664	{ 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
1665	{ 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
1666	{ 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
1667	{ 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1668	{ 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
1669	{ 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
1670	{ 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1671	{ 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1672	{ 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1673	{ 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
1674	{ 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1675	{ 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1676	{ 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1677	{ 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
1678	{ 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
1679	{ 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
1680	{ 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1681	{ 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1682	{ 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
1683	{ 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1684	{ 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
1685	{ 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1686	{ 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1687	{ 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1688	{ 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1689	{ 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1690	{ 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1691	{ 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1692	{ 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1693	{ 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1694	{ 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1695	{ 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1696	{ 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1697	{ 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1698	{ 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1699	{ 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1700	{ 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1701	{ 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1702	{ 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
1703	{ 0xFFFFFFFF }
1704};
1705
1706static const struct si_powertune_data powertune_data_hainan =
1707{
1708	((1 << 16) | 0x6993),
1709	5,
1710	0,
1711	9,
1712	105,
1713	{
1714		0UL,
1715		0UL,
1716		7194395UL,
1717		309631529UL,
1718		-1270850L,
1719		4513710L,
1720		100
1721	},
1722	117830498UL,
1723	12,
1724	{
1725		0,
1726		0,
1727		0,
1728		0,
1729		0,
1730		0,
1731		0,
1732		0
1733	},
1734	true
1735};
1736
1737struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
1738struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
1739struct ni_power_info *ni_get_pi(struct radeon_device *rdev);
1740struct ni_ps *ni_get_ps(struct radeon_ps *rps);
1741
1742extern int si_mc_load_microcode(struct radeon_device *rdev);
1743extern void vce_v1_0_enable_mgcg(struct radeon_device *rdev, bool enable);
1744
1745static int si_populate_voltage_value(struct radeon_device *rdev,
1746				     const struct atom_voltage_table *table,
1747				     u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
1748static int si_get_std_voltage_value(struct radeon_device *rdev,
1749				    SISLANDS_SMC_VOLTAGE_VALUE *voltage,
1750				    u16 *std_voltage);
1751static int si_write_smc_soft_register(struct radeon_device *rdev,
1752				      u16 reg_offset, u32 value);
1753static int si_convert_power_level_to_smc(struct radeon_device *rdev,
1754					 struct rv7xx_pl *pl,
1755					 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
1756static int si_calculate_sclk_params(struct radeon_device *rdev,
1757				    u32 engine_clock,
1758				    SISLANDS_SMC_SCLK_VALUE *sclk);
1759
1760static void si_thermal_start_smc_fan_control(struct radeon_device *rdev);
1761static void si_fan_ctrl_set_default_mode(struct radeon_device *rdev);
1762
1763static struct si_power_info *si_get_pi(struct radeon_device *rdev)
1764{
1765	struct si_power_info *pi = rdev->pm.dpm.priv;
1766
1767	return pi;
1768}
1769
1770static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
1771						     u16 v, s32 t, u32 ileakage, u32 *leakage)
1772{
1773	s64 kt, kv, leakage_w, i_leakage, vddc;
1774	s64 temperature, t_slope, t_intercept, av, bv, t_ref;
1775	s64 tmp;
1776
1777	i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1778	vddc = div64_s64(drm_int2fixp(v), 1000);
1779	temperature = div64_s64(drm_int2fixp(t), 1000);
1780
1781	t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
1782	t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
1783	av = div64_s64(drm_int2fixp(coeff->av), 100000000);
1784	bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
1785	t_ref = drm_int2fixp(coeff->t_ref);
1786
1787	tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
1788	kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
1789	kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
1790	kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
1791
1792	leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1793
1794	*leakage = drm_fixp2int(leakage_w * 1000);
1795}
1796
1797static void si_calculate_leakage_for_v_and_t(struct radeon_device *rdev,
1798					     const struct ni_leakage_coeffients *coeff,
1799					     u16 v,
1800					     s32 t,
1801					     u32 i_leakage,
1802					     u32 *leakage)
1803{
1804	si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
1805}
1806
1807static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
1808					       const u32 fixed_kt, u16 v,
1809					       u32 ileakage, u32 *leakage)
1810{
1811	s64 kt, kv, leakage_w, i_leakage, vddc;
1812
1813	i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1814	vddc = div64_s64(drm_int2fixp(v), 1000);
1815
1816	kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
1817	kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
1818			  drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
1819
1820	leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1821
1822	*leakage = drm_fixp2int(leakage_w * 1000);
1823}
1824
1825static void si_calculate_leakage_for_v(struct radeon_device *rdev,
1826				       const struct ni_leakage_coeffients *coeff,
1827				       const u32 fixed_kt,
1828				       u16 v,
1829				       u32 i_leakage,
1830				       u32 *leakage)
1831{
1832	si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
1833}
1834
1835
1836static void si_update_dte_from_pl2(struct radeon_device *rdev,
1837				   struct si_dte_data *dte_data)
1838{
1839	u32 p_limit1 = rdev->pm.dpm.tdp_limit;
1840	u32 p_limit2 = rdev->pm.dpm.near_tdp_limit;
1841	u32 k = dte_data->k;
1842	u32 t_max = dte_data->max_t;
1843	u32 t_split[5] = { 10, 15, 20, 25, 30 };
1844	u32 t_0 = dte_data->t0;
1845	u32 i;
1846
1847	if (p_limit2 != 0 && p_limit2 <= p_limit1) {
1848		dte_data->tdep_count = 3;
1849
1850		for (i = 0; i < k; i++) {
1851			dte_data->r[i] =
1852				(t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
1853				(p_limit2  * (u32)100);
1854		}
1855
1856		dte_data->tdep_r[1] = dte_data->r[4] * 2;
1857
1858		for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
1859			dte_data->tdep_r[i] = dte_data->r[4];
1860		}
1861	} else {
1862		DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
1863	}
1864}
1865
1866static void si_initialize_powertune_defaults(struct radeon_device *rdev)
1867{
1868	struct ni_power_info *ni_pi = ni_get_pi(rdev);
1869	struct si_power_info *si_pi = si_get_pi(rdev);
1870	bool update_dte_from_pl2 = false;
1871
1872	if (rdev->family == CHIP_TAHITI) {
1873		si_pi->cac_weights = cac_weights_tahiti;
1874		si_pi->lcac_config = lcac_tahiti;
1875		si_pi->cac_override = cac_override_tahiti;
1876		si_pi->powertune_data = &powertune_data_tahiti;
1877		si_pi->dte_data = dte_data_tahiti;
1878
1879		switch (rdev->pdev->device) {
1880		case 0x6798:
1881			si_pi->dte_data.enable_dte_by_default = true;
1882			break;
1883		case 0x6799:
1884			si_pi->dte_data = dte_data_new_zealand;
1885			break;
1886		case 0x6790:
1887		case 0x6791:
1888		case 0x6792:
1889		case 0x679E:
1890			si_pi->dte_data = dte_data_aruba_pro;
1891			update_dte_from_pl2 = true;
1892			break;
1893		case 0x679B:
1894			si_pi->dte_data = dte_data_malta;
1895			update_dte_from_pl2 = true;
1896			break;
1897		case 0x679A:
1898			si_pi->dte_data = dte_data_tahiti_pro;
1899			update_dte_from_pl2 = true;
1900			break;
1901		default:
1902			if (si_pi->dte_data.enable_dte_by_default == true)
1903				DRM_ERROR("DTE is not enabled!\n");
1904			break;
1905		}
1906	} else if (rdev->family == CHIP_PITCAIRN) {
1907		switch (rdev->pdev->device) {
1908		case 0x6810:
1909		case 0x6818:
1910			si_pi->cac_weights = cac_weights_pitcairn;
1911			si_pi->lcac_config = lcac_pitcairn;
1912			si_pi->cac_override = cac_override_pitcairn;
1913			si_pi->powertune_data = &powertune_data_pitcairn;
1914			si_pi->dte_data = dte_data_curacao_xt;
1915			update_dte_from_pl2 = true;
1916			break;
1917		case 0x6819:
1918		case 0x6811:
1919			si_pi->cac_weights = cac_weights_pitcairn;
1920			si_pi->lcac_config = lcac_pitcairn;
1921			si_pi->cac_override = cac_override_pitcairn;
1922			si_pi->powertune_data = &powertune_data_pitcairn;
1923			si_pi->dte_data = dte_data_curacao_pro;
1924			update_dte_from_pl2 = true;
1925			break;
1926		case 0x6800:
1927		case 0x6806:
1928			si_pi->cac_weights = cac_weights_pitcairn;
1929			si_pi->lcac_config = lcac_pitcairn;
1930			si_pi->cac_override = cac_override_pitcairn;
1931			si_pi->powertune_data = &powertune_data_pitcairn;
1932			si_pi->dte_data = dte_data_neptune_xt;
1933			update_dte_from_pl2 = true;
1934			break;
1935		default:
1936			si_pi->cac_weights = cac_weights_pitcairn;
1937			si_pi->lcac_config = lcac_pitcairn;
1938			si_pi->cac_override = cac_override_pitcairn;
1939			si_pi->powertune_data = &powertune_data_pitcairn;
1940			si_pi->dte_data = dte_data_pitcairn;
1941			break;
1942		}
1943	} else if (rdev->family == CHIP_VERDE) {
1944		si_pi->lcac_config = lcac_cape_verde;
1945		si_pi->cac_override = cac_override_cape_verde;
1946		si_pi->powertune_data = &powertune_data_cape_verde;
1947
1948		switch (rdev->pdev->device) {
1949		case 0x683B:
1950		case 0x683F:
1951		case 0x6829:
1952		case 0x6835:
1953			si_pi->cac_weights = cac_weights_cape_verde_pro;
1954			si_pi->dte_data = dte_data_cape_verde;
1955			break;
1956		case 0x682C:
1957			si_pi->cac_weights = cac_weights_cape_verde_pro;
1958			si_pi->dte_data = dte_data_sun_xt;
 
1959			break;
1960		case 0x6825:
1961		case 0x6827:
1962			si_pi->cac_weights = cac_weights_heathrow;
1963			si_pi->dte_data = dte_data_cape_verde;
1964			break;
1965		case 0x6824:
1966		case 0x682D:
1967			si_pi->cac_weights = cac_weights_chelsea_xt;
1968			si_pi->dte_data = dte_data_cape_verde;
1969			break;
1970		case 0x682F:
1971			si_pi->cac_weights = cac_weights_chelsea_pro;
1972			si_pi->dte_data = dte_data_cape_verde;
1973			break;
1974		case 0x6820:
1975			si_pi->cac_weights = cac_weights_heathrow;
1976			si_pi->dte_data = dte_data_venus_xtx;
1977			break;
1978		case 0x6821:
1979			si_pi->cac_weights = cac_weights_heathrow;
1980			si_pi->dte_data = dte_data_venus_xt;
1981			break;
1982		case 0x6823:
1983		case 0x682B:
1984		case 0x6822:
1985		case 0x682A:
1986			si_pi->cac_weights = cac_weights_chelsea_pro;
1987			si_pi->dte_data = dte_data_venus_pro;
1988			break;
1989		default:
1990			si_pi->cac_weights = cac_weights_cape_verde;
1991			si_pi->dte_data = dte_data_cape_verde;
1992			break;
1993		}
1994	} else if (rdev->family == CHIP_OLAND) {
1995		switch (rdev->pdev->device) {
1996		case 0x6601:
1997		case 0x6621:
1998		case 0x6603:
1999		case 0x6605:
2000			si_pi->cac_weights = cac_weights_mars_pro;
2001			si_pi->lcac_config = lcac_mars_pro;
2002			si_pi->cac_override = cac_override_oland;
2003			si_pi->powertune_data = &powertune_data_mars_pro;
2004			si_pi->dte_data = dte_data_mars_pro;
2005			update_dte_from_pl2 = true;
2006			break;
2007		case 0x6600:
2008		case 0x6606:
2009		case 0x6620:
2010		case 0x6604:
2011			si_pi->cac_weights = cac_weights_mars_xt;
2012			si_pi->lcac_config = lcac_mars_pro;
2013			si_pi->cac_override = cac_override_oland;
2014			si_pi->powertune_data = &powertune_data_mars_pro;
2015			si_pi->dte_data = dte_data_mars_pro;
2016			update_dte_from_pl2 = true;
2017			break;
2018		case 0x6611:
2019		case 0x6613:
2020		case 0x6608:
2021			si_pi->cac_weights = cac_weights_oland_pro;
2022			si_pi->lcac_config = lcac_mars_pro;
2023			si_pi->cac_override = cac_override_oland;
2024			si_pi->powertune_data = &powertune_data_mars_pro;
2025			si_pi->dte_data = dte_data_mars_pro;
2026			update_dte_from_pl2 = true;
2027			break;
2028		case 0x6610:
2029			si_pi->cac_weights = cac_weights_oland_xt;
2030			si_pi->lcac_config = lcac_mars_pro;
2031			si_pi->cac_override = cac_override_oland;
2032			si_pi->powertune_data = &powertune_data_mars_pro;
2033			si_pi->dte_data = dte_data_mars_pro;
2034			update_dte_from_pl2 = true;
2035			break;
2036		default:
2037			si_pi->cac_weights = cac_weights_oland;
2038			si_pi->lcac_config = lcac_oland;
2039			si_pi->cac_override = cac_override_oland;
2040			si_pi->powertune_data = &powertune_data_oland;
2041			si_pi->dte_data = dte_data_oland;
2042			break;
2043		}
2044	} else if (rdev->family == CHIP_HAINAN) {
2045		si_pi->cac_weights = cac_weights_hainan;
2046		si_pi->lcac_config = lcac_oland;
2047		si_pi->cac_override = cac_override_oland;
2048		si_pi->powertune_data = &powertune_data_hainan;
2049		si_pi->dte_data = dte_data_sun_xt;
2050		update_dte_from_pl2 = true;
2051	} else {
2052		DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
2053		return;
2054	}
2055
2056	ni_pi->enable_power_containment = false;
2057	ni_pi->enable_cac = false;
2058	ni_pi->enable_sq_ramping = false;
2059	si_pi->enable_dte = false;
2060
2061	if (si_pi->powertune_data->enable_powertune_by_default) {
2062		ni_pi->enable_power_containment= true;
2063		ni_pi->enable_cac = true;
2064		if (si_pi->dte_data.enable_dte_by_default) {
2065			si_pi->enable_dte = true;
2066			if (update_dte_from_pl2)
2067				si_update_dte_from_pl2(rdev, &si_pi->dte_data);
2068
2069		}
2070		ni_pi->enable_sq_ramping = true;
2071	}
2072
2073	ni_pi->driver_calculate_cac_leakage = true;
2074	ni_pi->cac_configuration_required = true;
2075
2076	if (ni_pi->cac_configuration_required) {
2077		ni_pi->support_cac_long_term_average = true;
2078		si_pi->dyn_powertune_data.l2_lta_window_size =
2079			si_pi->powertune_data->l2_lta_window_size_default;
2080		si_pi->dyn_powertune_data.lts_truncate =
2081			si_pi->powertune_data->lts_truncate_default;
2082	} else {
2083		ni_pi->support_cac_long_term_average = false;
2084		si_pi->dyn_powertune_data.l2_lta_window_size = 0;
2085		si_pi->dyn_powertune_data.lts_truncate = 0;
2086	}
2087
2088	si_pi->dyn_powertune_data.disable_uvd_powertune = false;
2089}
2090
2091static u32 si_get_smc_power_scaling_factor(struct radeon_device *rdev)
2092{
2093	return 1;
2094}
2095
2096static u32 si_calculate_cac_wintime(struct radeon_device *rdev)
2097{
2098	u32 xclk;
2099	u32 wintime;
2100	u32 cac_window;
2101	u32 cac_window_size;
2102
2103	xclk = radeon_get_xclk(rdev);
2104
2105	if (xclk == 0)
2106		return 0;
2107
2108	cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
2109	cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
2110
2111	wintime = (cac_window_size * 100) / xclk;
2112
2113	return wintime;
2114}
2115
2116static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
2117{
2118	return power_in_watts;
2119}
2120
2121static int si_calculate_adjusted_tdp_limits(struct radeon_device *rdev,
2122					    bool adjust_polarity,
2123					    u32 tdp_adjustment,
2124					    u32 *tdp_limit,
2125					    u32 *near_tdp_limit)
2126{
2127	u32 adjustment_delta, max_tdp_limit;
2128
2129	if (tdp_adjustment > (u32)rdev->pm.dpm.tdp_od_limit)
2130		return -EINVAL;
2131
2132	max_tdp_limit = ((100 + 100) * rdev->pm.dpm.tdp_limit) / 100;
2133
2134	if (adjust_polarity) {
2135		*tdp_limit = ((100 + tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
2136		*near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - rdev->pm.dpm.tdp_limit);
2137	} else {
2138		*tdp_limit = ((100 - tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
2139		adjustment_delta  = rdev->pm.dpm.tdp_limit - *tdp_limit;
2140		if (adjustment_delta < rdev->pm.dpm.near_tdp_limit_adjusted)
2141			*near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
2142		else
2143			*near_tdp_limit = 0;
2144	}
2145
2146	if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
2147		return -EINVAL;
2148	if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
2149		return -EINVAL;
2150
2151	return 0;
2152}
2153
2154static int si_populate_smc_tdp_limits(struct radeon_device *rdev,
2155				      struct radeon_ps *radeon_state)
2156{
2157	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2158	struct si_power_info *si_pi = si_get_pi(rdev);
2159
2160	if (ni_pi->enable_power_containment) {
2161		SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2162		PP_SIslands_PAPMParameters *papm_parm;
2163		struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
2164		u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2165		u32 tdp_limit;
2166		u32 near_tdp_limit;
2167		int ret;
2168
2169		if (scaling_factor == 0)
2170			return -EINVAL;
2171
2172		memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2173
2174		ret = si_calculate_adjusted_tdp_limits(rdev,
2175						       false, /* ??? */
2176						       rdev->pm.dpm.tdp_adjustment,
2177						       &tdp_limit,
2178						       &near_tdp_limit);
2179		if (ret)
2180			return ret;
2181
2182		smc_table->dpm2Params.TDPLimit =
2183			cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
2184		smc_table->dpm2Params.NearTDPLimit =
2185			cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
2186		smc_table->dpm2Params.SafePowerLimit =
2187			cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2188
2189		ret = si_copy_bytes_to_smc(rdev,
2190					   (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2191						 offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
2192					   (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
2193					   sizeof(u32) * 3,
2194					   si_pi->sram_end);
2195		if (ret)
2196			return ret;
2197
2198		if (si_pi->enable_ppm) {
2199			papm_parm = &si_pi->papm_parm;
2200			memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
2201			papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
2202			papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
2203			papm_parm->dGPU_T_Warning = cpu_to_be32(95);
2204			papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
2205			papm_parm->PlatformPowerLimit = 0xffffffff;
2206			papm_parm->NearTDPLimitPAPM = 0xffffffff;
2207
2208			ret = si_copy_bytes_to_smc(rdev, si_pi->papm_cfg_table_start,
2209						   (u8 *)papm_parm,
2210						   sizeof(PP_SIslands_PAPMParameters),
2211						   si_pi->sram_end);
2212			if (ret)
2213				return ret;
2214		}
2215	}
2216	return 0;
2217}
2218
2219static int si_populate_smc_tdp_limits_2(struct radeon_device *rdev,
2220					struct radeon_ps *radeon_state)
2221{
2222	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2223	struct si_power_info *si_pi = si_get_pi(rdev);
2224
2225	if (ni_pi->enable_power_containment) {
2226		SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2227		u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2228		int ret;
2229
2230		memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2231
2232		smc_table->dpm2Params.NearTDPLimit =
2233			cpu_to_be32(si_scale_power_for_smc(rdev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
2234		smc_table->dpm2Params.SafePowerLimit =
2235			cpu_to_be32(si_scale_power_for_smc((rdev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2236
2237		ret = si_copy_bytes_to_smc(rdev,
2238					   (si_pi->state_table_start +
2239					    offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2240					    offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
2241					   (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
2242					   sizeof(u32) * 2,
2243					   si_pi->sram_end);
2244		if (ret)
2245			return ret;
2246	}
2247
2248	return 0;
2249}
2250
2251static u16 si_calculate_power_efficiency_ratio(struct radeon_device *rdev,
2252					       const u16 prev_std_vddc,
2253					       const u16 curr_std_vddc)
2254{
2255	u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
2256	u64 prev_vddc = (u64)prev_std_vddc;
2257	u64 curr_vddc = (u64)curr_std_vddc;
2258	u64 pwr_efficiency_ratio, n, d;
2259
2260	if ((prev_vddc == 0) || (curr_vddc == 0))
2261		return 0;
2262
2263	n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
2264	d = prev_vddc * prev_vddc;
2265	pwr_efficiency_ratio = div64_u64(n, d);
2266
2267	if (pwr_efficiency_ratio > (u64)0xFFFF)
2268		return 0;
2269
2270	return (u16)pwr_efficiency_ratio;
2271}
2272
2273static bool si_should_disable_uvd_powertune(struct radeon_device *rdev,
2274					    struct radeon_ps *radeon_state)
2275{
2276	struct si_power_info *si_pi = si_get_pi(rdev);
2277
2278	if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
2279	    radeon_state->vclk && radeon_state->dclk)
2280		return true;
2281
2282	return false;
2283}
2284
2285static int si_populate_power_containment_values(struct radeon_device *rdev,
2286						struct radeon_ps *radeon_state,
2287						SISLANDS_SMC_SWSTATE *smc_state)
2288{
2289	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2290	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2291	struct ni_ps *state = ni_get_ps(radeon_state);
2292	SISLANDS_SMC_VOLTAGE_VALUE vddc;
2293	u32 prev_sclk;
2294	u32 max_sclk;
2295	u32 min_sclk;
2296	u16 prev_std_vddc;
2297	u16 curr_std_vddc;
2298	int i;
2299	u16 pwr_efficiency_ratio;
2300	u8 max_ps_percent;
2301	bool disable_uvd_power_tune;
2302	int ret;
2303
2304	if (ni_pi->enable_power_containment == false)
2305		return 0;
2306
2307	if (state->performance_level_count == 0)
2308		return -EINVAL;
2309
2310	if (smc_state->levelCount != state->performance_level_count)
2311		return -EINVAL;
2312
2313	disable_uvd_power_tune = si_should_disable_uvd_powertune(rdev, radeon_state);
2314
2315	smc_state->levels[0].dpm2.MaxPS = 0;
2316	smc_state->levels[0].dpm2.NearTDPDec = 0;
2317	smc_state->levels[0].dpm2.AboveSafeInc = 0;
2318	smc_state->levels[0].dpm2.BelowSafeInc = 0;
2319	smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
2320
2321	for (i = 1; i < state->performance_level_count; i++) {
2322		prev_sclk = state->performance_levels[i-1].sclk;
2323		max_sclk  = state->performance_levels[i].sclk;
2324		if (i == 1)
2325			max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
2326		else
2327			max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
2328
2329		if (prev_sclk > max_sclk)
2330			return -EINVAL;
2331
2332		if ((max_ps_percent == 0) ||
2333		    (prev_sclk == max_sclk) ||
2334		    disable_uvd_power_tune) {
2335			min_sclk = max_sclk;
2336		} else if (i == 1) {
2337			min_sclk = prev_sclk;
2338		} else {
2339			min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
2340		}
2341
2342		if (min_sclk < state->performance_levels[0].sclk)
2343			min_sclk = state->performance_levels[0].sclk;
2344
2345		if (min_sclk == 0)
2346			return -EINVAL;
2347
2348		ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
2349						state->performance_levels[i-1].vddc, &vddc);
2350		if (ret)
2351			return ret;
2352
2353		ret = si_get_std_voltage_value(rdev, &vddc, &prev_std_vddc);
2354		if (ret)
2355			return ret;
2356
2357		ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
2358						state->performance_levels[i].vddc, &vddc);
2359		if (ret)
2360			return ret;
2361
2362		ret = si_get_std_voltage_value(rdev, &vddc, &curr_std_vddc);
2363		if (ret)
2364			return ret;
2365
2366		pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(rdev,
2367									   prev_std_vddc, curr_std_vddc);
2368
2369		smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
2370		smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
2371		smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
2372		smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
2373		smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
2374	}
2375
2376	return 0;
2377}
2378
2379static int si_populate_sq_ramping_values(struct radeon_device *rdev,
2380					 struct radeon_ps *radeon_state,
2381					 SISLANDS_SMC_SWSTATE *smc_state)
2382{
2383	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2384	struct ni_ps *state = ni_get_ps(radeon_state);
2385	u32 sq_power_throttle, sq_power_throttle2;
2386	bool enable_sq_ramping = ni_pi->enable_sq_ramping;
2387	int i;
2388
2389	if (state->performance_level_count == 0)
2390		return -EINVAL;
2391
2392	if (smc_state->levelCount != state->performance_level_count)
2393		return -EINVAL;
2394
2395	if (rdev->pm.dpm.sq_ramping_threshold == 0)
2396		return -EINVAL;
2397
2398	if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
2399		enable_sq_ramping = false;
2400
2401	if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
2402		enable_sq_ramping = false;
2403
2404	if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
2405		enable_sq_ramping = false;
2406
2407	if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
2408		enable_sq_ramping = false;
2409
2410	if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
2411		enable_sq_ramping = false;
2412
2413	for (i = 0; i < state->performance_level_count; i++) {
2414		sq_power_throttle = 0;
2415		sq_power_throttle2 = 0;
2416
2417		if ((state->performance_levels[i].sclk >= rdev->pm.dpm.sq_ramping_threshold) &&
2418		    enable_sq_ramping) {
2419			sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
2420			sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
2421			sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
2422			sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
2423			sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
2424		} else {
2425			sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
2426			sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
2427		}
2428
2429		smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
2430		smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
2431	}
2432
2433	return 0;
2434}
2435
2436static int si_enable_power_containment(struct radeon_device *rdev,
2437				       struct radeon_ps *radeon_new_state,
2438				       bool enable)
2439{
2440	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2441	PPSMC_Result smc_result;
2442	int ret = 0;
2443
2444	if (ni_pi->enable_power_containment) {
2445		if (enable) {
2446			if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
2447				smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingActive);
2448				if (smc_result != PPSMC_Result_OK) {
2449					ret = -EINVAL;
2450					ni_pi->pc_enabled = false;
2451				} else {
2452					ni_pi->pc_enabled = true;
2453				}
2454			}
2455		} else {
2456			smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingInactive);
2457			if (smc_result != PPSMC_Result_OK)
2458				ret = -EINVAL;
2459			ni_pi->pc_enabled = false;
2460		}
2461	}
2462
2463	return ret;
2464}
2465
2466static int si_initialize_smc_dte_tables(struct radeon_device *rdev)
2467{
2468	struct si_power_info *si_pi = si_get_pi(rdev);
2469	int ret = 0;
2470	struct si_dte_data *dte_data = &si_pi->dte_data;
2471	Smc_SIslands_DTE_Configuration *dte_tables = NULL;
2472	u32 table_size;
2473	u8 tdep_count;
2474	u32 i;
2475
2476	if (dte_data == NULL)
2477		si_pi->enable_dte = false;
2478
2479	if (si_pi->enable_dte == false)
2480		return 0;
2481
2482	if (dte_data->k <= 0)
2483		return -EINVAL;
2484
2485	dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
2486	if (dte_tables == NULL) {
2487		si_pi->enable_dte = false;
2488		return -ENOMEM;
2489	}
2490
2491	table_size = dte_data->k;
2492
2493	if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
2494		table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
2495
2496	tdep_count = dte_data->tdep_count;
2497	if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
2498		tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
2499
2500	dte_tables->K = cpu_to_be32(table_size);
2501	dte_tables->T0 = cpu_to_be32(dte_data->t0);
2502	dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
2503	dte_tables->WindowSize = dte_data->window_size;
2504	dte_tables->temp_select = dte_data->temp_select;
2505	dte_tables->DTE_mode = dte_data->dte_mode;
2506	dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
2507
2508	if (tdep_count > 0)
2509		table_size--;
2510
2511	for (i = 0; i < table_size; i++) {
2512		dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
2513		dte_tables->R[i]   = cpu_to_be32(dte_data->r[i]);
2514	}
2515
2516	dte_tables->Tdep_count = tdep_count;
2517
2518	for (i = 0; i < (u32)tdep_count; i++) {
2519		dte_tables->T_limits[i] = dte_data->t_limits[i];
2520		dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
2521		dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
2522	}
2523
2524	ret = si_copy_bytes_to_smc(rdev, si_pi->dte_table_start, (u8 *)dte_tables,
2525				   sizeof(Smc_SIslands_DTE_Configuration), si_pi->sram_end);
2526	kfree(dte_tables);
2527
2528	return ret;
2529}
2530
2531static int si_get_cac_std_voltage_max_min(struct radeon_device *rdev,
2532					  u16 *max, u16 *min)
2533{
2534	struct si_power_info *si_pi = si_get_pi(rdev);
2535	struct radeon_cac_leakage_table *table =
2536		&rdev->pm.dpm.dyn_state.cac_leakage_table;
2537	u32 i;
2538	u32 v0_loadline;
2539
2540
2541	if (table == NULL)
2542		return -EINVAL;
2543
2544	*max = 0;
2545	*min = 0xFFFF;
2546
2547	for (i = 0; i < table->count; i++) {
2548		if (table->entries[i].vddc > *max)
2549			*max = table->entries[i].vddc;
2550		if (table->entries[i].vddc < *min)
2551			*min = table->entries[i].vddc;
2552	}
2553
2554	if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
2555		return -EINVAL;
2556
2557	v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
2558
2559	if (v0_loadline > 0xFFFFUL)
2560		return -EINVAL;
2561
2562	*min = (u16)v0_loadline;
2563
2564	if ((*min > *max) || (*max == 0) || (*min == 0))
2565		return -EINVAL;
2566
2567	return 0;
2568}
2569
2570static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
2571{
2572	return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
2573		SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
2574}
2575
2576static int si_init_dte_leakage_table(struct radeon_device *rdev,
2577				     PP_SIslands_CacConfig *cac_tables,
2578				     u16 vddc_max, u16 vddc_min, u16 vddc_step,
2579				     u16 t0, u16 t_step)
2580{
2581	struct si_power_info *si_pi = si_get_pi(rdev);
2582	u32 leakage;
2583	unsigned int i, j;
2584	s32 t;
2585	u32 smc_leakage;
2586	u32 scaling_factor;
2587	u16 voltage;
2588
2589	scaling_factor = si_get_smc_power_scaling_factor(rdev);
2590
2591	for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
2592		t = (1000 * (i * t_step + t0));
2593
2594		for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2595			voltage = vddc_max - (vddc_step * j);
2596
2597			si_calculate_leakage_for_v_and_t(rdev,
2598							 &si_pi->powertune_data->leakage_coefficients,
2599							 voltage,
2600							 t,
2601							 si_pi->dyn_powertune_data.cac_leakage,
2602							 &leakage);
2603
2604			smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2605
2606			if (smc_leakage > 0xFFFF)
2607				smc_leakage = 0xFFFF;
2608
2609			cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2610				cpu_to_be16((u16)smc_leakage);
2611		}
2612	}
2613	return 0;
2614}
2615
2616static int si_init_simplified_leakage_table(struct radeon_device *rdev,
2617					    PP_SIslands_CacConfig *cac_tables,
2618					    u16 vddc_max, u16 vddc_min, u16 vddc_step)
2619{
2620	struct si_power_info *si_pi = si_get_pi(rdev);
2621	u32 leakage;
2622	unsigned int i, j;
2623	u32 smc_leakage;
2624	u32 scaling_factor;
2625	u16 voltage;
2626
2627	scaling_factor = si_get_smc_power_scaling_factor(rdev);
2628
2629	for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2630		voltage = vddc_max - (vddc_step * j);
2631
2632		si_calculate_leakage_for_v(rdev,
2633					   &si_pi->powertune_data->leakage_coefficients,
2634					   si_pi->powertune_data->fixed_kt,
2635					   voltage,
2636					   si_pi->dyn_powertune_data.cac_leakage,
2637					   &leakage);
2638
2639		smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2640
2641		if (smc_leakage > 0xFFFF)
2642			smc_leakage = 0xFFFF;
2643
2644		for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
2645			cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2646				cpu_to_be16((u16)smc_leakage);
2647	}
2648	return 0;
2649}
2650
2651static int si_initialize_smc_cac_tables(struct radeon_device *rdev)
2652{
2653	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2654	struct si_power_info *si_pi = si_get_pi(rdev);
2655	PP_SIslands_CacConfig *cac_tables = NULL;
2656	u16 vddc_max, vddc_min, vddc_step;
2657	u16 t0, t_step;
2658	u32 load_line_slope, reg;
2659	int ret = 0;
2660	u32 ticks_per_us = radeon_get_xclk(rdev) / 100;
2661
2662	if (ni_pi->enable_cac == false)
2663		return 0;
2664
2665	cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
2666	if (!cac_tables)
2667		return -ENOMEM;
2668
2669	reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
2670	reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
2671	WREG32(CG_CAC_CTRL, reg);
2672
2673	si_pi->dyn_powertune_data.cac_leakage = rdev->pm.dpm.cac_leakage;
2674	si_pi->dyn_powertune_data.dc_pwr_value =
2675		si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
2676	si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(rdev);
2677	si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
2678
2679	si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
2680
2681	ret = si_get_cac_std_voltage_max_min(rdev, &vddc_max, &vddc_min);
2682	if (ret)
2683		goto done_free;
2684
2685	vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
2686	vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
2687	t_step = 4;
2688	t0 = 60;
2689
2690	if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
2691		ret = si_init_dte_leakage_table(rdev, cac_tables,
2692						vddc_max, vddc_min, vddc_step,
2693						t0, t_step);
2694	else
2695		ret = si_init_simplified_leakage_table(rdev, cac_tables,
2696						       vddc_max, vddc_min, vddc_step);
2697	if (ret)
2698		goto done_free;
2699
2700	load_line_slope = ((u32)rdev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
2701
2702	cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
2703	cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
2704	cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
2705	cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
2706	cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
2707	cac_tables->R_LL = cpu_to_be32(load_line_slope);
2708	cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
2709	cac_tables->calculation_repeats = cpu_to_be32(2);
2710	cac_tables->dc_cac = cpu_to_be32(0);
2711	cac_tables->log2_PG_LKG_SCALE = 12;
2712	cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
2713	cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
2714	cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
2715
2716	ret = si_copy_bytes_to_smc(rdev, si_pi->cac_table_start, (u8 *)cac_tables,
2717				   sizeof(PP_SIslands_CacConfig), si_pi->sram_end);
2718
2719	if (ret)
2720		goto done_free;
2721
2722	ret = si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
2723
2724done_free:
2725	if (ret) {
2726		ni_pi->enable_cac = false;
2727		ni_pi->enable_power_containment = false;
2728	}
2729
2730	kfree(cac_tables);
2731
2732	return 0;
2733}
2734
2735static int si_program_cac_config_registers(struct radeon_device *rdev,
2736					   const struct si_cac_config_reg *cac_config_regs)
2737{
2738	const struct si_cac_config_reg *config_regs = cac_config_regs;
2739	u32 data = 0, offset;
2740
2741	if (!config_regs)
2742		return -EINVAL;
2743
2744	while (config_regs->offset != 0xFFFFFFFF) {
2745		switch (config_regs->type) {
2746		case SISLANDS_CACCONFIG_CGIND:
2747			offset = SMC_CG_IND_START + config_regs->offset;
2748			if (offset < SMC_CG_IND_END)
2749				data = RREG32_SMC(offset);
2750			break;
2751		default:
2752			data = RREG32(config_regs->offset << 2);
2753			break;
2754		}
2755
2756		data &= ~config_regs->mask;
2757		data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
2758
2759		switch (config_regs->type) {
2760		case SISLANDS_CACCONFIG_CGIND:
2761			offset = SMC_CG_IND_START + config_regs->offset;
2762			if (offset < SMC_CG_IND_END)
2763				WREG32_SMC(offset, data);
2764			break;
2765		default:
2766			WREG32(config_regs->offset << 2, data);
2767			break;
2768		}
2769		config_regs++;
2770	}
2771	return 0;
2772}
2773
2774static int si_initialize_hardware_cac_manager(struct radeon_device *rdev)
2775{
2776	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2777	struct si_power_info *si_pi = si_get_pi(rdev);
2778	int ret;
2779
2780	if ((ni_pi->enable_cac == false) ||
2781	    (ni_pi->cac_configuration_required == false))
2782		return 0;
2783
2784	ret = si_program_cac_config_registers(rdev, si_pi->lcac_config);
2785	if (ret)
2786		return ret;
2787	ret = si_program_cac_config_registers(rdev, si_pi->cac_override);
2788	if (ret)
2789		return ret;
2790	ret = si_program_cac_config_registers(rdev, si_pi->cac_weights);
2791	if (ret)
2792		return ret;
2793
2794	return 0;
2795}
2796
2797static int si_enable_smc_cac(struct radeon_device *rdev,
2798			     struct radeon_ps *radeon_new_state,
2799			     bool enable)
2800{
2801	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2802	struct si_power_info *si_pi = si_get_pi(rdev);
2803	PPSMC_Result smc_result;
2804	int ret = 0;
2805
2806	if (ni_pi->enable_cac) {
2807		if (enable) {
2808			if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
2809				if (ni_pi->support_cac_long_term_average) {
2810					smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgEnable);
2811					if (smc_result != PPSMC_Result_OK)
2812						ni_pi->support_cac_long_term_average = false;
2813				}
2814
2815				smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
2816				if (smc_result != PPSMC_Result_OK) {
2817					ret = -EINVAL;
2818					ni_pi->cac_enabled = false;
2819				} else {
2820					ni_pi->cac_enabled = true;
2821				}
2822
2823				if (si_pi->enable_dte) {
2824					smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
2825					if (smc_result != PPSMC_Result_OK)
2826						ret = -EINVAL;
2827				}
2828			}
2829		} else if (ni_pi->cac_enabled) {
2830			if (si_pi->enable_dte)
2831				smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
2832
2833			smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
2834
2835			ni_pi->cac_enabled = false;
2836
2837			if (ni_pi->support_cac_long_term_average)
2838				smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgDisable);
2839		}
2840	}
2841	return ret;
2842}
2843
2844static int si_init_smc_spll_table(struct radeon_device *rdev)
2845{
2846	struct ni_power_info *ni_pi = ni_get_pi(rdev);
2847	struct si_power_info *si_pi = si_get_pi(rdev);
2848	SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
2849	SISLANDS_SMC_SCLK_VALUE sclk_params;
2850	u32 fb_div, p_div;
2851	u32 clk_s, clk_v;
2852	u32 sclk = 0;
2853	int ret = 0;
2854	u32 tmp;
2855	int i;
2856
2857	if (si_pi->spll_table_start == 0)
2858		return -EINVAL;
2859
2860	spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
2861	if (spll_table == NULL)
2862		return -ENOMEM;
2863
2864	for (i = 0; i < 256; i++) {
2865		ret = si_calculate_sclk_params(rdev, sclk, &sclk_params);
2866		if (ret)
2867			break;
2868
2869		p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
2870		fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
2871		clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
2872		clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
2873
2874		fb_div &= ~0x00001FFF;
2875		fb_div >>= 1;
2876		clk_v >>= 6;
2877
2878		if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
2879			ret = -EINVAL;
2880		if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
2881			ret = -EINVAL;
2882		if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
2883			ret = -EINVAL;
2884		if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
2885			ret = -EINVAL;
2886
2887		if (ret)
2888			break;
2889
2890		tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
2891			((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
2892		spll_table->freq[i] = cpu_to_be32(tmp);
2893
2894		tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
2895			((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
2896		spll_table->ss[i] = cpu_to_be32(tmp);
2897
2898		sclk += 512;
2899	}
2900
2901
2902	if (!ret)
2903		ret = si_copy_bytes_to_smc(rdev, si_pi->spll_table_start,
2904					   (u8 *)spll_table, sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
2905					   si_pi->sram_end);
2906
2907	if (ret)
2908		ni_pi->enable_power_containment = false;
2909
2910	kfree(spll_table);
2911
2912	return ret;
2913}
2914
2915static u16 si_get_lower_of_leakage_and_vce_voltage(struct radeon_device *rdev,
2916						   u16 vce_voltage)
2917{
2918	u16 highest_leakage = 0;
2919	struct si_power_info *si_pi = si_get_pi(rdev);
2920	int i;
2921
2922	for (i = 0; i < si_pi->leakage_voltage.count; i++){
2923		if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
2924			highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
2925	}
2926
2927	if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
2928		return highest_leakage;
2929
2930	return vce_voltage;
2931}
2932
2933static int si_get_vce_clock_voltage(struct radeon_device *rdev,
2934				    u32 evclk, u32 ecclk, u16 *voltage)
2935{
2936	u32 i;
2937	int ret = -EINVAL;
2938	struct radeon_vce_clock_voltage_dependency_table *table =
2939		&rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
2940
2941	if (((evclk == 0) && (ecclk == 0)) ||
2942	    (table && (table->count == 0))) {
2943		*voltage = 0;
2944		return 0;
2945	}
2946
2947	for (i = 0; i < table->count; i++) {
2948		if ((evclk <= table->entries[i].evclk) &&
2949		    (ecclk <= table->entries[i].ecclk)) {
2950			*voltage = table->entries[i].v;
2951			ret = 0;
2952			break;
2953		}
2954	}
2955
2956	/* if no match return the highest voltage */
2957	if (ret)
2958		*voltage = table->entries[table->count - 1].v;
2959
2960	*voltage = si_get_lower_of_leakage_and_vce_voltage(rdev, *voltage);
2961
2962	return ret;
2963}
2964
2965static void si_apply_state_adjust_rules(struct radeon_device *rdev,
2966					struct radeon_ps *rps)
2967{
2968	struct ni_ps *ps = ni_get_ps(rps);
2969	struct radeon_clock_and_voltage_limits *max_limits;
2970	bool disable_mclk_switching = false;
2971	bool disable_sclk_switching = false;
2972	u32 mclk, sclk;
2973	u16 vddc, vddci, min_vce_voltage = 0;
2974	u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
2975	u32 max_sclk = 0, max_mclk = 0;
2976	int i;
2977
2978	if (rdev->family == CHIP_HAINAN) {
2979		if ((rdev->pdev->revision == 0x81) ||
2980		    (rdev->pdev->revision == 0x83) ||
2981		    (rdev->pdev->revision == 0xC3) ||
2982		    (rdev->pdev->device == 0x6664) ||
2983		    (rdev->pdev->device == 0x6665) ||
2984		    (rdev->pdev->device == 0x6667)) {
2985			max_sclk = 75000;
2986		}
2987		if ((rdev->pdev->revision == 0xC3) ||
2988		    (rdev->pdev->device == 0x6665)) {
2989			max_sclk = 60000;
2990			max_mclk = 80000;
2991		}
2992	} else if (rdev->family == CHIP_OLAND) {
2993		if ((rdev->pdev->revision == 0xC7) ||
2994		    (rdev->pdev->revision == 0x80) ||
2995		    (rdev->pdev->revision == 0x81) ||
2996		    (rdev->pdev->revision == 0x83) ||
2997		    (rdev->pdev->revision == 0x87) ||
2998		    (rdev->pdev->device == 0x6604) ||
2999		    (rdev->pdev->device == 0x6605)) {
3000			max_sclk = 75000;
3001		}
3002	}
3003
3004	if (rps->vce_active) {
3005		rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
3006		rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
3007		si_get_vce_clock_voltage(rdev, rps->evclk, rps->ecclk,
3008					 &min_vce_voltage);
3009	} else {
3010		rps->evclk = 0;
3011		rps->ecclk = 0;
3012	}
3013
3014	if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
3015	    ni_dpm_vblank_too_short(rdev))
3016		disable_mclk_switching = true;
3017
3018	if (rps->vclk || rps->dclk) {
3019		disable_mclk_switching = true;
3020		disable_sclk_switching = true;
3021	}
3022
3023	if (rdev->pm.dpm.ac_power)
3024		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
3025	else
3026		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
3027
3028	for (i = ps->performance_level_count - 2; i >= 0; i--) {
3029		if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
3030			ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
3031	}
3032	if (rdev->pm.dpm.ac_power == false) {
3033		for (i = 0; i < ps->performance_level_count; i++) {
3034			if (ps->performance_levels[i].mclk > max_limits->mclk)
3035				ps->performance_levels[i].mclk = max_limits->mclk;
3036			if (ps->performance_levels[i].sclk > max_limits->sclk)
3037				ps->performance_levels[i].sclk = max_limits->sclk;
3038			if (ps->performance_levels[i].vddc > max_limits->vddc)
3039				ps->performance_levels[i].vddc = max_limits->vddc;
3040			if (ps->performance_levels[i].vddci > max_limits->vddci)
3041				ps->performance_levels[i].vddci = max_limits->vddci;
3042		}
3043	}
3044
3045	/* limit clocks to max supported clocks based on voltage dependency tables */
3046	btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3047							&max_sclk_vddc);
3048	btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3049							&max_mclk_vddci);
3050	btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3051							&max_mclk_vddc);
3052
3053	for (i = 0; i < ps->performance_level_count; i++) {
3054		if (max_sclk_vddc) {
3055			if (ps->performance_levels[i].sclk > max_sclk_vddc)
3056				ps->performance_levels[i].sclk = max_sclk_vddc;
3057		}
3058		if (max_mclk_vddci) {
3059			if (ps->performance_levels[i].mclk > max_mclk_vddci)
3060				ps->performance_levels[i].mclk = max_mclk_vddci;
3061		}
3062		if (max_mclk_vddc) {
3063			if (ps->performance_levels[i].mclk > max_mclk_vddc)
3064				ps->performance_levels[i].mclk = max_mclk_vddc;
3065		}
3066		if (max_mclk) {
3067			if (ps->performance_levels[i].mclk > max_mclk)
3068				ps->performance_levels[i].mclk = max_mclk;
3069		}
3070		if (max_sclk) {
3071			if (ps->performance_levels[i].sclk > max_sclk)
3072				ps->performance_levels[i].sclk = max_sclk;
3073		}
3074	}
3075
3076	/* XXX validate the min clocks required for display */
3077
3078	if (disable_mclk_switching) {
3079		mclk  = ps->performance_levels[ps->performance_level_count - 1].mclk;
3080		vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
3081	} else {
3082		mclk = ps->performance_levels[0].mclk;
3083		vddci = ps->performance_levels[0].vddci;
3084	}
3085
3086	if (disable_sclk_switching) {
3087		sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
3088		vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
3089	} else {
3090		sclk = ps->performance_levels[0].sclk;
3091		vddc = ps->performance_levels[0].vddc;
3092	}
3093
3094	if (rps->vce_active) {
3095		if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
3096			sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
3097		if (mclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk)
3098			mclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk;
3099	}
3100
3101	/* adjusted low state */
3102	ps->performance_levels[0].sclk = sclk;
3103	ps->performance_levels[0].mclk = mclk;
3104	ps->performance_levels[0].vddc = vddc;
3105	ps->performance_levels[0].vddci = vddci;
3106
3107	if (disable_sclk_switching) {
3108		sclk = ps->performance_levels[0].sclk;
3109		for (i = 1; i < ps->performance_level_count; i++) {
3110			if (sclk < ps->performance_levels[i].sclk)
3111				sclk = ps->performance_levels[i].sclk;
3112		}
3113		for (i = 0; i < ps->performance_level_count; i++) {
3114			ps->performance_levels[i].sclk = sclk;
3115			ps->performance_levels[i].vddc = vddc;
3116		}
3117	} else {
3118		for (i = 1; i < ps->performance_level_count; i++) {
3119			if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
3120				ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
3121			if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
3122				ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
3123		}
3124	}
3125
3126	if (disable_mclk_switching) {
3127		mclk = ps->performance_levels[0].mclk;
3128		for (i = 1; i < ps->performance_level_count; i++) {
3129			if (mclk < ps->performance_levels[i].mclk)
3130				mclk = ps->performance_levels[i].mclk;
3131		}
3132		for (i = 0; i < ps->performance_level_count; i++) {
3133			ps->performance_levels[i].mclk = mclk;
3134			ps->performance_levels[i].vddci = vddci;
3135		}
3136	} else {
3137		for (i = 1; i < ps->performance_level_count; i++) {
3138			if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
3139				ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
3140			if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
3141				ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
3142		}
3143	}
3144
3145	for (i = 0; i < ps->performance_level_count; i++)
3146		btc_adjust_clock_combinations(rdev, max_limits,
3147					      &ps->performance_levels[i]);
3148
3149	for (i = 0; i < ps->performance_level_count; i++) {
3150		if (ps->performance_levels[i].vddc < min_vce_voltage)
3151			ps->performance_levels[i].vddc = min_vce_voltage;
3152		btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3153						   ps->performance_levels[i].sclk,
3154						   max_limits->vddc,  &ps->performance_levels[i].vddc);
3155		btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3156						   ps->performance_levels[i].mclk,
3157						   max_limits->vddci, &ps->performance_levels[i].vddci);
3158		btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3159						   ps->performance_levels[i].mclk,
3160						   max_limits->vddc,  &ps->performance_levels[i].vddc);
3161		btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
3162						   rdev->clock.current_dispclk,
3163						   max_limits->vddc,  &ps->performance_levels[i].vddc);
3164	}
3165
3166	for (i = 0; i < ps->performance_level_count; i++) {
3167		btc_apply_voltage_delta_rules(rdev,
3168					      max_limits->vddc, max_limits->vddci,
3169					      &ps->performance_levels[i].vddc,
3170					      &ps->performance_levels[i].vddci);
3171	}
3172
3173	ps->dc_compatible = true;
3174	for (i = 0; i < ps->performance_level_count; i++) {
3175		if (ps->performance_levels[i].vddc > rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
3176			ps->dc_compatible = false;
3177	}
3178}
3179
3180#if 0
3181static int si_read_smc_soft_register(struct radeon_device *rdev,
3182				     u16 reg_offset, u32 *value)
3183{
3184	struct si_power_info *si_pi = si_get_pi(rdev);
3185
3186	return si_read_smc_sram_dword(rdev,
3187				      si_pi->soft_regs_start + reg_offset, value,
3188				      si_pi->sram_end);
3189}
3190#endif
3191
3192static int si_write_smc_soft_register(struct radeon_device *rdev,
3193				      u16 reg_offset, u32 value)
3194{
3195	struct si_power_info *si_pi = si_get_pi(rdev);
3196
3197	return si_write_smc_sram_dword(rdev,
3198				       si_pi->soft_regs_start + reg_offset,
3199				       value, si_pi->sram_end);
3200}
3201
3202static bool si_is_special_1gb_platform(struct radeon_device *rdev)
3203{
3204	bool ret = false;
3205	u32 tmp, width, row, column, bank, density;
3206	bool is_memory_gddr5, is_special;
3207
3208	tmp = RREG32(MC_SEQ_MISC0);
3209	is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
3210	is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
3211		& (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
3212
3213	WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
3214	width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
3215
3216	tmp = RREG32(MC_ARB_RAMCFG);
3217	row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
3218	column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
3219	bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
3220
3221	density = (1 << (row + column - 20 + bank)) * width;
3222
3223	if ((rdev->pdev->device == 0x6819) &&
3224	    is_memory_gddr5 && is_special && (density == 0x400))
3225		ret = true;
3226
3227	return ret;
3228}
3229
3230static void si_get_leakage_vddc(struct radeon_device *rdev)
3231{
3232	struct si_power_info *si_pi = si_get_pi(rdev);
3233	u16 vddc, count = 0;
3234	int i, ret;
3235
3236	for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
3237		ret = radeon_atom_get_leakage_vddc_based_on_leakage_idx(rdev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
3238
3239		if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
3240			si_pi->leakage_voltage.entries[count].voltage = vddc;
3241			si_pi->leakage_voltage.entries[count].leakage_index =
3242				SISLANDS_LEAKAGE_INDEX0 + i;
3243			count++;
3244		}
3245	}
3246	si_pi->leakage_voltage.count = count;
3247}
3248
3249static int si_get_leakage_voltage_from_leakage_index(struct radeon_device *rdev,
3250						     u32 index, u16 *leakage_voltage)
3251{
3252	struct si_power_info *si_pi = si_get_pi(rdev);
3253	int i;
3254
3255	if (leakage_voltage == NULL)
3256		return -EINVAL;
3257
3258	if ((index & 0xff00) != 0xff00)
3259		return -EINVAL;
3260
3261	if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
3262		return -EINVAL;
3263
3264	if (index < SISLANDS_LEAKAGE_INDEX0)
3265		return -EINVAL;
3266
3267	for (i = 0; i < si_pi->leakage_voltage.count; i++) {
3268		if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
3269			*leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
3270			return 0;
3271		}
3272	}
3273	return -EAGAIN;
3274}
3275
3276static void si_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
3277{
3278	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3279	bool want_thermal_protection;
3280	enum radeon_dpm_event_src dpm_event_src;
3281
3282	switch (sources) {
3283	case 0:
3284	default:
3285		want_thermal_protection = false;
3286		break;
3287	case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
3288		want_thermal_protection = true;
3289		dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
3290		break;
3291	case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
3292		want_thermal_protection = true;
3293		dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
3294		break;
3295	case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
3296	      (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
3297		want_thermal_protection = true;
3298		dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
3299		break;
3300	}
3301
3302	if (want_thermal_protection) {
3303		WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
3304		if (pi->thermal_protection)
3305			WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3306	} else {
3307		WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3308	}
3309}
3310
3311static void si_enable_auto_throttle_source(struct radeon_device *rdev,
3312					   enum radeon_dpm_auto_throttle_src source,
3313					   bool enable)
3314{
3315	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3316
3317	if (enable) {
3318		if (!(pi->active_auto_throttle_sources & (1 << source))) {
3319			pi->active_auto_throttle_sources |= 1 << source;
3320			si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
3321		}
3322	} else {
3323		if (pi->active_auto_throttle_sources & (1 << source)) {
3324			pi->active_auto_throttle_sources &= ~(1 << source);
3325			si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
3326		}
3327	}
3328}
3329
3330static void si_start_dpm(struct radeon_device *rdev)
3331{
3332	WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
3333}
3334
3335static void si_stop_dpm(struct radeon_device *rdev)
3336{
3337	WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
3338}
3339
3340static void si_enable_sclk_control(struct radeon_device *rdev, bool enable)
3341{
3342	if (enable)
3343		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
3344	else
3345		WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
3346
3347}
3348
3349#if 0
3350static int si_notify_hardware_of_thermal_state(struct radeon_device *rdev,
3351					       u32 thermal_level)
3352{
3353	PPSMC_Result ret;
3354
3355	if (thermal_level == 0) {
3356		ret = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
3357		if (ret == PPSMC_Result_OK)
3358			return 0;
3359		else
3360			return -EINVAL;
3361	}
3362	return 0;
3363}
3364
3365static void si_notify_hardware_vpu_recovery_event(struct radeon_device *rdev)
3366{
3367	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
3368}
3369#endif
3370
3371#if 0
3372static int si_notify_hw_of_powersource(struct radeon_device *rdev, bool ac_power)
3373{
3374	if (ac_power)
3375		return (si_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
3376			0 : -EINVAL;
3377
3378	return 0;
3379}
3380#endif
3381
3382static PPSMC_Result si_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
3383						      PPSMC_Msg msg, u32 parameter)
3384{
3385	WREG32(SMC_SCRATCH0, parameter);
3386	return si_send_msg_to_smc(rdev, msg);
3387}
3388
3389static int si_restrict_performance_levels_before_switch(struct radeon_device *rdev)
3390{
3391	if (si_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
3392		return -EINVAL;
3393
3394	return (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
3395		0 : -EINVAL;
3396}
3397
3398int si_dpm_force_performance_level(struct radeon_device *rdev,
3399				   enum radeon_dpm_forced_level level)
3400{
3401	struct radeon_ps *rps = rdev->pm.dpm.current_ps;
3402	struct ni_ps *ps = ni_get_ps(rps);
3403	u32 levels = ps->performance_level_count;
3404
3405	if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
3406		if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
3407			return -EINVAL;
3408
3409		if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
3410			return -EINVAL;
3411	} else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
3412		if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3413			return -EINVAL;
3414
3415		if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
3416			return -EINVAL;
3417	} else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
3418		if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3419			return -EINVAL;
3420
3421		if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
3422			return -EINVAL;
3423	}
3424
3425	rdev->pm.dpm.forced_level = level;
3426
3427	return 0;
3428}
3429
3430#if 0
3431static int si_set_boot_state(struct radeon_device *rdev)
3432{
3433	return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
3434		0 : -EINVAL;
3435}
3436#endif
3437
3438static int si_set_sw_state(struct radeon_device *rdev)
3439{
3440	return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
3441		0 : -EINVAL;
3442}
3443
3444static int si_halt_smc(struct radeon_device *rdev)
3445{
3446	if (si_send_msg_to_smc(rdev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
3447		return -EINVAL;
3448
3449	return (si_wait_for_smc_inactive(rdev) == PPSMC_Result_OK) ?
3450		0 : -EINVAL;
3451}
3452
3453static int si_resume_smc(struct radeon_device *rdev)
3454{
3455	if (si_send_msg_to_smc(rdev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
3456		return -EINVAL;
3457
3458	return (si_send_msg_to_smc(rdev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
3459		0 : -EINVAL;
3460}
3461
3462static void si_dpm_start_smc(struct radeon_device *rdev)
3463{
3464	si_program_jump_on_start(rdev);
3465	si_start_smc(rdev);
3466	si_start_smc_clock(rdev);
3467}
3468
3469static void si_dpm_stop_smc(struct radeon_device *rdev)
3470{
3471	si_reset_smc(rdev);
3472	si_stop_smc_clock(rdev);
3473}
3474
3475static int si_process_firmware_header(struct radeon_device *rdev)
3476{
3477	struct si_power_info *si_pi = si_get_pi(rdev);
3478	u32 tmp;
3479	int ret;
3480
3481	ret = si_read_smc_sram_dword(rdev,
3482				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3483				     SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
3484				     &tmp, si_pi->sram_end);
3485	if (ret)
3486		return ret;
3487
3488	si_pi->state_table_start = tmp;
3489
3490	ret = si_read_smc_sram_dword(rdev,
3491				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3492				     SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
3493				     &tmp, si_pi->sram_end);
3494	if (ret)
3495		return ret;
3496
3497	si_pi->soft_regs_start = tmp;
3498
3499	ret = si_read_smc_sram_dword(rdev,
3500				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3501				     SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
3502				     &tmp, si_pi->sram_end);
3503	if (ret)
3504		return ret;
3505
3506	si_pi->mc_reg_table_start = tmp;
3507
3508	ret = si_read_smc_sram_dword(rdev,
3509				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3510				     SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
3511				     &tmp, si_pi->sram_end);
3512	if (ret)
3513		return ret;
3514
3515	si_pi->fan_table_start = tmp;
3516
3517	ret = si_read_smc_sram_dword(rdev,
3518				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3519				     SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
3520				     &tmp, si_pi->sram_end);
3521	if (ret)
3522		return ret;
3523
3524	si_pi->arb_table_start = tmp;
3525
3526	ret = si_read_smc_sram_dword(rdev,
3527				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3528				     SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
3529				     &tmp, si_pi->sram_end);
3530	if (ret)
3531		return ret;
3532
3533	si_pi->cac_table_start = tmp;
3534
3535	ret = si_read_smc_sram_dword(rdev,
3536				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3537				     SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
3538				     &tmp, si_pi->sram_end);
3539	if (ret)
3540		return ret;
3541
3542	si_pi->dte_table_start = tmp;
3543
3544	ret = si_read_smc_sram_dword(rdev,
3545				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3546				     SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
3547				     &tmp, si_pi->sram_end);
3548	if (ret)
3549		return ret;
3550
3551	si_pi->spll_table_start = tmp;
3552
3553	ret = si_read_smc_sram_dword(rdev,
3554				     SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3555				     SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
3556				     &tmp, si_pi->sram_end);
3557	if (ret)
3558		return ret;
3559
3560	si_pi->papm_cfg_table_start = tmp;
3561
3562	return ret;
3563}
3564
3565static void si_read_clock_registers(struct radeon_device *rdev)
3566{
3567	struct si_power_info *si_pi = si_get_pi(rdev);
3568
3569	si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
3570	si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
3571	si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
3572	si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
3573	si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
3574	si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
3575	si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
3576	si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
3577	si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
3578	si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
3579	si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
3580	si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
3581	si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
3582	si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
3583	si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
3584}
3585
3586static void si_enable_thermal_protection(struct radeon_device *rdev,
3587					  bool enable)
3588{
3589	if (enable)
3590		WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3591	else
3592		WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3593}
3594
3595static void si_enable_acpi_power_management(struct radeon_device *rdev)
3596{
3597	WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
3598}
3599
3600#if 0
3601static int si_enter_ulp_state(struct radeon_device *rdev)
3602{
3603	WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
3604
3605	udelay(25000);
3606
3607	return 0;
3608}
3609
3610static int si_exit_ulp_state(struct radeon_device *rdev)
3611{
3612	int i;
3613
3614	WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
3615
3616	udelay(7000);
3617
3618	for (i = 0; i < rdev->usec_timeout; i++) {
3619		if (RREG32(SMC_RESP_0) == 1)
3620			break;
3621		udelay(1000);
3622	}
3623
3624	return 0;
3625}
3626#endif
3627
3628static int si_notify_smc_display_change(struct radeon_device *rdev,
3629				     bool has_display)
3630{
3631	PPSMC_Msg msg = has_display ?
3632		PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
3633
3634	return (si_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ?
3635		0 : -EINVAL;
3636}
3637
3638static void si_program_response_times(struct radeon_device *rdev)
3639{
3640	u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
3641	u32 vddc_dly, acpi_dly, vbi_dly;
3642	u32 reference_clock;
3643
3644	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
3645
3646	voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
3647	backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
3648
3649	if (voltage_response_time == 0)
3650		voltage_response_time = 1000;
3651
3652	acpi_delay_time = 15000;
3653	vbi_time_out = 100000;
3654
3655	reference_clock = radeon_get_xclk(rdev);
3656
3657	vddc_dly = (voltage_response_time  * reference_clock) / 100;
3658	acpi_dly = (acpi_delay_time * reference_clock) / 100;
3659	vbi_dly  = (vbi_time_out * reference_clock) / 100;
3660
3661	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_vreg,  vddc_dly);
3662	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_acpi,  acpi_dly);
3663	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
3664	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
3665}
3666
3667static void si_program_ds_registers(struct radeon_device *rdev)
3668{
3669	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3670	u32 tmp = 1; /* XXX: 0x10 on tahiti A0 */
3671
3672	if (eg_pi->sclk_deep_sleep) {
3673		WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
3674		WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
3675			 ~AUTOSCALE_ON_SS_CLEAR);
3676	}
3677}
3678
3679static void si_program_display_gap(struct radeon_device *rdev)
3680{
3681	u32 tmp, pipe;
3682	int i;
3683
3684	tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
3685	if (rdev->pm.dpm.new_active_crtc_count > 0)
3686		tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
3687	else
3688		tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
3689
3690	if (rdev->pm.dpm.new_active_crtc_count > 1)
3691		tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
3692	else
3693		tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
3694
3695	WREG32(CG_DISPLAY_GAP_CNTL, tmp);
3696
3697	tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
3698	pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
3699
3700	if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
3701	    (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
3702		/* find the first active crtc */
3703		for (i = 0; i < rdev->num_crtc; i++) {
3704			if (rdev->pm.dpm.new_active_crtcs & (1 << i))
3705				break;
3706		}
3707		if (i == rdev->num_crtc)
3708			pipe = 0;
3709		else
3710			pipe = i;
3711
3712		tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
3713		tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
3714		WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
3715	}
3716
3717	/* Setting this to false forces the performance state to low if the crtcs are disabled.
3718	 * This can be a problem on PowerXpress systems or if you want to use the card
3719	 * for offscreen rendering or compute if there are no crtcs enabled.
3720	 */
3721	si_notify_smc_display_change(rdev, rdev->pm.dpm.new_active_crtc_count > 0);
3722}
3723
3724static void si_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
3725{
3726	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3727
3728	if (enable) {
3729		if (pi->sclk_ss)
3730			WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
3731	} else {
3732		WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
3733		WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
3734	}
3735}
3736
3737static void si_setup_bsp(struct radeon_device *rdev)
3738{
3739	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3740	u32 xclk = radeon_get_xclk(rdev);
3741
3742	r600_calculate_u_and_p(pi->asi,
3743			       xclk,
3744			       16,
3745			       &pi->bsp,
3746			       &pi->bsu);
3747
3748	r600_calculate_u_and_p(pi->pasi,
3749			       xclk,
3750			       16,
3751			       &pi->pbsp,
3752			       &pi->pbsu);
3753
3754
3755	pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
3756	pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
3757
3758	WREG32(CG_BSP, pi->dsp);
3759}
3760
3761static void si_program_git(struct radeon_device *rdev)
3762{
3763	WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
3764}
3765
3766static void si_program_tp(struct radeon_device *rdev)
3767{
3768	int i;
3769	enum r600_td td = R600_TD_DFLT;
3770
3771	for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
3772		WREG32(CG_FFCT_0 + (i * 4), (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
3773
3774	if (td == R600_TD_AUTO)
3775		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
3776	else
3777		WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
3778
3779	if (td == R600_TD_UP)
3780		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
3781
3782	if (td == R600_TD_DOWN)
3783		WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
3784}
3785
3786static void si_program_tpp(struct radeon_device *rdev)
3787{
3788	WREG32(CG_TPC, R600_TPC_DFLT);
3789}
3790
3791static void si_program_sstp(struct radeon_device *rdev)
3792{
3793	WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
3794}
3795
3796static void si_enable_display_gap(struct radeon_device *rdev)
3797{
3798	u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
3799
3800	tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
3801	tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
3802		DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
3803
3804	tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
3805	tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
3806		DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
3807	WREG32(CG_DISPLAY_GAP_CNTL, tmp);
3808}
3809
3810static void si_program_vc(struct radeon_device *rdev)
3811{
3812	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3813
3814	WREG32(CG_FTV, pi->vrc);
3815}
3816
3817static void si_clear_vc(struct radeon_device *rdev)
3818{
3819	WREG32(CG_FTV, 0);
3820}
3821
3822u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
3823{
3824	u8 mc_para_index;
3825
3826	if (memory_clock < 10000)
3827		mc_para_index = 0;
3828	else if (memory_clock >= 80000)
3829		mc_para_index = 0x0f;
3830	else
3831		mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
3832	return mc_para_index;
3833}
3834
3835u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
3836{
3837	u8 mc_para_index;
3838
3839	if (strobe_mode) {
3840		if (memory_clock < 12500)
3841			mc_para_index = 0x00;
3842		else if (memory_clock > 47500)
3843			mc_para_index = 0x0f;
3844		else
3845			mc_para_index = (u8)((memory_clock - 10000) / 2500);
3846	} else {
3847		if (memory_clock < 65000)
3848			mc_para_index = 0x00;
3849		else if (memory_clock > 135000)
3850			mc_para_index = 0x0f;
3851		else
3852			mc_para_index = (u8)((memory_clock - 60000) / 5000);
3853	}
3854	return mc_para_index;
3855}
3856
3857static u8 si_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
3858{
3859	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3860	bool strobe_mode = false;
3861	u8 result = 0;
3862
3863	if (mclk <= pi->mclk_strobe_mode_threshold)
3864		strobe_mode = true;
3865
3866	if (pi->mem_gddr5)
3867		result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
3868	else
3869		result = si_get_ddr3_mclk_frequency_ratio(mclk);
3870
3871	if (strobe_mode)
3872		result |= SISLANDS_SMC_STROBE_ENABLE;
3873
3874	return result;
3875}
3876
3877static int si_upload_firmware(struct radeon_device *rdev)
3878{
3879	struct si_power_info *si_pi = si_get_pi(rdev);
3880	int ret;
3881
3882	si_reset_smc(rdev);
3883	si_stop_smc_clock(rdev);
3884
3885	ret = si_load_smc_ucode(rdev, si_pi->sram_end);
3886
3887	return ret;
3888}
3889
3890static bool si_validate_phase_shedding_tables(struct radeon_device *rdev,
3891					      const struct atom_voltage_table *table,
3892					      const struct radeon_phase_shedding_limits_table *limits)
3893{
3894	u32 data, num_bits, num_levels;
3895
3896	if ((table == NULL) || (limits == NULL))
3897		return false;
3898
3899	data = table->mask_low;
3900
3901	num_bits = hweight32(data);
3902
3903	if (num_bits == 0)
3904		return false;
3905
3906	num_levels = (1 << num_bits);
3907
3908	if (table->count != num_levels)
3909		return false;
3910
3911	if (limits->count != (num_levels - 1))
3912		return false;
3913
3914	return true;
3915}
3916
3917void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
3918					      u32 max_voltage_steps,
3919					      struct atom_voltage_table *voltage_table)
3920{
3921	unsigned int i, diff;
3922
3923	if (voltage_table->count <= max_voltage_steps)
3924		return;
3925
3926	diff = voltage_table->count - max_voltage_steps;
3927
3928	for (i= 0; i < max_voltage_steps; i++)
3929		voltage_table->entries[i] = voltage_table->entries[i + diff];
3930
3931	voltage_table->count = max_voltage_steps;
3932}
3933
3934static int si_get_svi2_voltage_table(struct radeon_device *rdev,
3935				     struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
3936				     struct atom_voltage_table *voltage_table)
3937{
3938	u32 i;
3939
3940	if (voltage_dependency_table == NULL)
3941		return -EINVAL;
3942
3943	voltage_table->mask_low = 0;
3944	voltage_table->phase_delay = 0;
3945
3946	voltage_table->count = voltage_dependency_table->count;
3947	for (i = 0; i < voltage_table->count; i++) {
3948		voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
3949		voltage_table->entries[i].smio_low = 0;
3950	}
3951
3952	return 0;
3953}
3954
3955static int si_construct_voltage_tables(struct radeon_device *rdev)
3956{
3957	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3958	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3959	struct si_power_info *si_pi = si_get_pi(rdev);
3960	int ret;
3961
3962	if (pi->voltage_control) {
3963		ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
3964						    VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
3965		if (ret)
3966			return ret;
3967
3968		if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
3969			si_trim_voltage_table_to_fit_state_table(rdev,
3970								 SISLANDS_MAX_NO_VREG_STEPS,
3971								 &eg_pi->vddc_voltage_table);
3972	} else if (si_pi->voltage_control_svi2) {
3973		ret = si_get_svi2_voltage_table(rdev,
3974						&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3975						&eg_pi->vddc_voltage_table);
3976		if (ret)
3977			return ret;
3978	} else {
3979		return -EINVAL;
3980	}
3981
3982	if (eg_pi->vddci_control) {
3983		ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
3984						    VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
3985		if (ret)
3986			return ret;
3987
3988		if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
3989			si_trim_voltage_table_to_fit_state_table(rdev,
3990								 SISLANDS_MAX_NO_VREG_STEPS,
3991								 &eg_pi->vddci_voltage_table);
3992	}
3993	if (si_pi->vddci_control_svi2) {
3994		ret = si_get_svi2_voltage_table(rdev,
3995						&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3996						&eg_pi->vddci_voltage_table);
3997		if (ret)
3998			return ret;
3999	}
4000
4001	if (pi->mvdd_control) {
4002		ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
4003						    VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
4004
4005		if (ret) {
4006			pi->mvdd_control = false;
4007			return ret;
4008		}
4009
4010		if (si_pi->mvdd_voltage_table.count == 0) {
4011			pi->mvdd_control = false;
4012			return -EINVAL;
4013		}
4014
4015		if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
4016			si_trim_voltage_table_to_fit_state_table(rdev,
4017								 SISLANDS_MAX_NO_VREG_STEPS,
4018								 &si_pi->mvdd_voltage_table);
4019	}
4020
4021	if (si_pi->vddc_phase_shed_control) {
4022		ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
4023						    VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
4024		if (ret)
4025			si_pi->vddc_phase_shed_control = false;
4026
4027		if ((si_pi->vddc_phase_shed_table.count == 0) ||
4028		    (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
4029			si_pi->vddc_phase_shed_control = false;
4030	}
4031
4032	return 0;
4033}
4034
4035static void si_populate_smc_voltage_table(struct radeon_device *rdev,
4036					  const struct atom_voltage_table *voltage_table,
4037					  SISLANDS_SMC_STATETABLE *table)
4038{
4039	unsigned int i;
4040
4041	for (i = 0; i < voltage_table->count; i++)
4042		table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
4043}
4044
4045static int si_populate_smc_voltage_tables(struct radeon_device *rdev,
4046					  SISLANDS_SMC_STATETABLE *table)
4047{
4048	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4049	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4050	struct si_power_info *si_pi = si_get_pi(rdev);
4051	u8 i;
4052
4053	if (si_pi->voltage_control_svi2) {
4054		si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
4055			si_pi->svc_gpio_id);
4056		si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
4057			si_pi->svd_gpio_id);
4058		si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
4059					   2);
4060	} else {
4061		if (eg_pi->vddc_voltage_table.count) {
4062			si_populate_smc_voltage_table(rdev, &eg_pi->vddc_voltage_table, table);
4063			table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
4064				cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
4065
4066			for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
4067				if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
4068					table->maxVDDCIndexInPPTable = i;
4069					break;
4070				}
4071			}
4072		}
4073
4074		if (eg_pi->vddci_voltage_table.count) {
4075			si_populate_smc_voltage_table(rdev, &eg_pi->vddci_voltage_table, table);
4076
4077			table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
4078				cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
4079		}
4080
4081
4082		if (si_pi->mvdd_voltage_table.count) {
4083			si_populate_smc_voltage_table(rdev, &si_pi->mvdd_voltage_table, table);
4084
4085			table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
4086				cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
4087		}
4088
4089		if (si_pi->vddc_phase_shed_control) {
4090			if (si_validate_phase_shedding_tables(rdev, &si_pi->vddc_phase_shed_table,
4091							      &rdev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
4092				si_populate_smc_voltage_table(rdev, &si_pi->vddc_phase_shed_table, table);
4093
4094				table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC_PHASE_SHEDDING] =
4095					cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
4096
4097				si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
4098							   (u32)si_pi->vddc_phase_shed_table.phase_delay);
4099			} else {
4100				si_pi->vddc_phase_shed_control = false;
4101			}
4102		}
4103	}
4104
4105	return 0;
4106}
4107
4108static int si_populate_voltage_value(struct radeon_device *rdev,
4109				     const struct atom_voltage_table *table,
4110				     u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4111{
4112	unsigned int i;
4113
4114	for (i = 0; i < table->count; i++) {
4115		if (value <= table->entries[i].value) {
4116			voltage->index = (u8)i;
4117			voltage->value = cpu_to_be16(table->entries[i].value);
4118			break;
4119		}
4120	}
4121
4122	if (i >= table->count)
4123		return -EINVAL;
4124
4125	return 0;
4126}
4127
4128static int si_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
4129				  SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4130{
4131	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4132	struct si_power_info *si_pi = si_get_pi(rdev);
4133
4134	if (pi->mvdd_control) {
4135		if (mclk <= pi->mvdd_split_frequency)
4136			voltage->index = 0;
4137		else
4138			voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
4139
4140		voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
4141	}
4142	return 0;
4143}
4144
4145static int si_get_std_voltage_value(struct radeon_device *rdev,
4146				    SISLANDS_SMC_VOLTAGE_VALUE *voltage,
4147				    u16 *std_voltage)
4148{
4149	u16 v_index;
4150	bool voltage_found = false;
4151	*std_voltage = be16_to_cpu(voltage->value);
4152
4153	if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
4154		if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
4155			if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
4156				return -EINVAL;
4157
4158			for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4159				if (be16_to_cpu(voltage->value) ==
4160				    (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4161					voltage_found = true;
4162					if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4163						*std_voltage =
4164							rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4165					else
4166						*std_voltage =
4167							rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4168					break;
4169				}
4170			}
4171
4172			if (!voltage_found) {
4173				for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4174					if (be16_to_cpu(voltage->value) <=
4175					    (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4176						voltage_found = true;
4177						if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4178							*std_voltage =
4179								rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4180						else
4181							*std_voltage =
4182								rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4183						break;
4184					}
4185				}
4186			}
4187		} else {
4188			if ((u32)voltage->index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4189				*std_voltage = rdev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
4190		}
4191	}
4192
4193	return 0;
4194}
4195
4196static int si_populate_std_voltage_value(struct radeon_device *rdev,
4197					 u16 value, u8 index,
4198					 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4199{
4200	voltage->index = index;
4201	voltage->value = cpu_to_be16(value);
4202
4203	return 0;
4204}
4205
4206static int si_populate_phase_shedding_value(struct radeon_device *rdev,
4207					    const struct radeon_phase_shedding_limits_table *limits,
4208					    u16 voltage, u32 sclk, u32 mclk,
4209					    SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
4210{
4211	unsigned int i;
4212
4213	for (i = 0; i < limits->count; i++) {
4214		if ((voltage <= limits->entries[i].voltage) &&
4215		    (sclk <= limits->entries[i].sclk) &&
4216		    (mclk <= limits->entries[i].mclk))
4217			break;
4218	}
4219
4220	smc_voltage->phase_settings = (u8)i;
4221
4222	return 0;
4223}
4224
4225static int si_init_arb_table_index(struct radeon_device *rdev)
4226{
4227	struct si_power_info *si_pi = si_get_pi(rdev);
4228	u32 tmp;
4229	int ret;
4230
4231	ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start, &tmp, si_pi->sram_end);
4232	if (ret)
4233		return ret;
4234
4235	tmp &= 0x00FFFFFF;
4236	tmp |= MC_CG_ARB_FREQ_F1 << 24;
4237
4238	return si_write_smc_sram_dword(rdev, si_pi->arb_table_start,  tmp, si_pi->sram_end);
4239}
4240
4241static int si_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
4242{
4243	return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
4244}
4245
4246static int si_reset_to_default(struct radeon_device *rdev)
4247{
4248	return (si_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
4249		0 : -EINVAL;
4250}
4251
4252static int si_force_switch_to_arb_f0(struct radeon_device *rdev)
4253{
4254	struct si_power_info *si_pi = si_get_pi(rdev);
4255	u32 tmp;
4256	int ret;
4257
4258	ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start,
4259				     &tmp, si_pi->sram_end);
4260	if (ret)
4261		return ret;
4262
4263	tmp = (tmp >> 24) & 0xff;
4264
4265	if (tmp == MC_CG_ARB_FREQ_F0)
4266		return 0;
4267
4268	return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
4269}
4270
4271static u32 si_calculate_memory_refresh_rate(struct radeon_device *rdev,
4272					    u32 engine_clock)
4273{
4274	u32 dram_rows;
4275	u32 dram_refresh_rate;
4276	u32 mc_arb_rfsh_rate;
4277	u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
4278
4279	if (tmp >= 4)
4280		dram_rows = 16384;
4281	else
4282		dram_rows = 1 << (tmp + 10);
4283
4284	dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
4285	mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
4286
4287	return mc_arb_rfsh_rate;
4288}
4289
4290static int si_populate_memory_timing_parameters(struct radeon_device *rdev,
4291						struct rv7xx_pl *pl,
4292						SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
4293{
4294	u32 dram_timing;
4295	u32 dram_timing2;
4296	u32 burst_time;
4297
4298	arb_regs->mc_arb_rfsh_rate =
4299		(u8)si_calculate_memory_refresh_rate(rdev, pl->sclk);
4300
4301	radeon_atom_set_engine_dram_timings(rdev,
4302					    pl->sclk,
4303					    pl->mclk);
4304
4305	dram_timing  = RREG32(MC_ARB_DRAM_TIMING);
4306	dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
4307	burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
4308
4309	arb_regs->mc_arb_dram_timing  = cpu_to_be32(dram_timing);
4310	arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
4311	arb_regs->mc_arb_burst_time = (u8)burst_time;
4312
4313	return 0;
4314}
4315
4316static int si_do_program_memory_timing_parameters(struct radeon_device *rdev,
4317						  struct radeon_ps *radeon_state,
4318						  unsigned int first_arb_set)
4319{
4320	struct si_power_info *si_pi = si_get_pi(rdev);
4321	struct ni_ps *state = ni_get_ps(radeon_state);
4322	SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4323	int i, ret = 0;
4324
4325	for (i = 0; i < state->performance_level_count; i++) {
4326		ret = si_populate_memory_timing_parameters(rdev, &state->performance_levels[i], &arb_regs);
4327		if (ret)
4328			break;
4329		ret = si_copy_bytes_to_smc(rdev,
4330					   si_pi->arb_table_start +
4331					   offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4332					   sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
4333					   (u8 *)&arb_regs,
4334					   sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4335					   si_pi->sram_end);
4336		if (ret)
4337			break;
4338	}
4339
4340	return ret;
4341}
4342
4343static int si_program_memory_timing_parameters(struct radeon_device *rdev,
4344					       struct radeon_ps *radeon_new_state)
4345{
4346	return si_do_program_memory_timing_parameters(rdev, radeon_new_state,
4347						      SISLANDS_DRIVER_STATE_ARB_INDEX);
4348}
4349
4350static int si_populate_initial_mvdd_value(struct radeon_device *rdev,
4351					  struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4352{
4353	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4354	struct si_power_info *si_pi = si_get_pi(rdev);
4355
4356	if (pi->mvdd_control)
4357		return si_populate_voltage_value(rdev, &si_pi->mvdd_voltage_table,
4358						 si_pi->mvdd_bootup_value, voltage);
4359
4360	return 0;
4361}
4362
4363static int si_populate_smc_initial_state(struct radeon_device *rdev,
4364					 struct radeon_ps *radeon_initial_state,
4365					 SISLANDS_SMC_STATETABLE *table)
4366{
4367	struct ni_ps *initial_state = ni_get_ps(radeon_initial_state);
4368	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4369	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4370	struct si_power_info *si_pi = si_get_pi(rdev);
4371	u32 reg;
4372	int ret;
4373
4374	table->initialState.levels[0].mclk.vDLL_CNTL =
4375		cpu_to_be32(si_pi->clock_registers.dll_cntl);
4376	table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4377		cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
4378	table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4379		cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
4380	table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4381		cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
4382	table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
4383		cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
4384	table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4385		cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
4386	table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4387		cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
4388	table->initialState.levels[0].mclk.vMPLL_SS =
4389		cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4390	table->initialState.levels[0].mclk.vMPLL_SS2 =
4391		cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4392
4393	table->initialState.levels[0].mclk.mclk_value =
4394		cpu_to_be32(initial_state->performance_levels[0].mclk);
4395
4396	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4397		cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
4398	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4399		cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
4400	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4401		cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
4402	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4403		cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
4404	table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
4405		cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
4406	table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2  =
4407		cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
4408
4409	table->initialState.levels[0].sclk.sclk_value =
4410		cpu_to_be32(initial_state->performance_levels[0].sclk);
4411
4412	table->initialState.levels[0].arbRefreshState =
4413		SISLANDS_INITIAL_STATE_ARB_INDEX;
4414
4415	table->initialState.levels[0].ACIndex = 0;
4416
4417	ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4418					initial_state->performance_levels[0].vddc,
4419					&table->initialState.levels[0].vddc);
4420
4421	if (!ret) {
4422		u16 std_vddc;
4423
4424		ret = si_get_std_voltage_value(rdev,
4425					       &table->initialState.levels[0].vddc,
4426					       &std_vddc);
4427		if (!ret)
4428			si_populate_std_voltage_value(rdev, std_vddc,
4429						      table->initialState.levels[0].vddc.index,
4430						      &table->initialState.levels[0].std_vddc);
4431	}
4432
4433	if (eg_pi->vddci_control)
4434		si_populate_voltage_value(rdev,
4435					  &eg_pi->vddci_voltage_table,
4436					  initial_state->performance_levels[0].vddci,
4437					  &table->initialState.levels[0].vddci);
4438
4439	if (si_pi->vddc_phase_shed_control)
4440		si_populate_phase_shedding_value(rdev,
4441						 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4442						 initial_state->performance_levels[0].vddc,
4443						 initial_state->performance_levels[0].sclk,
4444						 initial_state->performance_levels[0].mclk,
4445						 &table->initialState.levels[0].vddc);
4446
4447	si_populate_initial_mvdd_value(rdev, &table->initialState.levels[0].mvdd);
4448
4449	reg = CG_R(0xffff) | CG_L(0);
4450	table->initialState.levels[0].aT = cpu_to_be32(reg);
4451
4452	table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
4453
4454	table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
4455
4456	if (pi->mem_gddr5) {
4457		table->initialState.levels[0].strobeMode =
4458			si_get_strobe_mode_settings(rdev,
4459						    initial_state->performance_levels[0].mclk);
4460
4461		if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
4462			table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
4463		else
4464			table->initialState.levels[0].mcFlags =  0;
4465	}
4466
4467	table->initialState.levelCount = 1;
4468
4469	table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
4470
4471	table->initialState.levels[0].dpm2.MaxPS = 0;
4472	table->initialState.levels[0].dpm2.NearTDPDec = 0;
4473	table->initialState.levels[0].dpm2.AboveSafeInc = 0;
4474	table->initialState.levels[0].dpm2.BelowSafeInc = 0;
4475	table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4476
4477	reg = MIN_POWER_MASK | MAX_POWER_MASK;
4478	table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4479
4480	reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4481	table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4482
4483	return 0;
4484}
4485
4486static int si_populate_smc_acpi_state(struct radeon_device *rdev,
4487				      SISLANDS_SMC_STATETABLE *table)
4488{
4489	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4490	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4491	struct si_power_info *si_pi = si_get_pi(rdev);
4492	u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4493	u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4494	u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4495	u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4496	u32 dll_cntl = si_pi->clock_registers.dll_cntl;
4497	u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4498	u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4499	u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4500	u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4501	u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4502	u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4503	u32 reg;
4504	int ret;
4505
4506	table->ACPIState = table->initialState;
4507
4508	table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
4509
4510	if (pi->acpi_vddc) {
4511		ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4512						pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
4513		if (!ret) {
4514			u16 std_vddc;
4515
4516			ret = si_get_std_voltage_value(rdev,
4517						       &table->ACPIState.levels[0].vddc, &std_vddc);
4518			if (!ret)
4519				si_populate_std_voltage_value(rdev, std_vddc,
4520							      table->ACPIState.levels[0].vddc.index,
4521							      &table->ACPIState.levels[0].std_vddc);
4522		}
4523		table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
4524
4525		if (si_pi->vddc_phase_shed_control) {
4526			si_populate_phase_shedding_value(rdev,
4527							 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4528							 pi->acpi_vddc,
4529							 0,
4530							 0,
4531							 &table->ACPIState.levels[0].vddc);
4532		}
4533	} else {
4534		ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4535						pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
4536		if (!ret) {
4537			u16 std_vddc;
4538
4539			ret = si_get_std_voltage_value(rdev,
4540						       &table->ACPIState.levels[0].vddc, &std_vddc);
4541
4542			if (!ret)
4543				si_populate_std_voltage_value(rdev, std_vddc,
4544							      table->ACPIState.levels[0].vddc.index,
4545							      &table->ACPIState.levels[0].std_vddc);
4546		}
4547		table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(rdev,
4548										    si_pi->sys_pcie_mask,
4549										    si_pi->boot_pcie_gen,
4550										    RADEON_PCIE_GEN1);
4551
4552		if (si_pi->vddc_phase_shed_control)
4553			si_populate_phase_shedding_value(rdev,
4554							 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4555							 pi->min_vddc_in_table,
4556							 0,
4557							 0,
4558							 &table->ACPIState.levels[0].vddc);
4559	}
4560
4561	if (pi->acpi_vddc) {
4562		if (eg_pi->acpi_vddci)
4563			si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
4564						  eg_pi->acpi_vddci,
4565						  &table->ACPIState.levels[0].vddci);
4566	}
4567
4568	mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
4569	mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
4570
4571	dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
4572
4573	spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
4574	spll_func_cntl_2 |= SCLK_MUX_SEL(4);
4575
4576	table->ACPIState.levels[0].mclk.vDLL_CNTL =
4577		cpu_to_be32(dll_cntl);
4578	table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4579		cpu_to_be32(mclk_pwrmgt_cntl);
4580	table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4581		cpu_to_be32(mpll_ad_func_cntl);
4582	table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4583		cpu_to_be32(mpll_dq_func_cntl);
4584	table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
4585		cpu_to_be32(mpll_func_cntl);
4586	table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4587		cpu_to_be32(mpll_func_cntl_1);
4588	table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4589		cpu_to_be32(mpll_func_cntl_2);
4590	table->ACPIState.levels[0].mclk.vMPLL_SS =
4591		cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4592	table->ACPIState.levels[0].mclk.vMPLL_SS2 =
4593		cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4594
4595	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4596		cpu_to_be32(spll_func_cntl);
4597	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4598		cpu_to_be32(spll_func_cntl_2);
4599	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4600		cpu_to_be32(spll_func_cntl_3);
4601	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4602		cpu_to_be32(spll_func_cntl_4);
4603
4604	table->ACPIState.levels[0].mclk.mclk_value = 0;
4605	table->ACPIState.levels[0].sclk.sclk_value = 0;
4606
4607	si_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
4608
4609	if (eg_pi->dynamic_ac_timing)
4610		table->ACPIState.levels[0].ACIndex = 0;
4611
4612	table->ACPIState.levels[0].dpm2.MaxPS = 0;
4613	table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
4614	table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
4615	table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
4616	table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4617
4618	reg = MIN_POWER_MASK | MAX_POWER_MASK;
4619	table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4620
4621	reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4622	table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4623
4624	return 0;
4625}
4626
4627static int si_populate_ulv_state(struct radeon_device *rdev,
4628				 SISLANDS_SMC_SWSTATE *state)
4629{
4630	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4631	struct si_power_info *si_pi = si_get_pi(rdev);
4632	struct si_ulv_param *ulv = &si_pi->ulv;
4633	u32 sclk_in_sr = 1350; /* ??? */
4634	int ret;
4635
4636	ret = si_convert_power_level_to_smc(rdev, &ulv->pl,
4637					    &state->levels[0]);
4638	if (!ret) {
4639		if (eg_pi->sclk_deep_sleep) {
4640			if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
4641				state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
4642			else
4643				state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
4644		}
4645		if (ulv->one_pcie_lane_in_ulv)
4646			state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
4647		state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
4648		state->levels[0].ACIndex = 1;
4649		state->levels[0].std_vddc = state->levels[0].vddc;
4650		state->levelCount = 1;
4651
4652		state->flags |= PPSMC_SWSTATE_FLAG_DC;
4653	}
4654
4655	return ret;
4656}
4657
4658static int si_program_ulv_memory_timing_parameters(struct radeon_device *rdev)
4659{
4660	struct si_power_info *si_pi = si_get_pi(rdev);
4661	struct si_ulv_param *ulv = &si_pi->ulv;
4662	SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4663	int ret;
4664
4665	ret = si_populate_memory_timing_parameters(rdev, &ulv->pl,
4666						   &arb_regs);
4667	if (ret)
4668		return ret;
4669
4670	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
4671				   ulv->volt_change_delay);
4672
4673	ret = si_copy_bytes_to_smc(rdev,
4674				   si_pi->arb_table_start +
4675				   offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4676				   sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
4677				   (u8 *)&arb_regs,
4678				   sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4679				   si_pi->sram_end);
4680
4681	return ret;
4682}
4683
4684static void si_get_mvdd_configuration(struct radeon_device *rdev)
4685{
4686	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4687
4688	pi->mvdd_split_frequency = 30000;
4689}
4690
4691static int si_init_smc_table(struct radeon_device *rdev)
4692{
4693	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4694	struct si_power_info *si_pi = si_get_pi(rdev);
4695	struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
4696	const struct si_ulv_param *ulv = &si_pi->ulv;
4697	SISLANDS_SMC_STATETABLE  *table = &si_pi->smc_statetable;
4698	int ret;
4699	u32 lane_width;
4700	u32 vr_hot_gpio;
4701
4702	si_populate_smc_voltage_tables(rdev, table);
4703
4704	switch (rdev->pm.int_thermal_type) {
4705	case THERMAL_TYPE_SI:
4706	case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
4707		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
4708		break;
4709	case THERMAL_TYPE_NONE:
4710		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
4711		break;
4712	default:
4713		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
4714		break;
4715	}
4716
4717	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
4718		table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
4719
4720	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
4721		if ((rdev->pdev->device != 0x6818) && (rdev->pdev->device != 0x6819))
4722			table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
4723	}
4724
4725	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
4726		table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
4727
4728	if (pi->mem_gddr5)
4729		table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
4730
4731	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
4732		table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
4733
4734	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
4735		table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
4736		vr_hot_gpio = rdev->pm.dpm.backbias_response_time;
4737		si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
4738					   vr_hot_gpio);
4739	}
4740
4741	ret = si_populate_smc_initial_state(rdev, radeon_boot_state, table);
4742	if (ret)
4743		return ret;
4744
4745	ret = si_populate_smc_acpi_state(rdev, table);
4746	if (ret)
4747		return ret;
4748
4749	table->driverState = table->initialState;
4750
4751	ret = si_do_program_memory_timing_parameters(rdev, radeon_boot_state,
4752						     SISLANDS_INITIAL_STATE_ARB_INDEX);
4753	if (ret)
4754		return ret;
4755
4756	if (ulv->supported && ulv->pl.vddc) {
4757		ret = si_populate_ulv_state(rdev, &table->ULVState);
4758		if (ret)
4759			return ret;
4760
4761		ret = si_program_ulv_memory_timing_parameters(rdev);
4762		if (ret)
4763			return ret;
4764
4765		WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
4766		WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
4767
4768		lane_width = radeon_get_pcie_lanes(rdev);
4769		si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
4770	} else {
4771		table->ULVState = table->initialState;
4772	}
4773
4774	return si_copy_bytes_to_smc(rdev, si_pi->state_table_start,
4775				    (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
4776				    si_pi->sram_end);
4777}
4778
4779static int si_calculate_sclk_params(struct radeon_device *rdev,
4780				    u32 engine_clock,
4781				    SISLANDS_SMC_SCLK_VALUE *sclk)
4782{
4783	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4784	struct si_power_info *si_pi = si_get_pi(rdev);
4785	struct atom_clock_dividers dividers;
4786	u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4787	u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4788	u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4789	u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4790	u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
4791	u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
4792	u64 tmp;
4793	u32 reference_clock = rdev->clock.spll.reference_freq;
4794	u32 reference_divider;
4795	u32 fbdiv;
4796	int ret;
4797
4798	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
4799					     engine_clock, false, &dividers);
4800	if (ret)
4801		return ret;
4802
4803	reference_divider = 1 + dividers.ref_div;
4804
4805	tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
4806	do_div(tmp, reference_clock);
4807	fbdiv = (u32) tmp;
4808
4809	spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
4810	spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
4811	spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
4812
4813	spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
4814	spll_func_cntl_2 |= SCLK_MUX_SEL(2);
4815
4816	spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
4817	spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
4818	spll_func_cntl_3 |= SPLL_DITHEN;
4819
4820	if (pi->sclk_ss) {
4821		struct radeon_atom_ss ss;
4822		u32 vco_freq = engine_clock * dividers.post_div;
4823
4824		if (radeon_atombios_get_asic_ss_info(rdev, &ss,
4825						     ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
4826			u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
4827			u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
4828
4829			cg_spll_spread_spectrum &= ~CLK_S_MASK;
4830			cg_spll_spread_spectrum |= CLK_S(clk_s);
4831			cg_spll_spread_spectrum |= SSEN;
4832
4833			cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
4834			cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
4835		}
4836	}
4837
4838	sclk->sclk_value = engine_clock;
4839	sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
4840	sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
4841	sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
4842	sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
4843	sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
4844	sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
4845
4846	return 0;
4847}
4848
4849static int si_populate_sclk_value(struct radeon_device *rdev,
4850				  u32 engine_clock,
4851				  SISLANDS_SMC_SCLK_VALUE *sclk)
4852{
4853	SISLANDS_SMC_SCLK_VALUE sclk_tmp;
4854	int ret;
4855
4856	ret = si_calculate_sclk_params(rdev, engine_clock, &sclk_tmp);
4857	if (!ret) {
4858		sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
4859		sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
4860		sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
4861		sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
4862		sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
4863		sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
4864		sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
4865	}
4866
4867	return ret;
4868}
4869
4870static int si_populate_mclk_value(struct radeon_device *rdev,
4871				  u32 engine_clock,
4872				  u32 memory_clock,
4873				  SISLANDS_SMC_MCLK_VALUE *mclk,
4874				  bool strobe_mode,
4875				  bool dll_state_on)
4876{
4877	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4878	struct si_power_info *si_pi = si_get_pi(rdev);
4879	u32  dll_cntl = si_pi->clock_registers.dll_cntl;
4880	u32  mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4881	u32  mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4882	u32  mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4883	u32  mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4884	u32  mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4885	u32  mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4886	u32  mpll_ss1 = si_pi->clock_registers.mpll_ss1;
4887	u32  mpll_ss2 = si_pi->clock_registers.mpll_ss2;
4888	struct atom_mpll_param mpll_param;
4889	int ret;
4890
4891	ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
4892	if (ret)
4893		return ret;
4894
4895	mpll_func_cntl &= ~BWCTRL_MASK;
4896	mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
4897
4898	mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
4899	mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
4900		CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
4901
4902	mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
4903	mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
4904
4905	if (pi->mem_gddr5) {
4906		mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
4907		mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
4908			YCLK_POST_DIV(mpll_param.post_div);
4909	}
4910
4911	if (pi->mclk_ss) {
4912		struct radeon_atom_ss ss;
4913		u32 freq_nom;
4914		u32 tmp;
4915		u32 reference_clock = rdev->clock.mpll.reference_freq;
4916
4917		if (pi->mem_gddr5)
4918			freq_nom = memory_clock * 4;
4919		else
4920			freq_nom = memory_clock * 2;
4921
4922		tmp = freq_nom / reference_clock;
4923		tmp = tmp * tmp;
4924		if (radeon_atombios_get_asic_ss_info(rdev, &ss,
4925						     ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
4926			u32 clks = reference_clock * 5 / ss.rate;
4927			u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
4928
4929			mpll_ss1 &= ~CLKV_MASK;
4930			mpll_ss1 |= CLKV(clkv);
4931
4932			mpll_ss2 &= ~CLKS_MASK;
4933			mpll_ss2 |= CLKS(clks);
4934		}
4935	}
4936
4937	mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
4938	mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
4939
4940	if (dll_state_on)
4941		mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
4942	else
4943		mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
4944
4945	mclk->mclk_value = cpu_to_be32(memory_clock);
4946	mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
4947	mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
4948	mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
4949	mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
4950	mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
4951	mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
4952	mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
4953	mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
4954	mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
4955
4956	return 0;
4957}
4958
4959static void si_populate_smc_sp(struct radeon_device *rdev,
4960			       struct radeon_ps *radeon_state,
4961			       SISLANDS_SMC_SWSTATE *smc_state)
4962{
4963	struct ni_ps *ps = ni_get_ps(radeon_state);
4964	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4965	int i;
4966
4967	for (i = 0; i < ps->performance_level_count - 1; i++)
4968		smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
4969
4970	smc_state->levels[ps->performance_level_count - 1].bSP =
4971		cpu_to_be32(pi->psp);
4972}
4973
4974static int si_convert_power_level_to_smc(struct radeon_device *rdev,
4975					 struct rv7xx_pl *pl,
4976					 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
4977{
4978	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4979	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4980	struct si_power_info *si_pi = si_get_pi(rdev);
4981	int ret;
4982	bool dll_state_on;
4983	u16 std_vddc;
4984	bool gmc_pg = false;
4985
4986	if (eg_pi->pcie_performance_request &&
4987	    (si_pi->force_pcie_gen != RADEON_PCIE_GEN_INVALID))
4988		level->gen2PCIE = (u8)si_pi->force_pcie_gen;
4989	else
4990		level->gen2PCIE = (u8)pl->pcie_gen;
4991
4992	ret = si_populate_sclk_value(rdev, pl->sclk, &level->sclk);
4993	if (ret)
4994		return ret;
4995
4996	level->mcFlags =  0;
4997
4998	if (pi->mclk_stutter_mode_threshold &&
4999	    (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
5000	    !eg_pi->uvd_enabled &&
5001	    (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
5002	    (rdev->pm.dpm.new_active_crtc_count <= 2)) {
5003		level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
5004
5005		if (gmc_pg)
5006			level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
5007	}
5008
5009	if (pi->mem_gddr5) {
5010		if (pl->mclk > pi->mclk_edc_enable_threshold)
5011			level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
5012
5013		if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
5014			level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
5015
5016		level->strobeMode = si_get_strobe_mode_settings(rdev, pl->mclk);
5017
5018		if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
5019			if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
5020			    ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
5021				dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5022			else
5023				dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
5024		} else {
5025			dll_state_on = false;
5026		}
5027	} else {
5028		level->strobeMode = si_get_strobe_mode_settings(rdev,
5029								pl->mclk);
5030
5031		dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5032	}
5033
5034	ret = si_populate_mclk_value(rdev,
5035				     pl->sclk,
5036				     pl->mclk,
5037				     &level->mclk,
5038				     (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
5039	if (ret)
5040		return ret;
5041
5042	ret = si_populate_voltage_value(rdev,
5043					&eg_pi->vddc_voltage_table,
5044					pl->vddc, &level->vddc);
5045	if (ret)
5046		return ret;
5047
5048
5049	ret = si_get_std_voltage_value(rdev, &level->vddc, &std_vddc);
5050	if (ret)
5051		return ret;
5052
5053	ret = si_populate_std_voltage_value(rdev, std_vddc,
5054					    level->vddc.index, &level->std_vddc);
5055	if (ret)
5056		return ret;
5057
5058	if (eg_pi->vddci_control) {
5059		ret = si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
5060						pl->vddci, &level->vddci);
5061		if (ret)
5062			return ret;
5063	}
5064
5065	if (si_pi->vddc_phase_shed_control) {
5066		ret = si_populate_phase_shedding_value(rdev,
5067						       &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
5068						       pl->vddc,
5069						       pl->sclk,
5070						       pl->mclk,
5071						       &level->vddc);
5072		if (ret)
5073			return ret;
5074	}
5075
5076	level->MaxPoweredUpCU = si_pi->max_cu;
5077
5078	ret = si_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
5079
5080	return ret;
5081}
5082
5083static int si_populate_smc_t(struct radeon_device *rdev,
5084			     struct radeon_ps *radeon_state,
5085			     SISLANDS_SMC_SWSTATE *smc_state)
5086{
5087	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
5088	struct ni_ps *state = ni_get_ps(radeon_state);
5089	u32 a_t;
5090	u32 t_l, t_h;
5091	u32 high_bsp;
5092	int i, ret;
5093
5094	if (state->performance_level_count >= 9)
5095		return -EINVAL;
5096
5097	if (state->performance_level_count < 2) {
5098		a_t = CG_R(0xffff) | CG_L(0);
5099		smc_state->levels[0].aT = cpu_to_be32(a_t);
5100		return 0;
5101	}
5102
5103	smc_state->levels[0].aT = cpu_to_be32(0);
5104
5105	for (i = 0; i <= state->performance_level_count - 2; i++) {
5106		ret = r600_calculate_at(
5107			(50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
5108			100 * R600_AH_DFLT,
5109			state->performance_levels[i + 1].sclk,
5110			state->performance_levels[i].sclk,
5111			&t_l,
5112			&t_h);
5113
5114		if (ret) {
5115			t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
5116			t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
5117		}
5118
5119		a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
5120		a_t |= CG_R(t_l * pi->bsp / 20000);
5121		smc_state->levels[i].aT = cpu_to_be32(a_t);
5122
5123		high_bsp = (i == state->performance_level_count - 2) ?
5124			pi->pbsp : pi->bsp;
5125		a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
5126		smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
5127	}
5128
5129	return 0;
5130}
5131
5132static int si_disable_ulv(struct radeon_device *rdev)
5133{
5134	struct si_power_info *si_pi = si_get_pi(rdev);
5135	struct si_ulv_param *ulv = &si_pi->ulv;
5136
5137	if (ulv->supported)
5138		return (si_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
5139			0 : -EINVAL;
5140
5141	return 0;
5142}
5143
5144static bool si_is_state_ulv_compatible(struct radeon_device *rdev,
5145				       struct radeon_ps *radeon_state)
5146{
5147	const struct si_power_info *si_pi = si_get_pi(rdev);
5148	const struct si_ulv_param *ulv = &si_pi->ulv;
5149	const struct ni_ps *state = ni_get_ps(radeon_state);
5150	int i;
5151
5152	if (state->performance_levels[0].mclk != ulv->pl.mclk)
5153		return false;
5154
5155	/* XXX validate against display requirements! */
5156
5157	for (i = 0; i < rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
5158		if (rdev->clock.current_dispclk <=
5159		    rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
5160			if (ulv->pl.vddc <
5161			    rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
5162				return false;
5163		}
5164	}
5165
5166	if ((radeon_state->vclk != 0) || (radeon_state->dclk != 0))
5167		return false;
5168
5169	return true;
5170}
5171
5172static int si_set_power_state_conditionally_enable_ulv(struct radeon_device *rdev,
5173						       struct radeon_ps *radeon_new_state)
5174{
5175	const struct si_power_info *si_pi = si_get_pi(rdev);
5176	const struct si_ulv_param *ulv = &si_pi->ulv;
5177
5178	if (ulv->supported) {
5179		if (si_is_state_ulv_compatible(rdev, radeon_new_state))
5180			return (si_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
5181				0 : -EINVAL;
5182	}
5183	return 0;
5184}
5185
5186static int si_convert_power_state_to_smc(struct radeon_device *rdev,
5187					 struct radeon_ps *radeon_state,
5188					 SISLANDS_SMC_SWSTATE *smc_state)
5189{
5190	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5191	struct ni_power_info *ni_pi = ni_get_pi(rdev);
5192	struct si_power_info *si_pi = si_get_pi(rdev);
5193	struct ni_ps *state = ni_get_ps(radeon_state);
5194	int i, ret;
5195	u32 threshold;
5196	u32 sclk_in_sr = 1350; /* ??? */
5197
5198	if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
5199		return -EINVAL;
5200
5201	threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
5202
5203	if (radeon_state->vclk && radeon_state->dclk) {
5204		eg_pi->uvd_enabled = true;
5205		if (eg_pi->smu_uvd_hs)
5206			smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
5207	} else {
5208		eg_pi->uvd_enabled = false;
5209	}
5210
5211	if (state->dc_compatible)
5212		smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
5213
5214	smc_state->levelCount = 0;
5215	for (i = 0; i < state->performance_level_count; i++) {
5216		if (eg_pi->sclk_deep_sleep) {
5217			if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
5218				if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
5219					smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
5220				else
5221					smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
5222			}
5223		}
5224
5225		ret = si_convert_power_level_to_smc(rdev, &state->performance_levels[i],
5226						    &smc_state->levels[i]);
5227		smc_state->levels[i].arbRefreshState =
5228			(u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
5229
5230		if (ret)
5231			return ret;
5232
5233		if (ni_pi->enable_power_containment)
5234			smc_state->levels[i].displayWatermark =
5235				(state->performance_levels[i].sclk < threshold) ?
5236				PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5237		else
5238			smc_state->levels[i].displayWatermark = (i < 2) ?
5239				PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5240
5241		if (eg_pi->dynamic_ac_timing)
5242			smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
5243		else
5244			smc_state->levels[i].ACIndex = 0;
5245
5246		smc_state->levelCount++;
5247	}
5248
5249	si_write_smc_soft_register(rdev,
5250				   SI_SMC_SOFT_REGISTER_watermark_threshold,
5251				   threshold / 512);
5252
5253	si_populate_smc_sp(rdev, radeon_state, smc_state);
5254
5255	ret = si_populate_power_containment_values(rdev, radeon_state, smc_state);
5256	if (ret)
5257		ni_pi->enable_power_containment = false;
5258
5259	ret = si_populate_sq_ramping_values(rdev, radeon_state, smc_state);
5260	if (ret)
5261		ni_pi->enable_sq_ramping = false;
5262
5263	return si_populate_smc_t(rdev, radeon_state, smc_state);
5264}
5265
5266static int si_upload_sw_state(struct radeon_device *rdev,
5267			      struct radeon_ps *radeon_new_state)
5268{
5269	struct si_power_info *si_pi = si_get_pi(rdev);
5270	struct ni_ps *new_state = ni_get_ps(radeon_new_state);
5271	int ret;
5272	u32 address = si_pi->state_table_start +
5273		offsetof(SISLANDS_SMC_STATETABLE, driverState);
5274	u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
5275		((new_state->performance_level_count - 1) *
5276		 sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
5277	SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
5278
5279	memset(smc_state, 0, state_size);
5280
5281	ret = si_convert_power_state_to_smc(rdev, radeon_new_state, smc_state);
5282	if (ret)
5283		return ret;
5284
5285	ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
5286				   state_size, si_pi->sram_end);
5287
5288	return ret;
5289}
5290
5291static int si_upload_ulv_state(struct radeon_device *rdev)
5292{
5293	struct si_power_info *si_pi = si_get_pi(rdev);
5294	struct si_ulv_param *ulv = &si_pi->ulv;
5295	int ret = 0;
5296
5297	if (ulv->supported && ulv->pl.vddc) {
5298		u32 address = si_pi->state_table_start +
5299			offsetof(SISLANDS_SMC_STATETABLE, ULVState);
5300		SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
5301		u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
5302
5303		memset(smc_state, 0, state_size);
5304
5305		ret = si_populate_ulv_state(rdev, smc_state);
5306		if (!ret)
5307			ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
5308						   state_size, si_pi->sram_end);
5309	}
5310
5311	return ret;
5312}
5313
5314static int si_upload_smc_data(struct radeon_device *rdev)
5315{
5316	struct radeon_crtc *radeon_crtc = NULL;
5317	int i;
5318
5319	if (rdev->pm.dpm.new_active_crtc_count == 0)
5320		return 0;
5321
5322	for (i = 0; i < rdev->num_crtc; i++) {
5323		if (rdev->pm.dpm.new_active_crtcs & (1 << i)) {
5324			radeon_crtc = rdev->mode_info.crtcs[i];
5325			break;
5326		}
5327	}
5328
5329	if (radeon_crtc == NULL)
5330		return 0;
5331
5332	if (radeon_crtc->line_time <= 0)
5333		return 0;
5334
5335	if (si_write_smc_soft_register(rdev,
5336				       SI_SMC_SOFT_REGISTER_crtc_index,
5337				       radeon_crtc->crtc_id) != PPSMC_Result_OK)
5338		return 0;
5339
5340	if (si_write_smc_soft_register(rdev,
5341				       SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
5342				       radeon_crtc->wm_high / radeon_crtc->line_time) != PPSMC_Result_OK)
5343		return 0;
5344
5345	if (si_write_smc_soft_register(rdev,
5346				       SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
5347				       radeon_crtc->wm_low / radeon_crtc->line_time) != PPSMC_Result_OK)
5348		return 0;
5349
5350	return 0;
5351}
5352
5353static int si_set_mc_special_registers(struct radeon_device *rdev,
5354				       struct si_mc_reg_table *table)
5355{
5356	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
5357	u8 i, j, k;
5358	u32 temp_reg;
5359
5360	for (i = 0, j = table->last; i < table->last; i++) {
5361		if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5362			return -EINVAL;
5363		switch (table->mc_reg_address[i].s1 << 2) {
5364		case MC_SEQ_MISC1:
5365			temp_reg = RREG32(MC_PMG_CMD_EMRS);
5366			table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
5367			table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
5368			for (k = 0; k < table->num_entries; k++)
5369				table->mc_reg_table_entry[k].mc_data[j] =
5370					((temp_reg & 0xffff0000)) |
5371					((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
5372			j++;
5373			if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5374				return -EINVAL;
5375
5376			temp_reg = RREG32(MC_PMG_CMD_MRS);
5377			table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
5378			table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
5379			for (k = 0; k < table->num_entries; k++) {
5380				table->mc_reg_table_entry[k].mc_data[j] =
5381					(temp_reg & 0xffff0000) |
5382					(table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5383				if (!pi->mem_gddr5)
5384					table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
5385			}
5386			j++;
5387			if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5388				return -EINVAL;
5389
5390			if (!pi->mem_gddr5) {
5391				table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
5392				table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
5393				for (k = 0; k < table->num_entries; k++)
5394					table->mc_reg_table_entry[k].mc_data[j] =
5395						(table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
5396				j++;
5397				if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5398					return -EINVAL;
5399			}
5400			break;
5401		case MC_SEQ_RESERVE_M:
5402			temp_reg = RREG32(MC_PMG_CMD_MRS1);
5403			table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
5404			table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
5405			for(k = 0; k < table->num_entries; k++)
5406				table->mc_reg_table_entry[k].mc_data[j] =
5407					(temp_reg & 0xffff0000) |
5408					(table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5409			j++;
5410			if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5411				return -EINVAL;
5412			break;
5413		default:
5414			break;
5415		}
5416	}
5417
5418	table->last = j;
5419
5420	return 0;
5421}
5422
5423static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
5424{
5425	bool result = true;
5426
5427	switch (in_reg) {
5428	case  MC_SEQ_RAS_TIMING >> 2:
5429		*out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
5430		break;
5431	case MC_SEQ_CAS_TIMING >> 2:
5432		*out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
5433		break;
5434	case MC_SEQ_MISC_TIMING >> 2:
5435		*out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
5436		break;
5437	case MC_SEQ_MISC_TIMING2 >> 2:
5438		*out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
5439		break;
5440	case MC_SEQ_RD_CTL_D0 >> 2:
5441		*out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
5442		break;
5443	case MC_SEQ_RD_CTL_D1 >> 2:
5444		*out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
5445		break;
5446	case MC_SEQ_WR_CTL_D0 >> 2:
5447		*out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
5448		break;
5449	case MC_SEQ_WR_CTL_D1 >> 2:
5450		*out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
5451		break;
5452	case MC_PMG_CMD_EMRS >> 2:
5453		*out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
5454		break;
5455	case MC_PMG_CMD_MRS >> 2:
5456		*out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
5457		break;
5458	case MC_PMG_CMD_MRS1 >> 2:
5459		*out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
5460		break;
5461	case MC_SEQ_PMG_TIMING >> 2:
5462		*out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
5463		break;
5464	case MC_PMG_CMD_MRS2 >> 2:
5465		*out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
5466		break;
5467	case MC_SEQ_WR_CTL_2 >> 2:
5468		*out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
5469		break;
5470	default:
5471		result = false;
5472		break;
5473	}
5474
5475	return result;
5476}
5477
5478static void si_set_valid_flag(struct si_mc_reg_table *table)
5479{
5480	u8 i, j;
5481
5482	for (i = 0; i < table->last; i++) {
5483		for (j = 1; j < table->num_entries; j++) {
5484			if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
5485				table->valid_flag |= 1 << i;
5486				break;
5487			}
5488		}
5489	}
5490}
5491
5492static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
5493{
5494	u32 i;
5495	u16 address;
5496
5497	for (i = 0; i < table->last; i++)
5498		table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
5499			address : table->mc_reg_address[i].s1;
5500
5501}
5502
5503static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
5504				      struct si_mc_reg_table *si_table)
5505{
5506	u8 i, j;
5507
5508	if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5509		return -EINVAL;
5510	if (table->num_entries > MAX_AC_TIMING_ENTRIES)
5511		return -EINVAL;
5512
5513	for (i = 0; i < table->last; i++)
5514		si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
5515	si_table->last = table->last;
5516
5517	for (i = 0; i < table->num_entries; i++) {
5518		si_table->mc_reg_table_entry[i].mclk_max =
5519			table->mc_reg_table_entry[i].mclk_max;
5520		for (j = 0; j < table->last; j++) {
5521			si_table->mc_reg_table_entry[i].mc_data[j] =
5522				table->mc_reg_table_entry[i].mc_data[j];
5523		}
5524	}
5525	si_table->num_entries = table->num_entries;
5526
5527	return 0;
5528}
5529
5530static int si_initialize_mc_reg_table(struct radeon_device *rdev)
5531{
5532	struct si_power_info *si_pi = si_get_pi(rdev);
5533	struct atom_mc_reg_table *table;
5534	struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
5535	u8 module_index = rv770_get_memory_module_index(rdev);
5536	int ret;
5537
5538	table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
5539	if (!table)
5540		return -ENOMEM;
5541
5542	WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
5543	WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
5544	WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
5545	WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
5546	WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
5547	WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
5548	WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
5549	WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
5550	WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
5551	WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
5552	WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
5553	WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
5554	WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
5555	WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
5556
5557	ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
5558	if (ret)
5559		goto init_mc_done;
5560
5561	ret = si_copy_vbios_mc_reg_table(table, si_table);
5562	if (ret)
5563		goto init_mc_done;
5564
5565	si_set_s0_mc_reg_index(si_table);
5566
5567	ret = si_set_mc_special_registers(rdev, si_table);
5568	if (ret)
5569		goto init_mc_done;
5570
5571	si_set_valid_flag(si_table);
5572
5573init_mc_done:
5574	kfree(table);
5575
5576	return ret;
5577
5578}
5579
5580static void si_populate_mc_reg_addresses(struct radeon_device *rdev,
5581					 SMC_SIslands_MCRegisters *mc_reg_table)
5582{
5583	struct si_power_info *si_pi = si_get_pi(rdev);
5584	u32 i, j;
5585
5586	for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
5587		if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
5588			if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5589				break;
5590			mc_reg_table->address[i].s0 =
5591				cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
5592			mc_reg_table->address[i].s1 =
5593				cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
5594			i++;
5595		}
5596	}
5597	mc_reg_table->last = (u8)i;
5598}
5599
5600static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
5601				    SMC_SIslands_MCRegisterSet *data,
5602				    u32 num_entries, u32 valid_flag)
5603{
5604	u32 i, j;
5605
5606	for(i = 0, j = 0; j < num_entries; j++) {
5607		if (valid_flag & (1 << j)) {
5608			data->value[i] = cpu_to_be32(entry->mc_data[j]);
5609			i++;
5610		}
5611	}
5612}
5613
5614static void si_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
5615						 struct rv7xx_pl *pl,
5616						 SMC_SIslands_MCRegisterSet *mc_reg_table_data)
5617{
5618	struct si_power_info *si_pi = si_get_pi(rdev);
5619	u32 i = 0;
5620
5621	for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
5622		if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
5623			break;
5624	}
5625
5626	if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
5627		--i;
5628
5629	si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
5630				mc_reg_table_data, si_pi->mc_reg_table.last,
5631				si_pi->mc_reg_table.valid_flag);
5632}
5633
5634static void si_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
5635					   struct radeon_ps *radeon_state,
5636					   SMC_SIslands_MCRegisters *mc_reg_table)
5637{
5638	struct ni_ps *state = ni_get_ps(radeon_state);
5639	int i;
5640
5641	for (i = 0; i < state->performance_level_count; i++) {
5642		si_convert_mc_reg_table_entry_to_smc(rdev,
5643						     &state->performance_levels[i],
5644						     &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
5645	}
5646}
5647
5648static int si_populate_mc_reg_table(struct radeon_device *rdev,
5649				    struct radeon_ps *radeon_boot_state)
5650{
5651	struct ni_ps *boot_state = ni_get_ps(radeon_boot_state);
5652	struct si_power_info *si_pi = si_get_pi(rdev);
5653	struct si_ulv_param *ulv = &si_pi->ulv;
5654	SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
5655
5656	memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
5657
5658	si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_seq_index, 1);
5659
5660	si_populate_mc_reg_addresses(rdev, smc_mc_reg_table);
5661
5662	si_convert_mc_reg_table_entry_to_smc(rdev, &boot_state->performance_levels[0],
5663					     &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
5664
5665	si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
5666				&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
5667				si_pi->mc_reg_table.last,
5668				si_pi->mc_reg_table.valid_flag);
5669
5670	if (ulv->supported && ulv->pl.vddc != 0)
5671		si_convert_mc_reg_table_entry_to_smc(rdev, &ulv->pl,
5672						     &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
5673	else
5674		si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
5675					&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
5676					si_pi->mc_reg_table.last,
5677					si_pi->mc_reg_table.valid_flag);
5678
5679	si_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, smc_mc_reg_table);
5680
5681	return si_copy_bytes_to_smc(rdev, si_pi->mc_reg_table_start,
5682				    (u8 *)smc_mc_reg_table,
5683				    sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
5684}
5685
5686static int si_upload_mc_reg_table(struct radeon_device *rdev,
5687				  struct radeon_ps *radeon_new_state)
5688{
5689	struct ni_ps *new_state = ni_get_ps(radeon_new_state);
5690	struct si_power_info *si_pi = si_get_pi(rdev);
5691	u32 address = si_pi->mc_reg_table_start +
5692		offsetof(SMC_SIslands_MCRegisters,
5693			 data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
5694	SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
5695
5696	memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
5697
5698	si_convert_mc_reg_table_to_smc(rdev, radeon_new_state, smc_mc_reg_table);
5699
5700
5701	return si_copy_bytes_to_smc(rdev, address,
5702				    (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
5703				    sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
5704				    si_pi->sram_end);
5705
5706}
5707
5708static void si_enable_voltage_control(struct radeon_device *rdev, bool enable)
5709{
5710	if (enable)
5711		WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
5712	else
5713		WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
5714}
5715
5716static enum radeon_pcie_gen si_get_maximum_link_speed(struct radeon_device *rdev,
5717						      struct radeon_ps *radeon_state)
5718{
5719	struct ni_ps *state = ni_get_ps(radeon_state);
5720	int i;
5721	u16 pcie_speed, max_speed = 0;
5722
5723	for (i = 0; i < state->performance_level_count; i++) {
5724		pcie_speed = state->performance_levels[i].pcie_gen;
5725		if (max_speed < pcie_speed)
5726			max_speed = pcie_speed;
5727	}
5728	return max_speed;
5729}
5730
5731static u16 si_get_current_pcie_speed(struct radeon_device *rdev)
5732{
5733	u32 speed_cntl;
5734
5735	speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
5736	speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
5737
5738	return (u16)speed_cntl;
5739}
5740
5741static void si_request_link_speed_change_before_state_change(struct radeon_device *rdev,
5742							     struct radeon_ps *radeon_new_state,
5743							     struct radeon_ps *radeon_current_state)
5744{
5745	struct si_power_info *si_pi = si_get_pi(rdev);
5746	enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
5747	enum radeon_pcie_gen current_link_speed;
5748
5749	if (si_pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
5750		current_link_speed = si_get_maximum_link_speed(rdev, radeon_current_state);
5751	else
5752		current_link_speed = si_pi->force_pcie_gen;
5753
5754	si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
5755	si_pi->pspp_notify_required = false;
5756	if (target_link_speed > current_link_speed) {
5757		switch (target_link_speed) {
5758#if defined(CONFIG_ACPI)
5759		case RADEON_PCIE_GEN3:
5760			if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
5761				break;
5762			si_pi->force_pcie_gen = RADEON_PCIE_GEN2;
5763			if (current_link_speed == RADEON_PCIE_GEN2)
5764				break;
 
5765		case RADEON_PCIE_GEN2:
5766			if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
5767				break;
5768#endif
 
5769		default:
5770			si_pi->force_pcie_gen = si_get_current_pcie_speed(rdev);
5771			break;
5772		}
5773	} else {
5774		if (target_link_speed < current_link_speed)
5775			si_pi->pspp_notify_required = true;
5776	}
5777}
5778
5779static void si_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
5780							   struct radeon_ps *radeon_new_state,
5781							   struct radeon_ps *radeon_current_state)
5782{
5783	struct si_power_info *si_pi = si_get_pi(rdev);
5784	enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
5785	u8 request;
5786
5787	if (si_pi->pspp_notify_required) {
5788		if (target_link_speed == RADEON_PCIE_GEN3)
5789			request = PCIE_PERF_REQ_PECI_GEN3;
5790		else if (target_link_speed == RADEON_PCIE_GEN2)
5791			request = PCIE_PERF_REQ_PECI_GEN2;
5792		else
5793			request = PCIE_PERF_REQ_PECI_GEN1;
5794
5795		if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
5796		    (si_get_current_pcie_speed(rdev) > 0))
5797			return;
5798
5799#if defined(CONFIG_ACPI)
5800		radeon_acpi_pcie_performance_request(rdev, request, false);
5801#endif
5802	}
5803}
5804
5805#if 0
5806static int si_ds_request(struct radeon_device *rdev,
5807			 bool ds_status_on, u32 count_write)
5808{
5809	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5810
5811	if (eg_pi->sclk_deep_sleep) {
5812		if (ds_status_on)
5813			return (si_send_msg_to_smc(rdev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
5814				PPSMC_Result_OK) ?
5815				0 : -EINVAL;
5816		else
5817			return (si_send_msg_to_smc(rdev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
5818				PPSMC_Result_OK) ? 0 : -EINVAL;
5819	}
5820	return 0;
5821}
5822#endif
5823
5824static void si_set_max_cu_value(struct radeon_device *rdev)
5825{
5826	struct si_power_info *si_pi = si_get_pi(rdev);
5827
5828	if (rdev->family == CHIP_VERDE) {
5829		switch (rdev->pdev->device) {
5830		case 0x6820:
5831		case 0x6825:
5832		case 0x6821:
5833		case 0x6823:
5834		case 0x6827:
5835			si_pi->max_cu = 10;
5836			break;
5837		case 0x682D:
5838		case 0x6824:
5839		case 0x682F:
5840		case 0x6826:
5841			si_pi->max_cu = 8;
5842			break;
5843		case 0x6828:
5844		case 0x6830:
5845		case 0x6831:
5846		case 0x6838:
5847		case 0x6839:
5848		case 0x683D:
5849			si_pi->max_cu = 10;
5850			break;
5851		case 0x683B:
5852		case 0x683F:
5853		case 0x6829:
5854			si_pi->max_cu = 8;
5855			break;
5856		default:
5857			si_pi->max_cu = 0;
5858			break;
5859		}
5860	} else {
5861		si_pi->max_cu = 0;
5862	}
5863}
5864
5865static int si_patch_single_dependency_table_based_on_leakage(struct radeon_device *rdev,
5866							     struct radeon_clock_voltage_dependency_table *table)
5867{
5868	u32 i;
5869	int j;
5870	u16 leakage_voltage;
5871
5872	if (table) {
5873		for (i = 0; i < table->count; i++) {
5874			switch (si_get_leakage_voltage_from_leakage_index(rdev,
5875									  table->entries[i].v,
5876									  &leakage_voltage)) {
5877			case 0:
5878				table->entries[i].v = leakage_voltage;
5879				break;
5880			case -EAGAIN:
5881				return -EINVAL;
5882			case -EINVAL:
5883			default:
5884				break;
5885			}
5886		}
5887
5888		for (j = (table->count - 2); j >= 0; j--) {
5889			table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
5890				table->entries[j].v : table->entries[j + 1].v;
5891		}
5892	}
5893	return 0;
5894}
5895
5896static int si_patch_dependency_tables_based_on_leakage(struct radeon_device *rdev)
5897{
5898	int ret = 0;
5899
5900	ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5901								&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
5902	ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5903								&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
5904	ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5905								&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
5906	return ret;
5907}
5908
5909static void si_set_pcie_lane_width_in_smc(struct radeon_device *rdev,
5910					  struct radeon_ps *radeon_new_state,
5911					  struct radeon_ps *radeon_current_state)
5912{
5913	u32 lane_width;
5914	u32 new_lane_width =
5915		((radeon_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
5916	u32 current_lane_width =
5917		((radeon_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
5918
5919	if (new_lane_width != current_lane_width) {
5920		radeon_set_pcie_lanes(rdev, new_lane_width);
5921		lane_width = radeon_get_pcie_lanes(rdev);
5922		si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
5923	}
5924}
5925
5926static void si_set_vce_clock(struct radeon_device *rdev,
5927			     struct radeon_ps *new_rps,
5928			     struct radeon_ps *old_rps)
5929{
5930	if ((old_rps->evclk != new_rps->evclk) ||
5931	    (old_rps->ecclk != new_rps->ecclk)) {
5932		/* turn the clocks on when encoding, off otherwise */
5933		if (new_rps->evclk || new_rps->ecclk)
5934			vce_v1_0_enable_mgcg(rdev, false);
5935		else
5936			vce_v1_0_enable_mgcg(rdev, true);
5937		radeon_set_vce_clocks(rdev, new_rps->evclk, new_rps->ecclk);
5938	}
5939}
5940
5941void si_dpm_setup_asic(struct radeon_device *rdev)
5942{
5943	int r;
5944
5945	r = si_mc_load_microcode(rdev);
5946	if (r)
5947		DRM_ERROR("Failed to load MC firmware!\n");
5948	rv770_get_memory_type(rdev);
5949	si_read_clock_registers(rdev);
5950	si_enable_acpi_power_management(rdev);
5951}
5952
5953static int si_thermal_enable_alert(struct radeon_device *rdev,
5954				   bool enable)
5955{
5956	u32 thermal_int = RREG32(CG_THERMAL_INT);
5957
5958	if (enable) {
5959		PPSMC_Result result;
5960
5961		thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
5962		WREG32(CG_THERMAL_INT, thermal_int);
5963		rdev->irq.dpm_thermal = false;
5964		result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
5965		if (result != PPSMC_Result_OK) {
5966			DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
5967			return -EINVAL;
5968		}
5969	} else {
5970		thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
5971		WREG32(CG_THERMAL_INT, thermal_int);
5972		rdev->irq.dpm_thermal = true;
5973	}
5974
5975	return 0;
5976}
5977
5978static int si_thermal_set_temperature_range(struct radeon_device *rdev,
5979					    int min_temp, int max_temp)
5980{
5981	int low_temp = 0 * 1000;
5982	int high_temp = 255 * 1000;
5983
5984	if (low_temp < min_temp)
5985		low_temp = min_temp;
5986	if (high_temp > max_temp)
5987		high_temp = max_temp;
5988	if (high_temp < low_temp) {
5989		DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
5990		return -EINVAL;
5991	}
5992
5993	WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
5994	WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
5995	WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
5996
5997	rdev->pm.dpm.thermal.min_temp = low_temp;
5998	rdev->pm.dpm.thermal.max_temp = high_temp;
5999
6000	return 0;
6001}
6002
6003static void si_fan_ctrl_set_static_mode(struct radeon_device *rdev, u32 mode)
6004{
6005	struct si_power_info *si_pi = si_get_pi(rdev);
6006	u32 tmp;
6007
6008	if (si_pi->fan_ctrl_is_in_default_mode) {
6009		tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
6010		si_pi->fan_ctrl_default_mode = tmp;
6011		tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
6012		si_pi->t_min = tmp;
6013		si_pi->fan_ctrl_is_in_default_mode = false;
6014	}
6015
6016	tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
6017	tmp |= TMIN(0);
6018	WREG32(CG_FDO_CTRL2, tmp);
6019
6020	tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6021	tmp |= FDO_PWM_MODE(mode);
6022	WREG32(CG_FDO_CTRL2, tmp);
6023}
6024
6025static int si_thermal_setup_fan_table(struct radeon_device *rdev)
6026{
6027	struct si_power_info *si_pi = si_get_pi(rdev);
6028	PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
6029	u32 duty100;
6030	u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
6031	u16 fdo_min, slope1, slope2;
6032	u32 reference_clock, tmp;
6033	int ret;
6034	u64 tmp64;
6035
6036	if (!si_pi->fan_table_start) {
6037		rdev->pm.dpm.fan.ucode_fan_control = false;
6038		return 0;
6039	}
6040
6041	duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6042
6043	if (duty100 == 0) {
6044		rdev->pm.dpm.fan.ucode_fan_control = false;
6045		return 0;
6046	}
6047
6048	tmp64 = (u64)rdev->pm.dpm.fan.pwm_min * duty100;
6049	do_div(tmp64, 10000);
6050	fdo_min = (u16)tmp64;
6051
6052	t_diff1 = rdev->pm.dpm.fan.t_med - rdev->pm.dpm.fan.t_min;
6053	t_diff2 = rdev->pm.dpm.fan.t_high - rdev->pm.dpm.fan.t_med;
6054
6055	pwm_diff1 = rdev->pm.dpm.fan.pwm_med - rdev->pm.dpm.fan.pwm_min;
6056	pwm_diff2 = rdev->pm.dpm.fan.pwm_high - rdev->pm.dpm.fan.pwm_med;
6057
6058	slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
6059	slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
6060
6061	fan_table.temp_min = cpu_to_be16((50 + rdev->pm.dpm.fan.t_min) / 100);
6062	fan_table.temp_med = cpu_to_be16((50 + rdev->pm.dpm.fan.t_med) / 100);
6063	fan_table.temp_max = cpu_to_be16((50 + rdev->pm.dpm.fan.t_max) / 100);
6064
6065	fan_table.slope1 = cpu_to_be16(slope1);
6066	fan_table.slope2 = cpu_to_be16(slope2);
6067
6068	fan_table.fdo_min = cpu_to_be16(fdo_min);
6069
6070	fan_table.hys_down = cpu_to_be16(rdev->pm.dpm.fan.t_hyst);
6071
6072	fan_table.hys_up = cpu_to_be16(1);
6073
6074	fan_table.hys_slope = cpu_to_be16(1);
6075
6076	fan_table.temp_resp_lim = cpu_to_be16(5);
6077
6078	reference_clock = radeon_get_xclk(rdev);
6079
6080	fan_table.refresh_period = cpu_to_be32((rdev->pm.dpm.fan.cycle_delay *
6081						reference_clock) / 1600);
6082
6083	fan_table.fdo_max = cpu_to_be16((u16)duty100);
6084
6085	tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
6086	fan_table.temp_src = (uint8_t)tmp;
6087
6088	ret = si_copy_bytes_to_smc(rdev,
6089				   si_pi->fan_table_start,
6090				   (u8 *)(&fan_table),
6091				   sizeof(fan_table),
6092				   si_pi->sram_end);
6093
6094	if (ret) {
6095		DRM_ERROR("Failed to load fan table to the SMC.");
6096		rdev->pm.dpm.fan.ucode_fan_control = false;
6097	}
6098
6099	return 0;
6100}
6101
6102static int si_fan_ctrl_start_smc_fan_control(struct radeon_device *rdev)
6103{
6104	struct si_power_info *si_pi = si_get_pi(rdev);
6105	PPSMC_Result ret;
6106
6107	ret = si_send_msg_to_smc(rdev, PPSMC_StartFanControl);
6108	if (ret == PPSMC_Result_OK) {
6109		si_pi->fan_is_controlled_by_smc = true;
6110		return 0;
6111	} else {
6112		return -EINVAL;
6113	}
6114}
6115
6116static int si_fan_ctrl_stop_smc_fan_control(struct radeon_device *rdev)
6117{
6118	struct si_power_info *si_pi = si_get_pi(rdev);
6119	PPSMC_Result ret;
6120
6121	ret = si_send_msg_to_smc(rdev, PPSMC_StopFanControl);
6122
6123	if (ret == PPSMC_Result_OK) {
6124		si_pi->fan_is_controlled_by_smc = false;
6125		return 0;
6126	} else {
6127		return -EINVAL;
6128	}
6129}
6130
6131int si_fan_ctrl_get_fan_speed_percent(struct radeon_device *rdev,
6132				      u32 *speed)
6133{
6134	u32 duty, duty100;
6135	u64 tmp64;
6136
6137	if (rdev->pm.no_fan)
6138		return -ENOENT;
6139
6140	duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6141	duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
6142
6143	if (duty100 == 0)
6144		return -EINVAL;
6145
6146	tmp64 = (u64)duty * 100;
6147	do_div(tmp64, duty100);
6148	*speed = (u32)tmp64;
6149
6150	if (*speed > 100)
6151		*speed = 100;
6152
6153	return 0;
6154}
6155
6156int si_fan_ctrl_set_fan_speed_percent(struct radeon_device *rdev,
6157				      u32 speed)
6158{
6159	struct si_power_info *si_pi = si_get_pi(rdev);
6160	u32 tmp;
6161	u32 duty, duty100;
6162	u64 tmp64;
6163
6164	if (rdev->pm.no_fan)
6165		return -ENOENT;
6166
6167	if (si_pi->fan_is_controlled_by_smc)
6168		return -EINVAL;
6169
6170	if (speed > 100)
6171		return -EINVAL;
6172
6173	duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6174
6175	if (duty100 == 0)
6176		return -EINVAL;
6177
6178	tmp64 = (u64)speed * duty100;
6179	do_div(tmp64, 100);
6180	duty = (u32)tmp64;
6181
6182	tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
6183	tmp |= FDO_STATIC_DUTY(duty);
6184	WREG32(CG_FDO_CTRL0, tmp);
6185
6186	return 0;
6187}
6188
6189void si_fan_ctrl_set_mode(struct radeon_device *rdev, u32 mode)
6190{
6191	if (mode) {
6192		/* stop auto-manage */
6193		if (rdev->pm.dpm.fan.ucode_fan_control)
6194			si_fan_ctrl_stop_smc_fan_control(rdev);
6195		si_fan_ctrl_set_static_mode(rdev, mode);
6196	} else {
6197		/* restart auto-manage */
6198		if (rdev->pm.dpm.fan.ucode_fan_control)
6199			si_thermal_start_smc_fan_control(rdev);
6200		else
6201			si_fan_ctrl_set_default_mode(rdev);
6202	}
6203}
6204
6205u32 si_fan_ctrl_get_mode(struct radeon_device *rdev)
6206{
6207	struct si_power_info *si_pi = si_get_pi(rdev);
6208	u32 tmp;
6209
6210	if (si_pi->fan_is_controlled_by_smc)
6211		return 0;
6212
6213	tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
6214	return (tmp >> FDO_PWM_MODE_SHIFT);
6215}
6216
6217#if 0
6218static int si_fan_ctrl_get_fan_speed_rpm(struct radeon_device *rdev,
6219					 u32 *speed)
6220{
6221	u32 tach_period;
6222	u32 xclk = radeon_get_xclk(rdev);
6223
6224	if (rdev->pm.no_fan)
6225		return -ENOENT;
6226
6227	if (rdev->pm.fan_pulses_per_revolution == 0)
6228		return -ENOENT;
6229
6230	tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
6231	if (tach_period == 0)
6232		return -ENOENT;
6233
6234	*speed = 60 * xclk * 10000 / tach_period;
6235
6236	return 0;
6237}
6238
6239static int si_fan_ctrl_set_fan_speed_rpm(struct radeon_device *rdev,
6240					 u32 speed)
6241{
6242	u32 tach_period, tmp;
6243	u32 xclk = radeon_get_xclk(rdev);
6244
6245	if (rdev->pm.no_fan)
6246		return -ENOENT;
6247
6248	if (rdev->pm.fan_pulses_per_revolution == 0)
6249		return -ENOENT;
6250
6251	if ((speed < rdev->pm.fan_min_rpm) ||
6252	    (speed > rdev->pm.fan_max_rpm))
6253		return -EINVAL;
6254
6255	if (rdev->pm.dpm.fan.ucode_fan_control)
6256		si_fan_ctrl_stop_smc_fan_control(rdev);
6257
6258	tach_period = 60 * xclk * 10000 / (8 * speed);
6259	tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
6260	tmp |= TARGET_PERIOD(tach_period);
6261	WREG32(CG_TACH_CTRL, tmp);
6262
6263	si_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC_RPM);
6264
6265	return 0;
6266}
6267#endif
6268
6269static void si_fan_ctrl_set_default_mode(struct radeon_device *rdev)
6270{
6271	struct si_power_info *si_pi = si_get_pi(rdev);
6272	u32 tmp;
6273
6274	if (!si_pi->fan_ctrl_is_in_default_mode) {
6275		tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6276		tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
6277		WREG32(CG_FDO_CTRL2, tmp);
6278
6279		tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
6280		tmp |= TMIN(si_pi->t_min);
6281		WREG32(CG_FDO_CTRL2, tmp);
6282		si_pi->fan_ctrl_is_in_default_mode = true;
6283	}
6284}
6285
6286static void si_thermal_start_smc_fan_control(struct radeon_device *rdev)
6287{
6288	if (rdev->pm.dpm.fan.ucode_fan_control) {
6289		si_fan_ctrl_start_smc_fan_control(rdev);
6290		si_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC);
6291	}
6292}
6293
6294static void si_thermal_initialize(struct radeon_device *rdev)
6295{
6296	u32 tmp;
6297
6298	if (rdev->pm.fan_pulses_per_revolution) {
6299		tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
6300		tmp |= EDGE_PER_REV(rdev->pm.fan_pulses_per_revolution -1);
6301		WREG32(CG_TACH_CTRL, tmp);
6302	}
6303
6304	tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
6305	tmp |= TACH_PWM_RESP_RATE(0x28);
6306	WREG32(CG_FDO_CTRL2, tmp);
6307}
6308
6309static int si_thermal_start_thermal_controller(struct radeon_device *rdev)
6310{
6311	int ret;
6312
6313	si_thermal_initialize(rdev);
6314	ret = si_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6315	if (ret)
6316		return ret;
6317	ret = si_thermal_enable_alert(rdev, true);
6318	if (ret)
6319		return ret;
6320	if (rdev->pm.dpm.fan.ucode_fan_control) {
6321		ret = si_halt_smc(rdev);
6322		if (ret)
6323			return ret;
6324		ret = si_thermal_setup_fan_table(rdev);
6325		if (ret)
6326			return ret;
6327		ret = si_resume_smc(rdev);
6328		if (ret)
6329			return ret;
6330		si_thermal_start_smc_fan_control(rdev);
6331	}
6332
6333	return 0;
6334}
6335
6336static void si_thermal_stop_thermal_controller(struct radeon_device *rdev)
6337{
6338	if (!rdev->pm.no_fan) {
6339		si_fan_ctrl_set_default_mode(rdev);
6340		si_fan_ctrl_stop_smc_fan_control(rdev);
6341	}
6342}
6343
6344int si_dpm_enable(struct radeon_device *rdev)
6345{
6346	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6347	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6348	struct si_power_info *si_pi = si_get_pi(rdev);
6349	struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
6350	int ret;
6351
6352	if (si_is_smc_running(rdev))
6353		return -EINVAL;
6354	if (pi->voltage_control || si_pi->voltage_control_svi2)
6355		si_enable_voltage_control(rdev, true);
6356	if (pi->mvdd_control)
6357		si_get_mvdd_configuration(rdev);
6358	if (pi->voltage_control || si_pi->voltage_control_svi2) {
6359		ret = si_construct_voltage_tables(rdev);
6360		if (ret) {
6361			DRM_ERROR("si_construct_voltage_tables failed\n");
6362			return ret;
6363		}
6364	}
6365	if (eg_pi->dynamic_ac_timing) {
6366		ret = si_initialize_mc_reg_table(rdev);
6367		if (ret)
6368			eg_pi->dynamic_ac_timing = false;
6369	}
6370	if (pi->dynamic_ss)
6371		si_enable_spread_spectrum(rdev, true);
6372	if (pi->thermal_protection)
6373		si_enable_thermal_protection(rdev, true);
6374	si_setup_bsp(rdev);
6375	si_program_git(rdev);
6376	si_program_tp(rdev);
6377	si_program_tpp(rdev);
6378	si_program_sstp(rdev);
6379	si_enable_display_gap(rdev);
6380	si_program_vc(rdev);
6381	ret = si_upload_firmware(rdev);
6382	if (ret) {
6383		DRM_ERROR("si_upload_firmware failed\n");
6384		return ret;
6385	}
6386	ret = si_process_firmware_header(rdev);
6387	if (ret) {
6388		DRM_ERROR("si_process_firmware_header failed\n");
6389		return ret;
6390	}
6391	ret = si_initial_switch_from_arb_f0_to_f1(rdev);
6392	if (ret) {
6393		DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
6394		return ret;
6395	}
6396	ret = si_init_smc_table(rdev);
6397	if (ret) {
6398		DRM_ERROR("si_init_smc_table failed\n");
6399		return ret;
6400	}
6401	ret = si_init_smc_spll_table(rdev);
6402	if (ret) {
6403		DRM_ERROR("si_init_smc_spll_table failed\n");
6404		return ret;
6405	}
6406	ret = si_init_arb_table_index(rdev);
6407	if (ret) {
6408		DRM_ERROR("si_init_arb_table_index failed\n");
6409		return ret;
6410	}
6411	if (eg_pi->dynamic_ac_timing) {
6412		ret = si_populate_mc_reg_table(rdev, boot_ps);
6413		if (ret) {
6414			DRM_ERROR("si_populate_mc_reg_table failed\n");
6415			return ret;
6416		}
6417	}
6418	ret = si_initialize_smc_cac_tables(rdev);
6419	if (ret) {
6420		DRM_ERROR("si_initialize_smc_cac_tables failed\n");
6421		return ret;
6422	}
6423	ret = si_initialize_hardware_cac_manager(rdev);
6424	if (ret) {
6425		DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
6426		return ret;
6427	}
6428	ret = si_initialize_smc_dte_tables(rdev);
6429	if (ret) {
6430		DRM_ERROR("si_initialize_smc_dte_tables failed\n");
6431		return ret;
6432	}
6433	ret = si_populate_smc_tdp_limits(rdev, boot_ps);
6434	if (ret) {
6435		DRM_ERROR("si_populate_smc_tdp_limits failed\n");
6436		return ret;
6437	}
6438	ret = si_populate_smc_tdp_limits_2(rdev, boot_ps);
6439	if (ret) {
6440		DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
6441		return ret;
6442	}
6443	si_program_response_times(rdev);
6444	si_program_ds_registers(rdev);
6445	si_dpm_start_smc(rdev);
6446	ret = si_notify_smc_display_change(rdev, false);
6447	if (ret) {
6448		DRM_ERROR("si_notify_smc_display_change failed\n");
6449		return ret;
6450	}
6451	si_enable_sclk_control(rdev, true);
6452	si_start_dpm(rdev);
6453
6454	si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
6455
6456	si_thermal_start_thermal_controller(rdev);
6457
6458	ni_update_current_ps(rdev, boot_ps);
6459
6460	return 0;
6461}
6462
6463static int si_set_temperature_range(struct radeon_device *rdev)
6464{
6465	int ret;
6466
6467	ret = si_thermal_enable_alert(rdev, false);
6468	if (ret)
6469		return ret;
6470	ret = si_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6471	if (ret)
6472		return ret;
6473	ret = si_thermal_enable_alert(rdev, true);
6474	if (ret)
6475		return ret;
6476
6477	return ret;
6478}
6479
6480int si_dpm_late_enable(struct radeon_device *rdev)
6481{
6482	int ret;
6483
6484	ret = si_set_temperature_range(rdev);
6485	if (ret)
6486		return ret;
6487
6488	return ret;
6489}
6490
6491void si_dpm_disable(struct radeon_device *rdev)
6492{
6493	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6494	struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
6495
6496	if (!si_is_smc_running(rdev))
6497		return;
6498	si_thermal_stop_thermal_controller(rdev);
6499	si_disable_ulv(rdev);
6500	si_clear_vc(rdev);
6501	if (pi->thermal_protection)
6502		si_enable_thermal_protection(rdev, false);
6503	si_enable_power_containment(rdev, boot_ps, false);
6504	si_enable_smc_cac(rdev, boot_ps, false);
6505	si_enable_spread_spectrum(rdev, false);
6506	si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
6507	si_stop_dpm(rdev);
6508	si_reset_to_default(rdev);
6509	si_dpm_stop_smc(rdev);
6510	si_force_switch_to_arb_f0(rdev);
6511
6512	ni_update_current_ps(rdev, boot_ps);
6513}
6514
6515int si_dpm_pre_set_power_state(struct radeon_device *rdev)
6516{
6517	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6518	struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
6519	struct radeon_ps *new_ps = &requested_ps;
6520
6521	ni_update_requested_ps(rdev, new_ps);
6522
6523	si_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
6524
6525	return 0;
6526}
6527
6528static int si_power_control_set_level(struct radeon_device *rdev)
6529{
6530	struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
6531	int ret;
6532
6533	ret = si_restrict_performance_levels_before_switch(rdev);
6534	if (ret)
6535		return ret;
6536	ret = si_halt_smc(rdev);
6537	if (ret)
6538		return ret;
6539	ret = si_populate_smc_tdp_limits(rdev, new_ps);
6540	if (ret)
6541		return ret;
6542	ret = si_populate_smc_tdp_limits_2(rdev, new_ps);
6543	if (ret)
6544		return ret;
6545	ret = si_resume_smc(rdev);
6546	if (ret)
6547		return ret;
6548	ret = si_set_sw_state(rdev);
6549	if (ret)
6550		return ret;
6551	return 0;
6552}
6553
6554int si_dpm_set_power_state(struct radeon_device *rdev)
6555{
6556	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6557	struct radeon_ps *new_ps = &eg_pi->requested_rps;
6558	struct radeon_ps *old_ps = &eg_pi->current_rps;
6559	int ret;
6560
6561	ret = si_disable_ulv(rdev);
6562	if (ret) {
6563		DRM_ERROR("si_disable_ulv failed\n");
6564		return ret;
6565	}
6566	ret = si_restrict_performance_levels_before_switch(rdev);
6567	if (ret) {
6568		DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
6569		return ret;
6570	}
6571	if (eg_pi->pcie_performance_request)
6572		si_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
6573	ni_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
6574	ret = si_enable_power_containment(rdev, new_ps, false);
6575	if (ret) {
6576		DRM_ERROR("si_enable_power_containment failed\n");
6577		return ret;
6578	}
6579	ret = si_enable_smc_cac(rdev, new_ps, false);
6580	if (ret) {
6581		DRM_ERROR("si_enable_smc_cac failed\n");
6582		return ret;
6583	}
6584	ret = si_halt_smc(rdev);
6585	if (ret) {
6586		DRM_ERROR("si_halt_smc failed\n");
6587		return ret;
6588	}
6589	ret = si_upload_sw_state(rdev, new_ps);
6590	if (ret) {
6591		DRM_ERROR("si_upload_sw_state failed\n");
6592		return ret;
6593	}
6594	ret = si_upload_smc_data(rdev);
6595	if (ret) {
6596		DRM_ERROR("si_upload_smc_data failed\n");
6597		return ret;
6598	}
6599	ret = si_upload_ulv_state(rdev);
6600	if (ret) {
6601		DRM_ERROR("si_upload_ulv_state failed\n");
6602		return ret;
6603	}
6604	if (eg_pi->dynamic_ac_timing) {
6605		ret = si_upload_mc_reg_table(rdev, new_ps);
6606		if (ret) {
6607			DRM_ERROR("si_upload_mc_reg_table failed\n");
6608			return ret;
6609		}
6610	}
6611	ret = si_program_memory_timing_parameters(rdev, new_ps);
6612	if (ret) {
6613		DRM_ERROR("si_program_memory_timing_parameters failed\n");
6614		return ret;
6615	}
6616	si_set_pcie_lane_width_in_smc(rdev, new_ps, old_ps);
6617
6618	ret = si_resume_smc(rdev);
6619	if (ret) {
6620		DRM_ERROR("si_resume_smc failed\n");
6621		return ret;
6622	}
6623	ret = si_set_sw_state(rdev);
6624	if (ret) {
6625		DRM_ERROR("si_set_sw_state failed\n");
6626		return ret;
6627	}
6628	ni_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
6629	si_set_vce_clock(rdev, new_ps, old_ps);
6630	if (eg_pi->pcie_performance_request)
6631		si_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
6632	ret = si_set_power_state_conditionally_enable_ulv(rdev, new_ps);
6633	if (ret) {
6634		DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
6635		return ret;
6636	}
6637	ret = si_enable_smc_cac(rdev, new_ps, true);
6638	if (ret) {
6639		DRM_ERROR("si_enable_smc_cac failed\n");
6640		return ret;
6641	}
6642	ret = si_enable_power_containment(rdev, new_ps, true);
6643	if (ret) {
6644		DRM_ERROR("si_enable_power_containment failed\n");
6645		return ret;
6646	}
6647
6648	ret = si_power_control_set_level(rdev);
6649	if (ret) {
6650		DRM_ERROR("si_power_control_set_level failed\n");
6651		return ret;
6652	}
6653
6654	return 0;
6655}
6656
6657void si_dpm_post_set_power_state(struct radeon_device *rdev)
6658{
6659	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6660	struct radeon_ps *new_ps = &eg_pi->requested_rps;
6661
6662	ni_update_current_ps(rdev, new_ps);
6663}
6664
6665#if 0
6666void si_dpm_reset_asic(struct radeon_device *rdev)
6667{
6668	si_restrict_performance_levels_before_switch(rdev);
6669	si_disable_ulv(rdev);
6670	si_set_boot_state(rdev);
6671}
6672#endif
6673
6674void si_dpm_display_configuration_changed(struct radeon_device *rdev)
6675{
6676	si_program_display_gap(rdev);
6677}
6678
6679union power_info {
6680	struct _ATOM_POWERPLAY_INFO info;
6681	struct _ATOM_POWERPLAY_INFO_V2 info_2;
6682	struct _ATOM_POWERPLAY_INFO_V3 info_3;
6683	struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
6684	struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
6685	struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
6686};
6687
6688union pplib_clock_info {
6689	struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
6690	struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
6691	struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
6692	struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
6693	struct _ATOM_PPLIB_SI_CLOCK_INFO si;
6694};
6695
6696union pplib_power_state {
6697	struct _ATOM_PPLIB_STATE v1;
6698	struct _ATOM_PPLIB_STATE_V2 v2;
6699};
6700
6701static void si_parse_pplib_non_clock_info(struct radeon_device *rdev,
6702					  struct radeon_ps *rps,
6703					  struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
6704					  u8 table_rev)
6705{
6706	rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
6707	rps->class = le16_to_cpu(non_clock_info->usClassification);
6708	rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
6709
6710	if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
6711		rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
6712		rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
6713	} else if (r600_is_uvd_state(rps->class, rps->class2)) {
6714		rps->vclk = RV770_DEFAULT_VCLK_FREQ;
6715		rps->dclk = RV770_DEFAULT_DCLK_FREQ;
6716	} else {
6717		rps->vclk = 0;
6718		rps->dclk = 0;
6719	}
6720
6721	if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
6722		rdev->pm.dpm.boot_ps = rps;
6723	if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
6724		rdev->pm.dpm.uvd_ps = rps;
6725}
6726
6727static void si_parse_pplib_clock_info(struct radeon_device *rdev,
6728				      struct radeon_ps *rps, int index,
6729				      union pplib_clock_info *clock_info)
6730{
6731	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6732	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6733	struct si_power_info *si_pi = si_get_pi(rdev);
6734	struct ni_ps *ps = ni_get_ps(rps);
6735	u16 leakage_voltage;
6736	struct rv7xx_pl *pl = &ps->performance_levels[index];
6737	int ret;
6738
6739	ps->performance_level_count = index + 1;
6740
6741	pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
6742	pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
6743	pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
6744	pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
6745
6746	pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
6747	pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
6748	pl->flags = le32_to_cpu(clock_info->si.ulFlags);
6749	pl->pcie_gen = r600_get_pcie_gen_support(rdev,
6750						 si_pi->sys_pcie_mask,
6751						 si_pi->boot_pcie_gen,
6752						 clock_info->si.ucPCIEGen);
6753
6754	/* patch up vddc if necessary */
6755	ret = si_get_leakage_voltage_from_leakage_index(rdev, pl->vddc,
6756							&leakage_voltage);
6757	if (ret == 0)
6758		pl->vddc = leakage_voltage;
6759
6760	if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
6761		pi->acpi_vddc = pl->vddc;
6762		eg_pi->acpi_vddci = pl->vddci;
6763		si_pi->acpi_pcie_gen = pl->pcie_gen;
6764	}
6765
6766	if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
6767	    index == 0) {
6768		/* XXX disable for A0 tahiti */
6769		si_pi->ulv.supported = false;
6770		si_pi->ulv.pl = *pl;
6771		si_pi->ulv.one_pcie_lane_in_ulv = false;
6772		si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
6773		si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
6774		si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
6775	}
6776
6777	if (pi->min_vddc_in_table > pl->vddc)
6778		pi->min_vddc_in_table = pl->vddc;
6779
6780	if (pi->max_vddc_in_table < pl->vddc)
6781		pi->max_vddc_in_table = pl->vddc;
6782
6783	/* patch up boot state */
6784	if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
6785		u16 vddc, vddci, mvdd;
6786		radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
6787		pl->mclk = rdev->clock.default_mclk;
6788		pl->sclk = rdev->clock.default_sclk;
6789		pl->vddc = vddc;
6790		pl->vddci = vddci;
6791		si_pi->mvdd_bootup_value = mvdd;
6792	}
6793
6794	if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
6795	    ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
6796		rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
6797		rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
6798		rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
6799		rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
6800	}
6801}
6802
6803static int si_parse_power_table(struct radeon_device *rdev)
6804{
6805	struct radeon_mode_info *mode_info = &rdev->mode_info;
6806	struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
6807	union pplib_power_state *power_state;
6808	int i, j, k, non_clock_array_index, clock_array_index;
6809	union pplib_clock_info *clock_info;
6810	struct _StateArray *state_array;
6811	struct _ClockInfoArray *clock_info_array;
6812	struct _NonClockInfoArray *non_clock_info_array;
6813	union power_info *power_info;
6814	int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
6815	u16 data_offset;
6816	u8 frev, crev;
6817	u8 *power_state_offset;
6818	struct ni_ps *ps;
6819
6820	if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
6821				   &frev, &crev, &data_offset))
6822		return -EINVAL;
6823	power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
6824
6825	state_array = (struct _StateArray *)
6826		(mode_info->atom_context->bios + data_offset +
6827		 le16_to_cpu(power_info->pplib.usStateArrayOffset));
6828	clock_info_array = (struct _ClockInfoArray *)
6829		(mode_info->atom_context->bios + data_offset +
6830		 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
6831	non_clock_info_array = (struct _NonClockInfoArray *)
6832		(mode_info->atom_context->bios + data_offset +
6833		 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
6834
6835	rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
6836				  state_array->ucNumEntries, GFP_KERNEL);
 
6837	if (!rdev->pm.dpm.ps)
6838		return -ENOMEM;
6839	power_state_offset = (u8 *)state_array->states;
6840	for (i = 0; i < state_array->ucNumEntries; i++) {
6841		u8 *idx;
6842		power_state = (union pplib_power_state *)power_state_offset;
6843		non_clock_array_index = power_state->v2.nonClockInfoIndex;
6844		non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
6845			&non_clock_info_array->nonClockInfo[non_clock_array_index];
6846		if (!rdev->pm.power_state[i].clock_info)
6847			return -EINVAL;
6848		ps = kzalloc(sizeof(struct ni_ps), GFP_KERNEL);
6849		if (ps == NULL) {
6850			kfree(rdev->pm.dpm.ps);
6851			return -ENOMEM;
6852		}
6853		rdev->pm.dpm.ps[i].ps_priv = ps;
6854		si_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
6855					      non_clock_info,
6856					      non_clock_info_array->ucEntrySize);
6857		k = 0;
6858		idx = (u8 *)&power_state->v2.clockInfoIndex[0];
6859		for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
6860			clock_array_index = idx[j];
6861			if (clock_array_index >= clock_info_array->ucNumEntries)
6862				continue;
6863			if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
6864				break;
6865			clock_info = (union pplib_clock_info *)
6866				((u8 *)&clock_info_array->clockInfo[0] +
6867				 (clock_array_index * clock_info_array->ucEntrySize));
6868			si_parse_pplib_clock_info(rdev,
6869						  &rdev->pm.dpm.ps[i], k,
6870						  clock_info);
6871			k++;
6872		}
6873		power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
6874	}
6875	rdev->pm.dpm.num_ps = state_array->ucNumEntries;
6876
6877	/* fill in the vce power states */
6878	for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
6879		u32 sclk, mclk;
6880		clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
6881		clock_info = (union pplib_clock_info *)
6882			&clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
6883		sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
6884		sclk |= clock_info->si.ucEngineClockHigh << 16;
6885		mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
6886		mclk |= clock_info->si.ucMemoryClockHigh << 16;
6887		rdev->pm.dpm.vce_states[i].sclk = sclk;
6888		rdev->pm.dpm.vce_states[i].mclk = mclk;
6889	}
6890
6891	return 0;
6892}
6893
6894int si_dpm_init(struct radeon_device *rdev)
6895{
6896	struct rv7xx_power_info *pi;
6897	struct evergreen_power_info *eg_pi;
6898	struct ni_power_info *ni_pi;
6899	struct si_power_info *si_pi;
6900	struct atom_clock_dividers dividers;
 
 
6901	int ret;
6902	u32 mask;
6903
6904	si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
6905	if (si_pi == NULL)
6906		return -ENOMEM;
6907	rdev->pm.dpm.priv = si_pi;
6908	ni_pi = &si_pi->ni;
6909	eg_pi = &ni_pi->eg;
6910	pi = &eg_pi->rv7xx;
6911
6912	ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
6913	if (ret)
 
6914		si_pi->sys_pcie_mask = 0;
6915	else
6916		si_pi->sys_pcie_mask = mask;
 
 
 
 
 
 
 
 
 
6917	si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
6918	si_pi->boot_pcie_gen = si_get_current_pcie_speed(rdev);
6919
6920	si_set_max_cu_value(rdev);
6921
6922	rv770_get_max_vddc(rdev);
6923	si_get_leakage_vddc(rdev);
6924	si_patch_dependency_tables_based_on_leakage(rdev);
6925
6926	pi->acpi_vddc = 0;
6927	eg_pi->acpi_vddci = 0;
6928	pi->min_vddc_in_table = 0;
6929	pi->max_vddc_in_table = 0;
6930
6931	ret = r600_get_platform_caps(rdev);
6932	if (ret)
6933		return ret;
6934
6935	ret = r600_parse_extended_power_table(rdev);
6936	if (ret)
6937		return ret;
6938
6939	ret = si_parse_power_table(rdev);
6940	if (ret)
6941		return ret;
6942
6943	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
6944		kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
 
 
6945	if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
6946		r600_free_extended_power_table(rdev);
6947		return -ENOMEM;
6948	}
6949	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
6950	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
6951	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
6952	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
6953	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
6954	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
6955	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
6956	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
6957	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
6958
6959	if (rdev->pm.dpm.voltage_response_time == 0)
6960		rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
6961	if (rdev->pm.dpm.backbias_response_time == 0)
6962		rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
6963
6964	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
6965					     0, false, &dividers);
6966	if (ret)
6967		pi->ref_div = dividers.ref_div + 1;
6968	else
6969		pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
6970
6971	eg_pi->smu_uvd_hs = false;
6972
6973	pi->mclk_strobe_mode_threshold = 40000;
6974	if (si_is_special_1gb_platform(rdev))
6975		pi->mclk_stutter_mode_threshold = 0;
6976	else
6977		pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
6978	pi->mclk_edc_enable_threshold = 40000;
6979	eg_pi->mclk_edc_wr_enable_threshold = 40000;
6980
6981	ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
6982
6983	pi->voltage_control =
6984		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
6985					    VOLTAGE_OBJ_GPIO_LUT);
6986	if (!pi->voltage_control) {
6987		si_pi->voltage_control_svi2 =
6988			radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
6989						    VOLTAGE_OBJ_SVID2);
6990		if (si_pi->voltage_control_svi2)
6991			radeon_atom_get_svi2_info(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
6992						  &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
6993	}
6994
6995	pi->mvdd_control =
6996		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
6997					    VOLTAGE_OBJ_GPIO_LUT);
6998
6999	eg_pi->vddci_control =
7000		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7001					    VOLTAGE_OBJ_GPIO_LUT);
7002	if (!eg_pi->vddci_control)
7003		si_pi->vddci_control_svi2 =
7004			radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7005						    VOLTAGE_OBJ_SVID2);
7006
7007	si_pi->vddc_phase_shed_control =
7008		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7009					    VOLTAGE_OBJ_PHASE_LUT);
7010
7011	rv770_get_engine_memory_ss(rdev);
7012
7013	pi->asi = RV770_ASI_DFLT;
7014	pi->pasi = CYPRESS_HASI_DFLT;
7015	pi->vrc = SISLANDS_VRC_DFLT;
7016
7017	pi->gfx_clock_gating = true;
7018
7019	eg_pi->sclk_deep_sleep = true;
7020	si_pi->sclk_deep_sleep_above_low = false;
7021
7022	if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
7023		pi->thermal_protection = true;
7024	else
7025		pi->thermal_protection = false;
7026
7027	eg_pi->dynamic_ac_timing = true;
7028
7029	eg_pi->light_sleep = true;
7030#if defined(CONFIG_ACPI)
7031	eg_pi->pcie_performance_request =
7032		radeon_acpi_is_pcie_performance_request_supported(rdev);
7033#else
7034	eg_pi->pcie_performance_request = false;
7035#endif
7036
7037	si_pi->sram_end = SMC_RAM_END;
7038
7039	rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
7040	rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
7041	rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
7042	rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
7043	rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
7044	rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
7045	rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
7046
7047	si_initialize_powertune_defaults(rdev);
7048
7049	/* make sure dc limits are valid */
7050	if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
7051	    (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
7052		rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
7053			rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
7054
7055	si_pi->fan_ctrl_is_in_default_mode = true;
7056
7057	return 0;
7058}
7059
7060void si_dpm_fini(struct radeon_device *rdev)
7061{
7062	int i;
7063
7064	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
7065		kfree(rdev->pm.dpm.ps[i].ps_priv);
7066	}
7067	kfree(rdev->pm.dpm.ps);
7068	kfree(rdev->pm.dpm.priv);
7069	kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
7070	r600_free_extended_power_table(rdev);
7071}
7072
7073void si_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
7074						    struct seq_file *m)
7075{
7076	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7077	struct radeon_ps *rps = &eg_pi->current_rps;
7078	struct ni_ps *ps = ni_get_ps(rps);
7079	struct rv7xx_pl *pl;
7080	u32 current_index =
7081		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7082		CURRENT_STATE_INDEX_SHIFT;
7083
7084	if (current_index >= ps->performance_level_count) {
7085		seq_printf(m, "invalid dpm profile %d\n", current_index);
7086	} else {
7087		pl = &ps->performance_levels[current_index];
7088		seq_printf(m, "uvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
7089		seq_printf(m, "power level %d    sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
7090			   current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
7091	}
7092}
7093
7094u32 si_dpm_get_current_sclk(struct radeon_device *rdev)
7095{
7096	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7097	struct radeon_ps *rps = &eg_pi->current_rps;
7098	struct ni_ps *ps = ni_get_ps(rps);
7099	struct rv7xx_pl *pl;
7100	u32 current_index =
7101		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7102		CURRENT_STATE_INDEX_SHIFT;
7103
7104	if (current_index >= ps->performance_level_count) {
7105		return 0;
7106	} else {
7107		pl = &ps->performance_levels[current_index];
7108		return pl->sclk;
7109	}
7110}
7111
7112u32 si_dpm_get_current_mclk(struct radeon_device *rdev)
7113{
7114	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
7115	struct radeon_ps *rps = &eg_pi->current_rps;
7116	struct ni_ps *ps = ni_get_ps(rps);
7117	struct rv7xx_pl *pl;
7118	u32 current_index =
7119		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7120		CURRENT_STATE_INDEX_SHIFT;
7121
7122	if (current_index >= ps->performance_level_count) {
7123		return 0;
7124	} else {
7125		pl = &ps->performance_levels[current_index];
7126		return pl->mclk;
7127	}
7128}