Linux Audio

Check our new training course

Loading...
v5.4
  1// SPDX-License-Identifier: GPL-2.0
  2#include <dt-bindings/clock/tegra114-car.h>
  3#include <dt-bindings/gpio/tegra-gpio.h>
  4#include <dt-bindings/memory/tegra114-mc.h>
  5#include <dt-bindings/pinctrl/pinctrl-tegra.h>
  6#include <dt-bindings/interrupt-controller/arm-gic.h>
  7
 
 
  8/ {
  9	compatible = "nvidia,tegra114";
 10	interrupt-parent = <&lic>;
 11	#address-cells = <1>;
 12	#size-cells = <1>;
 13
 14	memory@80000000 {
 15		device_type = "memory";
 16		reg = <0x80000000 0x0>;
 17	};
 18
 19	host1x@50000000 {
 20		compatible = "nvidia,tegra114-host1x", "simple-bus";
 21		reg = <0x50000000 0x00028000>;
 22		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
 23			     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
 24		clocks = <&tegra_car TEGRA114_CLK_HOST1X>;
 25		resets = <&tegra_car 28>;
 26		reset-names = "host1x";
 27		iommus = <&mc TEGRA_SWGROUP_HC>;
 28
 29		#address-cells = <1>;
 30		#size-cells = <1>;
 31
 32		ranges = <0x54000000 0x54000000 0x01000000>;
 33
 34		gr2d@54140000 {
 35			compatible = "nvidia,tegra114-gr2d", "nvidia,tegra20-gr2d";
 36			reg = <0x54140000 0x00040000>;
 37			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
 38			clocks = <&tegra_car TEGRA114_CLK_GR2D>;
 39			resets = <&tegra_car 21>;
 40			reset-names = "2d";
 41
 42			iommus = <&mc TEGRA_SWGROUP_G2>;
 43		};
 44
 45		gr3d@54180000 {
 46			compatible = "nvidia,tegra114-gr3d", "nvidia,tegra20-gr3d";
 47			reg = <0x54180000 0x00040000>;
 48			clocks = <&tegra_car TEGRA114_CLK_GR3D>;
 49			resets = <&tegra_car 24>;
 50			reset-names = "3d";
 51
 52			iommus = <&mc TEGRA_SWGROUP_NV>;
 53		};
 54
 55		dc@54200000 {
 56			compatible = "nvidia,tegra114-dc", "nvidia,tegra20-dc";
 57			reg = <0x54200000 0x00040000>;
 58			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
 59			clocks = <&tegra_car TEGRA114_CLK_DISP1>,
 60				 <&tegra_car TEGRA114_CLK_PLL_P>;
 61			clock-names = "dc", "parent";
 62			resets = <&tegra_car 27>;
 63			reset-names = "dc";
 64
 65			iommus = <&mc TEGRA_SWGROUP_DC>;
 66
 67			nvidia,head = <0>;
 68
 69			rgb {
 70				status = "disabled";
 71			};
 72		};
 73
 74		dc@54240000 {
 75			compatible = "nvidia,tegra114-dc", "nvidia,tegra20-dc";
 76			reg = <0x54240000 0x00040000>;
 77			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
 78			clocks = <&tegra_car TEGRA114_CLK_DISP2>,
 79				 <&tegra_car TEGRA114_CLK_PLL_P>;
 80			clock-names = "dc", "parent";
 81			resets = <&tegra_car 26>;
 82			reset-names = "dc";
 83
 84			iommus = <&mc TEGRA_SWGROUP_DCB>;
 85
 86			nvidia,head = <1>;
 87
 88			rgb {
 89				status = "disabled";
 90			};
 91		};
 92
 93		hdmi@54280000 {
 94			compatible = "nvidia,tegra114-hdmi";
 95			reg = <0x54280000 0x00040000>;
 96			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
 97			clocks = <&tegra_car TEGRA114_CLK_HDMI>,
 98				 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
 99			clock-names = "hdmi", "parent";
100			resets = <&tegra_car 51>;
101			reset-names = "hdmi";
102			status = "disabled";
103		};
104
105		dsi@54300000 {
106			compatible = "nvidia,tegra114-dsi";
107			reg = <0x54300000 0x00040000>;
108			clocks = <&tegra_car TEGRA114_CLK_DSIA>,
109				 <&tegra_car TEGRA114_CLK_DSIALP>,
110				 <&tegra_car TEGRA114_CLK_PLL_D_OUT0>;
111			clock-names = "dsi", "lp", "parent";
112			resets = <&tegra_car 48>;
113			reset-names = "dsi";
114			nvidia,mipi-calibrate = <&mipi 0x060>; /* DSIA & DSIB pads */
115			status = "disabled";
116
117			#address-cells = <1>;
118			#size-cells = <0>;
119		};
120
121		dsi@54400000 {
122			compatible = "nvidia,tegra114-dsi";
123			reg = <0x54400000 0x00040000>;
124			clocks = <&tegra_car TEGRA114_CLK_DSIB>,
125				 <&tegra_car TEGRA114_CLK_DSIBLP>,
126				 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
127			clock-names = "dsi", "lp", "parent";
128			resets = <&tegra_car 82>;
129			reset-names = "dsi";
130			nvidia,mipi-calibrate = <&mipi 0x180>; /* DSIC & DSID pads */
131			status = "disabled";
132
133			#address-cells = <1>;
134			#size-cells = <0>;
135		};
136	};
137
138	gic: interrupt-controller@50041000 {
139		compatible = "arm,cortex-a15-gic";
140		#interrupt-cells = <3>;
141		interrupt-controller;
142		reg = <0x50041000 0x1000>,
143		      <0x50042000 0x1000>,
144		      <0x50044000 0x2000>,
145		      <0x50046000 0x2000>;
146		interrupts = <GIC_PPI 9
147			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
148		interrupt-parent = <&gic>;
149	};
150
151	lic: interrupt-controller@60004000 {
152		compatible = "nvidia,tegra114-ictlr", "nvidia,tegra30-ictlr";
153		reg = <0x60004000 0x100>,
154		      <0x60004100 0x50>,
155		      <0x60004200 0x50>,
156		      <0x60004300 0x50>,
157		      <0x60004400 0x50>;
158		interrupt-controller;
159		#interrupt-cells = <3>;
160		interrupt-parent = <&gic>;
161	};
162
163	timer@60005000 {
164		compatible = "nvidia,tegra114-timer", "nvidia,tegra30-timer", "nvidia,tegra20-timer";
165		reg = <0x60005000 0x400>;
166		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
167			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
168			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
169			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
170			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
171			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
172		clocks = <&tegra_car TEGRA114_CLK_TIMER>;
173	};
174
175	tegra_car: clock@60006000 {
176		compatible = "nvidia,tegra114-car";
177		reg = <0x60006000 0x1000>;
178		#clock-cells = <1>;
179		#reset-cells = <1>;
180	};
181
182	flow-controller@60007000 {
183		compatible = "nvidia,tegra114-flowctrl";
184		reg = <0x60007000 0x1000>;
185	};
186
187	apbdma: dma@6000a000 {
188		compatible = "nvidia,tegra114-apbdma";
189		reg = <0x6000a000 0x1400>;
190		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
191			     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
192			     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
193			     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
194			     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
195			     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
196			     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
197			     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
198			     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
199			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
200			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
201			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
202			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
203			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
204			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
205			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
206			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
207			     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
208			     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
209			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
210			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
211			     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
212			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
213			     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
214			     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
215			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
216			     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
217			     <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
218			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
219			     <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
220			     <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
221			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
222		clocks = <&tegra_car TEGRA114_CLK_APBDMA>;
223		resets = <&tegra_car 34>;
224		reset-names = "dma";
225		#dma-cells = <1>;
226	};
227
228	ahb: ahb@6000c000 {
229		compatible = "nvidia,tegra114-ahb", "nvidia,tegra30-ahb";
230		reg = <0x6000c000 0x150>;
231	};
232
233	gpio: gpio@6000d000 {
234		compatible = "nvidia,tegra114-gpio", "nvidia,tegra30-gpio";
235		reg = <0x6000d000 0x1000>;
236		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
237			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
238			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
239			     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
240			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
241			     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
242			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
243			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
244		#gpio-cells = <2>;
245		gpio-controller;
246		#interrupt-cells = <2>;
247		interrupt-controller;
248		/*
249		gpio-ranges = <&pinmux 0 0 246>;
250		*/
251	};
252
253	apbmisc@70000800 {
254		compatible = "nvidia,tegra114-apbmisc", "nvidia,tegra20-apbmisc";
255		reg = <0x70000800 0x64   /* Chip revision */
256		       0x70000008 0x04>; /* Strapping options */
257	};
258
259	pinmux: pinmux@70000868 {
260		compatible = "nvidia,tegra114-pinmux";
261		reg = <0x70000868 0x148		/* Pad control registers */
262		       0x70003000 0x40c>;	/* Mux registers */
263	};
264
265	/*
266	 * There are two serial driver i.e. 8250 based simple serial
267	 * driver and APB DMA based serial driver for higher baudrate
268	 * and performace. To enable the 8250 based driver, the compatible
269	 * is "nvidia,tegra114-uart", "nvidia,tegra20-uart" and to enable
270	 * the APB DMA based serial driver, the compatible is
271	 * "nvidia,tegra114-hsuart", "nvidia,tegra30-hsuart".
272	 */
273	uarta: serial@70006000 {
274		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
275		reg = <0x70006000 0x40>;
276		reg-shift = <2>;
277		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
278		clocks = <&tegra_car TEGRA114_CLK_UARTA>;
279		resets = <&tegra_car 6>;
280		reset-names = "serial";
281		dmas = <&apbdma 8>, <&apbdma 8>;
282		dma-names = "rx", "tx";
283		status = "disabled";
284	};
285
286	uartb: serial@70006040 {
287		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
288		reg = <0x70006040 0x40>;
289		reg-shift = <2>;
290		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
291		clocks = <&tegra_car TEGRA114_CLK_UARTB>;
292		resets = <&tegra_car 7>;
293		reset-names = "serial";
294		dmas = <&apbdma 9>, <&apbdma 9>;
295		dma-names = "rx", "tx";
296		status = "disabled";
297	};
298
299	uartc: serial@70006200 {
300		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
301		reg = <0x70006200 0x100>;
302		reg-shift = <2>;
303		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
304		clocks = <&tegra_car TEGRA114_CLK_UARTC>;
305		resets = <&tegra_car 55>;
306		reset-names = "serial";
307		dmas = <&apbdma 10>, <&apbdma 10>;
308		dma-names = "rx", "tx";
309		status = "disabled";
310	};
311
312	uartd: serial@70006300 {
313		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
314		reg = <0x70006300 0x100>;
315		reg-shift = <2>;
316		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
317		clocks = <&tegra_car TEGRA114_CLK_UARTD>;
318		resets = <&tegra_car 65>;
319		reset-names = "serial";
320		dmas = <&apbdma 19>, <&apbdma 19>;
321		dma-names = "rx", "tx";
322		status = "disabled";
323	};
324
325	pwm: pwm@7000a000 {
326		compatible = "nvidia,tegra114-pwm", "nvidia,tegra20-pwm";
327		reg = <0x7000a000 0x100>;
328		#pwm-cells = <2>;
329		clocks = <&tegra_car TEGRA114_CLK_PWM>;
330		resets = <&tegra_car 17>;
331		reset-names = "pwm";
332		status = "disabled";
333	};
334
335	i2c@7000c000 {
336		compatible = "nvidia,tegra114-i2c";
337		reg = <0x7000c000 0x100>;
338		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
339		#address-cells = <1>;
340		#size-cells = <0>;
341		clocks = <&tegra_car TEGRA114_CLK_I2C1>;
342		clock-names = "div-clk";
343		resets = <&tegra_car 12>;
344		reset-names = "i2c";
345		dmas = <&apbdma 21>, <&apbdma 21>;
346		dma-names = "rx", "tx";
347		status = "disabled";
348	};
349
350	i2c@7000c400 {
351		compatible = "nvidia,tegra114-i2c";
352		reg = <0x7000c400 0x100>;
353		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
354		#address-cells = <1>;
355		#size-cells = <0>;
356		clocks = <&tegra_car TEGRA114_CLK_I2C2>;
357		clock-names = "div-clk";
358		resets = <&tegra_car 54>;
359		reset-names = "i2c";
360		dmas = <&apbdma 22>, <&apbdma 22>;
361		dma-names = "rx", "tx";
362		status = "disabled";
363	};
364
365	i2c@7000c500 {
366		compatible = "nvidia,tegra114-i2c";
367		reg = <0x7000c500 0x100>;
368		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
369		#address-cells = <1>;
370		#size-cells = <0>;
371		clocks = <&tegra_car TEGRA114_CLK_I2C3>;
372		clock-names = "div-clk";
373		resets = <&tegra_car 67>;
374		reset-names = "i2c";
375		dmas = <&apbdma 23>, <&apbdma 23>;
376		dma-names = "rx", "tx";
377		status = "disabled";
378	};
379
380	i2c@7000c700 {
381		compatible = "nvidia,tegra114-i2c";
382		reg = <0x7000c700 0x100>;
383		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
384		#address-cells = <1>;
385		#size-cells = <0>;
386		clocks = <&tegra_car TEGRA114_CLK_I2C4>;
387		clock-names = "div-clk";
388		resets = <&tegra_car 103>;
389		reset-names = "i2c";
390		dmas = <&apbdma 26>, <&apbdma 26>;
391		dma-names = "rx", "tx";
392		status = "disabled";
393	};
394
395	i2c@7000d000 {
396		compatible = "nvidia,tegra114-i2c";
397		reg = <0x7000d000 0x100>;
398		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
399		#address-cells = <1>;
400		#size-cells = <0>;
401		clocks = <&tegra_car TEGRA114_CLK_I2C5>;
402		clock-names = "div-clk";
403		resets = <&tegra_car 47>;
404		reset-names = "i2c";
405		dmas = <&apbdma 24>, <&apbdma 24>;
406		dma-names = "rx", "tx";
407		status = "disabled";
408	};
409
410	spi@7000d400 {
411		compatible = "nvidia,tegra114-spi";
412		reg = <0x7000d400 0x200>;
413		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
414		#address-cells = <1>;
415		#size-cells = <0>;
416		clocks = <&tegra_car TEGRA114_CLK_SBC1>;
417		clock-names = "spi";
418		resets = <&tegra_car 41>;
419		reset-names = "spi";
420		dmas = <&apbdma 15>, <&apbdma 15>;
421		dma-names = "rx", "tx";
422		status = "disabled";
423	};
424
425	spi@7000d600 {
426		compatible = "nvidia,tegra114-spi";
427		reg = <0x7000d600 0x200>;
428		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
429		#address-cells = <1>;
430		#size-cells = <0>;
431		clocks = <&tegra_car TEGRA114_CLK_SBC2>;
432		clock-names = "spi";
433		resets = <&tegra_car 44>;
434		reset-names = "spi";
435		dmas = <&apbdma 16>, <&apbdma 16>;
436		dma-names = "rx", "tx";
437		status = "disabled";
438	};
439
440	spi@7000d800 {
441		compatible = "nvidia,tegra114-spi";
442		reg = <0x7000d800 0x200>;
443		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
444		#address-cells = <1>;
445		#size-cells = <0>;
446		clocks = <&tegra_car TEGRA114_CLK_SBC3>;
447		clock-names = "spi";
448		resets = <&tegra_car 46>;
449		reset-names = "spi";
450		dmas = <&apbdma 17>, <&apbdma 17>;
451		dma-names = "rx", "tx";
452		status = "disabled";
453	};
454
455	spi@7000da00 {
456		compatible = "nvidia,tegra114-spi";
457		reg = <0x7000da00 0x200>;
458		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
459		#address-cells = <1>;
460		#size-cells = <0>;
461		clocks = <&tegra_car TEGRA114_CLK_SBC4>;
462		clock-names = "spi";
463		resets = <&tegra_car 68>;
464		reset-names = "spi";
465		dmas = <&apbdma 18>, <&apbdma 18>;
466		dma-names = "rx", "tx";
467		status = "disabled";
468	};
469
470	spi@7000dc00 {
471		compatible = "nvidia,tegra114-spi";
472		reg = <0x7000dc00 0x200>;
473		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
474		#address-cells = <1>;
475		#size-cells = <0>;
476		clocks = <&tegra_car TEGRA114_CLK_SBC5>;
477		clock-names = "spi";
478		resets = <&tegra_car 104>;
479		reset-names = "spi";
480		dmas = <&apbdma 27>, <&apbdma 27>;
481		dma-names = "rx", "tx";
482		status = "disabled";
483	};
484
485	spi@7000de00 {
486		compatible = "nvidia,tegra114-spi";
487		reg = <0x7000de00 0x200>;
488		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
489		#address-cells = <1>;
490		#size-cells = <0>;
491		clocks = <&tegra_car TEGRA114_CLK_SBC6>;
492		clock-names = "spi";
493		resets = <&tegra_car 105>;
494		reset-names = "spi";
495		dmas = <&apbdma 28>, <&apbdma 28>;
496		dma-names = "rx", "tx";
497		status = "disabled";
498	};
499
500	rtc@7000e000 {
501		compatible = "nvidia,tegra114-rtc", "nvidia,tegra20-rtc";
502		reg = <0x7000e000 0x100>;
503		interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
504		clocks = <&tegra_car TEGRA114_CLK_RTC>;
505	};
506
507	kbc@7000e200 {
508		compatible = "nvidia,tegra114-kbc";
509		reg = <0x7000e200 0x100>;
510		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
511		clocks = <&tegra_car TEGRA114_CLK_KBC>;
512		resets = <&tegra_car 36>;
513		reset-names = "kbc";
514		status = "disabled";
515	};
516
517	pmc@7000e400 {
518		compatible = "nvidia,tegra114-pmc";
519		reg = <0x7000e400 0x400>;
520		clocks = <&tegra_car TEGRA114_CLK_PCLK>, <&clk32k_in>;
521		clock-names = "pclk", "clk32k_in";
522	};
523
524	fuse@7000f800 {
525		compatible = "nvidia,tegra114-efuse";
526		reg = <0x7000f800 0x400>;
527		clocks = <&tegra_car TEGRA114_CLK_FUSE>;
528		clock-names = "fuse";
529		resets = <&tegra_car 39>;
530		reset-names = "fuse";
531	};
532
533	mc: memory-controller@70019000 {
534		compatible = "nvidia,tegra114-mc";
535		reg = <0x70019000 0x1000>;
536		clocks = <&tegra_car TEGRA114_CLK_MC>;
537		clock-names = "mc";
538
539		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
540
541		#iommu-cells = <1>;
542	};
543
544	ahub@70080000 {
545		compatible = "nvidia,tegra114-ahub";
546		reg = <0x70080000 0x200>,
547		      <0x70080200 0x100>,
548		      <0x70081000 0x200>;
549		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
550		clocks = <&tegra_car TEGRA114_CLK_D_AUDIO>,
551			 <&tegra_car TEGRA114_CLK_APBIF>;
552		clock-names = "d_audio", "apbif";
553		resets = <&tegra_car 106>, /* d_audio */
554			 <&tegra_car 107>, /* apbif */
555			 <&tegra_car 30>,  /* i2s0 */
556			 <&tegra_car 11>,  /* i2s1 */
557			 <&tegra_car 18>,  /* i2s2 */
558			 <&tegra_car 101>, /* i2s3 */
559			 <&tegra_car 102>, /* i2s4 */
560			 <&tegra_car 108>, /* dam0 */
561			 <&tegra_car 109>, /* dam1 */
562			 <&tegra_car 110>, /* dam2 */
563			 <&tegra_car 10>,  /* spdif */
564			 <&tegra_car 153>, /* amx */
565			 <&tegra_car 154>; /* adx */
566		reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
567			      "i2s3", "i2s4", "dam0", "dam1", "dam2",
568			      "spdif", "amx", "adx";
569		dmas = <&apbdma 1>, <&apbdma 1>,
570		       <&apbdma 2>, <&apbdma 2>,
571		       <&apbdma 3>, <&apbdma 3>,
572		       <&apbdma 4>, <&apbdma 4>,
573		       <&apbdma 6>, <&apbdma 6>,
574		       <&apbdma 7>, <&apbdma 7>,
575		       <&apbdma 12>, <&apbdma 12>,
576		       <&apbdma 13>, <&apbdma 13>,
577		       <&apbdma 14>, <&apbdma 14>,
578		       <&apbdma 29>, <&apbdma 29>;
579		dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
580			    "rx3", "tx3", "rx4", "tx4", "rx5", "tx5",
581			    "rx6", "tx6", "rx7", "tx7", "rx8", "tx8",
582			    "rx9", "tx9";
583		ranges;
584		#address-cells = <1>;
585		#size-cells = <1>;
586
587		tegra_i2s0: i2s@70080300 {
588			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
589			reg = <0x70080300 0x100>;
590			nvidia,ahub-cif-ids = <4 4>;
591			clocks = <&tegra_car TEGRA114_CLK_I2S0>;
592			resets = <&tegra_car 30>;
593			reset-names = "i2s";
594			status = "disabled";
595		};
596
597		tegra_i2s1: i2s@70080400 {
598			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
599			reg = <0x70080400 0x100>;
600			nvidia,ahub-cif-ids = <5 5>;
601			clocks = <&tegra_car TEGRA114_CLK_I2S1>;
602			resets = <&tegra_car 11>;
603			reset-names = "i2s";
604			status = "disabled";
605		};
606
607		tegra_i2s2: i2s@70080500 {
608			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
609			reg = <0x70080500 0x100>;
610			nvidia,ahub-cif-ids = <6 6>;
611			clocks = <&tegra_car TEGRA114_CLK_I2S2>;
612			resets = <&tegra_car 18>;
613			reset-names = "i2s";
614			status = "disabled";
615		};
616
617		tegra_i2s3: i2s@70080600 {
618			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
619			reg = <0x70080600 0x100>;
620			nvidia,ahub-cif-ids = <7 7>;
621			clocks = <&tegra_car TEGRA114_CLK_I2S3>;
622			resets = <&tegra_car 101>;
623			reset-names = "i2s";
624			status = "disabled";
625		};
626
627		tegra_i2s4: i2s@70080700 {
628			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
629			reg = <0x70080700 0x100>;
630			nvidia,ahub-cif-ids = <8 8>;
631			clocks = <&tegra_car TEGRA114_CLK_I2S4>;
632			resets = <&tegra_car 102>;
633			reset-names = "i2s";
634			status = "disabled";
635		};
636	};
637
638	mipi: mipi@700e3000 {
639		compatible = "nvidia,tegra114-mipi";
640		reg = <0x700e3000 0x100>;
641		clocks = <&tegra_car TEGRA114_CLK_MIPI_CAL>;
642		#nvidia,mipi-calibrate-cells = <1>;
643	};
644
645	sdhci@78000000 {
646		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
647		reg = <0x78000000 0x200>;
648		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
649		clocks = <&tegra_car TEGRA114_CLK_SDMMC1>;
650		resets = <&tegra_car 14>;
651		reset-names = "sdhci";
652		status = "disabled";
653	};
654
655	sdhci@78000200 {
656		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
657		reg = <0x78000200 0x200>;
658		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
659		clocks = <&tegra_car TEGRA114_CLK_SDMMC2>;
660		resets = <&tegra_car 9>;
661		reset-names = "sdhci";
662		status = "disabled";
663	};
664
665	sdhci@78000400 {
666		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
667		reg = <0x78000400 0x200>;
668		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
669		clocks = <&tegra_car TEGRA114_CLK_SDMMC3>;
670		resets = <&tegra_car 69>;
671		reset-names = "sdhci";
672		status = "disabled";
673	};
674
675	sdhci@78000600 {
676		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
677		reg = <0x78000600 0x200>;
678		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
679		clocks = <&tegra_car TEGRA114_CLK_SDMMC4>;
680		resets = <&tegra_car 15>;
681		reset-names = "sdhci";
682		status = "disabled";
683	};
684
685	usb@7d000000 {
686		compatible = "nvidia,tegra114-ehci", "nvidia,tegra30-ehci", "usb-ehci";
687		reg = <0x7d000000 0x4000>;
688		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
689		phy_type = "utmi";
690		clocks = <&tegra_car TEGRA114_CLK_USBD>;
691		resets = <&tegra_car 22>;
692		reset-names = "usb";
693		nvidia,phy = <&phy1>;
694		status = "disabled";
695	};
696
697	phy1: usb-phy@7d000000 {
698		compatible = "nvidia,tegra114-usb-phy", "nvidia,tegra30-usb-phy";
699		reg = <0x7d000000 0x4000 0x7d000000 0x4000>;
700		phy_type = "utmi";
701		clocks = <&tegra_car TEGRA114_CLK_USBD>,
702			 <&tegra_car TEGRA114_CLK_PLL_U>,
703			 <&tegra_car TEGRA114_CLK_USBD>;
704		clock-names = "reg", "pll_u", "utmi-pads";
705		resets = <&tegra_car 22>, <&tegra_car 22>;
706		reset-names = "usb", "utmi-pads";
707		nvidia,hssync-start-delay = <0>;
708		nvidia,idle-wait-delay = <17>;
709		nvidia,elastic-limit = <16>;
710		nvidia,term-range-adj = <6>;
711		nvidia,xcvr-setup = <9>;
712		nvidia,xcvr-lsfslew = <0>;
713		nvidia,xcvr-lsrslew = <3>;
714		nvidia,hssquelch-level = <2>;
715		nvidia,hsdiscon-level = <5>;
716		nvidia,xcvr-hsslew = <12>;
717		nvidia,has-utmi-pad-registers;
718		status = "disabled";
719	};
720
721	usb@7d008000 {
722		compatible = "nvidia,tegra114-ehci", "nvidia,tegra30-ehci", "usb-ehci";
723		reg = <0x7d008000 0x4000>;
724		interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
725		phy_type = "utmi";
726		clocks = <&tegra_car TEGRA114_CLK_USB3>;
727		resets = <&tegra_car 59>;
728		reset-names = "usb";
729		nvidia,phy = <&phy3>;
730		status = "disabled";
731	};
732
733	phy3: usb-phy@7d008000 {
734		compatible = "nvidia,tegra114-usb-phy", "nvidia,tegra30-usb-phy";
735		reg = <0x7d008000 0x4000 0x7d000000 0x4000>;
736		phy_type = "utmi";
737		clocks = <&tegra_car TEGRA114_CLK_USB3>,
738			 <&tegra_car TEGRA114_CLK_PLL_U>,
739			 <&tegra_car TEGRA114_CLK_USBD>;
740		clock-names = "reg", "pll_u", "utmi-pads";
741		resets = <&tegra_car 59>, <&tegra_car 22>;
742		reset-names = "usb", "utmi-pads";
743		nvidia,hssync-start-delay = <0>;
744		nvidia,idle-wait-delay = <17>;
745		nvidia,elastic-limit = <16>;
746		nvidia,term-range-adj = <6>;
747		nvidia,xcvr-setup = <9>;
748		nvidia,xcvr-lsfslew = <0>;
749		nvidia,xcvr-lsrslew = <3>;
750		nvidia,hssquelch-level = <2>;
751		nvidia,hsdiscon-level = <5>;
752		nvidia,xcvr-hsslew = <12>;
753		status = "disabled";
754	};
755
756	cpus {
757		#address-cells = <1>;
758		#size-cells = <0>;
759
760		cpu@0 {
761			device_type = "cpu";
762			compatible = "arm,cortex-a15";
763			reg = <0>;
764		};
765
766		cpu@1 {
767			device_type = "cpu";
768			compatible = "arm,cortex-a15";
769			reg = <1>;
770		};
771
772		cpu@2 {
773			device_type = "cpu";
774			compatible = "arm,cortex-a15";
775			reg = <2>;
776		};
777
778		cpu@3 {
779			device_type = "cpu";
780			compatible = "arm,cortex-a15";
781			reg = <3>;
782		};
783	};
784
785	timer {
786		compatible = "arm,armv7-timer";
787		interrupts =
788			<GIC_PPI 13
789				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
790			<GIC_PPI 14
791				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
792			<GIC_PPI 11
793				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
794			<GIC_PPI 10
795				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
796		interrupt-parent = <&gic>;
797	};
798};
v4.17
  1// SPDX-License-Identifier: GPL-2.0
  2#include <dt-bindings/clock/tegra114-car.h>
  3#include <dt-bindings/gpio/tegra-gpio.h>
  4#include <dt-bindings/memory/tegra114-mc.h>
  5#include <dt-bindings/pinctrl/pinctrl-tegra.h>
  6#include <dt-bindings/interrupt-controller/arm-gic.h>
  7
  8#include "skeleton.dtsi"
  9
 10/ {
 11	compatible = "nvidia,tegra114";
 12	interrupt-parent = <&lic>;
 
 
 
 
 
 
 
 13
 14	host1x@50000000 {
 15		compatible = "nvidia,tegra114-host1x", "simple-bus";
 16		reg = <0x50000000 0x00028000>;
 17		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
 18			     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
 19		clocks = <&tegra_car TEGRA114_CLK_HOST1X>;
 20		resets = <&tegra_car 28>;
 21		reset-names = "host1x";
 
 22
 23		#address-cells = <1>;
 24		#size-cells = <1>;
 25
 26		ranges = <0x54000000 0x54000000 0x01000000>;
 27
 28		gr2d@54140000 {
 29			compatible = "nvidia,tegra114-gr2d", "nvidia,tegra20-gr2d";
 30			reg = <0x54140000 0x00040000>;
 31			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
 32			clocks = <&tegra_car TEGRA114_CLK_GR2D>;
 33			resets = <&tegra_car 21>;
 34			reset-names = "2d";
 
 
 35		};
 36
 37		gr3d@54180000 {
 38			compatible = "nvidia,tegra114-gr3d", "nvidia,tegra20-gr3d";
 39			reg = <0x54180000 0x00040000>;
 40			clocks = <&tegra_car TEGRA114_CLK_GR3D>;
 41			resets = <&tegra_car 24>;
 42			reset-names = "3d";
 
 
 43		};
 44
 45		dc@54200000 {
 46			compatible = "nvidia,tegra114-dc", "nvidia,tegra20-dc";
 47			reg = <0x54200000 0x00040000>;
 48			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
 49			clocks = <&tegra_car TEGRA114_CLK_DISP1>,
 50				 <&tegra_car TEGRA114_CLK_PLL_P>;
 51			clock-names = "dc", "parent";
 52			resets = <&tegra_car 27>;
 53			reset-names = "dc";
 54
 55			iommus = <&mc TEGRA_SWGROUP_DC>;
 56
 57			nvidia,head = <0>;
 58
 59			rgb {
 60				status = "disabled";
 61			};
 62		};
 63
 64		dc@54240000 {
 65			compatible = "nvidia,tegra114-dc", "nvidia,tegra20-dc";
 66			reg = <0x54240000 0x00040000>;
 67			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
 68			clocks = <&tegra_car TEGRA114_CLK_DISP2>,
 69				 <&tegra_car TEGRA114_CLK_PLL_P>;
 70			clock-names = "dc", "parent";
 71			resets = <&tegra_car 26>;
 72			reset-names = "dc";
 73
 74			iommus = <&mc TEGRA_SWGROUP_DCB>;
 75
 76			nvidia,head = <1>;
 77
 78			rgb {
 79				status = "disabled";
 80			};
 81		};
 82
 83		hdmi@54280000 {
 84			compatible = "nvidia,tegra114-hdmi";
 85			reg = <0x54280000 0x00040000>;
 86			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
 87			clocks = <&tegra_car TEGRA114_CLK_HDMI>,
 88				 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
 89			clock-names = "hdmi", "parent";
 90			resets = <&tegra_car 51>;
 91			reset-names = "hdmi";
 92			status = "disabled";
 93		};
 94
 95		dsi@54300000 {
 96			compatible = "nvidia,tegra114-dsi";
 97			reg = <0x54300000 0x00040000>;
 98			clocks = <&tegra_car TEGRA114_CLK_DSIA>,
 99				 <&tegra_car TEGRA114_CLK_DSIALP>,
100				 <&tegra_car TEGRA114_CLK_PLL_D_OUT0>;
101			clock-names = "dsi", "lp", "parent";
102			resets = <&tegra_car 48>;
103			reset-names = "dsi";
104			nvidia,mipi-calibrate = <&mipi 0x060>; /* DSIA & DSIB pads */
105			status = "disabled";
106
107			#address-cells = <1>;
108			#size-cells = <0>;
109		};
110
111		dsi@54400000 {
112			compatible = "nvidia,tegra114-dsi";
113			reg = <0x54400000 0x00040000>;
114			clocks = <&tegra_car TEGRA114_CLK_DSIB>,
115				 <&tegra_car TEGRA114_CLK_DSIBLP>,
116				 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
117			clock-names = "dsi", "lp", "parent";
118			resets = <&tegra_car 82>;
119			reset-names = "dsi";
120			nvidia,mipi-calibrate = <&mipi 0x180>; /* DSIC & DSID pads */
121			status = "disabled";
122
123			#address-cells = <1>;
124			#size-cells = <0>;
125		};
126	};
127
128	gic: interrupt-controller@50041000 {
129		compatible = "arm,cortex-a15-gic";
130		#interrupt-cells = <3>;
131		interrupt-controller;
132		reg = <0x50041000 0x1000>,
133		      <0x50042000 0x1000>,
134		      <0x50044000 0x2000>,
135		      <0x50046000 0x2000>;
136		interrupts = <GIC_PPI 9
137			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
138		interrupt-parent = <&gic>;
139	};
140
141	lic: interrupt-controller@60004000 {
142		compatible = "nvidia,tegra114-ictlr", "nvidia,tegra30-ictlr";
143		reg = <0x60004000 0x100>,
144		      <0x60004100 0x50>,
145		      <0x60004200 0x50>,
146		      <0x60004300 0x50>,
147		      <0x60004400 0x50>;
148		interrupt-controller;
149		#interrupt-cells = <3>;
150		interrupt-parent = <&gic>;
151	};
152
153	timer@60005000 {
154		compatible = "nvidia,tegra114-timer", "nvidia,tegra30-timer", "nvidia,tegra20-timer";
155		reg = <0x60005000 0x400>;
156		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
157			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
158			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
159			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
160			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
161			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
162		clocks = <&tegra_car TEGRA114_CLK_TIMER>;
163	};
164
165	tegra_car: clock@60006000 {
166		compatible = "nvidia,tegra114-car";
167		reg = <0x60006000 0x1000>;
168		#clock-cells = <1>;
169		#reset-cells = <1>;
170	};
171
172	flow-controller@60007000 {
173		compatible = "nvidia,tegra114-flowctrl";
174		reg = <0x60007000 0x1000>;
175	};
176
177	apbdma: dma@6000a000 {
178		compatible = "nvidia,tegra114-apbdma";
179		reg = <0x6000a000 0x1400>;
180		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
181			     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
182			     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
183			     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
184			     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
185			     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
186			     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
187			     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
188			     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
189			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
190			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
191			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
192			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
193			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
194			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
195			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
196			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
197			     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
198			     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
199			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
200			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
201			     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
202			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
203			     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
204			     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
205			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
206			     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
207			     <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
208			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
209			     <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
210			     <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
211			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
212		clocks = <&tegra_car TEGRA114_CLK_APBDMA>;
213		resets = <&tegra_car 34>;
214		reset-names = "dma";
215		#dma-cells = <1>;
216	};
217
218	ahb: ahb@6000c000 {
219		compatible = "nvidia,tegra114-ahb", "nvidia,tegra30-ahb";
220		reg = <0x6000c000 0x150>;
221	};
222
223	gpio: gpio@6000d000 {
224		compatible = "nvidia,tegra114-gpio", "nvidia,tegra30-gpio";
225		reg = <0x6000d000 0x1000>;
226		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
227			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
228			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
229			     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
230			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
231			     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
232			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
233			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
234		#gpio-cells = <2>;
235		gpio-controller;
236		#interrupt-cells = <2>;
237		interrupt-controller;
238		/*
239		gpio-ranges = <&pinmux 0 0 246>;
240		*/
241	};
242
243	apbmisc@70000800 {
244		compatible = "nvidia,tegra114-apbmisc", "nvidia,tegra20-apbmisc";
245		reg = <0x70000800 0x64   /* Chip revision */
246		       0x70000008 0x04>; /* Strapping options */
247	};
248
249	pinmux: pinmux@70000868 {
250		compatible = "nvidia,tegra114-pinmux";
251		reg = <0x70000868 0x148		/* Pad control registers */
252		       0x70003000 0x40c>;	/* Mux registers */
253	};
254
255	/*
256	 * There are two serial driver i.e. 8250 based simple serial
257	 * driver and APB DMA based serial driver for higher baudrate
258	 * and performace. To enable the 8250 based driver, the compatible
259	 * is "nvidia,tegra114-uart", "nvidia,tegra20-uart" and to enable
260	 * the APB DMA based serial driver, the compatible is
261	 * "nvidia,tegra114-hsuart", "nvidia,tegra30-hsuart".
262	 */
263	uarta: serial@70006000 {
264		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
265		reg = <0x70006000 0x40>;
266		reg-shift = <2>;
267		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
268		clocks = <&tegra_car TEGRA114_CLK_UARTA>;
269		resets = <&tegra_car 6>;
270		reset-names = "serial";
271		dmas = <&apbdma 8>, <&apbdma 8>;
272		dma-names = "rx", "tx";
273		status = "disabled";
274	};
275
276	uartb: serial@70006040 {
277		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
278		reg = <0x70006040 0x40>;
279		reg-shift = <2>;
280		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
281		clocks = <&tegra_car TEGRA114_CLK_UARTB>;
282		resets = <&tegra_car 7>;
283		reset-names = "serial";
284		dmas = <&apbdma 9>, <&apbdma 9>;
285		dma-names = "rx", "tx";
286		status = "disabled";
287	};
288
289	uartc: serial@70006200 {
290		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
291		reg = <0x70006200 0x100>;
292		reg-shift = <2>;
293		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
294		clocks = <&tegra_car TEGRA114_CLK_UARTC>;
295		resets = <&tegra_car 55>;
296		reset-names = "serial";
297		dmas = <&apbdma 10>, <&apbdma 10>;
298		dma-names = "rx", "tx";
299		status = "disabled";
300	};
301
302	uartd: serial@70006300 {
303		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
304		reg = <0x70006300 0x100>;
305		reg-shift = <2>;
306		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
307		clocks = <&tegra_car TEGRA114_CLK_UARTD>;
308		resets = <&tegra_car 65>;
309		reset-names = "serial";
310		dmas = <&apbdma 19>, <&apbdma 19>;
311		dma-names = "rx", "tx";
312		status = "disabled";
313	};
314
315	pwm: pwm@7000a000 {
316		compatible = "nvidia,tegra114-pwm", "nvidia,tegra20-pwm";
317		reg = <0x7000a000 0x100>;
318		#pwm-cells = <2>;
319		clocks = <&tegra_car TEGRA114_CLK_PWM>;
320		resets = <&tegra_car 17>;
321		reset-names = "pwm";
322		status = "disabled";
323	};
324
325	i2c@7000c000 {
326		compatible = "nvidia,tegra114-i2c";
327		reg = <0x7000c000 0x100>;
328		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
329		#address-cells = <1>;
330		#size-cells = <0>;
331		clocks = <&tegra_car TEGRA114_CLK_I2C1>;
332		clock-names = "div-clk";
333		resets = <&tegra_car 12>;
334		reset-names = "i2c";
335		dmas = <&apbdma 21>, <&apbdma 21>;
336		dma-names = "rx", "tx";
337		status = "disabled";
338	};
339
340	i2c@7000c400 {
341		compatible = "nvidia,tegra114-i2c";
342		reg = <0x7000c400 0x100>;
343		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
344		#address-cells = <1>;
345		#size-cells = <0>;
346		clocks = <&tegra_car TEGRA114_CLK_I2C2>;
347		clock-names = "div-clk";
348		resets = <&tegra_car 54>;
349		reset-names = "i2c";
350		dmas = <&apbdma 22>, <&apbdma 22>;
351		dma-names = "rx", "tx";
352		status = "disabled";
353	};
354
355	i2c@7000c500 {
356		compatible = "nvidia,tegra114-i2c";
357		reg = <0x7000c500 0x100>;
358		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
359		#address-cells = <1>;
360		#size-cells = <0>;
361		clocks = <&tegra_car TEGRA114_CLK_I2C3>;
362		clock-names = "div-clk";
363		resets = <&tegra_car 67>;
364		reset-names = "i2c";
365		dmas = <&apbdma 23>, <&apbdma 23>;
366		dma-names = "rx", "tx";
367		status = "disabled";
368	};
369
370	i2c@7000c700 {
371		compatible = "nvidia,tegra114-i2c";
372		reg = <0x7000c700 0x100>;
373		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
374		#address-cells = <1>;
375		#size-cells = <0>;
376		clocks = <&tegra_car TEGRA114_CLK_I2C4>;
377		clock-names = "div-clk";
378		resets = <&tegra_car 103>;
379		reset-names = "i2c";
380		dmas = <&apbdma 26>, <&apbdma 26>;
381		dma-names = "rx", "tx";
382		status = "disabled";
383	};
384
385	i2c@7000d000 {
386		compatible = "nvidia,tegra114-i2c";
387		reg = <0x7000d000 0x100>;
388		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
389		#address-cells = <1>;
390		#size-cells = <0>;
391		clocks = <&tegra_car TEGRA114_CLK_I2C5>;
392		clock-names = "div-clk";
393		resets = <&tegra_car 47>;
394		reset-names = "i2c";
395		dmas = <&apbdma 24>, <&apbdma 24>;
396		dma-names = "rx", "tx";
397		status = "disabled";
398	};
399
400	spi@7000d400 {
401		compatible = "nvidia,tegra114-spi";
402		reg = <0x7000d400 0x200>;
403		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
404		#address-cells = <1>;
405		#size-cells = <0>;
406		clocks = <&tegra_car TEGRA114_CLK_SBC1>;
407		clock-names = "spi";
408		resets = <&tegra_car 41>;
409		reset-names = "spi";
410		dmas = <&apbdma 15>, <&apbdma 15>;
411		dma-names = "rx", "tx";
412		status = "disabled";
413	};
414
415	spi@7000d600 {
416		compatible = "nvidia,tegra114-spi";
417		reg = <0x7000d600 0x200>;
418		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
419		#address-cells = <1>;
420		#size-cells = <0>;
421		clocks = <&tegra_car TEGRA114_CLK_SBC2>;
422		clock-names = "spi";
423		resets = <&tegra_car 44>;
424		reset-names = "spi";
425		dmas = <&apbdma 16>, <&apbdma 16>;
426		dma-names = "rx", "tx";
427		status = "disabled";
428	};
429
430	spi@7000d800 {
431		compatible = "nvidia,tegra114-spi";
432		reg = <0x7000d800 0x200>;
433		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
434		#address-cells = <1>;
435		#size-cells = <0>;
436		clocks = <&tegra_car TEGRA114_CLK_SBC3>;
437		clock-names = "spi";
438		resets = <&tegra_car 46>;
439		reset-names = "spi";
440		dmas = <&apbdma 17>, <&apbdma 17>;
441		dma-names = "rx", "tx";
442		status = "disabled";
443	};
444
445	spi@7000da00 {
446		compatible = "nvidia,tegra114-spi";
447		reg = <0x7000da00 0x200>;
448		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
449		#address-cells = <1>;
450		#size-cells = <0>;
451		clocks = <&tegra_car TEGRA114_CLK_SBC4>;
452		clock-names = "spi";
453		resets = <&tegra_car 68>;
454		reset-names = "spi";
455		dmas = <&apbdma 18>, <&apbdma 18>;
456		dma-names = "rx", "tx";
457		status = "disabled";
458	};
459
460	spi@7000dc00 {
461		compatible = "nvidia,tegra114-spi";
462		reg = <0x7000dc00 0x200>;
463		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
464		#address-cells = <1>;
465		#size-cells = <0>;
466		clocks = <&tegra_car TEGRA114_CLK_SBC5>;
467		clock-names = "spi";
468		resets = <&tegra_car 104>;
469		reset-names = "spi";
470		dmas = <&apbdma 27>, <&apbdma 27>;
471		dma-names = "rx", "tx";
472		status = "disabled";
473	};
474
475	spi@7000de00 {
476		compatible = "nvidia,tegra114-spi";
477		reg = <0x7000de00 0x200>;
478		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
479		#address-cells = <1>;
480		#size-cells = <0>;
481		clocks = <&tegra_car TEGRA114_CLK_SBC6>;
482		clock-names = "spi";
483		resets = <&tegra_car 105>;
484		reset-names = "spi";
485		dmas = <&apbdma 28>, <&apbdma 28>;
486		dma-names = "rx", "tx";
487		status = "disabled";
488	};
489
490	rtc@7000e000 {
491		compatible = "nvidia,tegra114-rtc", "nvidia,tegra20-rtc";
492		reg = <0x7000e000 0x100>;
493		interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
494		clocks = <&tegra_car TEGRA114_CLK_RTC>;
495	};
496
497	kbc@7000e200 {
498		compatible = "nvidia,tegra114-kbc";
499		reg = <0x7000e200 0x100>;
500		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
501		clocks = <&tegra_car TEGRA114_CLK_KBC>;
502		resets = <&tegra_car 36>;
503		reset-names = "kbc";
504		status = "disabled";
505	};
506
507	pmc@7000e400 {
508		compatible = "nvidia,tegra114-pmc";
509		reg = <0x7000e400 0x400>;
510		clocks = <&tegra_car TEGRA114_CLK_PCLK>, <&clk32k_in>;
511		clock-names = "pclk", "clk32k_in";
512	};
513
514	fuse@7000f800 {
515		compatible = "nvidia,tegra114-efuse";
516		reg = <0x7000f800 0x400>;
517		clocks = <&tegra_car TEGRA114_CLK_FUSE>;
518		clock-names = "fuse";
519		resets = <&tegra_car 39>;
520		reset-names = "fuse";
521	};
522
523	mc: memory-controller@70019000 {
524		compatible = "nvidia,tegra114-mc";
525		reg = <0x70019000 0x1000>;
526		clocks = <&tegra_car TEGRA114_CLK_MC>;
527		clock-names = "mc";
528
529		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
530
531		#iommu-cells = <1>;
532	};
533
534	ahub@70080000 {
535		compatible = "nvidia,tegra114-ahub";
536		reg = <0x70080000 0x200>,
537		      <0x70080200 0x100>,
538		      <0x70081000 0x200>;
539		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
540		clocks = <&tegra_car TEGRA114_CLK_D_AUDIO>,
541			 <&tegra_car TEGRA114_CLK_APBIF>;
542		clock-names = "d_audio", "apbif";
543		resets = <&tegra_car 106>, /* d_audio */
544			 <&tegra_car 107>, /* apbif */
545			 <&tegra_car 30>,  /* i2s0 */
546			 <&tegra_car 11>,  /* i2s1 */
547			 <&tegra_car 18>,  /* i2s2 */
548			 <&tegra_car 101>, /* i2s3 */
549			 <&tegra_car 102>, /* i2s4 */
550			 <&tegra_car 108>, /* dam0 */
551			 <&tegra_car 109>, /* dam1 */
552			 <&tegra_car 110>, /* dam2 */
553			 <&tegra_car 10>,  /* spdif */
554			 <&tegra_car 153>, /* amx */
555			 <&tegra_car 154>; /* adx */
556		reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
557			      "i2s3", "i2s4", "dam0", "dam1", "dam2",
558			      "spdif", "amx", "adx";
559		dmas = <&apbdma 1>, <&apbdma 1>,
560		       <&apbdma 2>, <&apbdma 2>,
561		       <&apbdma 3>, <&apbdma 3>,
562		       <&apbdma 4>, <&apbdma 4>,
563		       <&apbdma 6>, <&apbdma 6>,
564		       <&apbdma 7>, <&apbdma 7>,
565		       <&apbdma 12>, <&apbdma 12>,
566		       <&apbdma 13>, <&apbdma 13>,
567		       <&apbdma 14>, <&apbdma 14>,
568		       <&apbdma 29>, <&apbdma 29>;
569		dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
570			    "rx3", "tx3", "rx4", "tx4", "rx5", "tx5",
571			    "rx6", "tx6", "rx7", "tx7", "rx8", "tx8",
572			    "rx9", "tx9";
573		ranges;
574		#address-cells = <1>;
575		#size-cells = <1>;
576
577		tegra_i2s0: i2s@70080300 {
578			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
579			reg = <0x70080300 0x100>;
580			nvidia,ahub-cif-ids = <4 4>;
581			clocks = <&tegra_car TEGRA114_CLK_I2S0>;
582			resets = <&tegra_car 30>;
583			reset-names = "i2s";
584			status = "disabled";
585		};
586
587		tegra_i2s1: i2s@70080400 {
588			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
589			reg = <0x70080400 0x100>;
590			nvidia,ahub-cif-ids = <5 5>;
591			clocks = <&tegra_car TEGRA114_CLK_I2S1>;
592			resets = <&tegra_car 11>;
593			reset-names = "i2s";
594			status = "disabled";
595		};
596
597		tegra_i2s2: i2s@70080500 {
598			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
599			reg = <0x70080500 0x100>;
600			nvidia,ahub-cif-ids = <6 6>;
601			clocks = <&tegra_car TEGRA114_CLK_I2S2>;
602			resets = <&tegra_car 18>;
603			reset-names = "i2s";
604			status = "disabled";
605		};
606
607		tegra_i2s3: i2s@70080600 {
608			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
609			reg = <0x70080600 0x100>;
610			nvidia,ahub-cif-ids = <7 7>;
611			clocks = <&tegra_car TEGRA114_CLK_I2S3>;
612			resets = <&tegra_car 101>;
613			reset-names = "i2s";
614			status = "disabled";
615		};
616
617		tegra_i2s4: i2s@70080700 {
618			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
619			reg = <0x70080700 0x100>;
620			nvidia,ahub-cif-ids = <8 8>;
621			clocks = <&tegra_car TEGRA114_CLK_I2S4>;
622			resets = <&tegra_car 102>;
623			reset-names = "i2s";
624			status = "disabled";
625		};
626	};
627
628	mipi: mipi@700e3000 {
629		compatible = "nvidia,tegra114-mipi";
630		reg = <0x700e3000 0x100>;
631		clocks = <&tegra_car TEGRA114_CLK_MIPI_CAL>;
632		#nvidia,mipi-calibrate-cells = <1>;
633	};
634
635	sdhci@78000000 {
636		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
637		reg = <0x78000000 0x200>;
638		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
639		clocks = <&tegra_car TEGRA114_CLK_SDMMC1>;
640		resets = <&tegra_car 14>;
641		reset-names = "sdhci";
642		status = "disabled";
643	};
644
645	sdhci@78000200 {
646		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
647		reg = <0x78000200 0x200>;
648		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
649		clocks = <&tegra_car TEGRA114_CLK_SDMMC2>;
650		resets = <&tegra_car 9>;
651		reset-names = "sdhci";
652		status = "disabled";
653	};
654
655	sdhci@78000400 {
656		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
657		reg = <0x78000400 0x200>;
658		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
659		clocks = <&tegra_car TEGRA114_CLK_SDMMC3>;
660		resets = <&tegra_car 69>;
661		reset-names = "sdhci";
662		status = "disabled";
663	};
664
665	sdhci@78000600 {
666		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
667		reg = <0x78000600 0x200>;
668		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
669		clocks = <&tegra_car TEGRA114_CLK_SDMMC4>;
670		resets = <&tegra_car 15>;
671		reset-names = "sdhci";
672		status = "disabled";
673	};
674
675	usb@7d000000 {
676		compatible = "nvidia,tegra114-ehci", "nvidia,tegra30-ehci", "usb-ehci";
677		reg = <0x7d000000 0x4000>;
678		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
679		phy_type = "utmi";
680		clocks = <&tegra_car TEGRA114_CLK_USBD>;
681		resets = <&tegra_car 22>;
682		reset-names = "usb";
683		nvidia,phy = <&phy1>;
684		status = "disabled";
685	};
686
687	phy1: usb-phy@7d000000 {
688		compatible = "nvidia,tegra114-usb-phy", "nvidia,tegra30-usb-phy";
689		reg = <0x7d000000 0x4000 0x7d000000 0x4000>;
690		phy_type = "utmi";
691		clocks = <&tegra_car TEGRA114_CLK_USBD>,
692			 <&tegra_car TEGRA114_CLK_PLL_U>,
693			 <&tegra_car TEGRA114_CLK_USBD>;
694		clock-names = "reg", "pll_u", "utmi-pads";
695		resets = <&tegra_car 22>, <&tegra_car 22>;
696		reset-names = "usb", "utmi-pads";
697		nvidia,hssync-start-delay = <0>;
698		nvidia,idle-wait-delay = <17>;
699		nvidia,elastic-limit = <16>;
700		nvidia,term-range-adj = <6>;
701		nvidia,xcvr-setup = <9>;
702		nvidia,xcvr-lsfslew = <0>;
703		nvidia,xcvr-lsrslew = <3>;
704		nvidia,hssquelch-level = <2>;
705		nvidia,hsdiscon-level = <5>;
706		nvidia,xcvr-hsslew = <12>;
707		nvidia,has-utmi-pad-registers;
708		status = "disabled";
709	};
710
711	usb@7d008000 {
712		compatible = "nvidia,tegra114-ehci", "nvidia,tegra30-ehci", "usb-ehci";
713		reg = <0x7d008000 0x4000>;
714		interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
715		phy_type = "utmi";
716		clocks = <&tegra_car TEGRA114_CLK_USB3>;
717		resets = <&tegra_car 59>;
718		reset-names = "usb";
719		nvidia,phy = <&phy3>;
720		status = "disabled";
721	};
722
723	phy3: usb-phy@7d008000 {
724		compatible = "nvidia,tegra114-usb-phy", "nvidia,tegra30-usb-phy";
725		reg = <0x7d008000 0x4000 0x7d000000 0x4000>;
726		phy_type = "utmi";
727		clocks = <&tegra_car TEGRA114_CLK_USB3>,
728			 <&tegra_car TEGRA114_CLK_PLL_U>,
729			 <&tegra_car TEGRA114_CLK_USBD>;
730		clock-names = "reg", "pll_u", "utmi-pads";
731		resets = <&tegra_car 59>, <&tegra_car 22>;
732		reset-names = "usb", "utmi-pads";
733		nvidia,hssync-start-delay = <0>;
734		nvidia,idle-wait-delay = <17>;
735		nvidia,elastic-limit = <16>;
736		nvidia,term-range-adj = <6>;
737		nvidia,xcvr-setup = <9>;
738		nvidia,xcvr-lsfslew = <0>;
739		nvidia,xcvr-lsrslew = <3>;
740		nvidia,hssquelch-level = <2>;
741		nvidia,hsdiscon-level = <5>;
742		nvidia,xcvr-hsslew = <12>;
743		status = "disabled";
744	};
745
746	cpus {
747		#address-cells = <1>;
748		#size-cells = <0>;
749
750		cpu@0 {
751			device_type = "cpu";
752			compatible = "arm,cortex-a15";
753			reg = <0>;
754		};
755
756		cpu@1 {
757			device_type = "cpu";
758			compatible = "arm,cortex-a15";
759			reg = <1>;
760		};
761
762		cpu@2 {
763			device_type = "cpu";
764			compatible = "arm,cortex-a15";
765			reg = <2>;
766		};
767
768		cpu@3 {
769			device_type = "cpu";
770			compatible = "arm,cortex-a15";
771			reg = <3>;
772		};
773	};
774
775	timer {
776		compatible = "arm,armv7-timer";
777		interrupts =
778			<GIC_PPI 13
779				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
780			<GIC_PPI 14
781				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
782			<GIC_PPI 11
783				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
784			<GIC_PPI 10
785				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
786		interrupt-parent = <&gic>;
787	};
788};