Loading...
1// SPDX-License-Identifier: GPL-2.0+
2//
3// Copyright 2013 Greg Ungerer <gerg@uclinux.org>
4// Copyright 2011 Freescale Semiconductor, Inc.
5// Copyright 2011 Linaro Ltd.
6
7#include "imx50-pinfunc.h"
8#include <dt-bindings/gpio/gpio.h>
9#include <dt-bindings/clock/imx5-clock.h>
10
11/ {
12 #address-cells = <1>;
13 #size-cells = <1>;
14 /*
15 * The decompressor and also some bootloaders rely on a
16 * pre-existing /chosen node to be available to insert the
17 * command line and merge other ATAGS info.
18 */
19 chosen {};
20
21 aliases {
22 ethernet0 = &fec;
23 gpio0 = &gpio1;
24 gpio1 = &gpio2;
25 gpio2 = &gpio3;
26 gpio3 = &gpio4;
27 gpio4 = &gpio5;
28 gpio5 = &gpio6;
29 i2c0 = &i2c1;
30 i2c1 = &i2c2;
31 i2c2 = &i2c3;
32 mmc0 = &esdhc1;
33 mmc1 = &esdhc2;
34 mmc2 = &esdhc3;
35 mmc3 = &esdhc4;
36 serial0 = &uart1;
37 serial1 = &uart2;
38 serial2 = &uart3;
39 serial3 = &uart4;
40 serial4 = &uart5;
41 spi0 = &ecspi1;
42 spi1 = &ecspi2;
43 spi2 = &cspi;
44 };
45
46 cpus {
47 #address-cells = <1>;
48 #size-cells = <0>;
49 cpu@0 {
50 device_type = "cpu";
51 compatible = "arm,cortex-a8";
52 reg = <0x0>;
53 };
54 };
55
56 tzic: tz-interrupt-controller@fffc000 {
57 compatible = "fsl,imx50-tzic", "fsl,imx53-tzic", "fsl,tzic";
58 interrupt-controller;
59 #interrupt-cells = <1>;
60 reg = <0x0fffc000 0x4000>;
61 };
62
63 clocks {
64 ckil {
65 compatible = "fsl,imx-ckil", "fixed-clock";
66 #clock-cells = <0>;
67 clock-frequency = <32768>;
68 };
69
70 ckih1 {
71 compatible = "fsl,imx-ckih1", "fixed-clock";
72 #clock-cells = <0>;
73 clock-frequency = <22579200>;
74 };
75
76 ckih2 {
77 compatible = "fsl,imx-ckih2", "fixed-clock";
78 #clock-cells = <0>;
79 clock-frequency = <0>;
80 };
81
82 osc {
83 compatible = "fsl,imx-osc", "fixed-clock";
84 #clock-cells = <0>;
85 clock-frequency = <24000000>;
86 };
87 };
88
89 usbphy0: usbphy-0 {
90 compatible = "usb-nop-xceiv";
91 clocks = <&clks IMX5_CLK_USB_PHY1_GATE>;
92 clock-names = "main_clk";
93 #phy-cells = <0>;
94 status = "okay";
95 };
96
97 soc {
98 #address-cells = <1>;
99 #size-cells = <1>;
100 compatible = "simple-bus";
101 interrupt-parent = <&tzic>;
102 ranges;
103
104 aips@50000000 { /* AIPS1 */
105 compatible = "fsl,aips-bus", "simple-bus";
106 #address-cells = <1>;
107 #size-cells = <1>;
108 reg = <0x50000000 0x10000000>;
109 ranges;
110
111 spba@50000000 {
112 compatible = "fsl,spba-bus", "simple-bus";
113 #address-cells = <1>;
114 #size-cells = <1>;
115 reg = <0x50000000 0x40000>;
116 ranges;
117
118 esdhc1: esdhc@50004000 {
119 compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
120 reg = <0x50004000 0x4000>;
121 interrupts = <1>;
122 clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>,
123 <&clks IMX5_CLK_DUMMY>,
124 <&clks IMX5_CLK_ESDHC1_PER_GATE>;
125 clock-names = "ipg", "ahb", "per";
126 bus-width = <4>;
127 status = "disabled";
128 };
129
130 esdhc2: esdhc@50008000 {
131 compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
132 reg = <0x50008000 0x4000>;
133 interrupts = <2>;
134 clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>,
135 <&clks IMX5_CLK_DUMMY>,
136 <&clks IMX5_CLK_ESDHC2_PER_GATE>;
137 clock-names = "ipg", "ahb", "per";
138 bus-width = <4>;
139 status = "disabled";
140 };
141
142 uart3: serial@5000c000 {
143 compatible = "fsl,imx50-uart", "fsl,imx21-uart";
144 reg = <0x5000c000 0x4000>;
145 interrupts = <33>;
146 clocks = <&clks IMX5_CLK_UART3_IPG_GATE>,
147 <&clks IMX5_CLK_UART3_PER_GATE>;
148 clock-names = "ipg", "per";
149 status = "disabled";
150 };
151
152 ecspi1: spi@50010000 {
153 #address-cells = <1>;
154 #size-cells = <0>;
155 compatible = "fsl,imx50-ecspi", "fsl,imx51-ecspi";
156 reg = <0x50010000 0x4000>;
157 interrupts = <36>;
158 clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>,
159 <&clks IMX5_CLK_ECSPI1_PER_GATE>;
160 clock-names = "ipg", "per";
161 status = "disabled";
162 };
163
164 ssi2: ssi@50014000 {
165 #sound-dai-cells = <0>;
166 compatible = "fsl,imx50-ssi",
167 "fsl,imx51-ssi",
168 "fsl,imx21-ssi";
169 reg = <0x50014000 0x4000>;
170 interrupts = <30>;
171 clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>;
172 dmas = <&sdma 24 1 0>,
173 <&sdma 25 1 0>;
174 dma-names = "rx", "tx";
175 fsl,fifo-depth = <15>;
176 status = "disabled";
177 };
178
179 esdhc3: esdhc@50020000 {
180 compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
181 reg = <0x50020000 0x4000>;
182 interrupts = <3>;
183 clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>,
184 <&clks IMX5_CLK_DUMMY>,
185 <&clks IMX5_CLK_ESDHC3_PER_GATE>;
186 clock-names = "ipg", "ahb", "per";
187 bus-width = <4>;
188 status = "disabled";
189 };
190
191 esdhc4: esdhc@50024000 {
192 compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
193 reg = <0x50024000 0x4000>;
194 interrupts = <4>;
195 clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>,
196 <&clks IMX5_CLK_DUMMY>,
197 <&clks IMX5_CLK_ESDHC4_PER_GATE>;
198 clock-names = "ipg", "ahb", "per";
199 bus-width = <4>;
200 status = "disabled";
201 };
202 };
203
204 usbotg: usb@53f80000 {
205 compatible = "fsl,imx50-usb", "fsl,imx27-usb";
206 reg = <0x53f80000 0x0200>;
207 interrupts = <18>;
208 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
209 fsl,usbphy = <&usbphy0>;
210 status = "disabled";
211 };
212
213 usbh1: usb@53f80200 {
214 compatible = "fsl,imx50-usb", "fsl,imx27-usb";
215 reg = <0x53f80200 0x0200>;
216 interrupts = <14>;
217 clocks = <&clks IMX5_CLK_USB_PHY2_GATE>;
218 dr_mode = "host";
219 status = "disabled";
220 };
221
222 gpio1: gpio@53f84000 {
223 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
224 reg = <0x53f84000 0x4000>;
225 interrupts = <50 51>;
226 gpio-controller;
227 #gpio-cells = <2>;
228 interrupt-controller;
229 #interrupt-cells = <2>;
230 gpio-ranges = <&iomuxc 0 151 28>;
231 };
232
233 gpio2: gpio@53f88000 {
234 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
235 reg = <0x53f88000 0x4000>;
236 interrupts = <52 53>;
237 gpio-controller;
238 #gpio-cells = <2>;
239 interrupt-controller;
240 #interrupt-cells = <2>;
241 gpio-ranges = <&iomuxc 0 75 8>, <&iomuxc 8 100 8>,
242 <&iomuxc 16 83 1>, <&iomuxc 17 85 1>,
243 <&iomuxc 18 87 1>, <&iomuxc 19 84 1>,
244 <&iomuxc 20 88 1>, <&iomuxc 21 86 1>;
245 };
246
247 gpio3: gpio@53f8c000 {
248 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
249 reg = <0x53f8c000 0x4000>;
250 interrupts = <54 55>;
251 gpio-controller;
252 #gpio-cells = <2>;
253 interrupt-controller;
254 #interrupt-cells = <2>;
255 gpio-ranges = <&iomuxc 0 108 32>;
256 };
257
258 gpio4: gpio@53f90000 {
259 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
260 reg = <0x53f90000 0x4000>;
261 interrupts = <56 57>;
262 gpio-controller;
263 #gpio-cells = <2>;
264 interrupt-controller;
265 #interrupt-cells = <2>;
266 gpio-ranges = <&iomuxc 0 8 8>, <&iomuxc 8 45 12>,
267 <&iomuxc 20 140 11>;
268 };
269
270 wdog1: wdog@53f98000 {
271 compatible = "fsl,imx50-wdt", "fsl,imx21-wdt";
272 reg = <0x53f98000 0x4000>;
273 interrupts = <58>;
274 clocks = <&clks IMX5_CLK_DUMMY>;
275 };
276
277 gpt: timer@53fa0000 {
278 compatible = "fsl,imx50-gpt", "fsl,imx31-gpt";
279 reg = <0x53fa0000 0x4000>;
280 interrupts = <39>;
281 clocks = <&clks IMX5_CLK_GPT_IPG_GATE>,
282 <&clks IMX5_CLK_GPT_HF_GATE>;
283 clock-names = "ipg", "per";
284 };
285
286 iomuxc: iomuxc@53fa8000 {
287 compatible = "fsl,imx50-iomuxc", "fsl,imx53-iomuxc";
288 reg = <0x53fa8000 0x4000>;
289 };
290
291 gpr: iomuxc-gpr@53fa8000 {
292 compatible = "fsl,imx50-iomuxc-gpr", "syscon";
293 reg = <0x53fa8000 0xc>;
294 };
295
296 pwm1: pwm@53fb4000 {
297 #pwm-cells = <2>;
298 compatible = "fsl,imx50-pwm", "fsl,imx27-pwm";
299 reg = <0x53fb4000 0x4000>;
300 clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>,
301 <&clks IMX5_CLK_PWM1_HF_GATE>;
302 clock-names = "ipg", "per";
303 interrupts = <61>;
304 };
305
306 pwm2: pwm@53fb8000 {
307 #pwm-cells = <2>;
308 compatible = "fsl,imx50-pwm", "fsl,imx27-pwm";
309 reg = <0x53fb8000 0x4000>;
310 clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>,
311 <&clks IMX5_CLK_PWM2_HF_GATE>;
312 clock-names = "ipg", "per";
313 interrupts = <94>;
314 };
315
316 uart1: serial@53fbc000 {
317 compatible = "fsl,imx50-uart", "fsl,imx21-uart";
318 reg = <0x53fbc000 0x4000>;
319 interrupts = <31>;
320 clocks = <&clks IMX5_CLK_UART1_IPG_GATE>,
321 <&clks IMX5_CLK_UART1_PER_GATE>;
322 clock-names = "ipg", "per";
323 status = "disabled";
324 };
325
326 uart2: serial@53fc0000 {
327 compatible = "fsl,imx50-uart", "fsl,imx21-uart";
328 reg = <0x53fc0000 0x4000>;
329 interrupts = <32>;
330 clocks = <&clks IMX5_CLK_UART2_IPG_GATE>,
331 <&clks IMX5_CLK_UART2_PER_GATE>;
332 clock-names = "ipg", "per";
333 status = "disabled";
334 };
335
336 src: src@53fd0000 {
337 compatible = "fsl,imx50-src", "fsl,imx51-src";
338 reg = <0x53fd0000 0x4000>;
339 #reset-cells = <1>;
340 };
341
342 clks: ccm@53fd4000{
343 compatible = "fsl,imx50-ccm";
344 reg = <0x53fd4000 0x4000>;
345 interrupts = <0 71 0x04 0 72 0x04>;
346 #clock-cells = <1>;
347 };
348
349 gpio5: gpio@53fdc000 {
350 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
351 reg = <0x53fdc000 0x4000>;
352 interrupts = <103 104>;
353 gpio-controller;
354 #gpio-cells = <2>;
355 interrupt-controller;
356 #interrupt-cells = <2>;
357 gpio-ranges = <&iomuxc 0 57 18>, <&iomuxc 18 89 11>;
358 };
359
360 gpio6: gpio@53fe0000 {
361 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
362 reg = <0x53fe0000 0x4000>;
363 interrupts = <105 106>;
364 gpio-controller;
365 #gpio-cells = <2>;
366 interrupt-controller;
367 #interrupt-cells = <2>;
368 gpio-ranges = <&iomuxc 0 27 18>, <&iomuxc 18 16 11>;
369 };
370
371 i2c3: i2c@53fec000 {
372 #address-cells = <1>;
373 #size-cells = <0>;
374 compatible = "fsl,imx50-i2c", "fsl,imx21-i2c";
375 reg = <0x53fec000 0x4000>;
376 interrupts = <64>;
377 clocks = <&clks IMX5_CLK_I2C3_GATE>;
378 status = "disabled";
379 };
380
381 uart4: serial@53ff0000 {
382 compatible = "fsl,imx50-uart", "fsl,imx21-uart";
383 reg = <0x53ff0000 0x4000>;
384 interrupts = <13>;
385 clocks = <&clks IMX5_CLK_UART4_IPG_GATE>,
386 <&clks IMX5_CLK_UART4_PER_GATE>;
387 clock-names = "ipg", "per";
388 status = "disabled";
389 };
390 };
391
392 aips@60000000 { /* AIPS2 */
393 compatible = "fsl,aips-bus", "simple-bus";
394 #address-cells = <1>;
395 #size-cells = <1>;
396 reg = <0x60000000 0x10000000>;
397 ranges;
398
399 uart5: serial@63f90000 {
400 compatible = "fsl,imx50-uart", "fsl,imx21-uart";
401 reg = <0x63f90000 0x4000>;
402 interrupts = <86>;
403 clocks = <&clks IMX5_CLK_UART5_IPG_GATE>,
404 <&clks IMX5_CLK_UART5_PER_GATE>;
405 clock-names = "ipg", "per";
406 status = "disabled";
407 };
408
409 owire: owire@63fa4000 {
410 compatible = "fsl,imx50-owire", "fsl,imx21-owire";
411 reg = <0x63fa4000 0x4000>;
412 clocks = <&clks IMX5_CLK_OWIRE_GATE>;
413 status = "disabled";
414 };
415
416 ecspi2: spi@63fac000 {
417 #address-cells = <1>;
418 #size-cells = <0>;
419 compatible = "fsl,imx50-ecspi", "fsl,imx51-ecspi";
420 reg = <0x63fac000 0x4000>;
421 interrupts = <37>;
422 clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>,
423 <&clks IMX5_CLK_ECSPI2_PER_GATE>;
424 clock-names = "ipg", "per";
425 status = "disabled";
426 };
427
428 sdma: sdma@63fb0000 {
429 compatible = "fsl,imx50-sdma", "fsl,imx35-sdma";
430 reg = <0x63fb0000 0x4000>;
431 interrupts = <6>;
432 clocks = <&clks IMX5_CLK_SDMA_GATE>,
433 <&clks IMX5_CLK_AHB>;
434 clock-names = "ipg", "ahb";
435 #dma-cells = <3>;
436 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx50.bin";
437 };
438
439 cspi: spi@63fc0000 {
440 #address-cells = <1>;
441 #size-cells = <0>;
442 compatible = "fsl,imx50-cspi", "fsl,imx35-cspi";
443 reg = <0x63fc0000 0x4000>;
444 interrupts = <38>;
445 clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>,
446 <&clks IMX5_CLK_CSPI_IPG_GATE>;
447 clock-names = "ipg", "per";
448 status = "disabled";
449 };
450
451 i2c2: i2c@63fc4000 {
452 #address-cells = <1>;
453 #size-cells = <0>;
454 compatible = "fsl,imx50-i2c", "fsl,imx21-i2c";
455 reg = <0x63fc4000 0x4000>;
456 interrupts = <63>;
457 clocks = <&clks IMX5_CLK_I2C2_GATE>;
458 status = "disabled";
459 };
460
461 i2c1: i2c@63fc8000 {
462 #address-cells = <1>;
463 #size-cells = <0>;
464 compatible = "fsl,imx50-i2c", "fsl,imx21-i2c";
465 reg = <0x63fc8000 0x4000>;
466 interrupts = <62>;
467 clocks = <&clks IMX5_CLK_I2C1_GATE>;
468 status = "disabled";
469 };
470
471 ssi1: ssi@63fcc000 {
472 #sound-dai-cells = <0>;
473 compatible = "fsl,imx50-ssi", "fsl,imx51-ssi",
474 "fsl,imx21-ssi";
475 reg = <0x63fcc000 0x4000>;
476 interrupts = <29>;
477 clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>;
478 dmas = <&sdma 28 0 0>,
479 <&sdma 29 0 0>;
480 dma-names = "rx", "tx";
481 fsl,fifo-depth = <15>;
482 status = "disabled";
483 };
484
485 audmux: audmux@63fd0000 {
486 compatible = "fsl,imx50-audmux", "fsl,imx31-audmux";
487 reg = <0x63fd0000 0x4000>;
488 status = "disabled";
489 };
490
491 fec: ethernet@63fec000 {
492 compatible = "fsl,imx53-fec", "fsl,imx25-fec";
493 reg = <0x63fec000 0x4000>;
494 interrupts = <87>;
495 clocks = <&clks IMX5_CLK_FEC_GATE>,
496 <&clks IMX5_CLK_FEC_GATE>,
497 <&clks IMX5_CLK_FEC_GATE>;
498 clock-names = "ipg", "ahb", "ptp";
499 status = "disabled";
500 };
501 };
502 };
503};
1/*
2 * Copyright 2013 Greg Ungerer <gerg@uclinux.org>
3 * Copyright 2011 Freescale Semiconductor, Inc.
4 * Copyright 2011 Linaro Ltd.
5 *
6 * The code contained herein is licensed under the GNU General Public
7 * License. You may obtain a copy of the GNU General Public License
8 * Version 2 or later at the following locations:
9 *
10 * http://www.opensource.org/licenses/gpl-license.html
11 * http://www.gnu.org/copyleft/gpl.html
12 */
13
14#include "imx50-pinfunc.h"
15#include <dt-bindings/gpio/gpio.h>
16#include <dt-bindings/clock/imx5-clock.h>
17
18/ {
19 #address-cells = <1>;
20 #size-cells = <1>;
21 /*
22 * The decompressor and also some bootloaders rely on a
23 * pre-existing /chosen node to be available to insert the
24 * command line and merge other ATAGS info.
25 * Also for U-Boot there must be a pre-existing /memory node.
26 */
27 chosen {};
28 memory { device_type = "memory"; };
29
30 aliases {
31 ethernet0 = &fec;
32 gpio0 = &gpio1;
33 gpio1 = &gpio2;
34 gpio2 = &gpio3;
35 gpio3 = &gpio4;
36 gpio4 = &gpio5;
37 gpio5 = &gpio6;
38 serial0 = &uart1;
39 serial1 = &uart2;
40 serial2 = &uart3;
41 serial3 = &uart4;
42 serial4 = &uart5;
43 };
44
45 cpus {
46 #address-cells = <1>;
47 #size-cells = <0>;
48 cpu@0 {
49 device_type = "cpu";
50 compatible = "arm,cortex-a8";
51 reg = <0x0>;
52 };
53 };
54
55 tzic: tz-interrupt-controller@fffc000 {
56 compatible = "fsl,imx50-tzic", "fsl,imx53-tzic", "fsl,tzic";
57 interrupt-controller;
58 #interrupt-cells = <1>;
59 reg = <0x0fffc000 0x4000>;
60 };
61
62 clocks {
63 #address-cells = <1>;
64 #size-cells = <0>;
65
66 ckil {
67 compatible = "fsl,imx-ckil", "fixed-clock";
68 #clock-cells = <0>;
69 clock-frequency = <32768>;
70 };
71
72 ckih1 {
73 compatible = "fsl,imx-ckih1", "fixed-clock";
74 #clock-cells = <0>;
75 clock-frequency = <22579200>;
76 };
77
78 ckih2 {
79 compatible = "fsl,imx-ckih2", "fixed-clock";
80 #clock-cells = <0>;
81 clock-frequency = <0>;
82 };
83
84 osc {
85 compatible = "fsl,imx-osc", "fixed-clock";
86 #clock-cells = <0>;
87 clock-frequency = <24000000>;
88 };
89 };
90
91 soc {
92 #address-cells = <1>;
93 #size-cells = <1>;
94 compatible = "simple-bus";
95 interrupt-parent = <&tzic>;
96 ranges;
97
98 aips@50000000 { /* AIPS1 */
99 compatible = "fsl,aips-bus", "simple-bus";
100 #address-cells = <1>;
101 #size-cells = <1>;
102 reg = <0x50000000 0x10000000>;
103 ranges;
104
105 spba@50000000 {
106 compatible = "fsl,spba-bus", "simple-bus";
107 #address-cells = <1>;
108 #size-cells = <1>;
109 reg = <0x50000000 0x40000>;
110 ranges;
111
112 esdhc1: esdhc@50004000 {
113 compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
114 reg = <0x50004000 0x4000>;
115 interrupts = <1>;
116 clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>,
117 <&clks IMX5_CLK_DUMMY>,
118 <&clks IMX5_CLK_ESDHC1_PER_GATE>;
119 clock-names = "ipg", "ahb", "per";
120 bus-width = <4>;
121 status = "disabled";
122 };
123
124 esdhc2: esdhc@50008000 {
125 compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
126 reg = <0x50008000 0x4000>;
127 interrupts = <2>;
128 clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>,
129 <&clks IMX5_CLK_DUMMY>,
130 <&clks IMX5_CLK_ESDHC2_PER_GATE>;
131 clock-names = "ipg", "ahb", "per";
132 bus-width = <4>;
133 status = "disabled";
134 };
135
136 uart3: serial@5000c000 {
137 compatible = "fsl,imx50-uart", "fsl,imx21-uart";
138 reg = <0x5000c000 0x4000>;
139 interrupts = <33>;
140 clocks = <&clks IMX5_CLK_UART3_IPG_GATE>,
141 <&clks IMX5_CLK_UART3_PER_GATE>;
142 clock-names = "ipg", "per";
143 status = "disabled";
144 };
145
146 ecspi1: ecspi@50010000 {
147 #address-cells = <1>;
148 #size-cells = <0>;
149 compatible = "fsl,imx50-ecspi", "fsl,imx51-ecspi";
150 reg = <0x50010000 0x4000>;
151 interrupts = <36>;
152 clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>,
153 <&clks IMX5_CLK_ECSPI1_PER_GATE>;
154 clock-names = "ipg", "per";
155 status = "disabled";
156 };
157
158 ssi2: ssi@50014000 {
159 #sound-dai-cells = <0>;
160 compatible = "fsl,imx50-ssi",
161 "fsl,imx51-ssi",
162 "fsl,imx21-ssi";
163 reg = <0x50014000 0x4000>;
164 interrupts = <30>;
165 clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>;
166 dmas = <&sdma 24 1 0>,
167 <&sdma 25 1 0>;
168 dma-names = "rx", "tx";
169 fsl,fifo-depth = <15>;
170 status = "disabled";
171 };
172
173 esdhc3: esdhc@50020000 {
174 compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
175 reg = <0x50020000 0x4000>;
176 interrupts = <3>;
177 clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>,
178 <&clks IMX5_CLK_DUMMY>,
179 <&clks IMX5_CLK_ESDHC3_PER_GATE>;
180 clock-names = "ipg", "ahb", "per";
181 bus-width = <4>;
182 status = "disabled";
183 };
184
185 esdhc4: esdhc@50024000 {
186 compatible = "fsl,imx50-esdhc", "fsl,imx53-esdhc";
187 reg = <0x50024000 0x4000>;
188 interrupts = <4>;
189 clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>,
190 <&clks IMX5_CLK_DUMMY>,
191 <&clks IMX5_CLK_ESDHC4_PER_GATE>;
192 clock-names = "ipg", "ahb", "per";
193 bus-width = <4>;
194 status = "disabled";
195 };
196 };
197
198 usbotg: usb@53f80000 {
199 compatible = "fsl,imx50-usb", "fsl,imx27-usb";
200 reg = <0x53f80000 0x0200>;
201 interrupts = <18>;
202 clocks = <&clks IMX5_CLK_USB_PHY1_GATE>;
203 status = "disabled";
204 };
205
206 usbh1: usb@53f80200 {
207 compatible = "fsl,imx50-usb", "fsl,imx27-usb";
208 reg = <0x53f80200 0x0200>;
209 interrupts = <14>;
210 clocks = <&clks IMX5_CLK_USB_PHY2_GATE>;
211 dr_mode = "host";
212 status = "disabled";
213 };
214
215 usbh2: usb@53f80400 {
216 compatible = "fsl,imx50-usb", "fsl,imx27-usb";
217 reg = <0x53f80400 0x0200>;
218 interrupts = <16>;
219 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
220 dr_mode = "host";
221 status = "disabled";
222 };
223
224 usbh3: usb@53f80600 {
225 compatible = "fsl,imx50-usb", "fsl,imx27-usb";
226 reg = <0x53f80600 0x0200>;
227 interrupts = <17>;
228 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
229 dr_mode = "host";
230 status = "disabled";
231 };
232
233 gpio1: gpio@53f84000 {
234 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
235 reg = <0x53f84000 0x4000>;
236 interrupts = <50 51>;
237 gpio-controller;
238 #gpio-cells = <2>;
239 interrupt-controller;
240 #interrupt-cells = <2>;
241 gpio-ranges = <&iomuxc 0 151 28>;
242 };
243
244 gpio2: gpio@53f88000 {
245 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
246 reg = <0x53f88000 0x4000>;
247 interrupts = <52 53>;
248 gpio-controller;
249 #gpio-cells = <2>;
250 interrupt-controller;
251 #interrupt-cells = <2>;
252 gpio-ranges = <&iomuxc 0 75 8>, <&iomuxc 8 100 8>,
253 <&iomuxc 16 83 1>, <&iomuxc 17 85 1>,
254 <&iomuxc 18 87 1>, <&iomuxc 19 84 1>,
255 <&iomuxc 20 88 1>, <&iomuxc 21 86 1>;
256 };
257
258 gpio3: gpio@53f8c000 {
259 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
260 reg = <0x53f8c000 0x4000>;
261 interrupts = <54 55>;
262 gpio-controller;
263 #gpio-cells = <2>;
264 interrupt-controller;
265 #interrupt-cells = <2>;
266 gpio-ranges = <&iomuxc 0 108 32>;
267 };
268
269 gpio4: gpio@53f90000 {
270 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
271 reg = <0x53f90000 0x4000>;
272 interrupts = <56 57>;
273 gpio-controller;
274 #gpio-cells = <2>;
275 interrupt-controller;
276 #interrupt-cells = <2>;
277 gpio-ranges = <&iomuxc 0 8 8>, <&iomuxc 8 45 12>,
278 <&iomuxc 20 140 11>;
279 };
280
281 wdog1: wdog@53f98000 {
282 compatible = "fsl,imx50-wdt", "fsl,imx21-wdt";
283 reg = <0x53f98000 0x4000>;
284 interrupts = <58>;
285 clocks = <&clks IMX5_CLK_DUMMY>;
286 };
287
288 gpt: timer@53fa0000 {
289 compatible = "fsl,imx50-gpt", "fsl,imx31-gpt";
290 reg = <0x53fa0000 0x4000>;
291 interrupts = <39>;
292 clocks = <&clks IMX5_CLK_GPT_IPG_GATE>,
293 <&clks IMX5_CLK_GPT_HF_GATE>;
294 clock-names = "ipg", "per";
295 };
296
297 iomuxc: iomuxc@53fa8000 {
298 compatible = "fsl,imx50-iomuxc", "fsl,imx53-iomuxc";
299 reg = <0x53fa8000 0x4000>;
300 };
301
302 gpr: iomuxc-gpr@53fa8000 {
303 compatible = "fsl,imx50-iomuxc-gpr", "syscon";
304 reg = <0x53fa8000 0xc>;
305 };
306
307 pwm1: pwm@53fb4000 {
308 #pwm-cells = <2>;
309 compatible = "fsl,imx50-pwm", "fsl,imx27-pwm";
310 reg = <0x53fb4000 0x4000>;
311 clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>,
312 <&clks IMX5_CLK_PWM1_HF_GATE>;
313 clock-names = "ipg", "per";
314 interrupts = <61>;
315 };
316
317 pwm2: pwm@53fb8000 {
318 #pwm-cells = <2>;
319 compatible = "fsl,imx50-pwm", "fsl,imx27-pwm";
320 reg = <0x53fb8000 0x4000>;
321 clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>,
322 <&clks IMX5_CLK_PWM2_HF_GATE>;
323 clock-names = "ipg", "per";
324 interrupts = <94>;
325 };
326
327 uart1: serial@53fbc000 {
328 compatible = "fsl,imx50-uart", "fsl,imx21-uart";
329 reg = <0x53fbc000 0x4000>;
330 interrupts = <31>;
331 clocks = <&clks IMX5_CLK_UART1_IPG_GATE>,
332 <&clks IMX5_CLK_UART1_PER_GATE>;
333 clock-names = "ipg", "per";
334 status = "disabled";
335 };
336
337 uart2: serial@53fc0000 {
338 compatible = "fsl,imx50-uart", "fsl,imx21-uart";
339 reg = <0x53fc0000 0x4000>;
340 interrupts = <32>;
341 clocks = <&clks IMX5_CLK_UART2_IPG_GATE>,
342 <&clks IMX5_CLK_UART2_PER_GATE>;
343 clock-names = "ipg", "per";
344 status = "disabled";
345 };
346
347 src: src@53fd0000 {
348 compatible = "fsl,imx50-src", "fsl,imx51-src";
349 reg = <0x53fd0000 0x4000>;
350 #reset-cells = <1>;
351 };
352
353 clks: ccm@53fd4000{
354 compatible = "fsl,imx50-ccm";
355 reg = <0x53fd4000 0x4000>;
356 interrupts = <0 71 0x04 0 72 0x04>;
357 #clock-cells = <1>;
358 };
359
360 gpio5: gpio@53fdc000 {
361 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
362 reg = <0x53fdc000 0x4000>;
363 interrupts = <103 104>;
364 gpio-controller;
365 #gpio-cells = <2>;
366 interrupt-controller;
367 #interrupt-cells = <2>;
368 gpio-ranges = <&iomuxc 0 57 18>, <&iomuxc 18 89 11>;
369 };
370
371 gpio6: gpio@53fe0000 {
372 compatible = "fsl,imx50-gpio", "fsl,imx35-gpio";
373 reg = <0x53fe0000 0x4000>;
374 interrupts = <105 106>;
375 gpio-controller;
376 #gpio-cells = <2>;
377 interrupt-controller;
378 #interrupt-cells = <2>;
379 gpio-ranges = <&iomuxc 0 27 18>, <&iomuxc 18 16 11>;
380 };
381
382 i2c3: i2c@53fec000 {
383 #address-cells = <1>;
384 #size-cells = <0>;
385 compatible = "fsl,imx50-i2c", "fsl,imx21-i2c";
386 reg = <0x53fec000 0x4000>;
387 interrupts = <64>;
388 clocks = <&clks IMX5_CLK_I2C3_GATE>;
389 status = "disabled";
390 };
391
392 uart4: serial@53ff0000 {
393 compatible = "fsl,imx50-uart", "fsl,imx21-uart";
394 reg = <0x53ff0000 0x4000>;
395 interrupts = <13>;
396 clocks = <&clks IMX5_CLK_UART4_IPG_GATE>,
397 <&clks IMX5_CLK_UART4_PER_GATE>;
398 clock-names = "ipg", "per";
399 status = "disabled";
400 };
401 };
402
403 aips@60000000 { /* AIPS2 */
404 compatible = "fsl,aips-bus", "simple-bus";
405 #address-cells = <1>;
406 #size-cells = <1>;
407 reg = <0x60000000 0x10000000>;
408 ranges;
409
410 uart5: serial@63f90000 {
411 compatible = "fsl,imx50-uart", "fsl,imx21-uart";
412 reg = <0x63f90000 0x4000>;
413 interrupts = <86>;
414 clocks = <&clks IMX5_CLK_UART5_IPG_GATE>,
415 <&clks IMX5_CLK_UART5_PER_GATE>;
416 clock-names = "ipg", "per";
417 status = "disabled";
418 };
419
420 owire: owire@63fa4000 {
421 compatible = "fsl,imx50-owire", "fsl,imx21-owire";
422 reg = <0x63fa4000 0x4000>;
423 clocks = <&clks IMX5_CLK_OWIRE_GATE>;
424 status = "disabled";
425 };
426
427 ecspi2: ecspi@63fac000 {
428 #address-cells = <1>;
429 #size-cells = <0>;
430 compatible = "fsl,imx50-ecspi", "fsl,imx51-ecspi";
431 reg = <0x63fac000 0x4000>;
432 interrupts = <37>;
433 clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>,
434 <&clks IMX5_CLK_ECSPI2_PER_GATE>;
435 clock-names = "ipg", "per";
436 status = "disabled";
437 };
438
439 sdma: sdma@63fb0000 {
440 compatible = "fsl,imx50-sdma", "fsl,imx35-sdma";
441 reg = <0x63fb0000 0x4000>;
442 interrupts = <6>;
443 clocks = <&clks IMX5_CLK_SDMA_GATE>,
444 <&clks IMX5_CLK_SDMA_GATE>;
445 clock-names = "ipg", "ahb";
446 #dma-cells = <3>;
447 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx50.bin";
448 };
449
450 cspi: cspi@63fc0000 {
451 #address-cells = <1>;
452 #size-cells = <0>;
453 compatible = "fsl,imx50-cspi", "fsl,imx35-cspi";
454 reg = <0x63fc0000 0x4000>;
455 interrupts = <38>;
456 clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>,
457 <&clks IMX5_CLK_CSPI_IPG_GATE>;
458 clock-names = "ipg", "per";
459 status = "disabled";
460 };
461
462 i2c2: i2c@63fc4000 {
463 #address-cells = <1>;
464 #size-cells = <0>;
465 compatible = "fsl,imx50-i2c", "fsl,imx21-i2c";
466 reg = <0x63fc4000 0x4000>;
467 interrupts = <63>;
468 clocks = <&clks IMX5_CLK_I2C2_GATE>;
469 status = "disabled";
470 };
471
472 i2c1: i2c@63fc8000 {
473 #address-cells = <1>;
474 #size-cells = <0>;
475 compatible = "fsl,imx50-i2c", "fsl,imx21-i2c";
476 reg = <0x63fc8000 0x4000>;
477 interrupts = <62>;
478 clocks = <&clks IMX5_CLK_I2C1_GATE>;
479 status = "disabled";
480 };
481
482 ssi1: ssi@63fcc000 {
483 #sound-dai-cells = <0>;
484 compatible = "fsl,imx50-ssi", "fsl,imx51-ssi",
485 "fsl,imx21-ssi";
486 reg = <0x63fcc000 0x4000>;
487 interrupts = <29>;
488 clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>;
489 dmas = <&sdma 28 0 0>,
490 <&sdma 29 0 0>;
491 dma-names = "rx", "tx";
492 fsl,fifo-depth = <15>;
493 status = "disabled";
494 };
495
496 audmux: audmux@63fd0000 {
497 compatible = "fsl,imx50-audmux", "fsl,imx31-audmux";
498 reg = <0x63fd0000 0x4000>;
499 status = "disabled";
500 };
501
502 fec: ethernet@63fec000 {
503 compatible = "fsl,imx53-fec", "fsl,imx25-fec";
504 reg = <0x63fec000 0x4000>;
505 interrupts = <87>;
506 clocks = <&clks IMX5_CLK_FEC_GATE>,
507 <&clks IMX5_CLK_FEC_GATE>,
508 <&clks IMX5_CLK_FEC_GATE>;
509 clock-names = "ipg", "ahb", "ptp";
510 status = "disabled";
511 };
512 };
513 };
514};