Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (C) 2016 Texas Instruments Incorporated - http://www.ti.com/
4 */
5
6/*
7 * AM335x ICE V2 board
8 * http://www.ti.com/tool/tmdsice3359
9 */
10
11/dts-v1/;
12
13#include "am33xx.dtsi"
14
15/ {
16 model = "TI AM3359 ICE-V2";
17 compatible = "ti,am3359-icev2", "ti,am33xx";
18
19 memory@80000000 {
20 device_type = "memory";
21 reg = <0x80000000 0x10000000>; /* 256 MB */
22 };
23
24 chosen {
25 stdout-path = &uart3;
26 };
27
28 vbat: fixedregulator0 {
29 compatible = "regulator-fixed";
30 regulator-name = "vbat";
31 regulator-min-microvolt = <5000000>;
32 regulator-max-microvolt = <5000000>;
33 regulator-boot-on;
34 };
35
36 vtt_fixed: fixedregulator1 {
37 compatible = "regulator-fixed";
38 regulator-name = "vtt";
39 regulator-min-microvolt = <1500000>;
40 regulator-max-microvolt = <1500000>;
41 gpio = <&gpio0 18 GPIO_ACTIVE_HIGH>;
42 regulator-always-on;
43 regulator-boot-on;
44 enable-active-high;
45 };
46
47 leds-iio {
48 status = "disabled";
49 compatible = "gpio-leds";
50 led-out0 {
51 label = "out0";
52 gpios = <&tpic2810 0 GPIO_ACTIVE_HIGH>;
53 default-state = "off";
54 };
55
56 led-out1 {
57 label = "out1";
58 gpios = <&tpic2810 1 GPIO_ACTIVE_HIGH>;
59 default-state = "off";
60 };
61
62 led-out2 {
63 label = "out2";
64 gpios = <&tpic2810 2 GPIO_ACTIVE_HIGH>;
65 default-state = "off";
66 };
67
68 led-out3 {
69 label = "out3";
70 gpios = <&tpic2810 3 GPIO_ACTIVE_HIGH>;
71 default-state = "off";
72 };
73
74 led-out4 {
75 label = "out4";
76 gpios = <&tpic2810 4 GPIO_ACTIVE_HIGH>;
77 default-state = "off";
78 };
79
80 led-out5 {
81 label = "out5";
82 gpios = <&tpic2810 5 GPIO_ACTIVE_HIGH>;
83 default-state = "off";
84 };
85
86 led-out6 {
87 label = "out6";
88 gpios = <&tpic2810 6 GPIO_ACTIVE_HIGH>;
89 default-state = "off";
90 };
91
92 led-out7 {
93 label = "out7";
94 gpios = <&tpic2810 7 GPIO_ACTIVE_HIGH>;
95 default-state = "off";
96 };
97 };
98
99 /* Tricolor status LEDs */
100 leds1 {
101 compatible = "gpio-leds";
102 pinctrl-names = "default";
103 pinctrl-0 = <&user_leds>;
104
105 led0 {
106 label = "status0:red:cpu0";
107 gpios = <&gpio0 17 GPIO_ACTIVE_HIGH>;
108 default-state = "off";
109 linux,default-trigger = "cpu0";
110 };
111
112 led1 {
113 label = "status0:green:usr";
114 gpios = <&gpio0 16 GPIO_ACTIVE_HIGH>;
115 default-state = "off";
116 };
117
118 led2 {
119 label = "status0:yellow:usr";
120 gpios = <&gpio3 9 GPIO_ACTIVE_HIGH>;
121 default-state = "off";
122 };
123
124 led3 {
125 label = "status1:red:mmc0";
126 gpios = <&gpio1 30 GPIO_ACTIVE_HIGH>;
127 default-state = "off";
128 linux,default-trigger = "mmc0";
129 };
130
131 led4 {
132 label = "status1:green:usr";
133 gpios = <&gpio0 20 GPIO_ACTIVE_HIGH>;
134 default-state = "off";
135 };
136
137 led5 {
138 label = "status1:yellow:usr";
139 gpios = <&gpio0 19 GPIO_ACTIVE_HIGH>;
140 default-state = "off";
141 };
142 };
143 gpio-decoder {
144 compatible = "gpio-decoder";
145 gpios = <&pca9536 3 GPIO_ACTIVE_HIGH>,
146 <&pca9536 2 GPIO_ACTIVE_HIGH>,
147 <&pca9536 1 GPIO_ACTIVE_HIGH>,
148 <&pca9536 0 GPIO_ACTIVE_HIGH>;
149 linux,axis = <0>; /* ABS_X */
150 decoder-max-value = <9>;
151 };
152};
153
154&am33xx_pinmux {
155 user_leds: user_leds {
156 pinctrl-single,pins = <
157 AM33XX_PADCONF(AM335X_PIN_MII1_TXD3, PIN_OUTPUT, MUX_MODE7) /* (J18) gmii1_txd3.gpio0[16] */
158 AM33XX_PADCONF(AM335X_PIN_MII1_TXD2, PIN_OUTPUT, MUX_MODE7) /* (K15) gmii1_txd2.gpio0[17] */
159 AM33XX_PADCONF(AM335X_PIN_XDMA_EVENT_INTR0, PIN_OUTPUT, MUX_MODE7) /* (A15) xdma_event_intr0.gpio0[19] */
160 AM33XX_PADCONF(AM335X_PIN_XDMA_EVENT_INTR1, PIN_OUTPUT, MUX_MODE7) /* (D14) xdma_event_intr1.gpio0[20] */
161 AM33XX_PADCONF(AM335X_PIN_GPMC_CSN1, PIN_OUTPUT, MUX_MODE7) /* (U9) gpmc_csn1.gpio1[30] */
162 AM33XX_PADCONF(AM335X_PIN_MII1_TX_CLK, PIN_OUTPUT, MUX_MODE7) /* (K18) gmii1_txclk.gpio3[9] */
163 >;
164 };
165
166 mmc0_pins_default: mmc0_pins_default {
167 pinctrl-single,pins = <
168 AM33XX_PADCONF(AM335X_PIN_MMC0_DAT3, PIN_INPUT_PULLUP, MUX_MODE0)
169 AM33XX_PADCONF(AM335X_PIN_MMC0_DAT2, PIN_INPUT_PULLUP, MUX_MODE0)
170 AM33XX_PADCONF(AM335X_PIN_MMC0_DAT1, PIN_INPUT_PULLUP, MUX_MODE0)
171 AM33XX_PADCONF(AM335X_PIN_MMC0_DAT0, PIN_INPUT_PULLUP, MUX_MODE0)
172 AM33XX_PADCONF(AM335X_PIN_MMC0_CLK, PIN_INPUT_PULLUP, MUX_MODE0)
173 AM33XX_PADCONF(AM335X_PIN_MMC0_CMD, PIN_INPUT_PULLUP, MUX_MODE0)
174 >;
175 };
176
177 i2c0_pins_default: i2c0_pins_default {
178 pinctrl-single,pins = <
179 AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT, MUX_MODE0)
180 AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT, MUX_MODE0)
181 >;
182 };
183
184 spi0_pins_default: spi0_pins_default {
185 pinctrl-single,pins = <
186 AM33XX_PADCONF(AM335X_PIN_SPI0_SCLK, PIN_INPUT_PULLUP, MUX_MODE0)
187 AM33XX_PADCONF(AM335X_PIN_SPI0_D0, PIN_INPUT_PULLUP, MUX_MODE0)
188 AM33XX_PADCONF(AM335X_PIN_SPI0_D1, PIN_INPUT_PULLUP, MUX_MODE0)
189 AM33XX_PADCONF(AM335X_PIN_SPI0_CS0, PIN_INPUT_PULLUP, MUX_MODE0)
190 AM33XX_PADCONF(AM335X_PIN_SPI0_CS1, PIN_INPUT_PULLUP, MUX_MODE0)
191 AM33XX_PADCONF(AM335X_PIN_MCASP0_ACLKR, PIN_INPUT_PULLUP, MUX_MODE7) /* (B12) mcasp0_aclkr.gpio3[18] */
192 >;
193 };
194
195 uart3_pins_default: uart3_pins_default {
196 pinctrl-single,pins = <
197 AM33XX_PADCONF(AM335X_PIN_MII1_RXD3, PIN_INPUT_PULLUP, MUX_MODE1) /* (L17) gmii1_rxd3.uart3_rxd */
198 AM33XX_PADCONF(AM335X_PIN_MII1_RXD2, PIN_OUTPUT_PULLUP, MUX_MODE1) /* (L16) gmii1_rxd2.uart3_txd */
199 >;
200 };
201
202 cpsw_default: cpsw_default {
203 pinctrl-single,pins = <
204 /* Slave 1, RMII mode */
205 AM33XX_PADCONF(AM335X_PIN_MII1_CRS, PIN_INPUT_PULLUP, MUX_MODE1) /* mii1_crs.rmii1_crs_dv */
206 AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_INPUT_PULLUP, MUX_MODE0)
207 AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLUP, MUX_MODE1)
208 AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLUP, MUX_MODE1)
209 AM33XX_PADCONF(AM335X_PIN_MII1_RX_ER, PIN_INPUT_PULLUP, MUX_MODE1) /* mii1_rxerr.rmii1_rxerr */
210 AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_OUTPUT_PULLDOWN, MUX_MODE1) /* mii1_txd0.rmii1_txd0 */
211 AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_OUTPUT_PULLDOWN, MUX_MODE1) /* mii1_txd1.rmii1_txd1 */
212 AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_OUTPUT_PULLDOWN, MUX_MODE1) /* mii1_txen.rmii1_txen */
213 /* Slave 2, RMII mode */
214 AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE3) /* gpmc_wait0.rmii2_crs_dv */
215 AM33XX_PADCONF(AM335X_PIN_MII1_COL, PIN_INPUT_PULLUP, MUX_MODE1) /* mii1_col.rmii2_refclk */
216 AM33XX_PADCONF(AM335X_PIN_GPMC_A11, PIN_INPUT_PULLUP, MUX_MODE3) /* gpmc_a11.rmii2_rxd0 */
217 AM33XX_PADCONF(AM335X_PIN_GPMC_A10, PIN_INPUT_PULLUP, MUX_MODE3) /* gpmc_a10.rmii2_rxd1 */
218 AM33XX_PADCONF(AM335X_PIN_GPMC_WPN, PIN_INPUT_PULLUP, MUX_MODE3) /* gpmc_wpn.rmii2_rxerr */
219 AM33XX_PADCONF(AM335X_PIN_GPMC_A5, PIN_OUTPUT_PULLDOWN, MUX_MODE3) /* gpmc_a5.rmii2_txd0 */
220 AM33XX_PADCONF(AM335X_PIN_GPMC_A4, PIN_OUTPUT_PULLDOWN, MUX_MODE3) /* gpmc_a4.rmii2_txd1 */
221 AM33XX_PADCONF(AM335X_PIN_GPMC_A0, PIN_OUTPUT_PULLDOWN, MUX_MODE3) /* gpmc_a0.rmii2_txen */
222 >;
223 };
224
225 cpsw_sleep: cpsw_sleep {
226 pinctrl-single,pins = <
227 /* Slave 1 reset value */
228 AM33XX_PADCONF(AM335X_PIN_MII1_CRS, PIN_INPUT_PULLDOWN, MUX_MODE7)
229 AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7)
230 AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE7)
231 AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE7)
232 AM33XX_PADCONF(AM335X_PIN_MII1_RX_ER, PIN_INPUT_PULLDOWN, MUX_MODE7)
233 AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_INPUT_PULLDOWN, MUX_MODE7)
234 AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_INPUT_PULLDOWN, MUX_MODE7)
235 AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_INPUT_PULLDOWN, MUX_MODE7)
236
237 /* Slave 2 reset value */
238 AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLDOWN, MUX_MODE7)
239 AM33XX_PADCONF(AM335X_PIN_MII1_COL, PIN_INPUT_PULLDOWN, MUX_MODE7)
240 AM33XX_PADCONF(AM335X_PIN_GPMC_A11, PIN_INPUT_PULLDOWN, MUX_MODE7)
241 AM33XX_PADCONF(AM335X_PIN_GPMC_A10, PIN_INPUT_PULLDOWN, MUX_MODE7)
242 AM33XX_PADCONF(AM335X_PIN_GPMC_WPN, PIN_INPUT_PULLDOWN, MUX_MODE7)
243 AM33XX_PADCONF(AM335X_PIN_GPMC_A5, PIN_INPUT_PULLDOWN, MUX_MODE7)
244 AM33XX_PADCONF(AM335X_PIN_GPMC_A4, PIN_INPUT_PULLDOWN, MUX_MODE7)
245 AM33XX_PADCONF(AM335X_PIN_GPMC_A0, PIN_INPUT_PULLDOWN, MUX_MODE7)
246 >;
247 };
248
249 davinci_mdio_default: davinci_mdio_default {
250 pinctrl-single,pins = <
251 /* MDIO */
252 AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLUP | SLEWCTRL_FAST, MUX_MODE0)
253 AM33XX_PADCONF(AM335X_PIN_MDC, PIN_OUTPUT_PULLUP, MUX_MODE0)
254 >;
255 };
256
257 davinci_mdio_sleep: davinci_mdio_sleep {
258 pinctrl-single,pins = <
259 /* MDIO reset value */
260 AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLDOWN, MUX_MODE7)
261 AM33XX_PADCONF(AM335X_PIN_MDC, PIN_INPUT_PULLDOWN, MUX_MODE7)
262 >;
263 };
264};
265
266&i2c0 {
267 pinctrl-names = "default";
268 pinctrl-0 = <&i2c0_pins_default>;
269
270 status = "okay";
271 clock-frequency = <400000>;
272
273 tps: power-controller@2d {
274 reg = <0x2d>;
275 };
276
277 tpic2810: gpio@60 {
278 compatible = "ti,tpic2810";
279 reg = <0x60>;
280 gpio-controller;
281 #gpio-cells = <2>;
282 };
283
284 pca9536: gpio@41 {
285 compatible = "ti,pca9536";
286 reg = <0x41>;
287 gpio-controller;
288 #gpio-cells = <2>;
289 };
290};
291
292&spi0 {
293 status = "okay";
294 pinctrl-names = "default";
295 pinctrl-0 = <&spi0_pins_default>;
296
297 sn65hvs882@1 {
298 compatible = "pisosr-gpio";
299 gpio-controller;
300 #gpio-cells = <2>;
301
302 load-gpios = <&gpio3 18 GPIO_ACTIVE_LOW>;
303
304 reg = <1>;
305 spi-max-frequency = <1000000>;
306 spi-cpol;
307 };
308
309 spi_nor: flash@0 {
310 #address-cells = <1>;
311 #size-cells = <1>;
312 compatible = "winbond,w25q64", "jedec,spi-nor";
313 spi-max-frequency = <80000000>;
314 m25p,fast-read;
315 reg = <0>;
316
317 partition@0 {
318 label = "u-boot-spl";
319 reg = <0x0 0x80000>;
320 read-only;
321 };
322
323 partition@1 {
324 label = "u-boot";
325 reg = <0x80000 0x100000>;
326 read-only;
327 };
328
329 partition@2 {
330 label = "u-boot-env";
331 reg = <0x180000 0x20000>;
332 read-only;
333 };
334
335 partition@3 {
336 label = "misc";
337 reg = <0x1A0000 0x660000>;
338 };
339 };
340
341};
342
343&tscadc {
344 status = "okay";
345 adc {
346 ti,adc-channels = <1 2 3 4 5 6 7>;
347 };
348};
349
350#include "tps65910.dtsi"
351
352&tps {
353 vcc1-supply = <&vbat>;
354 vcc2-supply = <&vbat>;
355 vcc3-supply = <&vbat>;
356 vcc4-supply = <&vbat>;
357 vcc5-supply = <&vbat>;
358 vcc6-supply = <&vbat>;
359 vcc7-supply = <&vbat>;
360 vccio-supply = <&vbat>;
361
362 regulators {
363 vrtc_reg: regulator@0 {
364 regulator-always-on;
365 };
366
367 vio_reg: regulator@1 {
368 regulator-always-on;
369 };
370
371 vdd1_reg: regulator@2 {
372 regulator-name = "vdd_mpu";
373 regulator-min-microvolt = <912500>;
374 regulator-max-microvolt = <1326000>;
375 regulator-boot-on;
376 regulator-always-on;
377 };
378
379 vdd2_reg: regulator@3 {
380 regulator-name = "vdd_core";
381 regulator-min-microvolt = <912500>;
382 regulator-max-microvolt = <1144000>;
383 regulator-boot-on;
384 regulator-always-on;
385 };
386
387 vdd3_reg: regulator@4 {
388 regulator-always-on;
389 };
390
391 vdig1_reg: regulator@5 {
392 regulator-always-on;
393 };
394
395 vdig2_reg: regulator@6 {
396 regulator-always-on;
397 };
398
399 vpll_reg: regulator@7 {
400 regulator-always-on;
401 };
402
403 vdac_reg: regulator@8 {
404 regulator-always-on;
405 };
406
407 vaux1_reg: regulator@9 {
408 regulator-always-on;
409 };
410
411 vaux2_reg: regulator@10 {
412 regulator-always-on;
413 };
414
415 vaux33_reg: regulator@11 {
416 regulator-always-on;
417 };
418
419 vmmc_reg: regulator@12 {
420 regulator-min-microvolt = <1800000>;
421 regulator-max-microvolt = <3300000>;
422 regulator-always-on;
423 };
424 };
425};
426
427&mmc1 {
428 status = "okay";
429 vmmc-supply = <&vmmc_reg>;
430 bus-width = <4>;
431 pinctrl-names = "default";
432 pinctrl-0 = <&mmc0_pins_default>;
433};
434
435&gpio0_target {
436 /* Do not idle the GPIO used for holding the VTT regulator */
437 ti,no-reset-on-init;
438 ti,no-idle-on-init;
439};
440
441&uart3 {
442 pinctrl-names = "default";
443 pinctrl-0 = <&uart3_pins_default>;
444 status = "okay";
445};
446
447&gpio3 {
448 p4 {
449 gpio-hog;
450 gpios = <4 GPIO_ACTIVE_HIGH>;
451 output-high;
452 line-name = "PR1_MII_CTRL";
453 };
454
455 p10 {
456 gpio-hog;
457 gpios = <10 GPIO_ACTIVE_HIGH>;
458 /* ETH1 mux: Low for MII-PRU, high for RMII-CPSW */
459 output-high;
460 line-name = "MUX_MII_CTL1";
461 };
462};
463
464&cpsw_emac0 {
465 phy-handle = <ðphy0>;
466 phy-mode = "rmii";
467 dual_emac_res_vlan = <1>;
468};
469
470&cpsw_emac1 {
471 phy-handle = <ðphy1>;
472 phy-mode = "rmii";
473 dual_emac_res_vlan = <2>;
474};
475
476&mac {
477 pinctrl-names = "default", "sleep";
478 pinctrl-0 = <&cpsw_default>;
479 pinctrl-1 = <&cpsw_sleep>;
480 status = "okay";
481 dual_emac;
482};
483
484&davinci_mdio {
485 pinctrl-names = "default", "sleep";
486 pinctrl-0 = <&davinci_mdio_default>;
487 pinctrl-1 = <&davinci_mdio_sleep>;
488 status = "okay";
489 reset-gpios = <&gpio2 5 GPIO_ACTIVE_LOW>;
490 reset-delay-us = <2>; /* PHY datasheet states 1uS min */
491
492 ethphy0: ethernet-phy@1 {
493 reg = <1>;
494 };
495
496 ethphy1: ethernet-phy@3 {
497 reg = <3>;
498 };
499};
1/*
2 * Copyright (C) 2016 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9/*
10 * AM335x ICE V2 board
11 * http://www.ti.com/tool/tmdsice3359
12 */
13
14/dts-v1/;
15
16#include "am33xx.dtsi"
17
18/ {
19 model = "TI AM3359 ICE-V2";
20 compatible = "ti,am3359-icev2", "ti,am33xx";
21
22 memory@80000000 {
23 device_type = "memory";
24 reg = <0x80000000 0x10000000>; /* 256 MB */
25 };
26
27 chosen {
28 stdout-path = &uart3;
29 };
30
31 vbat: fixedregulator0 {
32 compatible = "regulator-fixed";
33 regulator-name = "vbat";
34 regulator-min-microvolt = <5000000>;
35 regulator-max-microvolt = <5000000>;
36 regulator-boot-on;
37 };
38
39 vtt_fixed: fixedregulator1 {
40 compatible = "regulator-fixed";
41 regulator-name = "vtt";
42 regulator-min-microvolt = <1500000>;
43 regulator-max-microvolt = <1500000>;
44 gpio = <&gpio0 18 GPIO_ACTIVE_HIGH>;
45 regulator-always-on;
46 regulator-boot-on;
47 enable-active-high;
48 };
49
50 leds-iio {
51 status = "disabled";
52 compatible = "gpio-leds";
53 led-out0 {
54 label = "out0";
55 gpios = <&tpic2810 0 GPIO_ACTIVE_HIGH>;
56 default-state = "off";
57 };
58
59 led-out1 {
60 label = "out1";
61 gpios = <&tpic2810 1 GPIO_ACTIVE_HIGH>;
62 default-state = "off";
63 };
64
65 led-out2 {
66 label = "out2";
67 gpios = <&tpic2810 2 GPIO_ACTIVE_HIGH>;
68 default-state = "off";
69 };
70
71 led-out3 {
72 label = "out3";
73 gpios = <&tpic2810 3 GPIO_ACTIVE_HIGH>;
74 default-state = "off";
75 };
76
77 led-out4 {
78 label = "out4";
79 gpios = <&tpic2810 4 GPIO_ACTIVE_HIGH>;
80 default-state = "off";
81 };
82
83 led-out5 {
84 label = "out5";
85 gpios = <&tpic2810 5 GPIO_ACTIVE_HIGH>;
86 default-state = "off";
87 };
88
89 led-out6 {
90 label = "out6";
91 gpios = <&tpic2810 6 GPIO_ACTIVE_HIGH>;
92 default-state = "off";
93 };
94
95 led-out7 {
96 label = "out7";
97 gpios = <&tpic2810 7 GPIO_ACTIVE_HIGH>;
98 default-state = "off";
99 };
100 };
101
102 /* Tricolor status LEDs */
103 leds1 {
104 compatible = "gpio-leds";
105 pinctrl-names = "default";
106 pinctrl-0 = <&user_leds>;
107
108 led0 {
109 label = "status0:red:cpu0";
110 gpios = <&gpio0 17 GPIO_ACTIVE_HIGH>;
111 default-state = "off";
112 linux,default-trigger = "cpu0";
113 };
114
115 led1 {
116 label = "status0:green:usr";
117 gpios = <&gpio0 16 GPIO_ACTIVE_HIGH>;
118 default-state = "off";
119 };
120
121 led2 {
122 label = "status0:yellow:usr";
123 gpios = <&gpio3 9 GPIO_ACTIVE_HIGH>;
124 default-state = "off";
125 };
126
127 led3 {
128 label = "status1:red:mmc0";
129 gpios = <&gpio1 30 GPIO_ACTIVE_HIGH>;
130 default-state = "off";
131 linux,default-trigger = "mmc0";
132 };
133
134 led4 {
135 label = "status1:green:usr";
136 gpios = <&gpio0 20 GPIO_ACTIVE_HIGH>;
137 default-state = "off";
138 };
139
140 led5 {
141 label = "status1:yellow:usr";
142 gpios = <&gpio0 19 GPIO_ACTIVE_HIGH>;
143 default-state = "off";
144 };
145 };
146 gpio-decoder {
147 compatible = "gpio-decoder";
148 gpios = <&pca9536 3 GPIO_ACTIVE_HIGH>,
149 <&pca9536 2 GPIO_ACTIVE_HIGH>,
150 <&pca9536 1 GPIO_ACTIVE_HIGH>,
151 <&pca9536 0 GPIO_ACTIVE_HIGH>;
152 linux,axis = <0>; /* ABS_X */
153 decoder-max-value = <9>;
154 };
155};
156
157&am33xx_pinmux {
158 user_leds: user_leds {
159 pinctrl-single,pins = <
160 AM33XX_IOPAD(0x91c, PIN_OUTPUT | MUX_MODE7) /* (J18) gmii1_txd3.gpio0[16] */
161 AM33XX_IOPAD(0x920, PIN_OUTPUT | MUX_MODE7) /* (K15) gmii1_txd2.gpio0[17] */
162 AM33XX_IOPAD(0x9b0, PIN_OUTPUT | MUX_MODE7) /* (A15) xdma_event_intr0.gpio0[19] */
163 AM33XX_IOPAD(0x9b4, PIN_OUTPUT | MUX_MODE7) /* (D14) xdma_event_intr1.gpio0[20] */
164 AM33XX_IOPAD(0x880, PIN_OUTPUT | MUX_MODE7) /* (U9) gpmc_csn1.gpio1[30] */
165 AM33XX_IOPAD(0x92c, PIN_OUTPUT | MUX_MODE7) /* (K18) gmii1_txclk.gpio3[9] */
166 >;
167 };
168
169 mmc0_pins_default: mmc0_pins_default {
170 pinctrl-single,pins = <
171 AM33XX_IOPAD(0x8f0, PIN_INPUT_PULLUP | MUX_MODE0) /* (F17) mmc0_dat3.mmc0_dat3 */
172 AM33XX_IOPAD(0x8f4, PIN_INPUT_PULLUP | MUX_MODE0) /* (F18) mmc0_dat2.mmc0_dat2 */
173 AM33XX_IOPAD(0x8f8, PIN_INPUT_PULLUP | MUX_MODE0) /* (G15) mmc0_dat1.mmc0_dat1 */
174 AM33XX_IOPAD(0x8fc, PIN_INPUT_PULLUP | MUX_MODE0) /* (G16) mmc0_dat0.mmc0_dat0 */
175 AM33XX_IOPAD(0x900, PIN_INPUT_PULLUP | MUX_MODE0) /* (G17) mmc0_clk.mmc0_clk */
176 AM33XX_IOPAD(0x904, PIN_INPUT_PULLUP | MUX_MODE0) /* (G18) mmc0_cmd.mmc0_cmd */
177 >;
178 };
179
180 i2c0_pins_default: i2c0_pins_default {
181 pinctrl-single,pins = <
182 AM33XX_IOPAD(0x988, PIN_INPUT | MUX_MODE0) /* (C17) I2C0_SDA.I2C0_SDA */
183 AM33XX_IOPAD(0x98c, PIN_INPUT | MUX_MODE0) /* (C16) I2C0_SCL.I2C0_SCL */
184 >;
185 };
186
187 spi0_pins_default: spi0_pins_default {
188 pinctrl-single,pins = <
189 AM33XX_IOPAD(0x950, PIN_INPUT_PULLUP | MUX_MODE0) /* (A17) spi0_sclk.spi0_sclk */
190 AM33XX_IOPAD(0x954, PIN_INPUT_PULLUP | MUX_MODE0) /* (B17) spi0_d0.spi0_d0 */
191 AM33XX_IOPAD(0x958, PIN_INPUT_PULLUP | MUX_MODE0) /* (B16) spi0_d1.spi0_d1 */
192 AM33XX_IOPAD(0x95c, PIN_INPUT_PULLUP | MUX_MODE0) /* (A16) spi0_cs0.spi0_cs0 */
193 AM33XX_IOPAD(0x960, PIN_INPUT_PULLUP | MUX_MODE0) /* (C15) spi0_cs1.spi0_cs1 */
194 AM33XX_IOPAD(0x9a0, PIN_INPUT_PULLUP | MUX_MODE7) /* (B12) mcasp0_aclkr.gpio3[18] */
195 >;
196 };
197
198 uart3_pins_default: uart3_pins_default {
199 pinctrl-single,pins = <
200 AM33XX_IOPAD(0x934, PIN_INPUT_PULLUP | MUX_MODE1) /* (L17) gmii1_rxd3.uart3_rxd */
201 AM33XX_IOPAD(0x938, PIN_OUTPUT_PULLUP | MUX_MODE1) /* (L16) gmii1_rxd2.uart3_txd */
202 >;
203 };
204
205 cpsw_default: cpsw_default {
206 pinctrl-single,pins = <
207 /* Slave 1, RMII mode */
208 AM33XX_IOPAD(0x90c, (PIN_INPUT_PULLUP | MUX_MODE1)) /* mii1_crs.rmii1_crs_dv */
209 AM33XX_IOPAD(0x944, (PIN_INPUT_PULLUP | MUX_MODE0)) /* rmii1_refclk.rmii1_refclk */
210 AM33XX_IOPAD(0x940, (PIN_INPUT_PULLUP | MUX_MODE1)) /* mii1_rxd0.rmii1_rxd0 */
211 AM33XX_IOPAD(0x93c, (PIN_INPUT_PULLUP | MUX_MODE1)) /* mii1_rxd1.rmii1_rxd1 */
212 AM33XX_IOPAD(0x910, (PIN_INPUT_PULLUP | MUX_MODE1)) /* mii1_rxerr.rmii1_rxerr */
213 AM33XX_IOPAD(0x928, (PIN_OUTPUT_PULLDOWN | MUX_MODE1)) /* mii1_txd0.rmii1_txd0 */
214 AM33XX_IOPAD(0x924, (PIN_OUTPUT_PULLDOWN | MUX_MODE1)) /* mii1_txd1.rmii1_txd1 */
215 AM33XX_IOPAD(0x914, (PIN_OUTPUT_PULLDOWN | MUX_MODE1)) /* mii1_txen.rmii1_txen */
216 /* Slave 2, RMII mode */
217 AM33XX_IOPAD(0x870, (PIN_INPUT_PULLUP | MUX_MODE3)) /* gpmc_wait0.rmii2_crs_dv */
218 AM33XX_IOPAD(0x908, (PIN_INPUT_PULLUP | MUX_MODE1)) /* mii1_col.rmii2_refclk */
219 AM33XX_IOPAD(0x86c, (PIN_INPUT_PULLUP | MUX_MODE3)) /* gpmc_a11.rmii2_rxd0 */
220 AM33XX_IOPAD(0x868, (PIN_INPUT_PULLUP | MUX_MODE3)) /* gpmc_a10.rmii2_rxd1 */
221 AM33XX_IOPAD(0x874, (PIN_INPUT_PULLUP | MUX_MODE3)) /* gpmc_wpn.rmii2_rxerr */
222 AM33XX_IOPAD(0x854, (PIN_OUTPUT_PULLDOWN | MUX_MODE3)) /* gpmc_a5.rmii2_txd0 */
223 AM33XX_IOPAD(0x850, (PIN_OUTPUT_PULLDOWN | MUX_MODE3)) /* gpmc_a4.rmii2_txd1 */
224 AM33XX_IOPAD(0x840, (PIN_OUTPUT_PULLDOWN | MUX_MODE3)) /* gpmc_a0.rmii2_txen */
225 >;
226 };
227
228 cpsw_sleep: cpsw_sleep {
229 pinctrl-single,pins = <
230 /* Slave 1 reset value */
231 AM33XX_IOPAD(0x90c, (PIN_INPUT_PULLDOWN | MUX_MODE7))
232 AM33XX_IOPAD(0x944, (PIN_INPUT_PULLDOWN | MUX_MODE7))
233 AM33XX_IOPAD(0x940, (PIN_INPUT_PULLDOWN | MUX_MODE7))
234 AM33XX_IOPAD(0x93c, (PIN_INPUT_PULLDOWN | MUX_MODE7))
235 AM33XX_IOPAD(0x910, (PIN_INPUT_PULLDOWN | MUX_MODE7))
236 AM33XX_IOPAD(0x928, (PIN_INPUT_PULLDOWN | MUX_MODE7))
237 AM33XX_IOPAD(0x924, (PIN_INPUT_PULLDOWN | MUX_MODE7))
238 AM33XX_IOPAD(0x914, (PIN_INPUT_PULLDOWN | MUX_MODE7))
239
240 /* Slave 2 reset value */
241 AM33XX_IOPAD(0x870, (PIN_INPUT_PULLDOWN | MUX_MODE7))
242 AM33XX_IOPAD(0x908, (PIN_INPUT_PULLDOWN | MUX_MODE7))
243 AM33XX_IOPAD(0x86c, (PIN_INPUT_PULLDOWN | MUX_MODE7))
244 AM33XX_IOPAD(0x868, (PIN_INPUT_PULLDOWN | MUX_MODE7))
245 AM33XX_IOPAD(0x874, (PIN_INPUT_PULLDOWN | MUX_MODE7))
246 AM33XX_IOPAD(0x854, (PIN_INPUT_PULLDOWN | MUX_MODE7))
247 AM33XX_IOPAD(0x850, (PIN_INPUT_PULLDOWN | MUX_MODE7))
248 AM33XX_IOPAD(0x840, (PIN_INPUT_PULLDOWN | MUX_MODE7))
249 >;
250 };
251
252 davinci_mdio_default: davinci_mdio_default {
253 pinctrl-single,pins = <
254 /* MDIO */
255 AM33XX_IOPAD(0x948, (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0)) /* mdio_data.mdio_data */
256 AM33XX_IOPAD(0x94c, (PIN_OUTPUT_PULLUP | MUX_MODE0)) /* mdio_clk.mdio_clk */
257 >;
258 };
259
260 davinci_mdio_sleep: davinci_mdio_sleep {
261 pinctrl-single,pins = <
262 /* MDIO reset value */
263 AM33XX_IOPAD(0x948, (PIN_INPUT_PULLDOWN | MUX_MODE7))
264 AM33XX_IOPAD(0x94c, (PIN_INPUT_PULLDOWN | MUX_MODE7))
265 >;
266 };
267};
268
269&i2c0 {
270 pinctrl-names = "default";
271 pinctrl-0 = <&i2c0_pins_default>;
272
273 status = "okay";
274 clock-frequency = <400000>;
275
276 tps: power-controller@2d {
277 reg = <0x2d>;
278 };
279
280 tpic2810: gpio@60 {
281 compatible = "ti,tpic2810";
282 reg = <0x60>;
283 gpio-controller;
284 #gpio-cells = <2>;
285 };
286
287 pca9536: gpio@41 {
288 compatible = "ti,pca9536";
289 reg = <0x41>;
290 gpio-controller;
291 #gpio-cells = <2>;
292 };
293};
294
295&spi0 {
296 status = "okay";
297 pinctrl-names = "default";
298 pinctrl-0 = <&spi0_pins_default>;
299
300 sn65hvs882@1 {
301 compatible = "pisosr-gpio";
302 gpio-controller;
303 #gpio-cells = <2>;
304
305 load-gpios = <&gpio3 18 GPIO_ACTIVE_LOW>;
306
307 reg = <1>;
308 spi-max-frequency = <1000000>;
309 spi-cpol;
310 };
311
312 spi_nor: flash@0 {
313 #address-cells = <1>;
314 #size-cells = <1>;
315 compatible = "winbond,w25q64", "jedec,spi-nor";
316 spi-max-frequency = <80000000>;
317 m25p,fast-read;
318 reg = <0>;
319
320 partition@0 {
321 label = "u-boot-spl";
322 reg = <0x0 0x80000>;
323 read-only;
324 };
325
326 partition@1 {
327 label = "u-boot";
328 reg = <0x80000 0x100000>;
329 read-only;
330 };
331
332 partition@2 {
333 label = "u-boot-env";
334 reg = <0x180000 0x20000>;
335 read-only;
336 };
337
338 partition@3 {
339 label = "misc";
340 reg = <0x1A0000 0x660000>;
341 };
342 };
343
344};
345
346&tscadc {
347 status = "okay";
348 adc {
349 ti,adc-channels = <1 2 3 4 5 6 7>;
350 };
351};
352
353#include "tps65910.dtsi"
354
355&tps {
356 vcc1-supply = <&vbat>;
357 vcc2-supply = <&vbat>;
358 vcc3-supply = <&vbat>;
359 vcc4-supply = <&vbat>;
360 vcc5-supply = <&vbat>;
361 vcc6-supply = <&vbat>;
362 vcc7-supply = <&vbat>;
363 vccio-supply = <&vbat>;
364
365 regulators {
366 vrtc_reg: regulator@0 {
367 regulator-always-on;
368 };
369
370 vio_reg: regulator@1 {
371 regulator-always-on;
372 };
373
374 vdd1_reg: regulator@2 {
375 regulator-name = "vdd_mpu";
376 regulator-min-microvolt = <912500>;
377 regulator-max-microvolt = <1326000>;
378 regulator-boot-on;
379 regulator-always-on;
380 };
381
382 vdd2_reg: regulator@3 {
383 regulator-name = "vdd_core";
384 regulator-min-microvolt = <912500>;
385 regulator-max-microvolt = <1144000>;
386 regulator-boot-on;
387 regulator-always-on;
388 };
389
390 vdd3_reg: regulator@4 {
391 regulator-always-on;
392 };
393
394 vdig1_reg: regulator@5 {
395 regulator-always-on;
396 };
397
398 vdig2_reg: regulator@6 {
399 regulator-always-on;
400 };
401
402 vpll_reg: regulator@7 {
403 regulator-always-on;
404 };
405
406 vdac_reg: regulator@8 {
407 regulator-always-on;
408 };
409
410 vaux1_reg: regulator@9 {
411 regulator-always-on;
412 };
413
414 vaux2_reg: regulator@10 {
415 regulator-always-on;
416 };
417
418 vaux33_reg: regulator@11 {
419 regulator-always-on;
420 };
421
422 vmmc_reg: regulator@12 {
423 regulator-min-microvolt = <1800000>;
424 regulator-max-microvolt = <3300000>;
425 regulator-always-on;
426 };
427 };
428};
429
430&mmc1 {
431 status = "okay";
432 vmmc-supply = <&vmmc_reg>;
433 bus-width = <4>;
434 pinctrl-names = "default";
435 pinctrl-0 = <&mmc0_pins_default>;
436};
437
438&gpio0 {
439 /* Do not idle the GPIO used for holding the VTT regulator */
440 ti,no-reset-on-init;
441 ti,no-idle-on-init;
442};
443
444&uart3 {
445 pinctrl-names = "default";
446 pinctrl-0 = <&uart3_pins_default>;
447 status = "okay";
448};
449
450&gpio3 {
451 p4 {
452 gpio-hog;
453 gpios = <4 GPIO_ACTIVE_HIGH>;
454 output-high;
455 line-name = "PR1_MII_CTRL";
456 };
457
458 p10 {
459 gpio-hog;
460 gpios = <10 GPIO_ACTIVE_HIGH>;
461 /* ETH1 mux: Low for MII-PRU, high for RMII-CPSW */
462 output-high;
463 line-name = "MUX_MII_CTL1";
464 };
465};
466
467&cpsw_emac0 {
468 phy-handle = <ðphy0>;
469 phy-mode = "rmii";
470 dual_emac_res_vlan = <1>;
471};
472
473&cpsw_emac1 {
474 phy-handle = <ðphy1>;
475 phy-mode = "rmii";
476 dual_emac_res_vlan = <2>;
477};
478
479&mac {
480 pinctrl-names = "default", "sleep";
481 pinctrl-0 = <&cpsw_default>;
482 pinctrl-1 = <&cpsw_sleep>;
483 status = "okay";
484 dual_emac;
485};
486
487&phy_sel {
488 rmii-clock-ext;
489};
490
491&davinci_mdio {
492 pinctrl-names = "default", "sleep";
493 pinctrl-0 = <&davinci_mdio_default>;
494 pinctrl-1 = <&davinci_mdio_sleep>;
495 status = "okay";
496 reset-gpios = <&gpio2 5 GPIO_ACTIVE_LOW>;
497 reset-delay-us = <2>; /* PHY datasheet states 1uS min */
498
499 ethphy0: ethernet-phy@1 {
500 reg = <1>;
501 };
502
503 ethphy1: ethernet-phy@3 {
504 reg = <3>;
505 };
506};