Linux Audio

Check our new training course

Loading...
v5.4
  1/*
  2 * Copyright 2012-15 Advanced Micro Devices, Inc.
  3 *
  4 * Permission is hereby granted, free of charge, to any person obtaining a
  5 * copy of this software and associated documentation files (the "Software"),
  6 * to deal in the Software without restriction, including without limitation
  7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8 * and/or sell copies of the Software, and to permit persons to whom the
  9 * Software is furnished to do so, subject to the following conditions:
 10 *
 11 * The above copyright notice and this permission notice shall be included in
 12 * all copies or substantial portions of the Software.
 13 *
 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 20 * OTHER DEALINGS IN THE SOFTWARE.
 21 *
 22 * Authors: AMD
 23 *
 24 */
 25
 26#ifndef __DAL_ASIC_ID_H__
 27#define __DAL_ASIC_ID_H__
 28
 29/*
 30 * ASIC internal revision ID
 31 */
 32
 33/* DCE80 (based on ci_id.h in Perforce) */
 34#define	CI_BONAIRE_M_A0 0x14
 35#define	CI_BONAIRE_M_A1	0x15
 36#define	CI_HAWAII_P_A0	0x28
 37
 38#define CI_UNKNOWN	0xFF
 39
 40#define ASIC_REV_IS_BONAIRE_M(rev) \
 41	((rev >= CI_BONAIRE_M_A0) && (rev < CI_HAWAII_P_A0))
 42
 43#define ASIC_REV_IS_HAWAII_P(rev) \
 44	(rev >= CI_HAWAII_P_A0)
 45
 46/* KV1 with Spectre GFX core, 8-8-1-2 (CU-Pix-Primitive-RB) */
 47#define KV_SPECTRE_A0 0x01
 48
 49/* KV2 with Spooky GFX core, including downgraded from Spectre core,
 50 * 3-4-1-1 (CU-Pix-Primitive-RB) */
 51#define KV_SPOOKY_A0 0x41
 52
 53/* KB with Kalindi GFX core, 2-4-1-1 (CU-Pix-Primitive-RB) */
 54#define KB_KALINDI_A0 0x81
 55
 56/* KB with Kalindi GFX core, 2-4-1-1 (CU-Pix-Primitive-RB) */
 57#define KB_KALINDI_A1 0x82
 58
 59/* BV with Kalindi GFX core, 2-4-1-1 (CU-Pix-Primitive-RB) */
 60#define BV_KALINDI_A2 0x85
 61
 62/* ML with Godavari GFX core, 2-4-1-1 (CU-Pix-Primitive-RB) */
 63#define ML_GODAVARI_A0 0xA1
 64
 65/* ML with Godavari GFX core, 2-4-1-1 (CU-Pix-Primitive-RB) */
 66#define ML_GODAVARI_A1 0xA2
 67
 68#define KV_UNKNOWN 0xFF
 69
 70#define ASIC_REV_IS_KALINDI(rev) \
 71	((rev >= KB_KALINDI_A0) && (rev < KV_UNKNOWN))
 72
 73#define ASIC_REV_IS_BHAVANI(rev) \
 74	((rev >= BV_KALINDI_A2) && (rev < ML_GODAVARI_A0))
 75
 76#define ASIC_REV_IS_GODAVARI(rev) \
 77	((rev >= ML_GODAVARI_A0) && (rev < KV_UNKNOWN))
 78
 79/* VI Family */
 80/* DCE10 */
 81#define VI_TONGA_P_A0 20
 82#define VI_TONGA_P_A1 21
 83#define VI_FIJI_P_A0 60
 84
 85/* DCE112 */
 86#define VI_POLARIS10_P_A0 80
 87#define VI_POLARIS11_M_A0 90
 88#define VI_POLARIS12_V_A0 100
 89#define VI_VEGAM_A0 110
 90
 91#define VI_UNKNOWN 0xFF
 92
 93#define ASIC_REV_IS_TONGA_P(eChipRev) ((eChipRev >= VI_TONGA_P_A0) && \
 94		(eChipRev < 40))
 95#define ASIC_REV_IS_FIJI_P(eChipRev) ((eChipRev >= VI_FIJI_P_A0) && \
 96		(eChipRev < 80))
 97
 98#define ASIC_REV_IS_POLARIS10_P(eChipRev) ((eChipRev >= VI_POLARIS10_P_A0) && \
 99		(eChipRev < VI_POLARIS11_M_A0))
100#define ASIC_REV_IS_POLARIS11_M(eChipRev) ((eChipRev >= VI_POLARIS11_M_A0) &&  \
101		(eChipRev < VI_POLARIS12_V_A0))
102#define ASIC_REV_IS_POLARIS12_V(eChipRev) ((eChipRev >= VI_POLARIS12_V_A0) && \
103		(eChipRev < VI_VEGAM_A0))
104#define ASIC_REV_IS_VEGAM(eChipRev) (eChipRev >= VI_VEGAM_A0)
105
106/* DCE11 */
107#define CZ_CARRIZO_A0 0x01
108
109#define STONEY_A0 0x61
110#define CZ_UNKNOWN 0xFF
111
112#define ASIC_REV_IS_STONEY(rev) \
113	((rev >= STONEY_A0) && (rev < CZ_UNKNOWN))
114
115/* DCE12 */
116#define AI_UNKNOWN 0xFF
117
118#define AI_GREENLAND_P_A0 1
119#define AI_GREENLAND_P_A1 2
120#define AI_UNKNOWN 0xFF
121
122#define AI_VEGA12_P_A0 20
123#define AI_VEGA20_P_A0 40
124#define ASICREV_IS_GREENLAND_M(eChipRev)  (eChipRev < AI_VEGA12_P_A0)
125#define ASICREV_IS_GREENLAND_P(eChipRev)  (eChipRev < AI_VEGA12_P_A0)
126
127#define ASICREV_IS_VEGA12_P(eChipRev) ((eChipRev >= AI_VEGA12_P_A0) && (eChipRev < AI_VEGA20_P_A0))
128#define ASICREV_IS_VEGA20_P(eChipRev) ((eChipRev >= AI_VEGA20_P_A0) && (eChipRev < AI_UNKNOWN))
129
130/* DCN1_0 */
131#define INTERNAL_REV_RAVEN_A0             0x00    /* First spin of Raven */
132#define RAVEN_A0 0x01
133#define RAVEN_B0 0x21
134#define PICASSO_A0 0x41
135/* DCN1_01 */
136#define RAVEN2_A0 0x81
137#define RAVEN1_F0 0xF0
138#define RAVEN_UNKNOWN 0xFF
139
140#define PICASSO_15D8_REV_E3 0xE3
141#define PICASSO_15D8_REV_E4 0xE4
142
143#define ASICREV_IS_RAVEN(eChipRev) ((eChipRev >= RAVEN_A0) && eChipRev < RAVEN_UNKNOWN)
144#define ASICREV_IS_PICASSO(eChipRev) ((eChipRev >= PICASSO_A0) && (eChipRev < RAVEN2_A0))
145#define ASICREV_IS_RAVEN2(eChipRev) ((eChipRev >= RAVEN2_A0) && (eChipRev < PICASSO_15D8_REV_E3))
146#define ASICREV_IS_DALI(eChipRev) ((eChipRev >= PICASSO_15D8_REV_E3) && (eChipRev < RAVEN1_F0))
147
148#define ASICREV_IS_RV1_F0(eChipRev) ((eChipRev >= RAVEN1_F0) && (eChipRev < RAVEN_UNKNOWN))
149
150
151#define FAMILY_RV 142 /* DCN 1*/
152
153#if defined(CONFIG_DRM_AMD_DC_DCN2_0)
154
155#define FAMILY_NV 143 /* DCN 2*/
156
157enum {
158	NV_NAVI10_P_A0      = 1,
159	NV_NAVI12_P_A0      = 10,
160	NV_NAVI14_M_A0      = 20,
161	NV_UNKNOWN          = 0xFF
162};
163
164#define ASICREV_IS_NAVI10_P(eChipRev)        (eChipRev < NV_NAVI12_P_A0)
165#define ASICREV_IS_NAVI12_P(eChipRev)        ((eChipRev >= NV_NAVI12_P_A0) && (eChipRev < NV_NAVI14_M_A0))
166#define ASICREV_IS_NAVI14_M(eChipRev)        ((eChipRev >= NV_NAVI14_M_A0) && (eChipRev < NV_UNKNOWN))
167#endif
168#if defined(CONFIG_DRM_AMD_DC_DCN2_1)
169#define RENOIR_A0 0x91
170#define DEVICE_ID_RENOIR_1636 0x1636   // Renoir
171#define ASICREV_IS_RENOIR(eChipRev) ((eChipRev >= RENOIR_A0) && (eChipRev < 0xFF))
172#endif
173
174/*
175 * ASIC chip ID
176 */
177/* DCE80 */
178#define DEVICE_ID_KALINDI_9834 0x9834
179#define DEVICE_ID_TEMASH_9839 0x9839
180#define DEVICE_ID_TEMASH_983D 0x983D
181
182/* Asic Family IDs for different asic family. */
183#define FAMILY_CI 120 /* Sea Islands: Hawaii (P), Bonaire (M) */
184#define FAMILY_KV 125 /* Fusion => Kaveri: Spectre, Spooky; Kabini: Kalindi */
185#define FAMILY_VI 130 /* Volcanic Islands: Iceland (V), Tonga (M) */
186#define FAMILY_CZ 135 /* Carrizo */
187
188#define FAMILY_AI 141
189
190#define	FAMILY_UNKNOWN 0xFF
191
192
193
194#endif /* __DAL_ASIC_ID_H__ */
v4.17
  1/*
  2 * Copyright 2012-15 Advanced Micro Devices, Inc.
  3 *
  4 * Permission is hereby granted, free of charge, to any person obtaining a
  5 * copy of this software and associated documentation files (the "Software"),
  6 * to deal in the Software without restriction, including without limitation
  7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8 * and/or sell copies of the Software, and to permit persons to whom the
  9 * Software is furnished to do so, subject to the following conditions:
 10 *
 11 * The above copyright notice and this permission notice shall be included in
 12 * all copies or substantial portions of the Software.
 13 *
 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 20 * OTHER DEALINGS IN THE SOFTWARE.
 21 *
 22 * Authors: AMD
 23 *
 24 */
 25
 26#ifndef __DAL_ASIC_ID_H__
 27#define __DAL_ASIC_ID_H__
 28
 29/*
 30 * ASIC internal revision ID
 31 */
 32
 33/* DCE80 (based on ci_id.h in Perforce) */
 34#define	CI_BONAIRE_M_A0 0x14
 35#define	CI_BONAIRE_M_A1	0x15
 36#define	CI_HAWAII_P_A0	0x28
 37
 38#define CI_UNKNOWN	0xFF
 39
 40#define ASIC_REV_IS_BONAIRE_M(rev) \
 41	((rev >= CI_BONAIRE_M_A0) && (rev < CI_HAWAII_P_A0))
 42
 43#define ASIC_REV_IS_HAWAII_P(rev) \
 44	(rev >= CI_HAWAII_P_A0)
 45
 46/* KV1 with Spectre GFX core, 8-8-1-2 (CU-Pix-Primitive-RB) */
 47#define KV_SPECTRE_A0 0x01
 48
 49/* KV2 with Spooky GFX core, including downgraded from Spectre core,
 50 * 3-4-1-1 (CU-Pix-Primitive-RB) */
 51#define KV_SPOOKY_A0 0x41
 52
 53/* KB with Kalindi GFX core, 2-4-1-1 (CU-Pix-Primitive-RB) */
 54#define KB_KALINDI_A0 0x81
 55
 56/* KB with Kalindi GFX core, 2-4-1-1 (CU-Pix-Primitive-RB) */
 57#define KB_KALINDI_A1 0x82
 58
 59/* BV with Kalindi GFX core, 2-4-1-1 (CU-Pix-Primitive-RB) */
 60#define BV_KALINDI_A2 0x85
 61
 62/* ML with Godavari GFX core, 2-4-1-1 (CU-Pix-Primitive-RB) */
 63#define ML_GODAVARI_A0 0xA1
 64
 65/* ML with Godavari GFX core, 2-4-1-1 (CU-Pix-Primitive-RB) */
 66#define ML_GODAVARI_A1 0xA2
 67
 68#define KV_UNKNOWN 0xFF
 69
 70#define ASIC_REV_IS_KALINDI(rev) \
 71	((rev >= KB_KALINDI_A0) && (rev < KV_UNKNOWN))
 72
 73#define ASIC_REV_IS_BHAVANI(rev) \
 74	((rev >= BV_KALINDI_A2) && (rev < ML_GODAVARI_A0))
 75
 76#define ASIC_REV_IS_GODAVARI(rev) \
 77	((rev >= ML_GODAVARI_A0) && (rev < KV_UNKNOWN))
 78
 79/* VI Family */
 80/* DCE10 */
 81#define VI_TONGA_P_A0 20
 82#define VI_TONGA_P_A1 21
 83#define VI_FIJI_P_A0 60
 84
 85/* DCE112 */
 86#define VI_POLARIS10_P_A0 80
 87#define VI_POLARIS11_M_A0 90
 88#define VI_POLARIS12_V_A0 100
 
 89
 90#define VI_UNKNOWN 0xFF
 91
 92#define ASIC_REV_IS_TONGA_P(eChipRev) ((eChipRev >= VI_TONGA_P_A0) && \
 93		(eChipRev < 40))
 94#define ASIC_REV_IS_FIJI_P(eChipRev) ((eChipRev >= VI_FIJI_P_A0) && \
 95		(eChipRev < 80))
 96
 97#define ASIC_REV_IS_POLARIS10_P(eChipRev) ((eChipRev >= VI_POLARIS10_P_A0) && \
 98		(eChipRev < VI_POLARIS11_M_A0))
 99#define ASIC_REV_IS_POLARIS11_M(eChipRev) ((eChipRev >= VI_POLARIS11_M_A0) &&  \
100		(eChipRev < VI_POLARIS12_V_A0))
101#define ASIC_REV_IS_POLARIS12_V(eChipRev) (eChipRev >= VI_POLARIS12_V_A0)
 
 
102
103/* DCE11 */
104#define CZ_CARRIZO_A0 0x01
105
106#define STONEY_A0 0x61
107#define CZ_UNKNOWN 0xFF
108
109#define ASIC_REV_IS_STONEY(rev) \
110	((rev >= STONEY_A0) && (rev < CZ_UNKNOWN))
111
112/* DCE12 */
 
113
114#define AI_GREENLAND_P_A0 1
115#define AI_GREENLAND_P_A1 2
116#define AI_UNKNOWN 0xFF
117
118#define AI_VEGA12_P_A0 20
 
119#define ASICREV_IS_GREENLAND_M(eChipRev)  (eChipRev < AI_VEGA12_P_A0)
120#define ASICREV_IS_GREENLAND_P(eChipRev)  (eChipRev < AI_VEGA12_P_A0)
121
122#define ASICREV_IS_VEGA12_P(eChipRev) ((eChipRev >= AI_VEGA12_P_A0) && (eChipRev < AI_UNKNOWN))
123#define ASICREV_IS_VEGA12_p(eChipRev) ((eChipRev >= AI_VEGA12_P_A0) && (eChipRev < AI_UNKNOWN))
124
125/* DCN1_0 */
126#define INTERNAL_REV_RAVEN_A0             0x00    /* First spin of Raven */
127#define RAVEN_A0 0x01
128#define RAVEN_B0 0x21
 
 
 
 
129#define RAVEN_UNKNOWN 0xFF
130
131#define ASIC_REV_IS_RAVEN(eChipRev) ((eChipRev >= RAVEN_A0) && eChipRev < RAVEN_UNKNOWN)
132#define RAVEN1_F0 0xF0
 
 
 
 
 
 
133#define ASICREV_IS_RV1_F0(eChipRev) ((eChipRev >= RAVEN1_F0) && (eChipRev < RAVEN_UNKNOWN))
134
135
136#define FAMILY_RV 142 /* DCN 1*/
137
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
138/*
139 * ASIC chip ID
140 */
141/* DCE80 */
142#define DEVICE_ID_KALINDI_9834 0x9834
143#define DEVICE_ID_TEMASH_9839 0x9839
144#define DEVICE_ID_TEMASH_983D 0x983D
145
146/* Asic Family IDs for different asic family. */
147#define FAMILY_CI 120 /* Sea Islands: Hawaii (P), Bonaire (M) */
148#define FAMILY_KV 125 /* Fusion => Kaveri: Spectre, Spooky; Kabini: Kalindi */
149#define FAMILY_VI 130 /* Volcanic Islands: Iceland (V), Tonga (M) */
150#define FAMILY_CZ 135 /* Carrizo */
151
152#define FAMILY_AI 141
153
154#define	FAMILY_UNKNOWN 0xFF
 
 
155
156#endif /* __DAL_ASIC_ID_H__ */