Linux Audio

Check our new training course

Loading...
v5.4
  1// SPDX-License-Identifier: GPL-2.0-or-later
  2/*
 
 
 
 
 
 
 
 
 
 
 
 
 
  3 *
  4 * Copyright (C) 2007 Alan Stern
  5 * Copyright (C) 2009 IBM Corporation
  6 * Copyright (C) 2009 Frederic Weisbecker <fweisbec@gmail.com>
  7 *
  8 * Authors: Alan Stern <stern@rowland.harvard.edu>
  9 *          K.Prasad <prasad@linux.vnet.ibm.com>
 10 *          Frederic Weisbecker <fweisbec@gmail.com>
 11 */
 12
 13/*
 14 * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
 15 * using the CPU's debug registers.
 16 */
 17
 18#include <linux/perf_event.h>
 19#include <linux/hw_breakpoint.h>
 20#include <linux/irqflags.h>
 21#include <linux/notifier.h>
 22#include <linux/kallsyms.h>
 23#include <linux/kprobes.h>
 24#include <linux/percpu.h>
 25#include <linux/kdebug.h>
 26#include <linux/kernel.h>
 27#include <linux/export.h>
 28#include <linux/sched.h>
 29#include <linux/smp.h>
 30
 31#include <asm/hw_breakpoint.h>
 32#include <asm/processor.h>
 33#include <asm/debugreg.h>
 34#include <asm/user.h>
 35
 36/* Per cpu debug control register value */
 37DEFINE_PER_CPU(unsigned long, cpu_dr7);
 38EXPORT_PER_CPU_SYMBOL(cpu_dr7);
 39
 40/* Per cpu debug address registers values */
 41static DEFINE_PER_CPU(unsigned long, cpu_debugreg[HBP_NUM]);
 42
 43/*
 44 * Stores the breakpoints currently in use on each breakpoint address
 45 * register for each cpus
 46 */
 47static DEFINE_PER_CPU(struct perf_event *, bp_per_reg[HBP_NUM]);
 48
 49
 50static inline unsigned long
 51__encode_dr7(int drnum, unsigned int len, unsigned int type)
 52{
 53	unsigned long bp_info;
 54
 55	bp_info = (len | type) & 0xf;
 56	bp_info <<= (DR_CONTROL_SHIFT + drnum * DR_CONTROL_SIZE);
 57	bp_info |= (DR_GLOBAL_ENABLE << (drnum * DR_ENABLE_SIZE));
 58
 59	return bp_info;
 60}
 61
 62/*
 63 * Encode the length, type, Exact, and Enable bits for a particular breakpoint
 64 * as stored in debug register 7.
 65 */
 66unsigned long encode_dr7(int drnum, unsigned int len, unsigned int type)
 67{
 68	return __encode_dr7(drnum, len, type) | DR_GLOBAL_SLOWDOWN;
 69}
 70
 71/*
 72 * Decode the length and type bits for a particular breakpoint as
 73 * stored in debug register 7.  Return the "enabled" status.
 74 */
 75int decode_dr7(unsigned long dr7, int bpnum, unsigned *len, unsigned *type)
 76{
 77	int bp_info = dr7 >> (DR_CONTROL_SHIFT + bpnum * DR_CONTROL_SIZE);
 78
 79	*len = (bp_info & 0xc) | 0x40;
 80	*type = (bp_info & 0x3) | 0x80;
 81
 82	return (dr7 >> (bpnum * DR_ENABLE_SIZE)) & 0x3;
 83}
 84
 85/*
 86 * Install a perf counter breakpoint.
 87 *
 88 * We seek a free debug address register and use it for this
 89 * breakpoint. Eventually we enable it in the debug control register.
 90 *
 91 * Atomic: we hold the counter->ctx->lock and we only handle variables
 92 * and registers local to this cpu.
 93 */
 94int arch_install_hw_breakpoint(struct perf_event *bp)
 95{
 96	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
 97	unsigned long *dr7;
 98	int i;
 99
100	for (i = 0; i < HBP_NUM; i++) {
101		struct perf_event **slot = this_cpu_ptr(&bp_per_reg[i]);
102
103		if (!*slot) {
104			*slot = bp;
105			break;
106		}
107	}
108
109	if (WARN_ONCE(i == HBP_NUM, "Can't find any breakpoint slot"))
110		return -EBUSY;
111
112	set_debugreg(info->address, i);
113	__this_cpu_write(cpu_debugreg[i], info->address);
114
115	dr7 = this_cpu_ptr(&cpu_dr7);
116	*dr7 |= encode_dr7(i, info->len, info->type);
117
118	set_debugreg(*dr7, 7);
119	if (info->mask)
120		set_dr_addr_mask(info->mask, i);
121
122	return 0;
123}
124
125/*
126 * Uninstall the breakpoint contained in the given counter.
127 *
128 * First we search the debug address register it uses and then we disable
129 * it.
130 *
131 * Atomic: we hold the counter->ctx->lock and we only handle variables
132 * and registers local to this cpu.
133 */
134void arch_uninstall_hw_breakpoint(struct perf_event *bp)
135{
136	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
137	unsigned long *dr7;
138	int i;
139
140	for (i = 0; i < HBP_NUM; i++) {
141		struct perf_event **slot = this_cpu_ptr(&bp_per_reg[i]);
142
143		if (*slot == bp) {
144			*slot = NULL;
145			break;
146		}
147	}
148
149	if (WARN_ONCE(i == HBP_NUM, "Can't find any breakpoint slot"))
150		return;
151
152	dr7 = this_cpu_ptr(&cpu_dr7);
153	*dr7 &= ~__encode_dr7(i, info->len, info->type);
154
155	set_debugreg(*dr7, 7);
156	if (info->mask)
157		set_dr_addr_mask(0, i);
158}
159
160static int arch_bp_generic_len(int x86_len)
 
 
 
161{
162	switch (x86_len) {
163	case X86_BREAKPOINT_LEN_1:
164		return HW_BREAKPOINT_LEN_1;
165	case X86_BREAKPOINT_LEN_2:
166		return HW_BREAKPOINT_LEN_2;
167	case X86_BREAKPOINT_LEN_4:
168		return HW_BREAKPOINT_LEN_4;
169#ifdef CONFIG_X86_64
170	case X86_BREAKPOINT_LEN_8:
171		return HW_BREAKPOINT_LEN_8;
172#endif
173	default:
174		return -EINVAL;
175	}
176}
177
178int arch_bp_generic_fields(int x86_len, int x86_type,
179			   int *gen_len, int *gen_type)
180{
181	int len;
182
183	/* Type */
184	switch (x86_type) {
185	case X86_BREAKPOINT_EXECUTE:
186		if (x86_len != X86_BREAKPOINT_LEN_X)
187			return -EINVAL;
188
189		*gen_type = HW_BREAKPOINT_X;
190		*gen_len = sizeof(long);
191		return 0;
192	case X86_BREAKPOINT_WRITE:
193		*gen_type = HW_BREAKPOINT_W;
194		break;
195	case X86_BREAKPOINT_RW:
196		*gen_type = HW_BREAKPOINT_W | HW_BREAKPOINT_R;
197		break;
198	default:
199		return -EINVAL;
200	}
201
202	/* Len */
203	len = arch_bp_generic_len(x86_len);
204	if (len < 0)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
205		return -EINVAL;
206	*gen_len = len;
207
208	return 0;
209}
210
211/*
212 * Check for virtual address in kernel space.
213 */
214int arch_check_bp_in_kernelspace(struct arch_hw_breakpoint *hw)
215{
216	unsigned long va;
217	int len;
218
219	va = hw->address;
220	len = arch_bp_generic_len(hw->len);
221	WARN_ON_ONCE(len < 0);
222
223	/*
224	 * We don't need to worry about va + len - 1 overflowing:
225	 * we already require that va is aligned to a multiple of len.
226	 */
227	return (va >= TASK_SIZE_MAX) || ((va + len - 1) >= TASK_SIZE_MAX);
228}
229
230static int arch_build_bp_info(struct perf_event *bp,
231			      const struct perf_event_attr *attr,
232			      struct arch_hw_breakpoint *hw)
233{
234	hw->address = attr->bp_addr;
235	hw->mask = 0;
 
236
237	/* Type */
238	switch (attr->bp_type) {
239	case HW_BREAKPOINT_W:
240		hw->type = X86_BREAKPOINT_WRITE;
241		break;
242	case HW_BREAKPOINT_W | HW_BREAKPOINT_R:
243		hw->type = X86_BREAKPOINT_RW;
244		break;
245	case HW_BREAKPOINT_X:
246		/*
247		 * We don't allow kernel breakpoints in places that are not
248		 * acceptable for kprobes.  On non-kprobes kernels, we don't
249		 * allow kernel breakpoints at all.
250		 */
251		if (attr->bp_addr >= TASK_SIZE_MAX) {
252			if (within_kprobe_blacklist(attr->bp_addr))
 
253				return -EINVAL;
 
 
 
254		}
255
256		hw->type = X86_BREAKPOINT_EXECUTE;
257		/*
258		 * x86 inst breakpoints need to have a specific undefined len.
259		 * But we still need to check userspace is not trying to setup
260		 * an unsupported length, to get a range breakpoint for example.
261		 */
262		if (attr->bp_len == sizeof(long)) {
263			hw->len = X86_BREAKPOINT_LEN_X;
264			return 0;
265		}
266		/* fall through */
267	default:
268		return -EINVAL;
269	}
270
271	/* Len */
272	switch (attr->bp_len) {
 
 
273	case HW_BREAKPOINT_LEN_1:
274		hw->len = X86_BREAKPOINT_LEN_1;
275		break;
276	case HW_BREAKPOINT_LEN_2:
277		hw->len = X86_BREAKPOINT_LEN_2;
278		break;
279	case HW_BREAKPOINT_LEN_4:
280		hw->len = X86_BREAKPOINT_LEN_4;
281		break;
282#ifdef CONFIG_X86_64
283	case HW_BREAKPOINT_LEN_8:
284		hw->len = X86_BREAKPOINT_LEN_8;
285		break;
286#endif
287	default:
288		/* AMD range breakpoint */
289		if (!is_power_of_2(attr->bp_len))
290			return -EINVAL;
291		if (attr->bp_addr & (attr->bp_len - 1))
292			return -EINVAL;
293
294		if (!boot_cpu_has(X86_FEATURE_BPEXT))
295			return -EOPNOTSUPP;
296
297		/*
298		 * It's impossible to use a range breakpoint to fake out
299		 * user vs kernel detection because bp_len - 1 can't
300		 * have the high bit set.  If we ever allow range instruction
301		 * breakpoints, then we'll have to check for kprobe-blacklisted
302		 * addresses anywhere in the range.
303		 */
304		hw->mask = attr->bp_len - 1;
305		hw->len = X86_BREAKPOINT_LEN_1;
306	}
307
308	return 0;
309}
310
311/*
312 * Validate the arch-specific HW Breakpoint register settings
313 */
314int hw_breakpoint_arch_parse(struct perf_event *bp,
315			     const struct perf_event_attr *attr,
316			     struct arch_hw_breakpoint *hw)
317{
 
318	unsigned int align;
319	int ret;
320
321
322	ret = arch_build_bp_info(bp, attr, hw);
323	if (ret)
324		return ret;
325
326	switch (hw->len) {
327	case X86_BREAKPOINT_LEN_1:
328		align = 0;
329		if (hw->mask)
330			align = hw->mask;
331		break;
332	case X86_BREAKPOINT_LEN_2:
333		align = 1;
334		break;
335	case X86_BREAKPOINT_LEN_4:
336		align = 3;
337		break;
338#ifdef CONFIG_X86_64
339	case X86_BREAKPOINT_LEN_8:
340		align = 7;
341		break;
342#endif
343	default:
344		WARN_ON_ONCE(1);
345		return -EINVAL;
346	}
347
348	/*
349	 * Check that the low-order bits of the address are appropriate
350	 * for the alignment implied by len.
351	 */
352	if (hw->address & align)
353		return -EINVAL;
354
355	return 0;
356}
357
358/*
359 * Dump the debug register contents to the user.
360 * We can't dump our per cpu values because it
361 * may contain cpu wide breakpoint, something that
362 * doesn't belong to the current task.
363 *
364 * TODO: include non-ptrace user breakpoints (perf)
365 */
366void aout_dump_debugregs(struct user *dump)
367{
368	int i;
369	int dr7 = 0;
370	struct perf_event *bp;
371	struct arch_hw_breakpoint *info;
372	struct thread_struct *thread = &current->thread;
373
374	for (i = 0; i < HBP_NUM; i++) {
375		bp = thread->ptrace_bps[i];
376
377		if (bp && !bp->attr.disabled) {
378			dump->u_debugreg[i] = bp->attr.bp_addr;
379			info = counter_arch_bp(bp);
380			dr7 |= encode_dr7(i, info->len, info->type);
381		} else {
382			dump->u_debugreg[i] = 0;
383		}
384	}
385
386	dump->u_debugreg[4] = 0;
387	dump->u_debugreg[5] = 0;
388	dump->u_debugreg[6] = current->thread.debugreg6;
389
390	dump->u_debugreg[7] = dr7;
391}
392EXPORT_SYMBOL_GPL(aout_dump_debugregs);
393
394/*
395 * Release the user breakpoints used by ptrace
396 */
397void flush_ptrace_hw_breakpoint(struct task_struct *tsk)
398{
399	int i;
400	struct thread_struct *t = &tsk->thread;
401
402	for (i = 0; i < HBP_NUM; i++) {
403		unregister_hw_breakpoint(t->ptrace_bps[i]);
404		t->ptrace_bps[i] = NULL;
405	}
406
407	t->debugreg6 = 0;
408	t->ptrace_dr7 = 0;
409}
410
411void hw_breakpoint_restore(void)
412{
413	set_debugreg(__this_cpu_read(cpu_debugreg[0]), 0);
414	set_debugreg(__this_cpu_read(cpu_debugreg[1]), 1);
415	set_debugreg(__this_cpu_read(cpu_debugreg[2]), 2);
416	set_debugreg(__this_cpu_read(cpu_debugreg[3]), 3);
417	set_debugreg(current->thread.debugreg6, 6);
418	set_debugreg(__this_cpu_read(cpu_dr7), 7);
419}
420EXPORT_SYMBOL_GPL(hw_breakpoint_restore);
421
422/*
423 * Handle debug exception notifications.
424 *
425 * Return value is either NOTIFY_STOP or NOTIFY_DONE as explained below.
426 *
427 * NOTIFY_DONE returned if one of the following conditions is true.
428 * i) When the causative address is from user-space and the exception
429 * is a valid one, i.e. not triggered as a result of lazy debug register
430 * switching
431 * ii) When there are more bits than trap<n> set in DR6 register (such
432 * as BD, BS or BT) indicating that more than one debug condition is
433 * met and requires some more action in do_debug().
434 *
435 * NOTIFY_STOP returned for all other cases
436 *
437 */
438static int hw_breakpoint_handler(struct die_args *args)
439{
440	int i, cpu, rc = NOTIFY_STOP;
441	struct perf_event *bp;
442	unsigned long dr7, dr6;
443	unsigned long *dr6_p;
444
445	/* The DR6 value is pointed by args->err */
446	dr6_p = (unsigned long *)ERR_PTR(args->err);
447	dr6 = *dr6_p;
448
449	/* If it's a single step, TRAP bits are random */
450	if (dr6 & DR_STEP)
451		return NOTIFY_DONE;
452
453	/* Do an early return if no trap bits are set in DR6 */
454	if ((dr6 & DR_TRAP_BITS) == 0)
455		return NOTIFY_DONE;
456
457	get_debugreg(dr7, 7);
458	/* Disable breakpoints during exception handling */
459	set_debugreg(0UL, 7);
460	/*
461	 * Assert that local interrupts are disabled
462	 * Reset the DRn bits in the virtualized register value.
463	 * The ptrace trigger routine will add in whatever is needed.
464	 */
465	current->thread.debugreg6 &= ~DR_TRAP_BITS;
466	cpu = get_cpu();
467
468	/* Handle all the breakpoints that were triggered */
469	for (i = 0; i < HBP_NUM; ++i) {
470		if (likely(!(dr6 & (DR_TRAP0 << i))))
471			continue;
472
473		/*
474		 * The counter may be concurrently released but that can only
475		 * occur from a call_rcu() path. We can then safely fetch
476		 * the breakpoint, use its callback, touch its counter
477		 * while we are in an rcu_read_lock() path.
478		 */
479		rcu_read_lock();
480
481		bp = per_cpu(bp_per_reg[i], cpu);
482		/*
483		 * Reset the 'i'th TRAP bit in dr6 to denote completion of
484		 * exception handling
485		 */
486		(*dr6_p) &= ~(DR_TRAP0 << i);
487		/*
488		 * bp can be NULL due to lazy debug register switching
489		 * or due to concurrent perf counter removing.
490		 */
491		if (!bp) {
492			rcu_read_unlock();
493			break;
494		}
495
496		perf_bp_event(bp, args->regs);
497
498		/*
499		 * Set up resume flag to avoid breakpoint recursion when
500		 * returning back to origin.
501		 */
502		if (bp->hw.info.type == X86_BREAKPOINT_EXECUTE)
503			args->regs->flags |= X86_EFLAGS_RF;
504
505		rcu_read_unlock();
506	}
507	/*
508	 * Further processing in do_debug() is needed for a) user-space
509	 * breakpoints (to generate signals) and b) when the system has
510	 * taken exception due to multiple causes
511	 */
512	if ((current->thread.debugreg6 & DR_TRAP_BITS) ||
513	    (dr6 & (~DR_TRAP_BITS)))
514		rc = NOTIFY_DONE;
515
516	set_debugreg(dr7, 7);
517	put_cpu();
518
519	return rc;
520}
521
522/*
523 * Handle debug exception notifications.
524 */
525int hw_breakpoint_exceptions_notify(
526		struct notifier_block *unused, unsigned long val, void *data)
527{
528	if (val != DIE_DEBUG)
529		return NOTIFY_DONE;
530
531	return hw_breakpoint_handler(data);
532}
533
534void hw_breakpoint_pmu_read(struct perf_event *bp)
535{
536	/* TODO */
537}
v4.17
 
  1/*
  2 * This program is free software; you can redistribute it and/or modify
  3 * it under the terms of the GNU General Public License as published by
  4 * the Free Software Foundation; either version 2 of the License, or
  5 * (at your option) any later version.
  6 *
  7 * This program is distributed in the hope that it will be useful,
  8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 10 * GNU General Public License for more details.
 11 *
 12 * You should have received a copy of the GNU General Public License
 13 * along with this program; if not, write to the Free Software
 14 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
 15 *
 16 * Copyright (C) 2007 Alan Stern
 17 * Copyright (C) 2009 IBM Corporation
 18 * Copyright (C) 2009 Frederic Weisbecker <fweisbec@gmail.com>
 19 *
 20 * Authors: Alan Stern <stern@rowland.harvard.edu>
 21 *          K.Prasad <prasad@linux.vnet.ibm.com>
 22 *          Frederic Weisbecker <fweisbec@gmail.com>
 23 */
 24
 25/*
 26 * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
 27 * using the CPU's debug registers.
 28 */
 29
 30#include <linux/perf_event.h>
 31#include <linux/hw_breakpoint.h>
 32#include <linux/irqflags.h>
 33#include <linux/notifier.h>
 34#include <linux/kallsyms.h>
 35#include <linux/kprobes.h>
 36#include <linux/percpu.h>
 37#include <linux/kdebug.h>
 38#include <linux/kernel.h>
 39#include <linux/export.h>
 40#include <linux/sched.h>
 41#include <linux/smp.h>
 42
 43#include <asm/hw_breakpoint.h>
 44#include <asm/processor.h>
 45#include <asm/debugreg.h>
 46#include <asm/user.h>
 47
 48/* Per cpu debug control register value */
 49DEFINE_PER_CPU(unsigned long, cpu_dr7);
 50EXPORT_PER_CPU_SYMBOL(cpu_dr7);
 51
 52/* Per cpu debug address registers values */
 53static DEFINE_PER_CPU(unsigned long, cpu_debugreg[HBP_NUM]);
 54
 55/*
 56 * Stores the breakpoints currently in use on each breakpoint address
 57 * register for each cpus
 58 */
 59static DEFINE_PER_CPU(struct perf_event *, bp_per_reg[HBP_NUM]);
 60
 61
 62static inline unsigned long
 63__encode_dr7(int drnum, unsigned int len, unsigned int type)
 64{
 65	unsigned long bp_info;
 66
 67	bp_info = (len | type) & 0xf;
 68	bp_info <<= (DR_CONTROL_SHIFT + drnum * DR_CONTROL_SIZE);
 69	bp_info |= (DR_GLOBAL_ENABLE << (drnum * DR_ENABLE_SIZE));
 70
 71	return bp_info;
 72}
 73
 74/*
 75 * Encode the length, type, Exact, and Enable bits for a particular breakpoint
 76 * as stored in debug register 7.
 77 */
 78unsigned long encode_dr7(int drnum, unsigned int len, unsigned int type)
 79{
 80	return __encode_dr7(drnum, len, type) | DR_GLOBAL_SLOWDOWN;
 81}
 82
 83/*
 84 * Decode the length and type bits for a particular breakpoint as
 85 * stored in debug register 7.  Return the "enabled" status.
 86 */
 87int decode_dr7(unsigned long dr7, int bpnum, unsigned *len, unsigned *type)
 88{
 89	int bp_info = dr7 >> (DR_CONTROL_SHIFT + bpnum * DR_CONTROL_SIZE);
 90
 91	*len = (bp_info & 0xc) | 0x40;
 92	*type = (bp_info & 0x3) | 0x80;
 93
 94	return (dr7 >> (bpnum * DR_ENABLE_SIZE)) & 0x3;
 95}
 96
 97/*
 98 * Install a perf counter breakpoint.
 99 *
100 * We seek a free debug address register and use it for this
101 * breakpoint. Eventually we enable it in the debug control register.
102 *
103 * Atomic: we hold the counter->ctx->lock and we only handle variables
104 * and registers local to this cpu.
105 */
106int arch_install_hw_breakpoint(struct perf_event *bp)
107{
108	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
109	unsigned long *dr7;
110	int i;
111
112	for (i = 0; i < HBP_NUM; i++) {
113		struct perf_event **slot = this_cpu_ptr(&bp_per_reg[i]);
114
115		if (!*slot) {
116			*slot = bp;
117			break;
118		}
119	}
120
121	if (WARN_ONCE(i == HBP_NUM, "Can't find any breakpoint slot"))
122		return -EBUSY;
123
124	set_debugreg(info->address, i);
125	__this_cpu_write(cpu_debugreg[i], info->address);
126
127	dr7 = this_cpu_ptr(&cpu_dr7);
128	*dr7 |= encode_dr7(i, info->len, info->type);
129
130	set_debugreg(*dr7, 7);
131	if (info->mask)
132		set_dr_addr_mask(info->mask, i);
133
134	return 0;
135}
136
137/*
138 * Uninstall the breakpoint contained in the given counter.
139 *
140 * First we search the debug address register it uses and then we disable
141 * it.
142 *
143 * Atomic: we hold the counter->ctx->lock and we only handle variables
144 * and registers local to this cpu.
145 */
146void arch_uninstall_hw_breakpoint(struct perf_event *bp)
147{
148	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
149	unsigned long *dr7;
150	int i;
151
152	for (i = 0; i < HBP_NUM; i++) {
153		struct perf_event **slot = this_cpu_ptr(&bp_per_reg[i]);
154
155		if (*slot == bp) {
156			*slot = NULL;
157			break;
158		}
159	}
160
161	if (WARN_ONCE(i == HBP_NUM, "Can't find any breakpoint slot"))
162		return;
163
164	dr7 = this_cpu_ptr(&cpu_dr7);
165	*dr7 &= ~__encode_dr7(i, info->len, info->type);
166
167	set_debugreg(*dr7, 7);
168	if (info->mask)
169		set_dr_addr_mask(0, i);
170}
171
172/*
173 * Check for virtual address in kernel space.
174 */
175int arch_check_bp_in_kernelspace(struct perf_event *bp)
176{
177	unsigned int len;
178	unsigned long va;
179	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
180
181	va = info->address;
182	len = bp->attr.bp_len;
183
184	/*
185	 * We don't need to worry about va + len - 1 overflowing:
186	 * we already require that va is aligned to a multiple of len.
187	 */
188	return (va >= TASK_SIZE_MAX) || ((va + len - 1) >= TASK_SIZE_MAX);
 
 
189}
190
191int arch_bp_generic_fields(int x86_len, int x86_type,
192			   int *gen_len, int *gen_type)
193{
 
 
194	/* Type */
195	switch (x86_type) {
196	case X86_BREAKPOINT_EXECUTE:
197		if (x86_len != X86_BREAKPOINT_LEN_X)
198			return -EINVAL;
199
200		*gen_type = HW_BREAKPOINT_X;
201		*gen_len = sizeof(long);
202		return 0;
203	case X86_BREAKPOINT_WRITE:
204		*gen_type = HW_BREAKPOINT_W;
205		break;
206	case X86_BREAKPOINT_RW:
207		*gen_type = HW_BREAKPOINT_W | HW_BREAKPOINT_R;
208		break;
209	default:
210		return -EINVAL;
211	}
212
213	/* Len */
214	switch (x86_len) {
215	case X86_BREAKPOINT_LEN_1:
216		*gen_len = HW_BREAKPOINT_LEN_1;
217		break;
218	case X86_BREAKPOINT_LEN_2:
219		*gen_len = HW_BREAKPOINT_LEN_2;
220		break;
221	case X86_BREAKPOINT_LEN_4:
222		*gen_len = HW_BREAKPOINT_LEN_4;
223		break;
224#ifdef CONFIG_X86_64
225	case X86_BREAKPOINT_LEN_8:
226		*gen_len = HW_BREAKPOINT_LEN_8;
227		break;
228#endif
229	default:
230		return -EINVAL;
231	}
232
233	return 0;
234}
235
 
 
 
 
 
 
 
 
 
 
 
236
237static int arch_build_bp_info(struct perf_event *bp)
 
 
 
 
 
 
 
 
 
238{
239	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
240
241	info->address = bp->attr.bp_addr;
242
243	/* Type */
244	switch (bp->attr.bp_type) {
245	case HW_BREAKPOINT_W:
246		info->type = X86_BREAKPOINT_WRITE;
247		break;
248	case HW_BREAKPOINT_W | HW_BREAKPOINT_R:
249		info->type = X86_BREAKPOINT_RW;
250		break;
251	case HW_BREAKPOINT_X:
252		/*
253		 * We don't allow kernel breakpoints in places that are not
254		 * acceptable for kprobes.  On non-kprobes kernels, we don't
255		 * allow kernel breakpoints at all.
256		 */
257		if (bp->attr.bp_addr >= TASK_SIZE_MAX) {
258#ifdef CONFIG_KPROBES
259			if (within_kprobe_blacklist(bp->attr.bp_addr))
260				return -EINVAL;
261#else
262			return -EINVAL;
263#endif
264		}
265
266		info->type = X86_BREAKPOINT_EXECUTE;
267		/*
268		 * x86 inst breakpoints need to have a specific undefined len.
269		 * But we still need to check userspace is not trying to setup
270		 * an unsupported length, to get a range breakpoint for example.
271		 */
272		if (bp->attr.bp_len == sizeof(long)) {
273			info->len = X86_BREAKPOINT_LEN_X;
274			return 0;
275		}
 
276	default:
277		return -EINVAL;
278	}
279
280	/* Len */
281	info->mask = 0;
282
283	switch (bp->attr.bp_len) {
284	case HW_BREAKPOINT_LEN_1:
285		info->len = X86_BREAKPOINT_LEN_1;
286		break;
287	case HW_BREAKPOINT_LEN_2:
288		info->len = X86_BREAKPOINT_LEN_2;
289		break;
290	case HW_BREAKPOINT_LEN_4:
291		info->len = X86_BREAKPOINT_LEN_4;
292		break;
293#ifdef CONFIG_X86_64
294	case HW_BREAKPOINT_LEN_8:
295		info->len = X86_BREAKPOINT_LEN_8;
296		break;
297#endif
298	default:
299		/* AMD range breakpoint */
300		if (!is_power_of_2(bp->attr.bp_len))
301			return -EINVAL;
302		if (bp->attr.bp_addr & (bp->attr.bp_len - 1))
303			return -EINVAL;
304
305		if (!boot_cpu_has(X86_FEATURE_BPEXT))
306			return -EOPNOTSUPP;
307
308		/*
309		 * It's impossible to use a range breakpoint to fake out
310		 * user vs kernel detection because bp_len - 1 can't
311		 * have the high bit set.  If we ever allow range instruction
312		 * breakpoints, then we'll have to check for kprobe-blacklisted
313		 * addresses anywhere in the range.
314		 */
315		info->mask = bp->attr.bp_len - 1;
316		info->len = X86_BREAKPOINT_LEN_1;
317	}
318
319	return 0;
320}
321
322/*
323 * Validate the arch-specific HW Breakpoint register settings
324 */
325int arch_validate_hwbkpt_settings(struct perf_event *bp)
 
 
326{
327	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
328	unsigned int align;
329	int ret;
330
331
332	ret = arch_build_bp_info(bp);
333	if (ret)
334		return ret;
335
336	switch (info->len) {
337	case X86_BREAKPOINT_LEN_1:
338		align = 0;
339		if (info->mask)
340			align = info->mask;
341		break;
342	case X86_BREAKPOINT_LEN_2:
343		align = 1;
344		break;
345	case X86_BREAKPOINT_LEN_4:
346		align = 3;
347		break;
348#ifdef CONFIG_X86_64
349	case X86_BREAKPOINT_LEN_8:
350		align = 7;
351		break;
352#endif
353	default:
354		WARN_ON_ONCE(1);
 
355	}
356
357	/*
358	 * Check that the low-order bits of the address are appropriate
359	 * for the alignment implied by len.
360	 */
361	if (info->address & align)
362		return -EINVAL;
363
364	return 0;
365}
366
367/*
368 * Dump the debug register contents to the user.
369 * We can't dump our per cpu values because it
370 * may contain cpu wide breakpoint, something that
371 * doesn't belong to the current task.
372 *
373 * TODO: include non-ptrace user breakpoints (perf)
374 */
375void aout_dump_debugregs(struct user *dump)
376{
377	int i;
378	int dr7 = 0;
379	struct perf_event *bp;
380	struct arch_hw_breakpoint *info;
381	struct thread_struct *thread = &current->thread;
382
383	for (i = 0; i < HBP_NUM; i++) {
384		bp = thread->ptrace_bps[i];
385
386		if (bp && !bp->attr.disabled) {
387			dump->u_debugreg[i] = bp->attr.bp_addr;
388			info = counter_arch_bp(bp);
389			dr7 |= encode_dr7(i, info->len, info->type);
390		} else {
391			dump->u_debugreg[i] = 0;
392		}
393	}
394
395	dump->u_debugreg[4] = 0;
396	dump->u_debugreg[5] = 0;
397	dump->u_debugreg[6] = current->thread.debugreg6;
398
399	dump->u_debugreg[7] = dr7;
400}
401EXPORT_SYMBOL_GPL(aout_dump_debugregs);
402
403/*
404 * Release the user breakpoints used by ptrace
405 */
406void flush_ptrace_hw_breakpoint(struct task_struct *tsk)
407{
408	int i;
409	struct thread_struct *t = &tsk->thread;
410
411	for (i = 0; i < HBP_NUM; i++) {
412		unregister_hw_breakpoint(t->ptrace_bps[i]);
413		t->ptrace_bps[i] = NULL;
414	}
415
416	t->debugreg6 = 0;
417	t->ptrace_dr7 = 0;
418}
419
420void hw_breakpoint_restore(void)
421{
422	set_debugreg(__this_cpu_read(cpu_debugreg[0]), 0);
423	set_debugreg(__this_cpu_read(cpu_debugreg[1]), 1);
424	set_debugreg(__this_cpu_read(cpu_debugreg[2]), 2);
425	set_debugreg(__this_cpu_read(cpu_debugreg[3]), 3);
426	set_debugreg(current->thread.debugreg6, 6);
427	set_debugreg(__this_cpu_read(cpu_dr7), 7);
428}
429EXPORT_SYMBOL_GPL(hw_breakpoint_restore);
430
431/*
432 * Handle debug exception notifications.
433 *
434 * Return value is either NOTIFY_STOP or NOTIFY_DONE as explained below.
435 *
436 * NOTIFY_DONE returned if one of the following conditions is true.
437 * i) When the causative address is from user-space and the exception
438 * is a valid one, i.e. not triggered as a result of lazy debug register
439 * switching
440 * ii) When there are more bits than trap<n> set in DR6 register (such
441 * as BD, BS or BT) indicating that more than one debug condition is
442 * met and requires some more action in do_debug().
443 *
444 * NOTIFY_STOP returned for all other cases
445 *
446 */
447static int hw_breakpoint_handler(struct die_args *args)
448{
449	int i, cpu, rc = NOTIFY_STOP;
450	struct perf_event *bp;
451	unsigned long dr7, dr6;
452	unsigned long *dr6_p;
453
454	/* The DR6 value is pointed by args->err */
455	dr6_p = (unsigned long *)ERR_PTR(args->err);
456	dr6 = *dr6_p;
457
458	/* If it's a single step, TRAP bits are random */
459	if (dr6 & DR_STEP)
460		return NOTIFY_DONE;
461
462	/* Do an early return if no trap bits are set in DR6 */
463	if ((dr6 & DR_TRAP_BITS) == 0)
464		return NOTIFY_DONE;
465
466	get_debugreg(dr7, 7);
467	/* Disable breakpoints during exception handling */
468	set_debugreg(0UL, 7);
469	/*
470	 * Assert that local interrupts are disabled
471	 * Reset the DRn bits in the virtualized register value.
472	 * The ptrace trigger routine will add in whatever is needed.
473	 */
474	current->thread.debugreg6 &= ~DR_TRAP_BITS;
475	cpu = get_cpu();
476
477	/* Handle all the breakpoints that were triggered */
478	for (i = 0; i < HBP_NUM; ++i) {
479		if (likely(!(dr6 & (DR_TRAP0 << i))))
480			continue;
481
482		/*
483		 * The counter may be concurrently released but that can only
484		 * occur from a call_rcu() path. We can then safely fetch
485		 * the breakpoint, use its callback, touch its counter
486		 * while we are in an rcu_read_lock() path.
487		 */
488		rcu_read_lock();
489
490		bp = per_cpu(bp_per_reg[i], cpu);
491		/*
492		 * Reset the 'i'th TRAP bit in dr6 to denote completion of
493		 * exception handling
494		 */
495		(*dr6_p) &= ~(DR_TRAP0 << i);
496		/*
497		 * bp can be NULL due to lazy debug register switching
498		 * or due to concurrent perf counter removing.
499		 */
500		if (!bp) {
501			rcu_read_unlock();
502			break;
503		}
504
505		perf_bp_event(bp, args->regs);
506
507		/*
508		 * Set up resume flag to avoid breakpoint recursion when
509		 * returning back to origin.
510		 */
511		if (bp->hw.info.type == X86_BREAKPOINT_EXECUTE)
512			args->regs->flags |= X86_EFLAGS_RF;
513
514		rcu_read_unlock();
515	}
516	/*
517	 * Further processing in do_debug() is needed for a) user-space
518	 * breakpoints (to generate signals) and b) when the system has
519	 * taken exception due to multiple causes
520	 */
521	if ((current->thread.debugreg6 & DR_TRAP_BITS) ||
522	    (dr6 & (~DR_TRAP_BITS)))
523		rc = NOTIFY_DONE;
524
525	set_debugreg(dr7, 7);
526	put_cpu();
527
528	return rc;
529}
530
531/*
532 * Handle debug exception notifications.
533 */
534int hw_breakpoint_exceptions_notify(
535		struct notifier_block *unused, unsigned long val, void *data)
536{
537	if (val != DIE_DEBUG)
538		return NOTIFY_DONE;
539
540	return hw_breakpoint_handler(data);
541}
542
543void hw_breakpoint_pmu_read(struct perf_event *bp)
544{
545	/* TODO */
546}