Linux Audio

Check our new training course

Loading...
v5.4
  1// SPDX-License-Identifier: GPL-2.0
  2/*
  3 * FPGA Freeze Bridge Controller
  4 *
  5 *  Copyright (C) 2016 Altera Corporation. All rights reserved.
 
 
 
 
 
 
 
 
 
 
 
 
  6 */
  7#include <linux/delay.h>
  8#include <linux/io.h>
  9#include <linux/kernel.h>
 10#include <linux/of_device.h>
 11#include <linux/module.h>
 12#include <linux/fpga/fpga-bridge.h>
 13
 14#define FREEZE_CSR_STATUS_OFFSET		0
 15#define FREEZE_CSR_CTRL_OFFSET			4
 16#define FREEZE_CSR_ILLEGAL_REQ_OFFSET		8
 17#define FREEZE_CSR_REG_VERSION			12
 18
 19#define FREEZE_CSR_SUPPORTED_VERSION		2
 20#define FREEZE_CSR_OFFICIAL_VERSION		0xad000003
 21
 22#define FREEZE_CSR_STATUS_FREEZE_REQ_DONE	BIT(0)
 23#define FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE	BIT(1)
 24
 25#define FREEZE_CSR_CTRL_FREEZE_REQ		BIT(0)
 26#define FREEZE_CSR_CTRL_RESET_REQ		BIT(1)
 27#define FREEZE_CSR_CTRL_UNFREEZE_REQ		BIT(2)
 28
 29#define FREEZE_BRIDGE_NAME			"freeze"
 30
 31struct altera_freeze_br_data {
 32	struct device *dev;
 33	void __iomem *base_addr;
 34	bool enable;
 35};
 36
 37/*
 38 * Poll status until status bit is set or we have a timeout.
 39 */
 40static int altera_freeze_br_req_ack(struct altera_freeze_br_data *priv,
 41				    u32 timeout, u32 req_ack)
 42{
 43	struct device *dev = priv->dev;
 44	void __iomem *csr_illegal_req_addr = priv->base_addr +
 45					     FREEZE_CSR_ILLEGAL_REQ_OFFSET;
 46	u32 status, illegal, ctrl;
 47	int ret = -ETIMEDOUT;
 48
 49	do {
 50		illegal = readl(csr_illegal_req_addr);
 51		if (illegal) {
 52			dev_err(dev, "illegal request detected 0x%x", illegal);
 53
 54			writel(1, csr_illegal_req_addr);
 55
 56			illegal = readl(csr_illegal_req_addr);
 57			if (illegal)
 58				dev_err(dev, "illegal request not cleared 0x%x",
 59					illegal);
 60
 61			ret = -EINVAL;
 62			break;
 63		}
 64
 65		status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
 66		dev_dbg(dev, "%s %x %x\n", __func__, status, req_ack);
 67		status &= req_ack;
 68		if (status) {
 69			ctrl = readl(priv->base_addr + FREEZE_CSR_CTRL_OFFSET);
 70			dev_dbg(dev, "%s request %x acknowledged %x %x\n",
 71				__func__, req_ack, status, ctrl);
 72			ret = 0;
 73			break;
 74		}
 75
 76		udelay(1);
 77	} while (timeout--);
 78
 79	if (ret == -ETIMEDOUT)
 80		dev_err(dev, "%s timeout waiting for 0x%x\n",
 81			__func__, req_ack);
 82
 83	return ret;
 84}
 85
 86static int altera_freeze_br_do_freeze(struct altera_freeze_br_data *priv,
 87				      u32 timeout)
 88{
 89	struct device *dev = priv->dev;
 90	void __iomem *csr_ctrl_addr = priv->base_addr +
 91				      FREEZE_CSR_CTRL_OFFSET;
 92	u32 status;
 93	int ret;
 94
 95	status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
 96
 97	dev_dbg(dev, "%s %d %d\n", __func__, status, readl(csr_ctrl_addr));
 98
 99	if (status & FREEZE_CSR_STATUS_FREEZE_REQ_DONE) {
100		dev_dbg(dev, "%s bridge already disabled %d\n",
101			__func__, status);
102		return 0;
103	} else if (!(status & FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE)) {
104		dev_err(dev, "%s bridge not enabled %d\n", __func__, status);
105		return -EINVAL;
106	}
107
108	writel(FREEZE_CSR_CTRL_FREEZE_REQ, csr_ctrl_addr);
109
110	ret = altera_freeze_br_req_ack(priv, timeout,
111				       FREEZE_CSR_STATUS_FREEZE_REQ_DONE);
112
113	if (ret)
114		writel(0, csr_ctrl_addr);
115	else
116		writel(FREEZE_CSR_CTRL_RESET_REQ, csr_ctrl_addr);
117
118	return ret;
119}
120
121static int altera_freeze_br_do_unfreeze(struct altera_freeze_br_data *priv,
122					u32 timeout)
123{
124	struct device *dev = priv->dev;
125	void __iomem *csr_ctrl_addr = priv->base_addr +
126				      FREEZE_CSR_CTRL_OFFSET;
127	u32 status;
128	int ret;
129
130	writel(0, csr_ctrl_addr);
131
132	status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
133
134	dev_dbg(dev, "%s %d %d\n", __func__, status, readl(csr_ctrl_addr));
135
136	if (status & FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE) {
137		dev_dbg(dev, "%s bridge already enabled %d\n",
138			__func__, status);
139		return 0;
140	} else if (!(status & FREEZE_CSR_STATUS_FREEZE_REQ_DONE)) {
141		dev_err(dev, "%s bridge not frozen %d\n", __func__, status);
142		return -EINVAL;
143	}
144
145	writel(FREEZE_CSR_CTRL_UNFREEZE_REQ, csr_ctrl_addr);
146
147	ret = altera_freeze_br_req_ack(priv, timeout,
148				       FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE);
149
150	status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
151
152	dev_dbg(dev, "%s %d %d\n", __func__, status, readl(csr_ctrl_addr));
153
154	writel(0, csr_ctrl_addr);
155
156	return ret;
157}
158
159/*
160 * enable = 1 : allow traffic through the bridge
161 * enable = 0 : disable traffic through the bridge
162 */
163static int altera_freeze_br_enable_set(struct fpga_bridge *bridge,
164				       bool enable)
165{
166	struct altera_freeze_br_data *priv = bridge->priv;
167	struct fpga_image_info *info = bridge->info;
168	u32 timeout = 0;
169	int ret;
170
171	if (enable) {
172		if (info)
173			timeout = info->enable_timeout_us;
174
175		ret = altera_freeze_br_do_unfreeze(bridge->priv, timeout);
176	} else {
177		if (info)
178			timeout = info->disable_timeout_us;
179
180		ret = altera_freeze_br_do_freeze(bridge->priv, timeout);
181	}
182
183	if (!ret)
184		priv->enable = enable;
185
186	return ret;
187}
188
189static int altera_freeze_br_enable_show(struct fpga_bridge *bridge)
190{
191	struct altera_freeze_br_data *priv = bridge->priv;
192
193	return priv->enable;
194}
195
196static const struct fpga_bridge_ops altera_freeze_br_br_ops = {
197	.enable_set = altera_freeze_br_enable_set,
198	.enable_show = altera_freeze_br_enable_show,
199};
200
201static const struct of_device_id altera_freeze_br_of_match[] = {
202	{ .compatible = "altr,freeze-bridge-controller", },
203	{},
204};
205MODULE_DEVICE_TABLE(of, altera_freeze_br_of_match);
206
207static int altera_freeze_br_probe(struct platform_device *pdev)
208{
209	struct device *dev = &pdev->dev;
210	struct device_node *np = pdev->dev.of_node;
211	void __iomem *base_addr;
212	struct altera_freeze_br_data *priv;
213	struct fpga_bridge *br;
214	struct resource *res;
215	u32 status, revision;
216
217	if (!np)
218		return -ENODEV;
219
220	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
221	base_addr = devm_ioremap_resource(dev, res);
222	if (IS_ERR(base_addr))
223		return PTR_ERR(base_addr);
224
225	revision = readl(base_addr + FREEZE_CSR_REG_VERSION);
226	if ((revision != FREEZE_CSR_SUPPORTED_VERSION) &&
227	    (revision != FREEZE_CSR_OFFICIAL_VERSION)) {
228		dev_err(dev,
229			"%s unexpected revision 0x%x != 0x%x != 0x%x\n",
230			__func__, revision, FREEZE_CSR_SUPPORTED_VERSION,
231			FREEZE_CSR_OFFICIAL_VERSION);
232		return -EINVAL;
233	}
234
235	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
236	if (!priv)
237		return -ENOMEM;
238
239	priv->dev = dev;
240
241	status = readl(base_addr + FREEZE_CSR_STATUS_OFFSET);
 
 
 
 
 
242	if (status & FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE)
243		priv->enable = 1;
244
245	priv->base_addr = base_addr;
 
 
 
 
246
247	br = devm_fpga_bridge_create(dev, FREEZE_BRIDGE_NAME,
248				     &altera_freeze_br_br_ops, priv);
249	if (!br)
250		return -ENOMEM;
251
252	platform_set_drvdata(pdev, br);
253
254	return fpga_bridge_register(br);
255}
256
257static int altera_freeze_br_remove(struct platform_device *pdev)
258{
259	struct fpga_bridge *br = platform_get_drvdata(pdev);
260
261	fpga_bridge_unregister(br);
262
263	return 0;
264}
265
266static struct platform_driver altera_freeze_br_driver = {
267	.probe = altera_freeze_br_probe,
268	.remove = altera_freeze_br_remove,
269	.driver = {
270		.name	= "altera_freeze_br",
271		.of_match_table = of_match_ptr(altera_freeze_br_of_match),
272	},
273};
274
275module_platform_driver(altera_freeze_br_driver);
276
277MODULE_DESCRIPTION("Altera Freeze Bridge");
278MODULE_AUTHOR("Alan Tull <atull@opensource.altera.com>");
279MODULE_LICENSE("GPL v2");
v4.10.11
 
  1/*
  2 * FPGA Freeze Bridge Controller
  3 *
  4 *  Copyright (C) 2016 Altera Corporation. All rights reserved.
  5 *
  6 * This program is free software; you can redistribute it and/or modify it
  7 * under the terms and conditions of the GNU General Public License,
  8 * version 2, as published by the Free Software Foundation.
  9 *
 10 * This program is distributed in the hope it will be useful, but WITHOUT
 11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 12 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 13 * more details.
 14 *
 15 * You should have received a copy of the GNU General Public License along with
 16 * this program.  If not, see <http://www.gnu.org/licenses/>.
 17 */
 18#include <linux/delay.h>
 19#include <linux/io.h>
 20#include <linux/kernel.h>
 21#include <linux/of_device.h>
 22#include <linux/module.h>
 23#include <linux/fpga/fpga-bridge.h>
 24
 25#define FREEZE_CSR_STATUS_OFFSET		0
 26#define FREEZE_CSR_CTRL_OFFSET			4
 27#define FREEZE_CSR_ILLEGAL_REQ_OFFSET		8
 28#define FREEZE_CSR_REG_VERSION			12
 29
 30#define FREEZE_CSR_SUPPORTED_VERSION		2
 
 31
 32#define FREEZE_CSR_STATUS_FREEZE_REQ_DONE	BIT(0)
 33#define FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE	BIT(1)
 34
 35#define FREEZE_CSR_CTRL_FREEZE_REQ		BIT(0)
 36#define FREEZE_CSR_CTRL_RESET_REQ		BIT(1)
 37#define FREEZE_CSR_CTRL_UNFREEZE_REQ		BIT(2)
 38
 39#define FREEZE_BRIDGE_NAME			"freeze"
 40
 41struct altera_freeze_br_data {
 42	struct device *dev;
 43	void __iomem *base_addr;
 44	bool enable;
 45};
 46
 47/*
 48 * Poll status until status bit is set or we have a timeout.
 49 */
 50static int altera_freeze_br_req_ack(struct altera_freeze_br_data *priv,
 51				    u32 timeout, u32 req_ack)
 52{
 53	struct device *dev = priv->dev;
 54	void __iomem *csr_illegal_req_addr = priv->base_addr +
 55					     FREEZE_CSR_ILLEGAL_REQ_OFFSET;
 56	u32 status, illegal, ctrl;
 57	int ret = -ETIMEDOUT;
 58
 59	do {
 60		illegal = readl(csr_illegal_req_addr);
 61		if (illegal) {
 62			dev_err(dev, "illegal request detected 0x%x", illegal);
 63
 64			writel(1, csr_illegal_req_addr);
 65
 66			illegal = readl(csr_illegal_req_addr);
 67			if (illegal)
 68				dev_err(dev, "illegal request not cleared 0x%x",
 69					illegal);
 70
 71			ret = -EINVAL;
 72			break;
 73		}
 74
 75		status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
 76		dev_dbg(dev, "%s %x %x\n", __func__, status, req_ack);
 77		status &= req_ack;
 78		if (status) {
 79			ctrl = readl(priv->base_addr + FREEZE_CSR_CTRL_OFFSET);
 80			dev_dbg(dev, "%s request %x acknowledged %x %x\n",
 81				__func__, req_ack, status, ctrl);
 82			ret = 0;
 83			break;
 84		}
 85
 86		udelay(1);
 87	} while (timeout--);
 88
 89	if (ret == -ETIMEDOUT)
 90		dev_err(dev, "%s timeout waiting for 0x%x\n",
 91			__func__, req_ack);
 92
 93	return ret;
 94}
 95
 96static int altera_freeze_br_do_freeze(struct altera_freeze_br_data *priv,
 97				      u32 timeout)
 98{
 99	struct device *dev = priv->dev;
100	void __iomem *csr_ctrl_addr = priv->base_addr +
101				      FREEZE_CSR_CTRL_OFFSET;
102	u32 status;
103	int ret;
104
105	status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
106
107	dev_dbg(dev, "%s %d %d\n", __func__, status, readl(csr_ctrl_addr));
108
109	if (status & FREEZE_CSR_STATUS_FREEZE_REQ_DONE) {
110		dev_dbg(dev, "%s bridge already disabled %d\n",
111			__func__, status);
112		return 0;
113	} else if (!(status & FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE)) {
114		dev_err(dev, "%s bridge not enabled %d\n", __func__, status);
115		return -EINVAL;
116	}
117
118	writel(FREEZE_CSR_CTRL_FREEZE_REQ, csr_ctrl_addr);
119
120	ret = altera_freeze_br_req_ack(priv, timeout,
121				       FREEZE_CSR_STATUS_FREEZE_REQ_DONE);
122
123	if (ret)
124		writel(0, csr_ctrl_addr);
125	else
126		writel(FREEZE_CSR_CTRL_RESET_REQ, csr_ctrl_addr);
127
128	return ret;
129}
130
131static int altera_freeze_br_do_unfreeze(struct altera_freeze_br_data *priv,
132					u32 timeout)
133{
134	struct device *dev = priv->dev;
135	void __iomem *csr_ctrl_addr = priv->base_addr +
136				      FREEZE_CSR_CTRL_OFFSET;
137	u32 status;
138	int ret;
139
140	writel(0, csr_ctrl_addr);
141
142	status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
143
144	dev_dbg(dev, "%s %d %d\n", __func__, status, readl(csr_ctrl_addr));
145
146	if (status & FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE) {
147		dev_dbg(dev, "%s bridge already enabled %d\n",
148			__func__, status);
149		return 0;
150	} else if (!(status & FREEZE_CSR_STATUS_FREEZE_REQ_DONE)) {
151		dev_err(dev, "%s bridge not frozen %d\n", __func__, status);
152		return -EINVAL;
153	}
154
155	writel(FREEZE_CSR_CTRL_UNFREEZE_REQ, csr_ctrl_addr);
156
157	ret = altera_freeze_br_req_ack(priv, timeout,
158				       FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE);
159
160	status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
161
162	dev_dbg(dev, "%s %d %d\n", __func__, status, readl(csr_ctrl_addr));
163
164	writel(0, csr_ctrl_addr);
165
166	return ret;
167}
168
169/*
170 * enable = 1 : allow traffic through the bridge
171 * enable = 0 : disable traffic through the bridge
172 */
173static int altera_freeze_br_enable_set(struct fpga_bridge *bridge,
174				       bool enable)
175{
176	struct altera_freeze_br_data *priv = bridge->priv;
177	struct fpga_image_info *info = bridge->info;
178	u32 timeout = 0;
179	int ret;
180
181	if (enable) {
182		if (info)
183			timeout = info->enable_timeout_us;
184
185		ret = altera_freeze_br_do_unfreeze(bridge->priv, timeout);
186	} else {
187		if (info)
188			timeout = info->disable_timeout_us;
189
190		ret = altera_freeze_br_do_freeze(bridge->priv, timeout);
191	}
192
193	if (!ret)
194		priv->enable = enable;
195
196	return ret;
197}
198
199static int altera_freeze_br_enable_show(struct fpga_bridge *bridge)
200{
201	struct altera_freeze_br_data *priv = bridge->priv;
202
203	return priv->enable;
204}
205
206static struct fpga_bridge_ops altera_freeze_br_br_ops = {
207	.enable_set = altera_freeze_br_enable_set,
208	.enable_show = altera_freeze_br_enable_show,
209};
210
211static const struct of_device_id altera_freeze_br_of_match[] = {
212	{ .compatible = "altr,freeze-bridge-controller", },
213	{},
214};
215MODULE_DEVICE_TABLE(of, altera_freeze_br_of_match);
216
217static int altera_freeze_br_probe(struct platform_device *pdev)
218{
219	struct device *dev = &pdev->dev;
220	struct device_node *np = pdev->dev.of_node;
 
221	struct altera_freeze_br_data *priv;
 
222	struct resource *res;
223	u32 status, revision;
224
225	if (!np)
226		return -ENODEV;
227
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
228	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
229	if (!priv)
230		return -ENOMEM;
231
232	priv->dev = dev;
233
234	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
235	priv->base_addr = devm_ioremap_resource(dev, res);
236	if (IS_ERR(priv->base_addr))
237		return PTR_ERR(priv->base_addr);
238
239	status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
240	if (status & FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE)
241		priv->enable = 1;
242
243	revision = readl(priv->base_addr + FREEZE_CSR_REG_VERSION);
244	if (revision != FREEZE_CSR_SUPPORTED_VERSION)
245		dev_warn(dev,
246			 "%s Freeze Controller unexpected revision %d != %d\n",
247			 __func__, revision, FREEZE_CSR_SUPPORTED_VERSION);
248
249	return fpga_bridge_register(dev, FREEZE_BRIDGE_NAME,
250				    &altera_freeze_br_br_ops, priv);
 
 
 
 
 
 
251}
252
253static int altera_freeze_br_remove(struct platform_device *pdev)
254{
255	fpga_bridge_unregister(&pdev->dev);
 
 
256
257	return 0;
258}
259
260static struct platform_driver altera_freeze_br_driver = {
261	.probe = altera_freeze_br_probe,
262	.remove = altera_freeze_br_remove,
263	.driver = {
264		.name	= "altera_freeze_br",
265		.of_match_table = of_match_ptr(altera_freeze_br_of_match),
266	},
267};
268
269module_platform_driver(altera_freeze_br_driver);
270
271MODULE_DESCRIPTION("Altera Freeze Bridge");
272MODULE_AUTHOR("Alan Tull <atull@opensource.altera.com>");
273MODULE_LICENSE("GPL v2");