Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Architecture specific OF callbacks.
4 */
5#include <linux/export.h>
6#include <linux/io.h>
7#include <linux/interrupt.h>
8#include <linux/list.h>
9#include <linux/of.h>
10#include <linux/of_fdt.h>
11#include <linux/of_address.h>
12#include <linux/of_platform.h>
13#include <linux/of_irq.h>
14#include <linux/libfdt.h>
15#include <linux/slab.h>
16#include <linux/pci.h>
17#include <linux/of_pci.h>
18#include <linux/initrd.h>
19
20#include <asm/irqdomain.h>
21#include <asm/hpet.h>
22#include <asm/apic.h>
23#include <asm/pci_x86.h>
24#include <asm/setup.h>
25#include <asm/i8259.h>
26#include <asm/prom.h>
27
28__initdata u64 initial_dtb;
29char __initdata cmd_line[COMMAND_LINE_SIZE];
30
31int __initdata of_ioapic;
32
33void __init early_init_dt_scan_chosen_arch(unsigned long node)
34{
35 BUG();
36}
37
38void __init early_init_dt_add_memory_arch(u64 base, u64 size)
39{
40 BUG();
41}
42
43void __init add_dtb(u64 data)
44{
45 initial_dtb = data + offsetof(struct setup_data, data);
46}
47
48/*
49 * CE4100 ids. Will be moved to machine_device_initcall() once we have it.
50 */
51static struct of_device_id __initdata ce4100_ids[] = {
52 { .compatible = "intel,ce4100-cp", },
53 { .compatible = "isa", },
54 { .compatible = "pci", },
55 {},
56};
57
58static int __init add_bus_probe(void)
59{
60 if (!of_have_populated_dt())
61 return 0;
62
63 return of_platform_bus_probe(NULL, ce4100_ids, NULL);
64}
65device_initcall(add_bus_probe);
66
67#ifdef CONFIG_PCI
68struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
69{
70 struct device_node *np;
71
72 for_each_node_by_type(np, "pci") {
73 const void *prop;
74 unsigned int bus_min;
75
76 prop = of_get_property(np, "bus-range", NULL);
77 if (!prop)
78 continue;
79 bus_min = be32_to_cpup(prop);
80 if (bus->number == bus_min)
81 return np;
82 }
83 return NULL;
84}
85
86static int x86_of_pci_irq_enable(struct pci_dev *dev)
87{
88 u32 virq;
89 int ret;
90 u8 pin;
91
92 ret = pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
93 if (ret)
94 return ret;
95 if (!pin)
96 return 0;
97
98 virq = of_irq_parse_and_map_pci(dev, 0, 0);
99 if (virq == 0)
100 return -EINVAL;
101 dev->irq = virq;
102 return 0;
103}
104
105static void x86_of_pci_irq_disable(struct pci_dev *dev)
106{
107}
108
109void x86_of_pci_init(void)
110{
111 pcibios_enable_irq = x86_of_pci_irq_enable;
112 pcibios_disable_irq = x86_of_pci_irq_disable;
113}
114#endif
115
116static void __init dtb_setup_hpet(void)
117{
118#ifdef CONFIG_HPET_TIMER
119 struct device_node *dn;
120 struct resource r;
121 int ret;
122
123 dn = of_find_compatible_node(NULL, NULL, "intel,ce4100-hpet");
124 if (!dn)
125 return;
126 ret = of_address_to_resource(dn, 0, &r);
127 if (ret) {
128 WARN_ON(1);
129 return;
130 }
131 hpet_address = r.start;
132#endif
133}
134
135#ifdef CONFIG_X86_LOCAL_APIC
136
137static void __init dtb_cpu_setup(void)
138{
139 struct device_node *dn;
140 u32 apic_id, version;
141 int ret;
142
143 version = GET_APIC_VERSION(apic_read(APIC_LVR));
144 for_each_of_cpu_node(dn) {
145 ret = of_property_read_u32(dn, "reg", &apic_id);
146 if (ret < 0) {
147 pr_warn("%pOF: missing local APIC ID\n", dn);
148 continue;
149 }
150 generic_processor_info(apic_id, version);
151 }
152}
153
154static void __init dtb_lapic_setup(void)
155{
156 struct device_node *dn;
157 struct resource r;
158 unsigned long lapic_addr = APIC_DEFAULT_PHYS_BASE;
159 int ret;
160
161 dn = of_find_compatible_node(NULL, NULL, "intel,ce4100-lapic");
162 if (dn) {
163 ret = of_address_to_resource(dn, 0, &r);
164 if (WARN_ON(ret))
165 return;
166 lapic_addr = r.start;
167 }
168
169 /* Did the boot loader setup the local APIC ? */
170 if (!boot_cpu_has(X86_FEATURE_APIC)) {
171 if (apic_force_enable(lapic_addr))
172 return;
173 }
174 smp_found_config = 1;
175 pic_mode = 1;
176 register_lapic_address(lapic_addr);
177}
178
179#endif /* CONFIG_X86_LOCAL_APIC */
180
181#ifdef CONFIG_X86_IO_APIC
182static unsigned int ioapic_id;
183
184struct of_ioapic_type {
185 u32 out_type;
186 u32 trigger;
187 u32 polarity;
188};
189
190static struct of_ioapic_type of_ioapic_type[] =
191{
192 {
193 .out_type = IRQ_TYPE_EDGE_RISING,
194 .trigger = IOAPIC_EDGE,
195 .polarity = 1,
196 },
197 {
198 .out_type = IRQ_TYPE_LEVEL_LOW,
199 .trigger = IOAPIC_LEVEL,
200 .polarity = 0,
201 },
202 {
203 .out_type = IRQ_TYPE_LEVEL_HIGH,
204 .trigger = IOAPIC_LEVEL,
205 .polarity = 1,
206 },
207 {
208 .out_type = IRQ_TYPE_EDGE_FALLING,
209 .trigger = IOAPIC_EDGE,
210 .polarity = 0,
211 },
212};
213
214static int dt_irqdomain_alloc(struct irq_domain *domain, unsigned int virq,
215 unsigned int nr_irqs, void *arg)
216{
217 struct irq_fwspec *fwspec = (struct irq_fwspec *)arg;
218 struct of_ioapic_type *it;
219 struct irq_alloc_info tmp;
220 int type_index;
221
222 if (WARN_ON(fwspec->param_count < 2))
223 return -EINVAL;
224
225 type_index = fwspec->param[1];
226 if (type_index >= ARRAY_SIZE(of_ioapic_type))
227 return -EINVAL;
228
229 it = &of_ioapic_type[type_index];
230 ioapic_set_alloc_attr(&tmp, NUMA_NO_NODE, it->trigger, it->polarity);
231 tmp.ioapic_id = mpc_ioapic_id(mp_irqdomain_ioapic_idx(domain));
232 tmp.ioapic_pin = fwspec->param[0];
233
234 return mp_irqdomain_alloc(domain, virq, nr_irqs, &tmp);
235}
236
237static const struct irq_domain_ops ioapic_irq_domain_ops = {
238 .alloc = dt_irqdomain_alloc,
239 .free = mp_irqdomain_free,
240 .activate = mp_irqdomain_activate,
241 .deactivate = mp_irqdomain_deactivate,
242};
243
244static void __init dtb_add_ioapic(struct device_node *dn)
245{
246 struct resource r;
247 int ret;
248 struct ioapic_domain_cfg cfg = {
249 .type = IOAPIC_DOMAIN_DYNAMIC,
250 .ops = &ioapic_irq_domain_ops,
251 .dev = dn,
252 };
253
254 ret = of_address_to_resource(dn, 0, &r);
255 if (ret) {
256 printk(KERN_ERR "Can't obtain address from device node %pOF.\n", dn);
257 return;
258 }
259 mp_register_ioapic(++ioapic_id, r.start, gsi_top, &cfg);
260}
261
262static void __init dtb_ioapic_setup(void)
263{
264 struct device_node *dn;
265
266 for_each_compatible_node(dn, NULL, "intel,ce4100-ioapic")
267 dtb_add_ioapic(dn);
268
269 if (nr_ioapics) {
270 of_ioapic = 1;
271 return;
272 }
273 printk(KERN_ERR "Error: No information about IO-APIC in OF.\n");
274}
275#else
276static void __init dtb_ioapic_setup(void) {}
277#endif
278
279static void __init dtb_apic_setup(void)
280{
281#ifdef CONFIG_X86_LOCAL_APIC
282 dtb_lapic_setup();
283 dtb_cpu_setup();
284#endif
285 dtb_ioapic_setup();
286}
287
288#ifdef CONFIG_OF_EARLY_FLATTREE
289static void __init x86_flattree_get_config(void)
290{
291 u32 size, map_len;
292 void *dt;
293
294 if (!initial_dtb)
295 return;
296
297 map_len = max(PAGE_SIZE - (initial_dtb & ~PAGE_MASK), (u64)128);
298
299 dt = early_memremap(initial_dtb, map_len);
300 size = fdt_totalsize(dt);
301 if (map_len < size) {
302 early_memunmap(dt, map_len);
303 dt = early_memremap(initial_dtb, size);
304 map_len = size;
305 }
306
307 early_init_dt_verify(dt);
308 unflatten_and_copy_device_tree();
309 early_memunmap(dt, map_len);
310}
311#else
312static inline void x86_flattree_get_config(void) { }
313#endif
314
315void __init x86_dtb_init(void)
316{
317 x86_flattree_get_config();
318
319 if (!of_have_populated_dt())
320 return;
321
322 dtb_setup_hpet();
323 dtb_apic_setup();
324}
1/*
2 * Architecture specific OF callbacks.
3 */
4#include <linux/bootmem.h>
5#include <linux/export.h>
6#include <linux/io.h>
7#include <linux/interrupt.h>
8#include <linux/list.h>
9#include <linux/of.h>
10#include <linux/of_fdt.h>
11#include <linux/of_address.h>
12#include <linux/of_platform.h>
13#include <linux/of_irq.h>
14#include <linux/slab.h>
15#include <linux/pci.h>
16#include <linux/of_pci.h>
17#include <linux/initrd.h>
18
19#include <asm/irqdomain.h>
20#include <asm/hpet.h>
21#include <asm/apic.h>
22#include <asm/pci_x86.h>
23#include <asm/setup.h>
24#include <asm/i8259.h>
25
26__initdata u64 initial_dtb;
27char __initdata cmd_line[COMMAND_LINE_SIZE];
28
29int __initdata of_ioapic;
30
31void __init early_init_dt_scan_chosen_arch(unsigned long node)
32{
33 BUG();
34}
35
36void __init early_init_dt_add_memory_arch(u64 base, u64 size)
37{
38 BUG();
39}
40
41void * __init early_init_dt_alloc_memory_arch(u64 size, u64 align)
42{
43 return __alloc_bootmem(size, align, __pa(MAX_DMA_ADDRESS));
44}
45
46void __init add_dtb(u64 data)
47{
48 initial_dtb = data + offsetof(struct setup_data, data);
49}
50
51/*
52 * CE4100 ids. Will be moved to machine_device_initcall() once we have it.
53 */
54static struct of_device_id __initdata ce4100_ids[] = {
55 { .compatible = "intel,ce4100-cp", },
56 { .compatible = "isa", },
57 { .compatible = "pci", },
58 {},
59};
60
61static int __init add_bus_probe(void)
62{
63 if (!of_have_populated_dt())
64 return 0;
65
66 return of_platform_bus_probe(NULL, ce4100_ids, NULL);
67}
68device_initcall(add_bus_probe);
69
70#ifdef CONFIG_PCI
71struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
72{
73 struct device_node *np;
74
75 for_each_node_by_type(np, "pci") {
76 const void *prop;
77 unsigned int bus_min;
78
79 prop = of_get_property(np, "bus-range", NULL);
80 if (!prop)
81 continue;
82 bus_min = be32_to_cpup(prop);
83 if (bus->number == bus_min)
84 return np;
85 }
86 return NULL;
87}
88
89static int x86_of_pci_irq_enable(struct pci_dev *dev)
90{
91 u32 virq;
92 int ret;
93 u8 pin;
94
95 ret = pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
96 if (ret)
97 return ret;
98 if (!pin)
99 return 0;
100
101 virq = of_irq_parse_and_map_pci(dev, 0, 0);
102 if (virq == 0)
103 return -EINVAL;
104 dev->irq = virq;
105 return 0;
106}
107
108static void x86_of_pci_irq_disable(struct pci_dev *dev)
109{
110}
111
112void x86_of_pci_init(void)
113{
114 pcibios_enable_irq = x86_of_pci_irq_enable;
115 pcibios_disable_irq = x86_of_pci_irq_disable;
116}
117#endif
118
119static void __init dtb_setup_hpet(void)
120{
121#ifdef CONFIG_HPET_TIMER
122 struct device_node *dn;
123 struct resource r;
124 int ret;
125
126 dn = of_find_compatible_node(NULL, NULL, "intel,ce4100-hpet");
127 if (!dn)
128 return;
129 ret = of_address_to_resource(dn, 0, &r);
130 if (ret) {
131 WARN_ON(1);
132 return;
133 }
134 hpet_address = r.start;
135#endif
136}
137
138static void __init dtb_lapic_setup(void)
139{
140#ifdef CONFIG_X86_LOCAL_APIC
141 struct device_node *dn;
142 struct resource r;
143 int ret;
144
145 dn = of_find_compatible_node(NULL, NULL, "intel,ce4100-lapic");
146 if (!dn)
147 return;
148
149 ret = of_address_to_resource(dn, 0, &r);
150 if (WARN_ON(ret))
151 return;
152
153 /* Did the boot loader setup the local APIC ? */
154 if (!boot_cpu_has(X86_FEATURE_APIC)) {
155 if (apic_force_enable(r.start))
156 return;
157 }
158 smp_found_config = 1;
159 pic_mode = 1;
160 register_lapic_address(r.start);
161 generic_processor_info(boot_cpu_physical_apicid,
162 GET_APIC_VERSION(apic_read(APIC_LVR)));
163#endif
164}
165
166#ifdef CONFIG_X86_IO_APIC
167static unsigned int ioapic_id;
168
169struct of_ioapic_type {
170 u32 out_type;
171 u32 trigger;
172 u32 polarity;
173};
174
175static struct of_ioapic_type of_ioapic_type[] =
176{
177 {
178 .out_type = IRQ_TYPE_EDGE_RISING,
179 .trigger = IOAPIC_EDGE,
180 .polarity = 1,
181 },
182 {
183 .out_type = IRQ_TYPE_LEVEL_LOW,
184 .trigger = IOAPIC_LEVEL,
185 .polarity = 0,
186 },
187 {
188 .out_type = IRQ_TYPE_LEVEL_HIGH,
189 .trigger = IOAPIC_LEVEL,
190 .polarity = 1,
191 },
192 {
193 .out_type = IRQ_TYPE_EDGE_FALLING,
194 .trigger = IOAPIC_EDGE,
195 .polarity = 0,
196 },
197};
198
199static int dt_irqdomain_alloc(struct irq_domain *domain, unsigned int virq,
200 unsigned int nr_irqs, void *arg)
201{
202 struct of_phandle_args *irq_data = (void *)arg;
203 struct of_ioapic_type *it;
204 struct irq_alloc_info tmp;
205
206 if (WARN_ON(irq_data->args_count < 2))
207 return -EINVAL;
208 if (irq_data->args[1] >= ARRAY_SIZE(of_ioapic_type))
209 return -EINVAL;
210
211 it = &of_ioapic_type[irq_data->args[1]];
212 ioapic_set_alloc_attr(&tmp, NUMA_NO_NODE, it->trigger, it->polarity);
213 tmp.ioapic_id = mpc_ioapic_id(mp_irqdomain_ioapic_idx(domain));
214 tmp.ioapic_pin = irq_data->args[0];
215
216 return mp_irqdomain_alloc(domain, virq, nr_irqs, &tmp);
217}
218
219static const struct irq_domain_ops ioapic_irq_domain_ops = {
220 .alloc = dt_irqdomain_alloc,
221 .free = mp_irqdomain_free,
222 .activate = mp_irqdomain_activate,
223 .deactivate = mp_irqdomain_deactivate,
224};
225
226static void __init dtb_add_ioapic(struct device_node *dn)
227{
228 struct resource r;
229 int ret;
230 struct ioapic_domain_cfg cfg = {
231 .type = IOAPIC_DOMAIN_DYNAMIC,
232 .ops = &ioapic_irq_domain_ops,
233 .dev = dn,
234 };
235
236 ret = of_address_to_resource(dn, 0, &r);
237 if (ret) {
238 printk(KERN_ERR "Can't obtain address from node %s.\n",
239 dn->full_name);
240 return;
241 }
242 mp_register_ioapic(++ioapic_id, r.start, gsi_top, &cfg);
243}
244
245static void __init dtb_ioapic_setup(void)
246{
247 struct device_node *dn;
248
249 for_each_compatible_node(dn, NULL, "intel,ce4100-ioapic")
250 dtb_add_ioapic(dn);
251
252 if (nr_ioapics) {
253 of_ioapic = 1;
254 return;
255 }
256 printk(KERN_ERR "Error: No information about IO-APIC in OF.\n");
257}
258#else
259static void __init dtb_ioapic_setup(void) {}
260#endif
261
262static void __init dtb_apic_setup(void)
263{
264 dtb_lapic_setup();
265 dtb_ioapic_setup();
266}
267
268#ifdef CONFIG_OF_FLATTREE
269static void __init x86_flattree_get_config(void)
270{
271 u32 size, map_len;
272 void *dt;
273
274 if (!initial_dtb)
275 return;
276
277 map_len = max(PAGE_SIZE - (initial_dtb & ~PAGE_MASK), (u64)128);
278
279 initial_boot_params = dt = early_memremap(initial_dtb, map_len);
280 size = of_get_flat_dt_size();
281 if (map_len < size) {
282 early_memunmap(dt, map_len);
283 initial_boot_params = dt = early_memremap(initial_dtb, size);
284 map_len = size;
285 }
286
287 unflatten_and_copy_device_tree();
288 early_memunmap(dt, map_len);
289}
290#else
291static inline void x86_flattree_get_config(void) { }
292#endif
293
294void __init x86_dtb_init(void)
295{
296 x86_flattree_get_config();
297
298 if (!of_have_populated_dt())
299 return;
300
301 dtb_setup_hpet();
302 dtb_apic_setup();
303}