Loading...
1/* SPDX-License-Identifier: GPL-2.0 */
2/*
3 * We need constants.h for:
4 * VMA_VM_MM
5 * VMA_VM_FLAGS
6 * VM_EXEC
7 */
8#include <asm/asm-offsets.h>
9#include <asm/thread_info.h>
10
11#ifdef CONFIG_CPU_V7M
12#include <asm/v7m.h>
13#endif
14
15/*
16 * vma_vm_mm - get mm pointer from vma pointer (vma->vm_mm)
17 */
18 .macro vma_vm_mm, rd, rn
19 ldr \rd, [\rn, #VMA_VM_MM]
20 .endm
21
22/*
23 * vma_vm_flags - get vma->vm_flags
24 */
25 .macro vma_vm_flags, rd, rn
26 ldr \rd, [\rn, #VMA_VM_FLAGS]
27 .endm
28
29/*
30 * act_mm - get current->active_mm
31 */
32 .macro act_mm, rd
33 bic \rd, sp, #8128
34 bic \rd, \rd, #63
35 ldr \rd, [\rd, #TI_TASK]
36 .if (TSK_ACTIVE_MM > IMM12_MASK)
37 add \rd, \rd, #TSK_ACTIVE_MM & ~IMM12_MASK
38 .endif
39 ldr \rd, [\rd, #TSK_ACTIVE_MM & IMM12_MASK]
40 .endm
41
42/*
43 * mmid - get context id from mm pointer (mm->context.id)
44 * note, this field is 64bit, so in big-endian the two words are swapped too.
45 */
46 .macro mmid, rd, rn
47#ifdef __ARMEB__
48 ldr \rd, [\rn, #MM_CONTEXT_ID + 4 ]
49#else
50 ldr \rd, [\rn, #MM_CONTEXT_ID]
51#endif
52 .endm
53
54/*
55 * mask_asid - mask the ASID from the context ID
56 */
57 .macro asid, rd, rn
58 and \rd, \rn, #255
59 .endm
60
61 .macro crval, clear, mmuset, ucset
62#ifdef CONFIG_MMU
63 .word \clear
64 .word \mmuset
65#else
66 .word \clear
67 .word \ucset
68#endif
69 .endm
70
71/*
72 * dcache_line_size - get the minimum D-cache line size from the CTR register
73 * on ARMv7.
74 */
75 .macro dcache_line_size, reg, tmp
76#ifdef CONFIG_CPU_V7M
77 movw \tmp, #:lower16:BASEADDR_V7M_SCB + V7M_SCB_CTR
78 movt \tmp, #:upper16:BASEADDR_V7M_SCB + V7M_SCB_CTR
79 ldr \tmp, [\tmp]
80#else
81 mrc p15, 0, \tmp, c0, c0, 1 @ read ctr
82#endif
83 lsr \tmp, \tmp, #16
84 and \tmp, \tmp, #0xf @ cache line size encoding
85 mov \reg, #4 @ bytes per word
86 mov \reg, \reg, lsl \tmp @ actual cache line size
87 .endm
88
89/*
90 * icache_line_size - get the minimum I-cache line size from the CTR register
91 * on ARMv7.
92 */
93 .macro icache_line_size, reg, tmp
94#ifdef CONFIG_CPU_V7M
95 movw \tmp, #:lower16:BASEADDR_V7M_SCB + V7M_SCB_CTR
96 movt \tmp, #:upper16:BASEADDR_V7M_SCB + V7M_SCB_CTR
97 ldr \tmp, [\tmp]
98#else
99 mrc p15, 0, \tmp, c0, c0, 1 @ read ctr
100#endif
101 and \tmp, \tmp, #0xf @ cache line size encoding
102 mov \reg, #4 @ bytes per word
103 mov \reg, \reg, lsl \tmp @ actual cache line size
104 .endm
105
106/*
107 * Sanity check the PTE configuration for the code below - which makes
108 * certain assumptions about how these bits are laid out.
109 */
110#ifdef CONFIG_MMU
111#if L_PTE_SHARED != PTE_EXT_SHARED
112#error PTE shared bit mismatch
113#endif
114#if !defined (CONFIG_ARM_LPAE) && \
115 (L_PTE_XN+L_PTE_USER+L_PTE_RDONLY+L_PTE_DIRTY+L_PTE_YOUNG+\
116 L_PTE_PRESENT) > L_PTE_SHARED
117#error Invalid Linux PTE bit settings
118#endif
119#endif /* CONFIG_MMU */
120
121/*
122 * The ARMv6 and ARMv7 set_pte_ext translation function.
123 *
124 * Permission translation:
125 * YUWD APX AP1 AP0 SVC User
126 * 0xxx 0 0 0 no acc no acc
127 * 100x 1 0 1 r/o no acc
128 * 10x0 1 0 1 r/o no acc
129 * 1011 0 0 1 r/w no acc
130 * 110x 1 1 1 r/o r/o
131 * 11x0 1 1 1 r/o r/o
132 * 1111 0 1 1 r/w r/w
133 */
134 .macro armv6_mt_table pfx
135\pfx\()_mt_table:
136 .long 0x00 @ L_PTE_MT_UNCACHED
137 .long PTE_EXT_TEX(1) @ L_PTE_MT_BUFFERABLE
138 .long PTE_CACHEABLE @ L_PTE_MT_WRITETHROUGH
139 .long PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_WRITEBACK
140 .long PTE_BUFFERABLE @ L_PTE_MT_DEV_SHARED
141 .long 0x00 @ unused
142 .long 0x00 @ L_PTE_MT_MINICACHE (not present)
143 .long PTE_EXT_TEX(1) | PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_WRITEALLOC
144 .long 0x00 @ unused
145 .long PTE_EXT_TEX(1) @ L_PTE_MT_DEV_WC
146 .long 0x00 @ unused
147 .long PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_DEV_CACHED
148 .long PTE_EXT_TEX(2) @ L_PTE_MT_DEV_NONSHARED
149 .long 0x00 @ unused
150 .long 0x00 @ unused
151 .long PTE_CACHEABLE | PTE_BUFFERABLE | PTE_EXT_APX @ L_PTE_MT_VECTORS
152 .endm
153
154 .macro armv6_set_pte_ext pfx
155 str r1, [r0], #2048 @ linux version
156
157 bic r3, r1, #0x000003fc
158 bic r3, r3, #PTE_TYPE_MASK
159 orr r3, r3, r2
160 orr r3, r3, #PTE_EXT_AP0 | 2
161
162 adr ip, \pfx\()_mt_table
163 and r2, r1, #L_PTE_MT_MASK
164 ldr r2, [ip, r2]
165
166 eor r1, r1, #L_PTE_DIRTY
167 tst r1, #L_PTE_DIRTY|L_PTE_RDONLY
168 orrne r3, r3, #PTE_EXT_APX
169
170 tst r1, #L_PTE_USER
171 orrne r3, r3, #PTE_EXT_AP1
172 tstne r3, #PTE_EXT_APX
173
174 @ user read-only -> kernel read-only
175 bicne r3, r3, #PTE_EXT_AP0
176
177 tst r1, #L_PTE_XN
178 orrne r3, r3, #PTE_EXT_XN
179
180 eor r3, r3, r2
181
182 tst r1, #L_PTE_YOUNG
183 tstne r1, #L_PTE_PRESENT
184 moveq r3, #0
185 tstne r1, #L_PTE_NONE
186 movne r3, #0
187
188 str r3, [r0]
189 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
190 .endm
191
192
193/*
194 * The ARMv3, ARMv4 and ARMv5 set_pte_ext translation function,
195 * covering most CPUs except Xscale and Xscale 3.
196 *
197 * Permission translation:
198 * YUWD AP SVC User
199 * 0xxx 0x00 no acc no acc
200 * 100x 0x00 r/o no acc
201 * 10x0 0x00 r/o no acc
202 * 1011 0x55 r/w no acc
203 * 110x 0xaa r/w r/o
204 * 11x0 0xaa r/w r/o
205 * 1111 0xff r/w r/w
206 */
207 .macro armv3_set_pte_ext wc_disable=1
208 str r1, [r0], #2048 @ linux version
209
210 eor r3, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY
211
212 bic r2, r1, #PTE_SMALL_AP_MASK @ keep C, B bits
213 bic r2, r2, #PTE_TYPE_MASK
214 orr r2, r2, #PTE_TYPE_SMALL
215
216 tst r3, #L_PTE_USER @ user?
217 orrne r2, r2, #PTE_SMALL_AP_URO_SRW
218
219 tst r3, #L_PTE_RDONLY | L_PTE_DIRTY @ write and dirty?
220 orreq r2, r2, #PTE_SMALL_AP_UNO_SRW
221
222 tst r3, #L_PTE_PRESENT | L_PTE_YOUNG @ present and young?
223 movne r2, #0
224
225 .if \wc_disable
226#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
227 tst r2, #PTE_CACHEABLE
228 bicne r2, r2, #PTE_BUFFERABLE
229#endif
230 .endif
231 str r2, [r0] @ hardware version
232 .endm
233
234
235/*
236 * Xscale set_pte_ext translation, split into two halves to cope
237 * with work-arounds. r3 must be preserved by code between these
238 * two macros.
239 *
240 * Permission translation:
241 * YUWD AP SVC User
242 * 0xxx 00 no acc no acc
243 * 100x 00 r/o no acc
244 * 10x0 00 r/o no acc
245 * 1011 01 r/w no acc
246 * 110x 10 r/w r/o
247 * 11x0 10 r/w r/o
248 * 1111 11 r/w r/w
249 */
250 .macro xscale_set_pte_ext_prologue
251 str r1, [r0] @ linux version
252
253 eor r3, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY
254
255 bic r2, r1, #PTE_SMALL_AP_MASK @ keep C, B bits
256 orr r2, r2, #PTE_TYPE_EXT @ extended page
257
258 tst r3, #L_PTE_USER @ user?
259 orrne r2, r2, #PTE_EXT_AP_URO_SRW @ yes -> user r/o, system r/w
260
261 tst r3, #L_PTE_RDONLY | L_PTE_DIRTY @ write and dirty?
262 orreq r2, r2, #PTE_EXT_AP_UNO_SRW @ yes -> user n/a, system r/w
263 @ combined with user -> user r/w
264 .endm
265
266 .macro xscale_set_pte_ext_epilogue
267 tst r3, #L_PTE_PRESENT | L_PTE_YOUNG @ present and young?
268 movne r2, #0 @ no -> fault
269
270 str r2, [r0, #2048]! @ hardware version
271 mov ip, #0
272 mcr p15, 0, r0, c7, c10, 1 @ clean L1 D line
273 mcr p15, 0, ip, c7, c10, 4 @ data write barrier
274 .endm
275
276.macro define_processor_functions name:req, dabort:req, pabort:req, nommu=0, suspend=0, bugs=0
277/*
278 * If we are building for big.Little with branch predictor hardening,
279 * we need the processor function tables to remain available after boot.
280 */
281#if defined(CONFIG_BIG_LITTLE) && defined(CONFIG_HARDEN_BRANCH_PREDICTOR)
282 .section ".rodata"
283#endif
284 .type \name\()_processor_functions, #object
285 .align 2
286ENTRY(\name\()_processor_functions)
287 .word \dabort
288 .word \pabort
289 .word cpu_\name\()_proc_init
290 .word \bugs
291 .word cpu_\name\()_proc_fin
292 .word cpu_\name\()_reset
293 .word cpu_\name\()_do_idle
294 .word cpu_\name\()_dcache_clean_area
295 .word cpu_\name\()_switch_mm
296
297 .if \nommu
298 .word 0
299 .else
300 .word cpu_\name\()_set_pte_ext
301 .endif
302
303 .if \suspend
304 .word cpu_\name\()_suspend_size
305#ifdef CONFIG_ARM_CPU_SUSPEND
306 .word cpu_\name\()_do_suspend
307 .word cpu_\name\()_do_resume
308#else
309 .word 0
310 .word 0
311#endif
312 .else
313 .word 0
314 .word 0
315 .word 0
316 .endif
317
318 .size \name\()_processor_functions, . - \name\()_processor_functions
319#if defined(CONFIG_BIG_LITTLE) && defined(CONFIG_HARDEN_BRANCH_PREDICTOR)
320 .previous
321#endif
322.endm
323
324.macro define_cache_functions name:req
325 .align 2
326 .type \name\()_cache_fns, #object
327ENTRY(\name\()_cache_fns)
328 .long \name\()_flush_icache_all
329 .long \name\()_flush_kern_cache_all
330 .long \name\()_flush_kern_cache_louis
331 .long \name\()_flush_user_cache_all
332 .long \name\()_flush_user_cache_range
333 .long \name\()_coherent_kern_range
334 .long \name\()_coherent_user_range
335 .long \name\()_flush_kern_dcache_area
336 .long \name\()_dma_map_area
337 .long \name\()_dma_unmap_area
338 .long \name\()_dma_flush_range
339 .size \name\()_cache_fns, . - \name\()_cache_fns
340.endm
341
342.macro define_tlb_functions name:req, flags_up:req, flags_smp
343 .type \name\()_tlb_fns, #object
344ENTRY(\name\()_tlb_fns)
345 .long \name\()_flush_user_tlb_range
346 .long \name\()_flush_kern_tlb_range
347 .ifnb \flags_smp
348 ALT_SMP(.long \flags_smp )
349 ALT_UP(.long \flags_up )
350 .else
351 .long \flags_up
352 .endif
353 .size \name\()_tlb_fns, . - \name\()_tlb_fns
354.endm
355
356.macro globl_equ x, y
357 .globl \x
358 .equ \x, \y
359.endm
360
361.macro initfn, func, base
362 .long \func - \base
363.endm
364
365 /*
366 * Macro to calculate the log2 size for the protection region
367 * registers. This calculates rd = log2(size) - 1. tmp must
368 * not be the same register as rd.
369 */
370.macro pr_sz, rd, size, tmp
371 mov \tmp, \size, lsr #12
372 mov \rd, #11
3731: movs \tmp, \tmp, lsr #1
374 addne \rd, \rd, #1
375 bne 1b
376.endm
377
378 /*
379 * Macro to generate a protection region register value
380 * given a pre-masked address, size, and enable bit.
381 * Corrupts size.
382 */
383.macro pr_val, dest, addr, size, enable
384 pr_sz \dest, \size, \size @ calculate log2(size) - 1
385 orr \dest, \addr, \dest, lsl #1 @ mask in the region size
386 orr \dest, \dest, \enable
387.endm
1/*
2 * We need constants.h for:
3 * VMA_VM_MM
4 * VMA_VM_FLAGS
5 * VM_EXEC
6 */
7#include <asm/asm-offsets.h>
8#include <asm/thread_info.h>
9
10#ifdef CONFIG_CPU_V7M
11#include <asm/v7m.h>
12#endif
13
14/*
15 * vma_vm_mm - get mm pointer from vma pointer (vma->vm_mm)
16 */
17 .macro vma_vm_mm, rd, rn
18 ldr \rd, [\rn, #VMA_VM_MM]
19 .endm
20
21/*
22 * vma_vm_flags - get vma->vm_flags
23 */
24 .macro vma_vm_flags, rd, rn
25 ldr \rd, [\rn, #VMA_VM_FLAGS]
26 .endm
27
28 .macro tsk_mm, rd, rn
29 ldr \rd, [\rn, #TI_TASK]
30 ldr \rd, [\rd, #TSK_ACTIVE_MM]
31 .endm
32
33/*
34 * act_mm - get current->active_mm
35 */
36 .macro act_mm, rd
37 bic \rd, sp, #8128
38 bic \rd, \rd, #63
39 ldr \rd, [\rd, #TI_TASK]
40 ldr \rd, [\rd, #TSK_ACTIVE_MM]
41 .endm
42
43/*
44 * mmid - get context id from mm pointer (mm->context.id)
45 * note, this field is 64bit, so in big-endian the two words are swapped too.
46 */
47 .macro mmid, rd, rn
48#ifdef __ARMEB__
49 ldr \rd, [\rn, #MM_CONTEXT_ID + 4 ]
50#else
51 ldr \rd, [\rn, #MM_CONTEXT_ID]
52#endif
53 .endm
54
55/*
56 * mask_asid - mask the ASID from the context ID
57 */
58 .macro asid, rd, rn
59 and \rd, \rn, #255
60 .endm
61
62 .macro crval, clear, mmuset, ucset
63#ifdef CONFIG_MMU
64 .word \clear
65 .word \mmuset
66#else
67 .word \clear
68 .word \ucset
69#endif
70 .endm
71
72/*
73 * dcache_line_size - get the minimum D-cache line size from the CTR register
74 * on ARMv7.
75 */
76 .macro dcache_line_size, reg, tmp
77#ifdef CONFIG_CPU_V7M
78 movw \tmp, #:lower16:BASEADDR_V7M_SCB + V7M_SCB_CTR
79 movt \tmp, #:upper16:BASEADDR_V7M_SCB + V7M_SCB_CTR
80 ldr \tmp, [\tmp]
81#else
82 mrc p15, 0, \tmp, c0, c0, 1 @ read ctr
83#endif
84 lsr \tmp, \tmp, #16
85 and \tmp, \tmp, #0xf @ cache line size encoding
86 mov \reg, #4 @ bytes per word
87 mov \reg, \reg, lsl \tmp @ actual cache line size
88 .endm
89
90/*
91 * icache_line_size - get the minimum I-cache line size from the CTR register
92 * on ARMv7.
93 */
94 .macro icache_line_size, reg, tmp
95#ifdef CONFIG_CPU_V7M
96 movw \tmp, #:lower16:BASEADDR_V7M_SCB + V7M_SCB_CTR
97 movt \tmp, #:upper16:BASEADDR_V7M_SCB + V7M_SCB_CTR
98 ldr \tmp, [\tmp]
99#else
100 mrc p15, 0, \tmp, c0, c0, 1 @ read ctr
101#endif
102 and \tmp, \tmp, #0xf @ cache line size encoding
103 mov \reg, #4 @ bytes per word
104 mov \reg, \reg, lsl \tmp @ actual cache line size
105 .endm
106
107/*
108 * Sanity check the PTE configuration for the code below - which makes
109 * certain assumptions about how these bits are laid out.
110 */
111#ifdef CONFIG_MMU
112#if L_PTE_SHARED != PTE_EXT_SHARED
113#error PTE shared bit mismatch
114#endif
115#if !defined (CONFIG_ARM_LPAE) && \
116 (L_PTE_XN+L_PTE_USER+L_PTE_RDONLY+L_PTE_DIRTY+L_PTE_YOUNG+\
117 L_PTE_PRESENT) > L_PTE_SHARED
118#error Invalid Linux PTE bit settings
119#endif
120#endif /* CONFIG_MMU */
121
122/*
123 * The ARMv6 and ARMv7 set_pte_ext translation function.
124 *
125 * Permission translation:
126 * YUWD APX AP1 AP0 SVC User
127 * 0xxx 0 0 0 no acc no acc
128 * 100x 1 0 1 r/o no acc
129 * 10x0 1 0 1 r/o no acc
130 * 1011 0 0 1 r/w no acc
131 * 110x 1 1 1 r/o r/o
132 * 11x0 1 1 1 r/o r/o
133 * 1111 0 1 1 r/w r/w
134 */
135 .macro armv6_mt_table pfx
136\pfx\()_mt_table:
137 .long 0x00 @ L_PTE_MT_UNCACHED
138 .long PTE_EXT_TEX(1) @ L_PTE_MT_BUFFERABLE
139 .long PTE_CACHEABLE @ L_PTE_MT_WRITETHROUGH
140 .long PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_WRITEBACK
141 .long PTE_BUFFERABLE @ L_PTE_MT_DEV_SHARED
142 .long 0x00 @ unused
143 .long 0x00 @ L_PTE_MT_MINICACHE (not present)
144 .long PTE_EXT_TEX(1) | PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_WRITEALLOC
145 .long 0x00 @ unused
146 .long PTE_EXT_TEX(1) @ L_PTE_MT_DEV_WC
147 .long 0x00 @ unused
148 .long PTE_CACHEABLE | PTE_BUFFERABLE @ L_PTE_MT_DEV_CACHED
149 .long PTE_EXT_TEX(2) @ L_PTE_MT_DEV_NONSHARED
150 .long 0x00 @ unused
151 .long 0x00 @ unused
152 .long PTE_CACHEABLE | PTE_BUFFERABLE | PTE_EXT_APX @ L_PTE_MT_VECTORS
153 .endm
154
155 .macro armv6_set_pte_ext pfx
156 str r1, [r0], #2048 @ linux version
157
158 bic r3, r1, #0x000003fc
159 bic r3, r3, #PTE_TYPE_MASK
160 orr r3, r3, r2
161 orr r3, r3, #PTE_EXT_AP0 | 2
162
163 adr ip, \pfx\()_mt_table
164 and r2, r1, #L_PTE_MT_MASK
165 ldr r2, [ip, r2]
166
167 eor r1, r1, #L_PTE_DIRTY
168 tst r1, #L_PTE_DIRTY|L_PTE_RDONLY
169 orrne r3, r3, #PTE_EXT_APX
170
171 tst r1, #L_PTE_USER
172 orrne r3, r3, #PTE_EXT_AP1
173 tstne r3, #PTE_EXT_APX
174
175 @ user read-only -> kernel read-only
176 bicne r3, r3, #PTE_EXT_AP0
177
178 tst r1, #L_PTE_XN
179 orrne r3, r3, #PTE_EXT_XN
180
181 eor r3, r3, r2
182
183 tst r1, #L_PTE_YOUNG
184 tstne r1, #L_PTE_PRESENT
185 moveq r3, #0
186 tstne r1, #L_PTE_NONE
187 movne r3, #0
188
189 str r3, [r0]
190 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
191 .endm
192
193
194/*
195 * The ARMv3, ARMv4 and ARMv5 set_pte_ext translation function,
196 * covering most CPUs except Xscale and Xscale 3.
197 *
198 * Permission translation:
199 * YUWD AP SVC User
200 * 0xxx 0x00 no acc no acc
201 * 100x 0x00 r/o no acc
202 * 10x0 0x00 r/o no acc
203 * 1011 0x55 r/w no acc
204 * 110x 0xaa r/w r/o
205 * 11x0 0xaa r/w r/o
206 * 1111 0xff r/w r/w
207 */
208 .macro armv3_set_pte_ext wc_disable=1
209 str r1, [r0], #2048 @ linux version
210
211 eor r3, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY
212
213 bic r2, r1, #PTE_SMALL_AP_MASK @ keep C, B bits
214 bic r2, r2, #PTE_TYPE_MASK
215 orr r2, r2, #PTE_TYPE_SMALL
216
217 tst r3, #L_PTE_USER @ user?
218 orrne r2, r2, #PTE_SMALL_AP_URO_SRW
219
220 tst r3, #L_PTE_RDONLY | L_PTE_DIRTY @ write and dirty?
221 orreq r2, r2, #PTE_SMALL_AP_UNO_SRW
222
223 tst r3, #L_PTE_PRESENT | L_PTE_YOUNG @ present and young?
224 movne r2, #0
225
226 .if \wc_disable
227#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
228 tst r2, #PTE_CACHEABLE
229 bicne r2, r2, #PTE_BUFFERABLE
230#endif
231 .endif
232 str r2, [r0] @ hardware version
233 .endm
234
235
236/*
237 * Xscale set_pte_ext translation, split into two halves to cope
238 * with work-arounds. r3 must be preserved by code between these
239 * two macros.
240 *
241 * Permission translation:
242 * YUWD AP SVC User
243 * 0xxx 00 no acc no acc
244 * 100x 00 r/o no acc
245 * 10x0 00 r/o no acc
246 * 1011 01 r/w no acc
247 * 110x 10 r/w r/o
248 * 11x0 10 r/w r/o
249 * 1111 11 r/w r/w
250 */
251 .macro xscale_set_pte_ext_prologue
252 str r1, [r0] @ linux version
253
254 eor r3, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY
255
256 bic r2, r1, #PTE_SMALL_AP_MASK @ keep C, B bits
257 orr r2, r2, #PTE_TYPE_EXT @ extended page
258
259 tst r3, #L_PTE_USER @ user?
260 orrne r2, r2, #PTE_EXT_AP_URO_SRW @ yes -> user r/o, system r/w
261
262 tst r3, #L_PTE_RDONLY | L_PTE_DIRTY @ write and dirty?
263 orreq r2, r2, #PTE_EXT_AP_UNO_SRW @ yes -> user n/a, system r/w
264 @ combined with user -> user r/w
265 .endm
266
267 .macro xscale_set_pte_ext_epilogue
268 tst r3, #L_PTE_PRESENT | L_PTE_YOUNG @ present and young?
269 movne r2, #0 @ no -> fault
270
271 str r2, [r0, #2048]! @ hardware version
272 mov ip, #0
273 mcr p15, 0, r0, c7, c10, 1 @ clean L1 D line
274 mcr p15, 0, ip, c7, c10, 4 @ data write barrier
275 .endm
276
277.macro define_processor_functions name:req, dabort:req, pabort:req, nommu=0, suspend=0
278 .type \name\()_processor_functions, #object
279 .align 2
280ENTRY(\name\()_processor_functions)
281 .word \dabort
282 .word \pabort
283 .word cpu_\name\()_proc_init
284 .word cpu_\name\()_proc_fin
285 .word cpu_\name\()_reset
286 .word cpu_\name\()_do_idle
287 .word cpu_\name\()_dcache_clean_area
288 .word cpu_\name\()_switch_mm
289
290 .if \nommu
291 .word 0
292 .else
293 .word cpu_\name\()_set_pte_ext
294 .endif
295
296 .if \suspend
297 .word cpu_\name\()_suspend_size
298#ifdef CONFIG_ARM_CPU_SUSPEND
299 .word cpu_\name\()_do_suspend
300 .word cpu_\name\()_do_resume
301#else
302 .word 0
303 .word 0
304#endif
305 .else
306 .word 0
307 .word 0
308 .word 0
309 .endif
310
311 .size \name\()_processor_functions, . - \name\()_processor_functions
312.endm
313
314.macro define_cache_functions name:req
315 .align 2
316 .type \name\()_cache_fns, #object
317ENTRY(\name\()_cache_fns)
318 .long \name\()_flush_icache_all
319 .long \name\()_flush_kern_cache_all
320 .long \name\()_flush_kern_cache_louis
321 .long \name\()_flush_user_cache_all
322 .long \name\()_flush_user_cache_range
323 .long \name\()_coherent_kern_range
324 .long \name\()_coherent_user_range
325 .long \name\()_flush_kern_dcache_area
326 .long \name\()_dma_map_area
327 .long \name\()_dma_unmap_area
328 .long \name\()_dma_flush_range
329 .size \name\()_cache_fns, . - \name\()_cache_fns
330.endm
331
332.macro define_tlb_functions name:req, flags_up:req, flags_smp
333 .type \name\()_tlb_fns, #object
334ENTRY(\name\()_tlb_fns)
335 .long \name\()_flush_user_tlb_range
336 .long \name\()_flush_kern_tlb_range
337 .ifnb \flags_smp
338 ALT_SMP(.long \flags_smp )
339 ALT_UP(.long \flags_up )
340 .else
341 .long \flags_up
342 .endif
343 .size \name\()_tlb_fns, . - \name\()_tlb_fns
344.endm
345
346.macro globl_equ x, y
347 .globl \x
348 .equ \x, \y
349.endm
350
351.macro initfn, func, base
352 .long \func - \base
353.endm
354
355 /*
356 * Macro to calculate the log2 size for the protection region
357 * registers. This calculates rd = log2(size) - 1. tmp must
358 * not be the same register as rd.
359 */
360.macro pr_sz, rd, size, tmp
361 mov \tmp, \size, lsr #12
362 mov \rd, #11
3631: movs \tmp, \tmp, lsr #1
364 addne \rd, \rd, #1
365 bne 1b
366.endm
367
368 /*
369 * Macro to generate a protection region register value
370 * given a pre-masked address, size, and enable bit.
371 * Corrupts size.
372 */
373.macro pr_val, dest, addr, size, enable
374 pr_sz \dest, \size, \size @ calculate log2(size) - 1
375 orr \dest, \addr, \dest, lsl #1 @ mask in the region size
376 orr \dest, \dest, \enable
377.endm