Linux Audio

Check our new training course

Loading...
v5.4
  1// SPDX-License-Identifier: GPL-2.0-or-later
  2/*
  3 * vt8500.dtsi - Device tree file for VIA VT8500 SoC
  4 *
  5 * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
 
 
  6 */
  7
 
 
  8/ {
  9	#address-cells = <1>;
 10	#size-cells = <1>;
 11	compatible = "via,vt8500";
 12
 13	cpus {
 14		#address-cells = <0>;
 15		#size-cells = <0>;
 16
 17		cpu {
 18			device_type = "cpu";
 19			compatible = "arm,arm926ej-s";
 20		};
 21	};
 22
 23	memory {
 24		device_type = "memory";
 25		reg = <0x0 0x0>;
 26	};
 27
 28	aliases {
 29		serial0 = &uart0;
 30		serial1 = &uart1;
 31		serial2 = &uart2;
 32		serial3 = &uart3;
 33	};
 34
 35	soc {
 36		#address-cells = <1>;
 37		#size-cells = <1>;
 38		compatible = "simple-bus";
 39		ranges;
 40		interrupt-parent = <&intc>;
 41
 42		intc: interrupt-controller@d8140000 {
 43			compatible = "via,vt8500-intc";
 44			interrupt-controller;
 45			reg = <0xd8140000 0x10000>;
 46			#interrupt-cells = <1>;
 47		};
 48
 49		pinctrl: pinctrl@d8110000 {
 50			compatible = "via,vt8500-pinctrl";
 51			reg = <0xd8110000 0x10000>;
 52			interrupt-controller;
 53			#interrupt-cells = <2>;
 54			gpio-controller;
 55			#gpio-cells = <2>;
 56		};
 57
 58		pmc@d8130000 {
 59			compatible = "via,vt8500-pmc";
 60			reg = <0xd8130000 0x1000>;
 61
 62			clocks {
 63				#address-cells = <1>;
 64				#size-cells = <0>;
 65
 66				ref24: ref24M {
 67					#clock-cells = <0>;
 68					compatible = "fixed-clock";
 69					clock-frequency = <24000000>;
 70				};
 71
 72				clkuart0: uart0 {
 73					#clock-cells = <0>;
 74					compatible = "via,vt8500-device-clock";
 75					clocks = <&ref24>;
 76					enable-reg = <0x250>;
 77					enable-bit = <1>;
 78				};
 79
 80				clkuart1: uart1 {
 81					#clock-cells = <0>;
 82					compatible = "via,vt8500-device-clock";
 83					clocks = <&ref24>;
 84					enable-reg = <0x250>;
 85					enable-bit = <2>;
 86				};
 87
 88				clkuart2: uart2 {
 89					#clock-cells = <0>;
 90					compatible = "via,vt8500-device-clock";
 91					clocks = <&ref24>;
 92					enable-reg = <0x250>;
 93					enable-bit = <3>;
 94				};
 95
 96				clkuart3: uart3 {
 97					#clock-cells = <0>;
 98					compatible = "via,vt8500-device-clock";
 99					clocks = <&ref24>;
100					enable-reg = <0x250>;
101					enable-bit = <4>;
102				};
103			};
104		};
105
106		timer@d8130100 {
107			compatible = "via,vt8500-timer";
108			reg = <0xd8130100 0x28>;
109			interrupts = <36>;
110		};
111
112		ehci@d8007900 {
113			compatible = "via,vt8500-ehci";
114			reg = <0xd8007900 0x200>;
115			interrupts = <43>;
116		};
117
118		uhci@d8007b00 {
119			compatible = "platform-uhci";
120			reg = <0xd8007b00 0x200>;
121			interrupts = <43>;
122		};
123
124		fb: fb@d8050800 {
125			compatible = "via,vt8500-fb";
126			reg = <0xd800e400 0x400>;
127			interrupts = <12>;
128		};
129
130		ge_rops@d8050400 {
131			compatible = "wm,prizm-ge-rops";
132			reg = <0xd8050400 0x100>;
133		};
134
135		uart0: serial@d8200000 {
136			compatible = "via,vt8500-uart";
137			reg = <0xd8200000 0x1040>;
138			interrupts = <32>;
139			clocks = <&clkuart0>;
140			status = "disabled";
141		};
142
143		uart1: serial@d82b0000 {
144			compatible = "via,vt8500-uart";
145			reg = <0xd82b0000 0x1040>;
146			interrupts = <33>;
147			clocks = <&clkuart1>;
148			status = "disabled";
149		};
150
151		uart2: serial@d8210000 {
152			compatible = "via,vt8500-uart";
153			reg = <0xd8210000 0x1040>;
154			interrupts = <47>;
155			clocks = <&clkuart2>;
156			status = "disabled";
157		};
158
159		uart3: serial@d82c0000 {
160			compatible = "via,vt8500-uart";
161			reg = <0xd82c0000 0x1040>;
162			interrupts = <50>;
163			clocks = <&clkuart3>;
164			status = "disabled";
165		};
166
167		rtc@d8100000 {
168			compatible = "via,vt8500-rtc";
169			reg = <0xd8100000 0x10000>;
170			interrupts = <48>;
171		};
172
173		ethernet@d8004000 {
174			compatible = "via,vt8500-rhine";
175			reg = <0xd8004000 0x100>;
176			interrupts = <10>;
177		};
178	};
179};
v4.10.11
 
  1/*
  2 * vt8500.dtsi - Device tree file for VIA VT8500 SoC
  3 *
  4 * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
  5 *
  6 * Licensed under GPLv2 or later
  7 */
  8
  9/include/ "skeleton.dtsi"
 10
 11/ {
 
 
 12	compatible = "via,vt8500";
 13
 14	cpus {
 15		#address-cells = <0>;
 16		#size-cells = <0>;
 17
 18		cpu {
 19			device_type = "cpu";
 20			compatible = "arm,arm926ej-s";
 21		};
 
 
 
 
 
 22	};
 23
 24	aliases {
 25		serial0 = &uart0;
 26		serial1 = &uart1;
 27		serial2 = &uart2;
 28		serial3 = &uart3;
 29	};
 30
 31	soc {
 32		#address-cells = <1>;
 33		#size-cells = <1>;
 34		compatible = "simple-bus";
 35		ranges;
 36		interrupt-parent = <&intc>;
 37
 38		intc: interrupt-controller@d8140000 {
 39			compatible = "via,vt8500-intc";
 40			interrupt-controller;
 41			reg = <0xd8140000 0x10000>;
 42			#interrupt-cells = <1>;
 43		};
 44
 45		pinctrl: pinctrl@d8110000 {
 46			compatible = "via,vt8500-pinctrl";
 47			reg = <0xd8110000 0x10000>;
 48			interrupt-controller;
 49			#interrupt-cells = <2>;
 50			gpio-controller;
 51			#gpio-cells = <2>;
 52		};
 53
 54		pmc@d8130000 {
 55			compatible = "via,vt8500-pmc";
 56			reg = <0xd8130000 0x1000>;
 57
 58			clocks {
 59				#address-cells = <1>;
 60				#size-cells = <0>;
 61
 62				ref24: ref24M {
 63					#clock-cells = <0>;
 64					compatible = "fixed-clock";
 65					clock-frequency = <24000000>;
 66				};
 67
 68				clkuart0: uart0 {
 69					#clock-cells = <0>;
 70					compatible = "via,vt8500-device-clock";
 71					clocks = <&ref24>;
 72					enable-reg = <0x250>;
 73					enable-bit = <1>;
 74				};
 75
 76				clkuart1: uart1 {
 77					#clock-cells = <0>;
 78					compatible = "via,vt8500-device-clock";
 79					clocks = <&ref24>;
 80					enable-reg = <0x250>;
 81					enable-bit = <2>;
 82				};
 83
 84				clkuart2: uart2 {
 85					#clock-cells = <0>;
 86					compatible = "via,vt8500-device-clock";
 87					clocks = <&ref24>;
 88					enable-reg = <0x250>;
 89					enable-bit = <3>;
 90				};
 91
 92				clkuart3: uart3 {
 93					#clock-cells = <0>;
 94					compatible = "via,vt8500-device-clock";
 95					clocks = <&ref24>;
 96					enable-reg = <0x250>;
 97					enable-bit = <4>;
 98				};
 99			};
100		};
101
102		timer@d8130100 {
103			compatible = "via,vt8500-timer";
104			reg = <0xd8130100 0x28>;
105			interrupts = <36>;
106		};
107
108		ehci@d8007900 {
109			compatible = "via,vt8500-ehci";
110			reg = <0xd8007900 0x200>;
111			interrupts = <43>;
112		};
113
114		uhci@d8007b00 {
115			compatible = "platform-uhci";
116			reg = <0xd8007b00 0x200>;
117			interrupts = <43>;
118		};
119
120		fb: fb@d8050800 {
121			compatible = "via,vt8500-fb";
122			reg = <0xd800e400 0x400>;
123			interrupts = <12>;
124		};
125
126		ge_rops@d8050400 {
127			compatible = "wm,prizm-ge-rops";
128			reg = <0xd8050400 0x100>;
129		};
130
131		uart0: serial@d8200000 {
132			compatible = "via,vt8500-uart";
133			reg = <0xd8200000 0x1040>;
134			interrupts = <32>;
135			clocks = <&clkuart0>;
136			status = "disabled";
137		};
138
139		uart1: serial@d82b0000 {
140			compatible = "via,vt8500-uart";
141			reg = <0xd82b0000 0x1040>;
142			interrupts = <33>;
143			clocks = <&clkuart1>;
144			status = "disabled";
145		};
146
147		uart2: serial@d8210000 {
148			compatible = "via,vt8500-uart";
149			reg = <0xd8210000 0x1040>;
150			interrupts = <47>;
151			clocks = <&clkuart2>;
152			status = "disabled";
153		};
154
155		uart3: serial@d82c0000 {
156			compatible = "via,vt8500-uart";
157			reg = <0xd82c0000 0x1040>;
158			interrupts = <50>;
159			clocks = <&clkuart3>;
160			status = "disabled";
161		};
162
163		rtc@d8100000 {
164			compatible = "via,vt8500-rtc";
165			reg = <0xd8100000 0x10000>;
166			interrupts = <48>;
167		};
168
169		ethernet@d8004000 {
170			compatible = "via,vt8500-rhine";
171			reg = <0xd8004000 0x100>;
172			interrupts = <10>;
173		};
174	};
175};