Loading...
1// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * DTS file for all SPEAr1310 SoCs
4 *
5 * Copyright 2012 Viresh Kumar <vireshk@kernel.org>
6 */
7
8/include/ "spear13xx.dtsi"
9
10/ {
11 compatible = "st,spear1310";
12
13 ahb {
14 spics: spics@e0700000{
15 compatible = "st,spear-spics-gpio";
16 reg = <0xe0700000 0x1000>;
17 st-spics,peripcfg-reg = <0x3b0>;
18 st-spics,sw-enable-bit = <12>;
19 st-spics,cs-value-bit = <11>;
20 st-spics,cs-enable-mask = <3>;
21 st-spics,cs-enable-shift = <8>;
22 gpio-controller;
23 #gpio-cells = <2>;
24 };
25
26 miphy0: miphy@eb800000 {
27 compatible = "st,spear1310-miphy";
28 reg = <0xeb800000 0x4000>;
29 misc = <&misc>;
30 phy-id = <0>;
31 #phy-cells = <1>;
32 status = "disabled";
33 };
34
35 miphy1: miphy@eb804000 {
36 compatible = "st,spear1310-miphy";
37 reg = <0xeb804000 0x4000>;
38 misc = <&misc>;
39 phy-id = <1>;
40 #phy-cells = <1>;
41 status = "disabled";
42 };
43
44 miphy2: miphy@eb808000 {
45 compatible = "st,spear1310-miphy";
46 reg = <0xeb808000 0x4000>;
47 misc = <&misc>;
48 phy-id = <2>;
49 #phy-cells = <1>;
50 status = "disabled";
51 };
52
53 ahci0: ahci@b1000000 {
54 compatible = "snps,spear-ahci";
55 reg = <0xb1000000 0x10000>;
56 interrupts = <0 68 0x4>;
57 phys = <&miphy0 0>;
58 phy-names = "sata-phy";
59 status = "disabled";
60 };
61
62 ahci1: ahci@b1800000 {
63 compatible = "snps,spear-ahci";
64 reg = <0xb1800000 0x10000>;
65 interrupts = <0 69 0x4>;
66 phys = <&miphy1 0>;
67 phy-names = "sata-phy";
68 status = "disabled";
69 };
70
71 ahci2: ahci@b4000000 {
72 compatible = "snps,spear-ahci";
73 reg = <0xb4000000 0x10000>;
74 interrupts = <0 70 0x4>;
75 phys = <&miphy2 0>;
76 phy-names = "sata-phy";
77 status = "disabled";
78 };
79
80 pcie0: pcie@b1000000 {
81 compatible = "st,spear1340-pcie", "snps,dw-pcie";
82 reg = <0xb1000000 0x4000>, <0x80000000 0x20000>;
83 reg-names = "dbi", "config";
84 interrupts = <0 68 0x4>;
85 interrupt-map-mask = <0 0 0 0>;
86 interrupt-map = <0x0 0 &gic 0 68 0x4>;
87 num-lanes = <1>;
88 phys = <&miphy0 1>;
89 phy-names = "pcie-phy";
90 #address-cells = <3>;
91 #size-cells = <2>;
92 device_type = "pci";
93 ranges = <0x81000000 0 0 0x80020000 0 0x00010000 /* downstream I/O */
94 0x82000000 0 0x80030000 0xc0030000 0 0x0ffd0000>; /* non-prefetchable memory */
95 bus-range = <0x00 0xff>;
96 status = "disabled";
97 };
98
99 pcie1: pcie@b1800000 {
100 compatible = "st,spear1340-pcie", "snps,dw-pcie";
101 reg = <0xb1800000 0x4000>, <0x90000000 0x20000>;
102 reg-names = "dbi", "config";
103 interrupts = <0 69 0x4>;
104 interrupt-map-mask = <0 0 0 0>;
105 interrupt-map = <0x0 0 &gic 0 69 0x4>;
106 num-lanes = <1>;
107 phys = <&miphy1 1>;
108 phy-names = "pcie-phy";
109 #address-cells = <3>;
110 #size-cells = <2>;
111 device_type = "pci";
112 ranges = <0x81000000 0 0 0x90020000 0 0x00010000 /* downstream I/O */
113 0x82000000 0 0x90030000 0x90030000 0 0x0ffd0000>; /* non-prefetchable memory */
114 bus-range = <0x00 0xff>;
115 status = "disabled";
116 };
117
118 pcie2: pcie@b4000000 {
119 compatible = "st,spear1340-pcie", "snps,dw-pcie";
120 reg = <0xb4000000 0x4000>, <0xc0000000 0x20000>;
121 reg-names = "dbi", "config";
122 interrupts = <0 70 0x4>;
123 interrupt-map-mask = <0 0 0 0>;
124 interrupt-map = <0x0 0 &gic 0 70 0x4>;
125 num-lanes = <1>;
126 phys = <&miphy2 1>;
127 phy-names = "pcie-phy";
128 #address-cells = <3>;
129 #size-cells = <2>;
130 device_type = "pci";
131 ranges = <0x81000000 0 0 0xc0020000 0 0x00010000 /* downstream I/O */
132 0x82000000 0 0xc0030000 0xc0030000 0 0x0ffd0000>; /* non-prefetchable memory */
133 bus-range = <0x00 0xff>;
134 status = "disabled";
135 };
136
137 gmac1: eth@5c400000 {
138 compatible = "st,spear600-gmac";
139 reg = <0x5c400000 0x8000>;
140 interrupts = <0 95 0x4>;
141 interrupt-names = "macirq";
142 phy-mode = "mii";
143 status = "disabled";
144 };
145
146 gmac2: eth@5c500000 {
147 compatible = "st,spear600-gmac";
148 reg = <0x5c500000 0x8000>;
149 interrupts = <0 96 0x4>;
150 interrupt-names = "macirq";
151 phy-mode = "mii";
152 status = "disabled";
153 };
154
155 gmac3: eth@5c600000 {
156 compatible = "st,spear600-gmac";
157 reg = <0x5c600000 0x8000>;
158 interrupts = <0 97 0x4>;
159 interrupt-names = "macirq";
160 phy-mode = "rmii";
161 status = "disabled";
162 };
163
164 gmac4: eth@5c700000 {
165 compatible = "st,spear600-gmac";
166 reg = <0x5c700000 0x8000>;
167 interrupts = <0 98 0x4>;
168 interrupt-names = "macirq";
169 phy-mode = "rgmii";
170 status = "disabled";
171 };
172
173 pinmux: pinmux@e0700000 {
174 compatible = "st,spear1310-pinmux";
175 reg = <0xe0700000 0x1000>;
176 #gpio-range-cells = <3>;
177 };
178
179 apb {
180 i2c1: i2c@5cd00000 {
181 #address-cells = <1>;
182 #size-cells = <0>;
183 compatible = "snps,designware-i2c";
184 reg = <0x5cd00000 0x1000>;
185 interrupts = <0 87 0x4>;
186 status = "disabled";
187 };
188
189 i2c2: i2c@5ce00000 {
190 #address-cells = <1>;
191 #size-cells = <0>;
192 compatible = "snps,designware-i2c";
193 reg = <0x5ce00000 0x1000>;
194 interrupts = <0 88 0x4>;
195 status = "disabled";
196 };
197
198 i2c3: i2c@5cf00000 {
199 #address-cells = <1>;
200 #size-cells = <0>;
201 compatible = "snps,designware-i2c";
202 reg = <0x5cf00000 0x1000>;
203 interrupts = <0 89 0x4>;
204 status = "disabled";
205 };
206
207 i2c4: i2c@5d000000 {
208 #address-cells = <1>;
209 #size-cells = <0>;
210 compatible = "snps,designware-i2c";
211 reg = <0x5d000000 0x1000>;
212 interrupts = <0 90 0x4>;
213 status = "disabled";
214 };
215
216 i2c5: i2c@5d100000 {
217 #address-cells = <1>;
218 #size-cells = <0>;
219 compatible = "snps,designware-i2c";
220 reg = <0x5d100000 0x1000>;
221 interrupts = <0 91 0x4>;
222 status = "disabled";
223 };
224
225 i2c6: i2c@5d200000 {
226 #address-cells = <1>;
227 #size-cells = <0>;
228 compatible = "snps,designware-i2c";
229 reg = <0x5d200000 0x1000>;
230 interrupts = <0 92 0x4>;
231 status = "disabled";
232 };
233
234 i2c7: i2c@5d300000 {
235 #address-cells = <1>;
236 #size-cells = <0>;
237 compatible = "snps,designware-i2c";
238 reg = <0x5d300000 0x1000>;
239 interrupts = <0 93 0x4>;
240 status = "disabled";
241 };
242
243 spi1: spi@5d400000 {
244 compatible = "arm,pl022", "arm,primecell";
245 reg = <0x5d400000 0x1000>;
246 interrupts = <0 99 0x4>;
247 #address-cells = <1>;
248 #size-cells = <0>;
249 status = "disabled";
250 };
251
252 serial@5c800000 {
253 compatible = "arm,pl011", "arm,primecell";
254 reg = <0x5c800000 0x1000>;
255 interrupts = <0 82 0x4>;
256 status = "disabled";
257 };
258
259 serial@5c900000 {
260 compatible = "arm,pl011", "arm,primecell";
261 reg = <0x5c900000 0x1000>;
262 interrupts = <0 83 0x4>;
263 status = "disabled";
264 };
265
266 serial@5ca00000 {
267 compatible = "arm,pl011", "arm,primecell";
268 reg = <0x5ca00000 0x1000>;
269 interrupts = <0 84 0x4>;
270 status = "disabled";
271 };
272
273 serial@5cb00000 {
274 compatible = "arm,pl011", "arm,primecell";
275 reg = <0x5cb00000 0x1000>;
276 interrupts = <0 85 0x4>;
277 status = "disabled";
278 };
279
280 serial@5cc00000 {
281 compatible = "arm,pl011", "arm,primecell";
282 reg = <0x5cc00000 0x1000>;
283 interrupts = <0 86 0x4>;
284 status = "disabled";
285 };
286
287 thermal@e07008c4 {
288 st,thermal-flags = <0x7000>;
289 };
290
291 gpiopinctrl: gpio@d8400000 {
292 compatible = "st,spear-plgpio";
293 reg = <0xd8400000 0x1000>;
294 interrupts = <0 100 0x4>;
295 #interrupt-cells = <1>;
296 interrupt-controller;
297 gpio-controller;
298 #gpio-cells = <2>;
299 gpio-ranges = <&pinmux 0 0 246>;
300 status = "disabled";
301
302 st-plgpio,ngpio = <246>;
303 st-plgpio,enb-reg = <0xd0>;
304 st-plgpio,wdata-reg = <0x90>;
305 st-plgpio,dir-reg = <0xb0>;
306 st-plgpio,ie-reg = <0x30>;
307 st-plgpio,rdata-reg = <0x70>;
308 st-plgpio,mis-reg = <0x10>;
309 st-plgpio,eit-reg = <0x50>;
310 };
311 };
312 };
313};
1/*
2 * DTS file for all SPEAr1310 SoCs
3 *
4 * Copyright 2012 Viresh Kumar <vireshk@kernel.org>
5 *
6 * The code contained herein is licensed under the GNU General Public
7 * License. You may obtain a copy of the GNU General Public License
8 * Version 2 or later at the following locations:
9 *
10 * http://www.opensource.org/licenses/gpl-license.html
11 * http://www.gnu.org/copyleft/gpl.html
12 */
13
14/include/ "spear13xx.dtsi"
15
16/ {
17 compatible = "st,spear1310";
18
19 ahb {
20 spics: spics@e0700000{
21 compatible = "st,spear-spics-gpio";
22 reg = <0xe0700000 0x1000>;
23 st-spics,peripcfg-reg = <0x3b0>;
24 st-spics,sw-enable-bit = <12>;
25 st-spics,cs-value-bit = <11>;
26 st-spics,cs-enable-mask = <3>;
27 st-spics,cs-enable-shift = <8>;
28 gpio-controller;
29 #gpio-cells = <2>;
30 };
31
32 miphy0: miphy@eb800000 {
33 compatible = "st,spear1310-miphy";
34 reg = <0xeb800000 0x4000>;
35 misc = <&misc>;
36 phy-id = <0>;
37 #phy-cells = <1>;
38 status = "disabled";
39 };
40
41 miphy1: miphy@eb804000 {
42 compatible = "st,spear1310-miphy";
43 reg = <0xeb804000 0x4000>;
44 misc = <&misc>;
45 phy-id = <1>;
46 #phy-cells = <1>;
47 status = "disabled";
48 };
49
50 miphy2: miphy@eb808000 {
51 compatible = "st,spear1310-miphy";
52 reg = <0xeb808000 0x4000>;
53 misc = <&misc>;
54 phy-id = <2>;
55 #phy-cells = <1>;
56 status = "disabled";
57 };
58
59 ahci0: ahci@b1000000 {
60 compatible = "snps,spear-ahci";
61 reg = <0xb1000000 0x10000>;
62 interrupts = <0 68 0x4>;
63 phys = <&miphy0 0>;
64 phy-names = "sata-phy";
65 status = "disabled";
66 };
67
68 ahci1: ahci@b1800000 {
69 compatible = "snps,spear-ahci";
70 reg = <0xb1800000 0x10000>;
71 interrupts = <0 69 0x4>;
72 phys = <&miphy1 0>;
73 phy-names = "sata-phy";
74 status = "disabled";
75 };
76
77 ahci2: ahci@b4000000 {
78 compatible = "snps,spear-ahci";
79 reg = <0xb4000000 0x10000>;
80 interrupts = <0 70 0x4>;
81 phys = <&miphy2 0>;
82 phy-names = "sata-phy";
83 status = "disabled";
84 };
85
86 pcie0: pcie@b1000000 {
87 compatible = "st,spear1340-pcie", "snps,dw-pcie";
88 reg = <0xb1000000 0x4000>, <0x80000000 0x20000>;
89 reg-names = "dbi", "config";
90 interrupts = <0 68 0x4>;
91 interrupt-map-mask = <0 0 0 0>;
92 interrupt-map = <0x0 0 &gic 0 68 0x4>;
93 num-lanes = <1>;
94 phys = <&miphy0 1>;
95 phy-names = "pcie-phy";
96 #address-cells = <3>;
97 #size-cells = <2>;
98 device_type = "pci";
99 ranges = <0x81000000 0 0 0x80020000 0 0x00010000 /* downstream I/O */
100 0x82000000 0 0x80030000 0xc0030000 0 0x0ffd0000>; /* non-prefetchable memory */
101 status = "disabled";
102 };
103
104 pcie1: pcie@b1800000 {
105 compatible = "st,spear1340-pcie", "snps,dw-pcie";
106 reg = <0xb1800000 0x4000>, <0x90000000 0x20000>;
107 reg-names = "dbi", "config";
108 interrupts = <0 69 0x4>;
109 interrupt-map-mask = <0 0 0 0>;
110 interrupt-map = <0x0 0 &gic 0 69 0x4>;
111 num-lanes = <1>;
112 phys = <&miphy1 1>;
113 phy-names = "pcie-phy";
114 #address-cells = <3>;
115 #size-cells = <2>;
116 device_type = "pci";
117 ranges = <0x81000000 0 0 0x90020000 0 0x00010000 /* downstream I/O */
118 0x82000000 0 0x90030000 0x90030000 0 0x0ffd0000>; /* non-prefetchable memory */
119 status = "disabled";
120 };
121
122 pcie2: pcie@b4000000 {
123 compatible = "st,spear1340-pcie", "snps,dw-pcie";
124 reg = <0xb4000000 0x4000>, <0xc0000000 0x20000>;
125 reg-names = "dbi", "config";
126 interrupts = <0 70 0x4>;
127 interrupt-map-mask = <0 0 0 0>;
128 interrupt-map = <0x0 0 &gic 0 70 0x4>;
129 num-lanes = <1>;
130 phys = <&miphy2 1>;
131 phy-names = "pcie-phy";
132 #address-cells = <3>;
133 #size-cells = <2>;
134 device_type = "pci";
135 ranges = <0x81000000 0 0 0xc0020000 0 0x00010000 /* downstream I/O */
136 0x82000000 0 0xc0030000 0xc0030000 0 0x0ffd0000>; /* non-prefetchable memory */
137 status = "disabled";
138 };
139
140 gmac1: eth@5c400000 {
141 compatible = "st,spear600-gmac";
142 reg = <0x5c400000 0x8000>;
143 interrupts = <0 95 0x4>;
144 interrupt-names = "macirq";
145 phy-mode = "mii";
146 status = "disabled";
147 };
148
149 gmac2: eth@5c500000 {
150 compatible = "st,spear600-gmac";
151 reg = <0x5c500000 0x8000>;
152 interrupts = <0 96 0x4>;
153 interrupt-names = "macirq";
154 phy-mode = "mii";
155 status = "disabled";
156 };
157
158 gmac3: eth@5c600000 {
159 compatible = "st,spear600-gmac";
160 reg = <0x5c600000 0x8000>;
161 interrupts = <0 97 0x4>;
162 interrupt-names = "macirq";
163 phy-mode = "rmii";
164 status = "disabled";
165 };
166
167 gmac4: eth@5c700000 {
168 compatible = "st,spear600-gmac";
169 reg = <0x5c700000 0x8000>;
170 interrupts = <0 98 0x4>;
171 interrupt-names = "macirq";
172 phy-mode = "rgmii";
173 status = "disabled";
174 };
175
176 pinmux: pinmux@e0700000 {
177 compatible = "st,spear1310-pinmux";
178 reg = <0xe0700000 0x1000>;
179 #gpio-range-cells = <3>;
180 };
181
182 apb {
183 i2c1: i2c@5cd00000 {
184 #address-cells = <1>;
185 #size-cells = <0>;
186 compatible = "snps,designware-i2c";
187 reg = <0x5cd00000 0x1000>;
188 interrupts = <0 87 0x4>;
189 status = "disabled";
190 };
191
192 i2c2: i2c@5ce00000 {
193 #address-cells = <1>;
194 #size-cells = <0>;
195 compatible = "snps,designware-i2c";
196 reg = <0x5ce00000 0x1000>;
197 interrupts = <0 88 0x4>;
198 status = "disabled";
199 };
200
201 i2c3: i2c@5cf00000 {
202 #address-cells = <1>;
203 #size-cells = <0>;
204 compatible = "snps,designware-i2c";
205 reg = <0x5cf00000 0x1000>;
206 interrupts = <0 89 0x4>;
207 status = "disabled";
208 };
209
210 i2c4: i2c@5d000000 {
211 #address-cells = <1>;
212 #size-cells = <0>;
213 compatible = "snps,designware-i2c";
214 reg = <0x5d000000 0x1000>;
215 interrupts = <0 90 0x4>;
216 status = "disabled";
217 };
218
219 i2c5: i2c@5d100000 {
220 #address-cells = <1>;
221 #size-cells = <0>;
222 compatible = "snps,designware-i2c";
223 reg = <0x5d100000 0x1000>;
224 interrupts = <0 91 0x4>;
225 status = "disabled";
226 };
227
228 i2c6: i2c@5d200000 {
229 #address-cells = <1>;
230 #size-cells = <0>;
231 compatible = "snps,designware-i2c";
232 reg = <0x5d200000 0x1000>;
233 interrupts = <0 92 0x4>;
234 status = "disabled";
235 };
236
237 i2c7: i2c@5d300000 {
238 #address-cells = <1>;
239 #size-cells = <0>;
240 compatible = "snps,designware-i2c";
241 reg = <0x5d300000 0x1000>;
242 interrupts = <0 93 0x4>;
243 status = "disabled";
244 };
245
246 spi1: spi@5d400000 {
247 compatible = "arm,pl022", "arm,primecell";
248 reg = <0x5d400000 0x1000>;
249 interrupts = <0 99 0x4>;
250 #address-cells = <1>;
251 #size-cells = <0>;
252 status = "disabled";
253 };
254
255 serial@5c800000 {
256 compatible = "arm,pl011", "arm,primecell";
257 reg = <0x5c800000 0x1000>;
258 interrupts = <0 82 0x4>;
259 status = "disabled";
260 };
261
262 serial@5c900000 {
263 compatible = "arm,pl011", "arm,primecell";
264 reg = <0x5c900000 0x1000>;
265 interrupts = <0 83 0x4>;
266 status = "disabled";
267 };
268
269 serial@5ca00000 {
270 compatible = "arm,pl011", "arm,primecell";
271 reg = <0x5ca00000 0x1000>;
272 interrupts = <0 84 0x4>;
273 status = "disabled";
274 };
275
276 serial@5cb00000 {
277 compatible = "arm,pl011", "arm,primecell";
278 reg = <0x5cb00000 0x1000>;
279 interrupts = <0 85 0x4>;
280 status = "disabled";
281 };
282
283 serial@5cc00000 {
284 compatible = "arm,pl011", "arm,primecell";
285 reg = <0x5cc00000 0x1000>;
286 interrupts = <0 86 0x4>;
287 status = "disabled";
288 };
289
290 thermal@e07008c4 {
291 st,thermal-flags = <0x7000>;
292 };
293
294 gpiopinctrl: gpio@d8400000 {
295 compatible = "st,spear-plgpio";
296 reg = <0xd8400000 0x1000>;
297 interrupts = <0 100 0x4>;
298 #interrupt-cells = <1>;
299 interrupt-controller;
300 gpio-controller;
301 #gpio-cells = <2>;
302 gpio-ranges = <&pinmux 0 0 246>;
303 status = "disabled";
304
305 st-plgpio,ngpio = <246>;
306 st-plgpio,enb-reg = <0xd0>;
307 st-plgpio,wdata-reg = <0x90>;
308 st-plgpio,dir-reg = <0xb0>;
309 st-plgpio,ie-reg = <0x30>;
310 st-plgpio,rdata-reg = <0x70>;
311 st-plgpio,mis-reg = <0x10>;
312 st-plgpio,eit-reg = <0x50>;
313 };
314 };
315 };
316};