Loading...
1// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * Copyright (C) 2013 Marek Vasut <marex@denx.de>
4 */
5
6/dts-v1/;
7#include "imx53-m53.dtsi"
8
9/ {
10 model = "Aries/DENX M53EVK";
11 compatible = "aries,imx53-m53evk", "denx,imx53-m53evk", "fsl,imx53";
12
13 display1: disp1 {
14 compatible = "fsl,imx-parallel-display";
15 interface-pix-fmt = "bgr666";
16 pinctrl-names = "default";
17 pinctrl-0 = <&pinctrl_ipu_disp1>;
18
19 display-timings {
20 800x480p60 {
21 native-mode;
22 clock-frequency = <31500000>;
23 hactive = <800>;
24 vactive = <480>;
25 hfront-porch = <40>;
26 hback-porch = <88>;
27 hsync-len = <128>;
28 vback-porch = <33>;
29 vfront-porch = <9>;
30 vsync-len = <3>;
31 vsync-active = <1>;
32 };
33 };
34
35 port {
36 display1_in: endpoint {
37 remote-endpoint = <&ipu_di1_disp1>;
38 };
39 };
40 };
41
42 backlight {
43 compatible = "pwm-backlight";
44 pwms = <&pwm1 0 3000>;
45 brightness-levels = <0 4 8 16 32 64 128 255>;
46 default-brightness-level = <6>;
47 power-supply = <®_backlight>;
48 };
49
50 leds {
51 compatible = "gpio-leds";
52 pinctrl-names = "default";
53 pinctrl-0 = <&led_pin_gpio>;
54
55 user1 {
56 label = "user1";
57 gpios = <&gpio2 8 0>;
58 linux,default-trigger = "heartbeat";
59 };
60
61 user2 {
62 label = "user2";
63 gpios = <&gpio2 9 0>;
64 linux,default-trigger = "heartbeat";
65 };
66 };
67
68 regulators {
69 compatible = "simple-bus";
70 #address-cells = <1>;
71 #size-cells = <0>;
72
73 reg_usbh1_vbus: regulator@3 {
74 compatible = "regulator-fixed";
75 reg = <3>;
76 regulator-name = "vbus";
77 regulator-min-microvolt = <5000000>;
78 regulator-max-microvolt = <5000000>;
79 gpio = <&gpio1 2 0>;
80 };
81
82 reg_usb_otg_vbus: regulator@4 {
83 compatible = "regulator-fixed";
84 reg = <4>;
85 regulator-name = "usb_otg_vbus";
86 regulator-min-microvolt = <5000000>;
87 regulator-max-microvolt = <5000000>;
88 gpio = <&gpio1 4 0>;
89 };
90 };
91
92 sound {
93 compatible = "fsl,imx53-m53evk-sgtl5000",
94 "fsl,imx-audio-sgtl5000";
95 model = "imx53-m53evk-sgtl5000";
96 ssi-controller = <&ssi2>;
97 audio-codec = <&sgtl5000>;
98 audio-routing =
99 "MIC_IN", "Mic Jack",
100 "Mic Jack", "Mic Bias",
101 "LINE_IN", "Line In Jack",
102 "Headphone Jack", "HP_OUT",
103 "Ext Spk", "LINE_OUT";
104 mux-int-port = <2>;
105 mux-ext-port = <4>;
106 };
107};
108
109&audmux {
110 pinctrl-names = "default";
111 pinctrl-0 = <&pinctrl_audmux>;
112 status = "okay";
113};
114
115&can1 {
116 pinctrl-names = "default";
117 pinctrl-0 = <&pinctrl_can1>;
118 status = "okay";
119};
120
121&can2 {
122 pinctrl-names = "default";
123 pinctrl-0 = <&pinctrl_can2>;
124 status = "okay";
125};
126
127&esdhc1 {
128 pinctrl-names = "default";
129 pinctrl-0 = <&pinctrl_esdhc1>;
130 cd-gpios = <&gpio1 1 GPIO_ACTIVE_LOW>;
131 wp-gpios = <&gpio1 9 GPIO_ACTIVE_HIGH>;
132 status = "okay";
133};
134
135&fec {
136 pinctrl-names = "default";
137 pinctrl-0 = <&pinctrl_fec>;
138 phy-mode = "rmii";
139 status = "okay";
140};
141
142&i2c1 {
143 pinctrl-names = "default";
144 pinctrl-0 = <&pinctrl_i2c1>;
145 status = "okay";
146
147 sgtl5000: codec@a {
148 compatible = "fsl,sgtl5000";
149 reg = <0x0a>;
150 #sound-dai-cells = <0>;
151 VDDA-supply = <®_3p2v>;
152 VDDIO-supply = <®_3p2v>;
153 clocks = <&clks IMX5_CLK_SSI_EXT1_GATE>;
154 };
155};
156
157&i2c3 {
158 pinctrl-names = "default";
159 pinctrl-0 = <&pinctrl_i2c3>;
160 status = "okay";
161};
162
163&iomuxc {
164 pinctrl-names = "default";
165 pinctrl-0 = <&pinctrl_hog>;
166
167 imx53-m53evk {
168 pinctrl_usb: usbgrp {
169 fsl,pins = <
170 MX53_PAD_GPIO_2__GPIO1_2 0x80000000
171 MX53_PAD_GPIO_3__USBOH3_USBH1_OC 0x80000000
172 >;
173 };
174
175 pinctrl_usbotg: usbotggrp {
176 fsl,pins = <
177 MX53_PAD_GPIO_4__GPIO1_4 0x000b0
178 >;
179 };
180
181 led_pin_gpio: led_gpio {
182 fsl,pins = <
183 MX53_PAD_PATA_DATA8__GPIO2_8 0x80000000
184 MX53_PAD_PATA_DATA9__GPIO2_9 0x80000000
185 >;
186 };
187
188 pinctrl_audmux: audmuxgrp {
189 fsl,pins = <
190 MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC 0x80000000
191 MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD 0x80000000
192 MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS 0x80000000
193 MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD 0x80000000
194 >;
195 };
196
197 pinctrl_can1: can1grp {
198 fsl,pins = <
199 MX53_PAD_GPIO_7__CAN1_TXCAN 0x80000000
200 MX53_PAD_GPIO_8__CAN1_RXCAN 0x80000000
201 >;
202 };
203
204 pinctrl_can2: can2grp {
205 fsl,pins = <
206 MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
207 MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
208 >;
209 };
210
211 pinctrl_esdhc1: esdhc1grp {
212 fsl,pins = <
213 MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
214 MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
215 MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
216 MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
217 MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
218 MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
219 >;
220 };
221
222 pinctrl_fec: fecgrp {
223 fsl,pins = <
224 MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
225 MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
226 MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
227 MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
228 MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
229 MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
230 MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
231 MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
232 MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
233 MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
234 >;
235 };
236
237 pinctrl_i2c1: i2c1grp {
238 fsl,pins = <
239 MX53_PAD_EIM_D21__I2C1_SCL 0xc0000000
240 MX53_PAD_EIM_D28__I2C1_SDA 0xc0000000
241 >;
242 };
243
244 pinctrl_i2c3: i2c3grp {
245 fsl,pins = <
246 MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
247 MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
248 >;
249 };
250
251 pinctrl_ipu_disp1: ipudisp1grp {
252 fsl,pins = <
253 MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0 0x5
254 MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1 0x5
255 MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2 0x5
256 MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3 0x5
257 MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4 0x5
258 MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5 0x5
259 MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6 0x5
260 MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7 0x5
261 MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8 0x5
262 MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9 0x5
263 MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10 0x5
264 MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11 0x5
265 MX53_PAD_EIM_A17__IPU_DISP1_DAT_12 0x5
266 MX53_PAD_EIM_A18__IPU_DISP1_DAT_13 0x5
267 MX53_PAD_EIM_A19__IPU_DISP1_DAT_14 0x5
268 MX53_PAD_EIM_A20__IPU_DISP1_DAT_15 0x5
269 MX53_PAD_EIM_A21__IPU_DISP1_DAT_16 0x5
270 MX53_PAD_EIM_A22__IPU_DISP1_DAT_17 0x5
271 MX53_PAD_EIM_A23__IPU_DISP1_DAT_18 0x5
272 MX53_PAD_EIM_A24__IPU_DISP1_DAT_19 0x5
273 MX53_PAD_EIM_D31__IPU_DISP1_DAT_20 0x5
274 MX53_PAD_EIM_D30__IPU_DISP1_DAT_21 0x5
275 MX53_PAD_EIM_D26__IPU_DISP1_DAT_22 0x5
276 MX53_PAD_EIM_D27__IPU_DISP1_DAT_23 0x5
277 MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK 0x5
278 MX53_PAD_EIM_DA13__IPU_DI1_D0_CS 0x5
279 MX53_PAD_EIM_DA14__IPU_DI1_D1_CS 0x5
280 MX53_PAD_EIM_DA15__IPU_DI1_PIN1 0x5
281 MX53_PAD_EIM_DA11__IPU_DI1_PIN2 0x5
282 MX53_PAD_EIM_DA12__IPU_DI1_PIN3 0x5
283 MX53_PAD_EIM_A25__IPU_DI1_PIN12 0x5
284 MX53_PAD_EIM_DA10__IPU_DI1_PIN15 0x5
285 >;
286 };
287
288 pinctrl_pwm1: pwm1grp {
289 fsl,pins = <
290 MX53_PAD_DISP0_DAT8__PWM1_PWMO 0x5
291 >;
292 };
293
294 pinctrl_uart1: uart1grp {
295 fsl,pins = <
296 MX53_PAD_PATA_DIOW__UART1_TXD_MUX 0x1e4
297 MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1e4
298 >;
299 };
300
301 pinctrl_uart2: uart2grp {
302 fsl,pins = <
303 MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1e4
304 MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1e4
305 >;
306 };
307
308 pinctrl_uart3: uart3grp {
309 fsl,pins = <
310 MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
311 MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
312 MX53_PAD_PATA_DA_1__UART3_CTS 0x1e4
313 MX53_PAD_PATA_DA_2__UART3_RTS 0x1e4
314 >;
315 };
316 };
317};
318
319&ipu_di1_disp1 {
320 remote-endpoint = <&display1_in>;
321};
322
323&pwm1 {
324 pinctrl-names = "default";
325 pinctrl-0 = <&pinctrl_pwm1>;
326 status = "okay";
327};
328
329&sata {
330 status = "okay";
331};
332
333&ssi2 {
334 status = "okay";
335};
336
337&uart1 {
338 pinctrl-names = "default";
339 pinctrl-0 = <&pinctrl_uart1>;
340 status = "okay";
341};
342
343&uart2 {
344 pinctrl-names = "default";
345 pinctrl-0 = <&pinctrl_uart2>;
346 status = "okay";
347};
348
349&uart3 {
350 pinctrl-names = "default";
351 pinctrl-0 = <&pinctrl_uart3>;
352 status = "okay";
353};
354
355&usbh1 {
356 pinctrl-names = "default";
357 pinctrl-0 = <&pinctrl_usb>;
358 vbus-supply = <®_usbh1_vbus>;
359 phy_type = "utmi";
360 status = "okay";
361};
362
363&usbotg {
364 pinctrl-names = "default";
365 pinctrl-0 = <&pinctrl_usbotg>;
366 dr_mode = "otg";
367 vbus-supply = <®_usb_otg_vbus>;
368 disable-over-current;
369 status = "okay";
370};
1/*
2 * Copyright (C) 2013 Marek Vasut <marex@denx.de>
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
12/dts-v1/;
13#include "imx53-m53.dtsi"
14
15/ {
16 model = "Aries/DENX M53EVK";
17 compatible = "aries,imx53-m53evk", "denx,imx53-m53evk", "fsl,imx53";
18
19 display1: display@di1 {
20 compatible = "fsl,imx-parallel-display";
21 interface-pix-fmt = "bgr666";
22 pinctrl-names = "default";
23 pinctrl-0 = <&pinctrl_ipu_disp1>;
24
25 display-timings {
26 800x480p60 {
27 native-mode;
28 clock-frequency = <31500000>;
29 hactive = <800>;
30 vactive = <480>;
31 hfront-porch = <40>;
32 hback-porch = <88>;
33 hsync-len = <128>;
34 vback-porch = <33>;
35 vfront-porch = <9>;
36 vsync-len = <3>;
37 vsync-active = <1>;
38 };
39 };
40
41 port {
42 display1_in: endpoint {
43 remote-endpoint = <&ipu_di1_disp1>;
44 };
45 };
46 };
47
48 backlight {
49 compatible = "pwm-backlight";
50 pwms = <&pwm1 0 3000>;
51 brightness-levels = <0 4 8 16 32 64 128 255>;
52 default-brightness-level = <6>;
53 power-supply = <®_backlight>;
54 };
55
56 leds {
57 compatible = "gpio-leds";
58 pinctrl-names = "default";
59 pinctrl-0 = <&led_pin_gpio>;
60
61 user1 {
62 label = "user1";
63 gpios = <&gpio2 8 0>;
64 linux,default-trigger = "heartbeat";
65 };
66
67 user2 {
68 label = "user2";
69 gpios = <&gpio2 9 0>;
70 linux,default-trigger = "heartbeat";
71 };
72 };
73
74 regulators {
75 compatible = "simple-bus";
76 #address-cells = <1>;
77 #size-cells = <0>;
78
79 reg_usbh1_vbus: regulator@3 {
80 compatible = "regulator-fixed";
81 reg = <3>;
82 regulator-name = "vbus";
83 regulator-min-microvolt = <5000000>;
84 regulator-max-microvolt = <5000000>;
85 gpio = <&gpio1 2 0>;
86 };
87
88 reg_usb_otg_vbus: regulator@4 {
89 compatible = "regulator-fixed";
90 reg = <4>;
91 regulator-name = "usb_otg_vbus";
92 regulator-min-microvolt = <5000000>;
93 regulator-max-microvolt = <5000000>;
94 gpio = <&gpio1 4 0>;
95 };
96 };
97
98 sound {
99 compatible = "fsl,imx53-m53evk-sgtl5000",
100 "fsl,imx-audio-sgtl5000";
101 model = "imx53-m53evk-sgtl5000";
102 ssi-controller = <&ssi2>;
103 audio-codec = <&sgtl5000>;
104 audio-routing =
105 "MIC_IN", "Mic Jack",
106 "Mic Jack", "Mic Bias",
107 "LINE_IN", "Line In Jack",
108 "Headphone Jack", "HP_OUT",
109 "Ext Spk", "LINE_OUT";
110 mux-int-port = <2>;
111 mux-ext-port = <4>;
112 };
113};
114
115&audmux {
116 pinctrl-names = "default";
117 pinctrl-0 = <&pinctrl_audmux>;
118 status = "okay";
119};
120
121&can1 {
122 pinctrl-names = "default";
123 pinctrl-0 = <&pinctrl_can1>;
124 status = "okay";
125};
126
127&can2 {
128 pinctrl-names = "default";
129 pinctrl-0 = <&pinctrl_can2>;
130 status = "okay";
131};
132
133&esdhc1 {
134 pinctrl-names = "default";
135 pinctrl-0 = <&pinctrl_esdhc1>;
136 cd-gpios = <&gpio1 1 GPIO_ACTIVE_LOW>;
137 wp-gpios = <&gpio1 9 GPIO_ACTIVE_HIGH>;
138 status = "okay";
139};
140
141&fec {
142 pinctrl-names = "default";
143 pinctrl-0 = <&pinctrl_fec>;
144 phy-mode = "rmii";
145 status = "okay";
146};
147
148&i2c1 {
149 pinctrl-names = "default";
150 pinctrl-0 = <&pinctrl_i2c1>;
151 status = "okay";
152
153 sgtl5000: codec@0a {
154 compatible = "fsl,sgtl5000";
155 reg = <0x0a>;
156 VDDA-supply = <®_3p2v>;
157 VDDIO-supply = <®_3p2v>;
158 clocks = <&clks IMX5_CLK_SSI_EXT1_GATE>;
159 };
160};
161
162&i2c3 {
163 pinctrl-names = "default";
164 pinctrl-0 = <&pinctrl_i2c3>;
165 status = "okay";
166};
167
168&iomuxc {
169 pinctrl-names = "default";
170 pinctrl-0 = <&pinctrl_hog>;
171
172 imx53-m53evk {
173 pinctrl_usb: usbgrp {
174 fsl,pins = <
175 MX53_PAD_GPIO_2__GPIO1_2 0x80000000
176 MX53_PAD_GPIO_3__USBOH3_USBH1_OC 0x80000000
177 >;
178 };
179
180 pinctrl_usbotg: usbotggrp {
181 fsl,pins = <
182 MX53_PAD_GPIO_4__GPIO1_4 0x000b0
183 >;
184 };
185
186 led_pin_gpio: led_gpio@0 {
187 fsl,pins = <
188 MX53_PAD_PATA_DATA8__GPIO2_8 0x80000000
189 MX53_PAD_PATA_DATA9__GPIO2_9 0x80000000
190 >;
191 };
192
193 pinctrl_audmux: audmuxgrp {
194 fsl,pins = <
195 MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC 0x80000000
196 MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD 0x80000000
197 MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS 0x80000000
198 MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD 0x80000000
199 >;
200 };
201
202 pinctrl_can1: can1grp {
203 fsl,pins = <
204 MX53_PAD_GPIO_7__CAN1_TXCAN 0x80000000
205 MX53_PAD_GPIO_8__CAN1_RXCAN 0x80000000
206 >;
207 };
208
209 pinctrl_can2: can2grp {
210 fsl,pins = <
211 MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
212 MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
213 >;
214 };
215
216 pinctrl_esdhc1: esdhc1grp {
217 fsl,pins = <
218 MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
219 MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
220 MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
221 MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
222 MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
223 MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
224 >;
225 };
226
227 pinctrl_fec: fecgrp {
228 fsl,pins = <
229 MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
230 MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
231 MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
232 MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
233 MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
234 MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
235 MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
236 MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
237 MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
238 MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
239 >;
240 };
241
242 pinctrl_i2c1: i2c1grp {
243 fsl,pins = <
244 MX53_PAD_EIM_D21__I2C1_SCL 0xc0000000
245 MX53_PAD_EIM_D28__I2C1_SDA 0xc0000000
246 >;
247 };
248
249 pinctrl_i2c3: i2c3grp {
250 fsl,pins = <
251 MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
252 MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
253 >;
254 };
255
256 pinctrl_ipu_disp1: ipudisp1grp {
257 fsl,pins = <
258 MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0 0x5
259 MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1 0x5
260 MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2 0x5
261 MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3 0x5
262 MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4 0x5
263 MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5 0x5
264 MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6 0x5
265 MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7 0x5
266 MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8 0x5
267 MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9 0x5
268 MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10 0x5
269 MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11 0x5
270 MX53_PAD_EIM_A17__IPU_DISP1_DAT_12 0x5
271 MX53_PAD_EIM_A18__IPU_DISP1_DAT_13 0x5
272 MX53_PAD_EIM_A19__IPU_DISP1_DAT_14 0x5
273 MX53_PAD_EIM_A20__IPU_DISP1_DAT_15 0x5
274 MX53_PAD_EIM_A21__IPU_DISP1_DAT_16 0x5
275 MX53_PAD_EIM_A22__IPU_DISP1_DAT_17 0x5
276 MX53_PAD_EIM_A23__IPU_DISP1_DAT_18 0x5
277 MX53_PAD_EIM_A24__IPU_DISP1_DAT_19 0x5
278 MX53_PAD_EIM_D31__IPU_DISP1_DAT_20 0x5
279 MX53_PAD_EIM_D30__IPU_DISP1_DAT_21 0x5
280 MX53_PAD_EIM_D26__IPU_DISP1_DAT_22 0x5
281 MX53_PAD_EIM_D27__IPU_DISP1_DAT_23 0x5
282 MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK 0x5
283 MX53_PAD_EIM_DA13__IPU_DI1_D0_CS 0x5
284 MX53_PAD_EIM_DA14__IPU_DI1_D1_CS 0x5
285 MX53_PAD_EIM_DA15__IPU_DI1_PIN1 0x5
286 MX53_PAD_EIM_DA11__IPU_DI1_PIN2 0x5
287 MX53_PAD_EIM_DA12__IPU_DI1_PIN3 0x5
288 MX53_PAD_EIM_A25__IPU_DI1_PIN12 0x5
289 MX53_PAD_EIM_DA10__IPU_DI1_PIN15 0x5
290 >;
291 };
292
293 pinctrl_pwm1: pwm1grp {
294 fsl,pins = <
295 MX53_PAD_DISP0_DAT8__PWM1_PWMO 0x5
296 >;
297 };
298
299 pinctrl_uart1: uart1grp {
300 fsl,pins = <
301 MX53_PAD_PATA_DIOW__UART1_TXD_MUX 0x1e4
302 MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1e4
303 >;
304 };
305
306 pinctrl_uart2: uart2grp {
307 fsl,pins = <
308 MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1e4
309 MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1e4
310 >;
311 };
312
313 pinctrl_uart3: uart3grp {
314 fsl,pins = <
315 MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
316 MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
317 MX53_PAD_PATA_DA_1__UART3_CTS 0x1e4
318 MX53_PAD_PATA_DA_2__UART3_RTS 0x1e4
319 >;
320 };
321 };
322};
323
324&ipu_di1_disp1 {
325 remote-endpoint = <&display1_in>;
326};
327
328&pwm1 {
329 pinctrl-names = "default";
330 pinctrl-0 = <&pinctrl_pwm1>;
331 status = "okay";
332};
333
334&sata {
335 status = "okay";
336};
337
338&ssi2 {
339 status = "okay";
340};
341
342&uart1 {
343 pinctrl-names = "default";
344 pinctrl-0 = <&pinctrl_uart1>;
345 status = "okay";
346};
347
348&uart2 {
349 pinctrl-names = "default";
350 pinctrl-0 = <&pinctrl_uart2>;
351 status = "okay";
352};
353
354&uart3 {
355 pinctrl-names = "default";
356 pinctrl-0 = <&pinctrl_uart3>;
357 status = "okay";
358};
359
360&usbh1 {
361 pinctrl-names = "default";
362 pinctrl-0 = <&pinctrl_usb>;
363 vbus-supply = <®_usbh1_vbus>;
364 phy_type = "utmi";
365 status = "okay";
366};
367
368&usbotg {
369 pinctrl-names = "default";
370 pinctrl-0 = <&pinctrl_usbotg>;
371 dr_mode = "otg";
372 vbus-supply = <®_usb_otg_vbus>;
373 disable-over-current;
374 status = "okay";
375};