Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (C) 2012 Avionic Design GmbH
4 * Copyright (C) 2012-2016 NVIDIA CORPORATION. All rights reserved.
5 */
6
7#include <linux/bitops.h>
8#include <linux/host1x.h>
9#include <linux/idr.h>
10#include <linux/iommu.h>
11#include <linux/module.h>
12#include <linux/platform_device.h>
13
14#include <drm/drm_aperture.h>
15#include <drm/drm_atomic.h>
16#include <drm/drm_atomic_helper.h>
17#include <drm/drm_debugfs.h>
18#include <drm/drm_drv.h>
19#include <drm/drm_fourcc.h>
20#include <drm/drm_ioctl.h>
21#include <drm/drm_prime.h>
22#include <drm/drm_vblank.h>
23
24#include "drm.h"
25#include "gem.h"
26
27#define DRIVER_NAME "tegra"
28#define DRIVER_DESC "NVIDIA Tegra graphics"
29#define DRIVER_DATE "20120330"
30#define DRIVER_MAJOR 0
31#define DRIVER_MINOR 0
32#define DRIVER_PATCHLEVEL 0
33
34#define CARVEOUT_SZ SZ_64M
35#define CDMA_GATHER_FETCHES_MAX_NB 16383
36
37struct tegra_drm_file {
38 struct idr contexts;
39 struct mutex lock;
40};
41
42static int tegra_atomic_check(struct drm_device *drm,
43 struct drm_atomic_state *state)
44{
45 int err;
46
47 err = drm_atomic_helper_check(drm, state);
48 if (err < 0)
49 return err;
50
51 return tegra_display_hub_atomic_check(drm, state);
52}
53
54static const struct drm_mode_config_funcs tegra_drm_mode_config_funcs = {
55 .fb_create = tegra_fb_create,
56#ifdef CONFIG_DRM_FBDEV_EMULATION
57 .output_poll_changed = drm_fb_helper_output_poll_changed,
58#endif
59 .atomic_check = tegra_atomic_check,
60 .atomic_commit = drm_atomic_helper_commit,
61};
62
63static void tegra_atomic_commit_tail(struct drm_atomic_state *old_state)
64{
65 struct drm_device *drm = old_state->dev;
66 struct tegra_drm *tegra = drm->dev_private;
67
68 if (tegra->hub) {
69 bool fence_cookie = dma_fence_begin_signalling();
70
71 drm_atomic_helper_commit_modeset_disables(drm, old_state);
72 tegra_display_hub_atomic_commit(drm, old_state);
73 drm_atomic_helper_commit_planes(drm, old_state, 0);
74 drm_atomic_helper_commit_modeset_enables(drm, old_state);
75 drm_atomic_helper_commit_hw_done(old_state);
76 dma_fence_end_signalling(fence_cookie);
77 drm_atomic_helper_wait_for_vblanks(drm, old_state);
78 drm_atomic_helper_cleanup_planes(drm, old_state);
79 } else {
80 drm_atomic_helper_commit_tail_rpm(old_state);
81 }
82}
83
84static const struct drm_mode_config_helper_funcs
85tegra_drm_mode_config_helpers = {
86 .atomic_commit_tail = tegra_atomic_commit_tail,
87};
88
89static int tegra_drm_open(struct drm_device *drm, struct drm_file *filp)
90{
91 struct tegra_drm_file *fpriv;
92
93 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
94 if (!fpriv)
95 return -ENOMEM;
96
97 idr_init_base(&fpriv->contexts, 1);
98 mutex_init(&fpriv->lock);
99 filp->driver_priv = fpriv;
100
101 return 0;
102}
103
104static void tegra_drm_context_free(struct tegra_drm_context *context)
105{
106 context->client->ops->close_channel(context);
107 kfree(context);
108}
109
110static struct host1x_bo *
111host1x_bo_lookup(struct drm_file *file, u32 handle)
112{
113 struct drm_gem_object *gem;
114 struct tegra_bo *bo;
115
116 gem = drm_gem_object_lookup(file, handle);
117 if (!gem)
118 return NULL;
119
120 bo = to_tegra_bo(gem);
121 return &bo->base;
122}
123
124static int host1x_reloc_copy_from_user(struct host1x_reloc *dest,
125 struct drm_tegra_reloc __user *src,
126 struct drm_device *drm,
127 struct drm_file *file)
128{
129 u32 cmdbuf, target;
130 int err;
131
132 err = get_user(cmdbuf, &src->cmdbuf.handle);
133 if (err < 0)
134 return err;
135
136 err = get_user(dest->cmdbuf.offset, &src->cmdbuf.offset);
137 if (err < 0)
138 return err;
139
140 err = get_user(target, &src->target.handle);
141 if (err < 0)
142 return err;
143
144 err = get_user(dest->target.offset, &src->target.offset);
145 if (err < 0)
146 return err;
147
148 err = get_user(dest->shift, &src->shift);
149 if (err < 0)
150 return err;
151
152 dest->flags = HOST1X_RELOC_READ | HOST1X_RELOC_WRITE;
153
154 dest->cmdbuf.bo = host1x_bo_lookup(file, cmdbuf);
155 if (!dest->cmdbuf.bo)
156 return -ENOENT;
157
158 dest->target.bo = host1x_bo_lookup(file, target);
159 if (!dest->target.bo)
160 return -ENOENT;
161
162 return 0;
163}
164
165int tegra_drm_submit(struct tegra_drm_context *context,
166 struct drm_tegra_submit *args, struct drm_device *drm,
167 struct drm_file *file)
168{
169 struct host1x_client *client = &context->client->base;
170 unsigned int num_cmdbufs = args->num_cmdbufs;
171 unsigned int num_relocs = args->num_relocs;
172 struct drm_tegra_cmdbuf __user *user_cmdbufs;
173 struct drm_tegra_reloc __user *user_relocs;
174 struct drm_tegra_syncpt __user *user_syncpt;
175 struct drm_tegra_syncpt syncpt;
176 struct host1x *host1x = dev_get_drvdata(drm->dev->parent);
177 struct drm_gem_object **refs;
178 struct host1x_syncpt *sp = NULL;
179 struct host1x_job *job;
180 unsigned int num_refs;
181 int err;
182
183 user_cmdbufs = u64_to_user_ptr(args->cmdbufs);
184 user_relocs = u64_to_user_ptr(args->relocs);
185 user_syncpt = u64_to_user_ptr(args->syncpts);
186
187 /* We don't yet support other than one syncpt_incr struct per submit */
188 if (args->num_syncpts != 1)
189 return -EINVAL;
190
191 /* We don't yet support waitchks */
192 if (args->num_waitchks != 0)
193 return -EINVAL;
194
195 job = host1x_job_alloc(context->channel, args->num_cmdbufs,
196 args->num_relocs);
197 if (!job)
198 return -ENOMEM;
199
200 job->num_relocs = args->num_relocs;
201 job->client = client;
202 job->class = client->class;
203 job->serialize = true;
204
205 /*
206 * Track referenced BOs so that they can be unreferenced after the
207 * submission is complete.
208 */
209 num_refs = num_cmdbufs + num_relocs * 2;
210
211 refs = kmalloc_array(num_refs, sizeof(*refs), GFP_KERNEL);
212 if (!refs) {
213 err = -ENOMEM;
214 goto put;
215 }
216
217 /* reuse as an iterator later */
218 num_refs = 0;
219
220 while (num_cmdbufs) {
221 struct drm_tegra_cmdbuf cmdbuf;
222 struct host1x_bo *bo;
223 struct tegra_bo *obj;
224 u64 offset;
225
226 if (copy_from_user(&cmdbuf, user_cmdbufs, sizeof(cmdbuf))) {
227 err = -EFAULT;
228 goto fail;
229 }
230
231 /*
232 * The maximum number of CDMA gather fetches is 16383, a higher
233 * value means the words count is malformed.
234 */
235 if (cmdbuf.words > CDMA_GATHER_FETCHES_MAX_NB) {
236 err = -EINVAL;
237 goto fail;
238 }
239
240 bo = host1x_bo_lookup(file, cmdbuf.handle);
241 if (!bo) {
242 err = -ENOENT;
243 goto fail;
244 }
245
246 offset = (u64)cmdbuf.offset + (u64)cmdbuf.words * sizeof(u32);
247 obj = host1x_to_tegra_bo(bo);
248 refs[num_refs++] = &obj->gem;
249
250 /*
251 * Gather buffer base address must be 4-bytes aligned,
252 * unaligned offset is malformed and cause commands stream
253 * corruption on the buffer address relocation.
254 */
255 if (offset & 3 || offset > obj->gem.size) {
256 err = -EINVAL;
257 goto fail;
258 }
259
260 host1x_job_add_gather(job, bo, cmdbuf.words, cmdbuf.offset);
261 num_cmdbufs--;
262 user_cmdbufs++;
263 }
264
265 /* copy and resolve relocations from submit */
266 while (num_relocs--) {
267 struct host1x_reloc *reloc;
268 struct tegra_bo *obj;
269
270 err = host1x_reloc_copy_from_user(&job->relocs[num_relocs],
271 &user_relocs[num_relocs], drm,
272 file);
273 if (err < 0)
274 goto fail;
275
276 reloc = &job->relocs[num_relocs];
277 obj = host1x_to_tegra_bo(reloc->cmdbuf.bo);
278 refs[num_refs++] = &obj->gem;
279
280 /*
281 * The unaligned cmdbuf offset will cause an unaligned write
282 * during of the relocations patching, corrupting the commands
283 * stream.
284 */
285 if (reloc->cmdbuf.offset & 3 ||
286 reloc->cmdbuf.offset >= obj->gem.size) {
287 err = -EINVAL;
288 goto fail;
289 }
290
291 obj = host1x_to_tegra_bo(reloc->target.bo);
292 refs[num_refs++] = &obj->gem;
293
294 if (reloc->target.offset >= obj->gem.size) {
295 err = -EINVAL;
296 goto fail;
297 }
298 }
299
300 if (copy_from_user(&syncpt, user_syncpt, sizeof(syncpt))) {
301 err = -EFAULT;
302 goto fail;
303 }
304
305 /* Syncpoint ref will be dropped on job release. */
306 sp = host1x_syncpt_get_by_id(host1x, syncpt.id);
307 if (!sp) {
308 err = -ENOENT;
309 goto fail;
310 }
311
312 job->is_addr_reg = context->client->ops->is_addr_reg;
313 job->is_valid_class = context->client->ops->is_valid_class;
314 job->syncpt_incrs = syncpt.incrs;
315 job->syncpt = sp;
316 job->timeout = 10000;
317
318 if (args->timeout && args->timeout < 10000)
319 job->timeout = args->timeout;
320
321 err = host1x_job_pin(job, context->client->base.dev);
322 if (err)
323 goto fail;
324
325 err = host1x_job_submit(job);
326 if (err) {
327 host1x_job_unpin(job);
328 goto fail;
329 }
330
331 args->fence = job->syncpt_end;
332
333fail:
334 while (num_refs--)
335 drm_gem_object_put(refs[num_refs]);
336
337 kfree(refs);
338
339put:
340 host1x_job_put(job);
341 return err;
342}
343
344
345#ifdef CONFIG_DRM_TEGRA_STAGING
346static int tegra_gem_create(struct drm_device *drm, void *data,
347 struct drm_file *file)
348{
349 struct drm_tegra_gem_create *args = data;
350 struct tegra_bo *bo;
351
352 bo = tegra_bo_create_with_handle(file, drm, args->size, args->flags,
353 &args->handle);
354 if (IS_ERR(bo))
355 return PTR_ERR(bo);
356
357 return 0;
358}
359
360static int tegra_gem_mmap(struct drm_device *drm, void *data,
361 struct drm_file *file)
362{
363 struct drm_tegra_gem_mmap *args = data;
364 struct drm_gem_object *gem;
365 struct tegra_bo *bo;
366
367 gem = drm_gem_object_lookup(file, args->handle);
368 if (!gem)
369 return -EINVAL;
370
371 bo = to_tegra_bo(gem);
372
373 args->offset = drm_vma_node_offset_addr(&bo->gem.vma_node);
374
375 drm_gem_object_put(gem);
376
377 return 0;
378}
379
380static int tegra_syncpt_read(struct drm_device *drm, void *data,
381 struct drm_file *file)
382{
383 struct host1x *host = dev_get_drvdata(drm->dev->parent);
384 struct drm_tegra_syncpt_read *args = data;
385 struct host1x_syncpt *sp;
386
387 sp = host1x_syncpt_get_by_id_noref(host, args->id);
388 if (!sp)
389 return -EINVAL;
390
391 args->value = host1x_syncpt_read_min(sp);
392 return 0;
393}
394
395static int tegra_syncpt_incr(struct drm_device *drm, void *data,
396 struct drm_file *file)
397{
398 struct host1x *host1x = dev_get_drvdata(drm->dev->parent);
399 struct drm_tegra_syncpt_incr *args = data;
400 struct host1x_syncpt *sp;
401
402 sp = host1x_syncpt_get_by_id_noref(host1x, args->id);
403 if (!sp)
404 return -EINVAL;
405
406 return host1x_syncpt_incr(sp);
407}
408
409static int tegra_syncpt_wait(struct drm_device *drm, void *data,
410 struct drm_file *file)
411{
412 struct host1x *host1x = dev_get_drvdata(drm->dev->parent);
413 struct drm_tegra_syncpt_wait *args = data;
414 struct host1x_syncpt *sp;
415
416 sp = host1x_syncpt_get_by_id_noref(host1x, args->id);
417 if (!sp)
418 return -EINVAL;
419
420 return host1x_syncpt_wait(sp, args->thresh,
421 msecs_to_jiffies(args->timeout),
422 &args->value);
423}
424
425static int tegra_client_open(struct tegra_drm_file *fpriv,
426 struct tegra_drm_client *client,
427 struct tegra_drm_context *context)
428{
429 int err;
430
431 err = client->ops->open_channel(client, context);
432 if (err < 0)
433 return err;
434
435 err = idr_alloc(&fpriv->contexts, context, 1, 0, GFP_KERNEL);
436 if (err < 0) {
437 client->ops->close_channel(context);
438 return err;
439 }
440
441 context->client = client;
442 context->id = err;
443
444 return 0;
445}
446
447static int tegra_open_channel(struct drm_device *drm, void *data,
448 struct drm_file *file)
449{
450 struct tegra_drm_file *fpriv = file->driver_priv;
451 struct tegra_drm *tegra = drm->dev_private;
452 struct drm_tegra_open_channel *args = data;
453 struct tegra_drm_context *context;
454 struct tegra_drm_client *client;
455 int err = -ENODEV;
456
457 context = kzalloc(sizeof(*context), GFP_KERNEL);
458 if (!context)
459 return -ENOMEM;
460
461 mutex_lock(&fpriv->lock);
462
463 list_for_each_entry(client, &tegra->clients, list)
464 if (client->base.class == args->client) {
465 err = tegra_client_open(fpriv, client, context);
466 if (err < 0)
467 break;
468
469 args->context = context->id;
470 break;
471 }
472
473 if (err < 0)
474 kfree(context);
475
476 mutex_unlock(&fpriv->lock);
477 return err;
478}
479
480static int tegra_close_channel(struct drm_device *drm, void *data,
481 struct drm_file *file)
482{
483 struct tegra_drm_file *fpriv = file->driver_priv;
484 struct drm_tegra_close_channel *args = data;
485 struct tegra_drm_context *context;
486 int err = 0;
487
488 mutex_lock(&fpriv->lock);
489
490 context = idr_find(&fpriv->contexts, args->context);
491 if (!context) {
492 err = -EINVAL;
493 goto unlock;
494 }
495
496 idr_remove(&fpriv->contexts, context->id);
497 tegra_drm_context_free(context);
498
499unlock:
500 mutex_unlock(&fpriv->lock);
501 return err;
502}
503
504static int tegra_get_syncpt(struct drm_device *drm, void *data,
505 struct drm_file *file)
506{
507 struct tegra_drm_file *fpriv = file->driver_priv;
508 struct drm_tegra_get_syncpt *args = data;
509 struct tegra_drm_context *context;
510 struct host1x_syncpt *syncpt;
511 int err = 0;
512
513 mutex_lock(&fpriv->lock);
514
515 context = idr_find(&fpriv->contexts, args->context);
516 if (!context) {
517 err = -ENODEV;
518 goto unlock;
519 }
520
521 if (args->index >= context->client->base.num_syncpts) {
522 err = -EINVAL;
523 goto unlock;
524 }
525
526 syncpt = context->client->base.syncpts[args->index];
527 args->id = host1x_syncpt_id(syncpt);
528
529unlock:
530 mutex_unlock(&fpriv->lock);
531 return err;
532}
533
534static int tegra_submit(struct drm_device *drm, void *data,
535 struct drm_file *file)
536{
537 struct tegra_drm_file *fpriv = file->driver_priv;
538 struct drm_tegra_submit *args = data;
539 struct tegra_drm_context *context;
540 int err;
541
542 mutex_lock(&fpriv->lock);
543
544 context = idr_find(&fpriv->contexts, args->context);
545 if (!context) {
546 err = -ENODEV;
547 goto unlock;
548 }
549
550 err = context->client->ops->submit(context, args, drm, file);
551
552unlock:
553 mutex_unlock(&fpriv->lock);
554 return err;
555}
556
557static int tegra_get_syncpt_base(struct drm_device *drm, void *data,
558 struct drm_file *file)
559{
560 struct tegra_drm_file *fpriv = file->driver_priv;
561 struct drm_tegra_get_syncpt_base *args = data;
562 struct tegra_drm_context *context;
563 struct host1x_syncpt_base *base;
564 struct host1x_syncpt *syncpt;
565 int err = 0;
566
567 mutex_lock(&fpriv->lock);
568
569 context = idr_find(&fpriv->contexts, args->context);
570 if (!context) {
571 err = -ENODEV;
572 goto unlock;
573 }
574
575 if (args->syncpt >= context->client->base.num_syncpts) {
576 err = -EINVAL;
577 goto unlock;
578 }
579
580 syncpt = context->client->base.syncpts[args->syncpt];
581
582 base = host1x_syncpt_get_base(syncpt);
583 if (!base) {
584 err = -ENXIO;
585 goto unlock;
586 }
587
588 args->id = host1x_syncpt_base_id(base);
589
590unlock:
591 mutex_unlock(&fpriv->lock);
592 return err;
593}
594
595static int tegra_gem_set_tiling(struct drm_device *drm, void *data,
596 struct drm_file *file)
597{
598 struct drm_tegra_gem_set_tiling *args = data;
599 enum tegra_bo_tiling_mode mode;
600 struct drm_gem_object *gem;
601 unsigned long value = 0;
602 struct tegra_bo *bo;
603
604 switch (args->mode) {
605 case DRM_TEGRA_GEM_TILING_MODE_PITCH:
606 mode = TEGRA_BO_TILING_MODE_PITCH;
607
608 if (args->value != 0)
609 return -EINVAL;
610
611 break;
612
613 case DRM_TEGRA_GEM_TILING_MODE_TILED:
614 mode = TEGRA_BO_TILING_MODE_TILED;
615
616 if (args->value != 0)
617 return -EINVAL;
618
619 break;
620
621 case DRM_TEGRA_GEM_TILING_MODE_BLOCK:
622 mode = TEGRA_BO_TILING_MODE_BLOCK;
623
624 if (args->value > 5)
625 return -EINVAL;
626
627 value = args->value;
628 break;
629
630 default:
631 return -EINVAL;
632 }
633
634 gem = drm_gem_object_lookup(file, args->handle);
635 if (!gem)
636 return -ENOENT;
637
638 bo = to_tegra_bo(gem);
639
640 bo->tiling.mode = mode;
641 bo->tiling.value = value;
642
643 drm_gem_object_put(gem);
644
645 return 0;
646}
647
648static int tegra_gem_get_tiling(struct drm_device *drm, void *data,
649 struct drm_file *file)
650{
651 struct drm_tegra_gem_get_tiling *args = data;
652 struct drm_gem_object *gem;
653 struct tegra_bo *bo;
654 int err = 0;
655
656 gem = drm_gem_object_lookup(file, args->handle);
657 if (!gem)
658 return -ENOENT;
659
660 bo = to_tegra_bo(gem);
661
662 switch (bo->tiling.mode) {
663 case TEGRA_BO_TILING_MODE_PITCH:
664 args->mode = DRM_TEGRA_GEM_TILING_MODE_PITCH;
665 args->value = 0;
666 break;
667
668 case TEGRA_BO_TILING_MODE_TILED:
669 args->mode = DRM_TEGRA_GEM_TILING_MODE_TILED;
670 args->value = 0;
671 break;
672
673 case TEGRA_BO_TILING_MODE_BLOCK:
674 args->mode = DRM_TEGRA_GEM_TILING_MODE_BLOCK;
675 args->value = bo->tiling.value;
676 break;
677
678 default:
679 err = -EINVAL;
680 break;
681 }
682
683 drm_gem_object_put(gem);
684
685 return err;
686}
687
688static int tegra_gem_set_flags(struct drm_device *drm, void *data,
689 struct drm_file *file)
690{
691 struct drm_tegra_gem_set_flags *args = data;
692 struct drm_gem_object *gem;
693 struct tegra_bo *bo;
694
695 if (args->flags & ~DRM_TEGRA_GEM_FLAGS)
696 return -EINVAL;
697
698 gem = drm_gem_object_lookup(file, args->handle);
699 if (!gem)
700 return -ENOENT;
701
702 bo = to_tegra_bo(gem);
703 bo->flags = 0;
704
705 if (args->flags & DRM_TEGRA_GEM_BOTTOM_UP)
706 bo->flags |= TEGRA_BO_BOTTOM_UP;
707
708 drm_gem_object_put(gem);
709
710 return 0;
711}
712
713static int tegra_gem_get_flags(struct drm_device *drm, void *data,
714 struct drm_file *file)
715{
716 struct drm_tegra_gem_get_flags *args = data;
717 struct drm_gem_object *gem;
718 struct tegra_bo *bo;
719
720 gem = drm_gem_object_lookup(file, args->handle);
721 if (!gem)
722 return -ENOENT;
723
724 bo = to_tegra_bo(gem);
725 args->flags = 0;
726
727 if (bo->flags & TEGRA_BO_BOTTOM_UP)
728 args->flags |= DRM_TEGRA_GEM_BOTTOM_UP;
729
730 drm_gem_object_put(gem);
731
732 return 0;
733}
734#endif
735
736static const struct drm_ioctl_desc tegra_drm_ioctls[] = {
737#ifdef CONFIG_DRM_TEGRA_STAGING
738 DRM_IOCTL_DEF_DRV(TEGRA_GEM_CREATE, tegra_gem_create,
739 DRM_RENDER_ALLOW),
740 DRM_IOCTL_DEF_DRV(TEGRA_GEM_MMAP, tegra_gem_mmap,
741 DRM_RENDER_ALLOW),
742 DRM_IOCTL_DEF_DRV(TEGRA_SYNCPT_READ, tegra_syncpt_read,
743 DRM_RENDER_ALLOW),
744 DRM_IOCTL_DEF_DRV(TEGRA_SYNCPT_INCR, tegra_syncpt_incr,
745 DRM_RENDER_ALLOW),
746 DRM_IOCTL_DEF_DRV(TEGRA_SYNCPT_WAIT, tegra_syncpt_wait,
747 DRM_RENDER_ALLOW),
748 DRM_IOCTL_DEF_DRV(TEGRA_OPEN_CHANNEL, tegra_open_channel,
749 DRM_RENDER_ALLOW),
750 DRM_IOCTL_DEF_DRV(TEGRA_CLOSE_CHANNEL, tegra_close_channel,
751 DRM_RENDER_ALLOW),
752 DRM_IOCTL_DEF_DRV(TEGRA_GET_SYNCPT, tegra_get_syncpt,
753 DRM_RENDER_ALLOW),
754 DRM_IOCTL_DEF_DRV(TEGRA_SUBMIT, tegra_submit,
755 DRM_RENDER_ALLOW),
756 DRM_IOCTL_DEF_DRV(TEGRA_GET_SYNCPT_BASE, tegra_get_syncpt_base,
757 DRM_RENDER_ALLOW),
758 DRM_IOCTL_DEF_DRV(TEGRA_GEM_SET_TILING, tegra_gem_set_tiling,
759 DRM_RENDER_ALLOW),
760 DRM_IOCTL_DEF_DRV(TEGRA_GEM_GET_TILING, tegra_gem_get_tiling,
761 DRM_RENDER_ALLOW),
762 DRM_IOCTL_DEF_DRV(TEGRA_GEM_SET_FLAGS, tegra_gem_set_flags,
763 DRM_RENDER_ALLOW),
764 DRM_IOCTL_DEF_DRV(TEGRA_GEM_GET_FLAGS, tegra_gem_get_flags,
765 DRM_RENDER_ALLOW),
766#endif
767};
768
769static const struct file_operations tegra_drm_fops = {
770 .owner = THIS_MODULE,
771 .open = drm_open,
772 .release = drm_release,
773 .unlocked_ioctl = drm_ioctl,
774 .mmap = tegra_drm_mmap,
775 .poll = drm_poll,
776 .read = drm_read,
777 .compat_ioctl = drm_compat_ioctl,
778 .llseek = noop_llseek,
779};
780
781static int tegra_drm_context_cleanup(int id, void *p, void *data)
782{
783 struct tegra_drm_context *context = p;
784
785 tegra_drm_context_free(context);
786
787 return 0;
788}
789
790static void tegra_drm_postclose(struct drm_device *drm, struct drm_file *file)
791{
792 struct tegra_drm_file *fpriv = file->driver_priv;
793
794 mutex_lock(&fpriv->lock);
795 idr_for_each(&fpriv->contexts, tegra_drm_context_cleanup, NULL);
796 mutex_unlock(&fpriv->lock);
797
798 idr_destroy(&fpriv->contexts);
799 mutex_destroy(&fpriv->lock);
800 kfree(fpriv);
801}
802
803#ifdef CONFIG_DEBUG_FS
804static int tegra_debugfs_framebuffers(struct seq_file *s, void *data)
805{
806 struct drm_info_node *node = (struct drm_info_node *)s->private;
807 struct drm_device *drm = node->minor->dev;
808 struct drm_framebuffer *fb;
809
810 mutex_lock(&drm->mode_config.fb_lock);
811
812 list_for_each_entry(fb, &drm->mode_config.fb_list, head) {
813 seq_printf(s, "%3d: user size: %d x %d, depth %d, %d bpp, refcount %d\n",
814 fb->base.id, fb->width, fb->height,
815 fb->format->depth,
816 fb->format->cpp[0] * 8,
817 drm_framebuffer_read_refcount(fb));
818 }
819
820 mutex_unlock(&drm->mode_config.fb_lock);
821
822 return 0;
823}
824
825static int tegra_debugfs_iova(struct seq_file *s, void *data)
826{
827 struct drm_info_node *node = (struct drm_info_node *)s->private;
828 struct drm_device *drm = node->minor->dev;
829 struct tegra_drm *tegra = drm->dev_private;
830 struct drm_printer p = drm_seq_file_printer(s);
831
832 if (tegra->domain) {
833 mutex_lock(&tegra->mm_lock);
834 drm_mm_print(&tegra->mm, &p);
835 mutex_unlock(&tegra->mm_lock);
836 }
837
838 return 0;
839}
840
841static struct drm_info_list tegra_debugfs_list[] = {
842 { "framebuffers", tegra_debugfs_framebuffers, 0 },
843 { "iova", tegra_debugfs_iova, 0 },
844};
845
846static void tegra_debugfs_init(struct drm_minor *minor)
847{
848 drm_debugfs_create_files(tegra_debugfs_list,
849 ARRAY_SIZE(tegra_debugfs_list),
850 minor->debugfs_root, minor);
851}
852#endif
853
854static const struct drm_driver tegra_drm_driver = {
855 .driver_features = DRIVER_MODESET | DRIVER_GEM |
856 DRIVER_ATOMIC | DRIVER_RENDER,
857 .open = tegra_drm_open,
858 .postclose = tegra_drm_postclose,
859 .lastclose = drm_fb_helper_lastclose,
860
861#if defined(CONFIG_DEBUG_FS)
862 .debugfs_init = tegra_debugfs_init,
863#endif
864
865 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
866 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
867 .gem_prime_import = tegra_gem_prime_import,
868
869 .dumb_create = tegra_bo_dumb_create,
870
871 .ioctls = tegra_drm_ioctls,
872 .num_ioctls = ARRAY_SIZE(tegra_drm_ioctls),
873 .fops = &tegra_drm_fops,
874
875 .name = DRIVER_NAME,
876 .desc = DRIVER_DESC,
877 .date = DRIVER_DATE,
878 .major = DRIVER_MAJOR,
879 .minor = DRIVER_MINOR,
880 .patchlevel = DRIVER_PATCHLEVEL,
881};
882
883int tegra_drm_register_client(struct tegra_drm *tegra,
884 struct tegra_drm_client *client)
885{
886 mutex_lock(&tegra->clients_lock);
887 list_add_tail(&client->list, &tegra->clients);
888 client->drm = tegra;
889 mutex_unlock(&tegra->clients_lock);
890
891 return 0;
892}
893
894int tegra_drm_unregister_client(struct tegra_drm *tegra,
895 struct tegra_drm_client *client)
896{
897 mutex_lock(&tegra->clients_lock);
898 list_del_init(&client->list);
899 client->drm = NULL;
900 mutex_unlock(&tegra->clients_lock);
901
902 return 0;
903}
904
905int host1x_client_iommu_attach(struct host1x_client *client)
906{
907 struct iommu_domain *domain = iommu_get_domain_for_dev(client->dev);
908 struct drm_device *drm = dev_get_drvdata(client->host);
909 struct tegra_drm *tegra = drm->dev_private;
910 struct iommu_group *group = NULL;
911 int err;
912
913 /*
914 * If the host1x client is already attached to an IOMMU domain that is
915 * not the shared IOMMU domain, don't try to attach it to a different
916 * domain. This allows using the IOMMU-backed DMA API.
917 */
918 if (domain && domain != tegra->domain)
919 return 0;
920
921 if (tegra->domain) {
922 group = iommu_group_get(client->dev);
923 if (!group)
924 return -ENODEV;
925
926 if (domain != tegra->domain) {
927 err = iommu_attach_group(tegra->domain, group);
928 if (err < 0) {
929 iommu_group_put(group);
930 return err;
931 }
932 }
933
934 tegra->use_explicit_iommu = true;
935 }
936
937 client->group = group;
938
939 return 0;
940}
941
942void host1x_client_iommu_detach(struct host1x_client *client)
943{
944 struct drm_device *drm = dev_get_drvdata(client->host);
945 struct tegra_drm *tegra = drm->dev_private;
946 struct iommu_domain *domain;
947
948 if (client->group) {
949 /*
950 * Devices that are part of the same group may no longer be
951 * attached to a domain at this point because their group may
952 * have been detached by an earlier client.
953 */
954 domain = iommu_get_domain_for_dev(client->dev);
955 if (domain)
956 iommu_detach_group(tegra->domain, client->group);
957
958 iommu_group_put(client->group);
959 client->group = NULL;
960 }
961}
962
963void *tegra_drm_alloc(struct tegra_drm *tegra, size_t size, dma_addr_t *dma)
964{
965 struct iova *alloc;
966 void *virt;
967 gfp_t gfp;
968 int err;
969
970 if (tegra->domain)
971 size = iova_align(&tegra->carveout.domain, size);
972 else
973 size = PAGE_ALIGN(size);
974
975 gfp = GFP_KERNEL | __GFP_ZERO;
976 if (!tegra->domain) {
977 /*
978 * Many units only support 32-bit addresses, even on 64-bit
979 * SoCs. If there is no IOMMU to translate into a 32-bit IO
980 * virtual address space, force allocations to be in the
981 * lower 32-bit range.
982 */
983 gfp |= GFP_DMA;
984 }
985
986 virt = (void *)__get_free_pages(gfp, get_order(size));
987 if (!virt)
988 return ERR_PTR(-ENOMEM);
989
990 if (!tegra->domain) {
991 /*
992 * If IOMMU is disabled, devices address physical memory
993 * directly.
994 */
995 *dma = virt_to_phys(virt);
996 return virt;
997 }
998
999 alloc = alloc_iova(&tegra->carveout.domain,
1000 size >> tegra->carveout.shift,
1001 tegra->carveout.limit, true);
1002 if (!alloc) {
1003 err = -EBUSY;
1004 goto free_pages;
1005 }
1006
1007 *dma = iova_dma_addr(&tegra->carveout.domain, alloc);
1008 err = iommu_map(tegra->domain, *dma, virt_to_phys(virt),
1009 size, IOMMU_READ | IOMMU_WRITE);
1010 if (err < 0)
1011 goto free_iova;
1012
1013 return virt;
1014
1015free_iova:
1016 __free_iova(&tegra->carveout.domain, alloc);
1017free_pages:
1018 free_pages((unsigned long)virt, get_order(size));
1019
1020 return ERR_PTR(err);
1021}
1022
1023void tegra_drm_free(struct tegra_drm *tegra, size_t size, void *virt,
1024 dma_addr_t dma)
1025{
1026 if (tegra->domain)
1027 size = iova_align(&tegra->carveout.domain, size);
1028 else
1029 size = PAGE_ALIGN(size);
1030
1031 if (tegra->domain) {
1032 iommu_unmap(tegra->domain, dma, size);
1033 free_iova(&tegra->carveout.domain,
1034 iova_pfn(&tegra->carveout.domain, dma));
1035 }
1036
1037 free_pages((unsigned long)virt, get_order(size));
1038}
1039
1040static bool host1x_drm_wants_iommu(struct host1x_device *dev)
1041{
1042 struct host1x *host1x = dev_get_drvdata(dev->dev.parent);
1043 struct iommu_domain *domain;
1044
1045 /*
1046 * If the Tegra DRM clients are backed by an IOMMU, push buffers are
1047 * likely to be allocated beyond the 32-bit boundary if sufficient
1048 * system memory is available. This is problematic on earlier Tegra
1049 * generations where host1x supports a maximum of 32 address bits in
1050 * the GATHER opcode. In this case, unless host1x is behind an IOMMU
1051 * as well it won't be able to process buffers allocated beyond the
1052 * 32-bit boundary.
1053 *
1054 * The DMA API will use bounce buffers in this case, so that could
1055 * perhaps still be made to work, even if less efficient, but there
1056 * is another catch: in order to perform cache maintenance on pages
1057 * allocated for discontiguous buffers we need to map and unmap the
1058 * SG table representing these buffers. This is fine for something
1059 * small like a push buffer, but it exhausts the bounce buffer pool
1060 * (typically on the order of a few MiB) for framebuffers (many MiB
1061 * for any modern resolution).
1062 *
1063 * Work around this by making sure that Tegra DRM clients only use
1064 * an IOMMU if the parent host1x also uses an IOMMU.
1065 *
1066 * Note that there's still a small gap here that we don't cover: if
1067 * the DMA API is backed by an IOMMU there's no way to control which
1068 * device is attached to an IOMMU and which isn't, except via wiring
1069 * up the device tree appropriately. This is considered an problem
1070 * of integration, so care must be taken for the DT to be consistent.
1071 */
1072 domain = iommu_get_domain_for_dev(dev->dev.parent);
1073
1074 /*
1075 * Tegra20 and Tegra30 don't support addressing memory beyond the
1076 * 32-bit boundary, so the regular GATHER opcodes will always be
1077 * sufficient and whether or not the host1x is attached to an IOMMU
1078 * doesn't matter.
1079 */
1080 if (!domain && host1x_get_dma_mask(host1x) <= DMA_BIT_MASK(32))
1081 return true;
1082
1083 return domain != NULL;
1084}
1085
1086static int host1x_drm_probe(struct host1x_device *dev)
1087{
1088 struct tegra_drm *tegra;
1089 struct drm_device *drm;
1090 int err;
1091
1092 drm = drm_dev_alloc(&tegra_drm_driver, &dev->dev);
1093 if (IS_ERR(drm))
1094 return PTR_ERR(drm);
1095
1096 tegra = kzalloc(sizeof(*tegra), GFP_KERNEL);
1097 if (!tegra) {
1098 err = -ENOMEM;
1099 goto put;
1100 }
1101
1102 if (host1x_drm_wants_iommu(dev) && iommu_present(&platform_bus_type)) {
1103 tegra->domain = iommu_domain_alloc(&platform_bus_type);
1104 if (!tegra->domain) {
1105 err = -ENOMEM;
1106 goto free;
1107 }
1108
1109 err = iova_cache_get();
1110 if (err < 0)
1111 goto domain;
1112 }
1113
1114 mutex_init(&tegra->clients_lock);
1115 INIT_LIST_HEAD(&tegra->clients);
1116
1117 dev_set_drvdata(&dev->dev, drm);
1118 drm->dev_private = tegra;
1119 tegra->drm = drm;
1120
1121 drm_mode_config_init(drm);
1122
1123 drm->mode_config.min_width = 0;
1124 drm->mode_config.min_height = 0;
1125 drm->mode_config.max_width = 0;
1126 drm->mode_config.max_height = 0;
1127
1128 drm->mode_config.normalize_zpos = true;
1129
1130 drm->mode_config.funcs = &tegra_drm_mode_config_funcs;
1131 drm->mode_config.helper_private = &tegra_drm_mode_config_helpers;
1132
1133 err = tegra_drm_fb_prepare(drm);
1134 if (err < 0)
1135 goto config;
1136
1137 drm_kms_helper_poll_init(drm);
1138
1139 err = host1x_device_init(dev);
1140 if (err < 0)
1141 goto fbdev;
1142
1143 /*
1144 * Now that all display controller have been initialized, the maximum
1145 * supported resolution is known and the bitmask for horizontal and
1146 * vertical bitfields can be computed.
1147 */
1148 tegra->hmask = drm->mode_config.max_width - 1;
1149 tegra->vmask = drm->mode_config.max_height - 1;
1150
1151 if (tegra->use_explicit_iommu) {
1152 u64 carveout_start, carveout_end, gem_start, gem_end;
1153 u64 dma_mask = dma_get_mask(&dev->dev);
1154 dma_addr_t start, end;
1155 unsigned long order;
1156
1157 start = tegra->domain->geometry.aperture_start & dma_mask;
1158 end = tegra->domain->geometry.aperture_end & dma_mask;
1159
1160 gem_start = start;
1161 gem_end = end - CARVEOUT_SZ;
1162 carveout_start = gem_end + 1;
1163 carveout_end = end;
1164
1165 order = __ffs(tegra->domain->pgsize_bitmap);
1166 init_iova_domain(&tegra->carveout.domain, 1UL << order,
1167 carveout_start >> order);
1168
1169 tegra->carveout.shift = iova_shift(&tegra->carveout.domain);
1170 tegra->carveout.limit = carveout_end >> tegra->carveout.shift;
1171
1172 drm_mm_init(&tegra->mm, gem_start, gem_end - gem_start + 1);
1173 mutex_init(&tegra->mm_lock);
1174
1175 DRM_DEBUG_DRIVER("IOMMU apertures:\n");
1176 DRM_DEBUG_DRIVER(" GEM: %#llx-%#llx\n", gem_start, gem_end);
1177 DRM_DEBUG_DRIVER(" Carveout: %#llx-%#llx\n", carveout_start,
1178 carveout_end);
1179 } else if (tegra->domain) {
1180 iommu_domain_free(tegra->domain);
1181 tegra->domain = NULL;
1182 iova_cache_put();
1183 }
1184
1185 if (tegra->hub) {
1186 err = tegra_display_hub_prepare(tegra->hub);
1187 if (err < 0)
1188 goto device;
1189 }
1190
1191 /*
1192 * We don't use the drm_irq_install() helpers provided by the DRM
1193 * core, so we need to set this manually in order to allow the
1194 * DRM_IOCTL_WAIT_VBLANK to operate correctly.
1195 */
1196 drm->irq_enabled = true;
1197
1198 /* syncpoints are used for full 32-bit hardware VBLANK counters */
1199 drm->max_vblank_count = 0xffffffff;
1200
1201 err = drm_vblank_init(drm, drm->mode_config.num_crtc);
1202 if (err < 0)
1203 goto hub;
1204
1205 drm_mode_config_reset(drm);
1206
1207 err = drm_aperture_remove_framebuffers(false, "tegradrmfb");
1208 if (err < 0)
1209 goto hub;
1210
1211 err = tegra_drm_fb_init(drm);
1212 if (err < 0)
1213 goto hub;
1214
1215 err = drm_dev_register(drm, 0);
1216 if (err < 0)
1217 goto fb;
1218
1219 return 0;
1220
1221fb:
1222 tegra_drm_fb_exit(drm);
1223hub:
1224 if (tegra->hub)
1225 tegra_display_hub_cleanup(tegra->hub);
1226device:
1227 if (tegra->domain) {
1228 mutex_destroy(&tegra->mm_lock);
1229 drm_mm_takedown(&tegra->mm);
1230 put_iova_domain(&tegra->carveout.domain);
1231 iova_cache_put();
1232 }
1233
1234 host1x_device_exit(dev);
1235fbdev:
1236 drm_kms_helper_poll_fini(drm);
1237 tegra_drm_fb_free(drm);
1238config:
1239 drm_mode_config_cleanup(drm);
1240domain:
1241 if (tegra->domain)
1242 iommu_domain_free(tegra->domain);
1243free:
1244 kfree(tegra);
1245put:
1246 drm_dev_put(drm);
1247 return err;
1248}
1249
1250static int host1x_drm_remove(struct host1x_device *dev)
1251{
1252 struct drm_device *drm = dev_get_drvdata(&dev->dev);
1253 struct tegra_drm *tegra = drm->dev_private;
1254 int err;
1255
1256 drm_dev_unregister(drm);
1257
1258 drm_kms_helper_poll_fini(drm);
1259 tegra_drm_fb_exit(drm);
1260 drm_atomic_helper_shutdown(drm);
1261 drm_mode_config_cleanup(drm);
1262
1263 if (tegra->hub)
1264 tegra_display_hub_cleanup(tegra->hub);
1265
1266 err = host1x_device_exit(dev);
1267 if (err < 0)
1268 dev_err(&dev->dev, "host1x device cleanup failed: %d\n", err);
1269
1270 if (tegra->domain) {
1271 mutex_destroy(&tegra->mm_lock);
1272 drm_mm_takedown(&tegra->mm);
1273 put_iova_domain(&tegra->carveout.domain);
1274 iova_cache_put();
1275 iommu_domain_free(tegra->domain);
1276 }
1277
1278 kfree(tegra);
1279 drm_dev_put(drm);
1280
1281 return 0;
1282}
1283
1284#ifdef CONFIG_PM_SLEEP
1285static int host1x_drm_suspend(struct device *dev)
1286{
1287 struct drm_device *drm = dev_get_drvdata(dev);
1288
1289 return drm_mode_config_helper_suspend(drm);
1290}
1291
1292static int host1x_drm_resume(struct device *dev)
1293{
1294 struct drm_device *drm = dev_get_drvdata(dev);
1295
1296 return drm_mode_config_helper_resume(drm);
1297}
1298#endif
1299
1300static SIMPLE_DEV_PM_OPS(host1x_drm_pm_ops, host1x_drm_suspend,
1301 host1x_drm_resume);
1302
1303static const struct of_device_id host1x_drm_subdevs[] = {
1304 { .compatible = "nvidia,tegra20-dc", },
1305 { .compatible = "nvidia,tegra20-hdmi", },
1306 { .compatible = "nvidia,tegra20-gr2d", },
1307 { .compatible = "nvidia,tegra20-gr3d", },
1308 { .compatible = "nvidia,tegra30-dc", },
1309 { .compatible = "nvidia,tegra30-hdmi", },
1310 { .compatible = "nvidia,tegra30-gr2d", },
1311 { .compatible = "nvidia,tegra30-gr3d", },
1312 { .compatible = "nvidia,tegra114-dc", },
1313 { .compatible = "nvidia,tegra114-dsi", },
1314 { .compatible = "nvidia,tegra114-hdmi", },
1315 { .compatible = "nvidia,tegra114-gr2d", },
1316 { .compatible = "nvidia,tegra114-gr3d", },
1317 { .compatible = "nvidia,tegra124-dc", },
1318 { .compatible = "nvidia,tegra124-sor", },
1319 { .compatible = "nvidia,tegra124-hdmi", },
1320 { .compatible = "nvidia,tegra124-dsi", },
1321 { .compatible = "nvidia,tegra124-vic", },
1322 { .compatible = "nvidia,tegra132-dsi", },
1323 { .compatible = "nvidia,tegra210-dc", },
1324 { .compatible = "nvidia,tegra210-dsi", },
1325 { .compatible = "nvidia,tegra210-sor", },
1326 { .compatible = "nvidia,tegra210-sor1", },
1327 { .compatible = "nvidia,tegra210-vic", },
1328 { .compatible = "nvidia,tegra186-display", },
1329 { .compatible = "nvidia,tegra186-dc", },
1330 { .compatible = "nvidia,tegra186-sor", },
1331 { .compatible = "nvidia,tegra186-sor1", },
1332 { .compatible = "nvidia,tegra186-vic", },
1333 { .compatible = "nvidia,tegra194-display", },
1334 { .compatible = "nvidia,tegra194-dc", },
1335 { .compatible = "nvidia,tegra194-sor", },
1336 { .compatible = "nvidia,tegra194-vic", },
1337 { /* sentinel */ }
1338};
1339
1340static struct host1x_driver host1x_drm_driver = {
1341 .driver = {
1342 .name = "drm",
1343 .pm = &host1x_drm_pm_ops,
1344 },
1345 .probe = host1x_drm_probe,
1346 .remove = host1x_drm_remove,
1347 .subdevs = host1x_drm_subdevs,
1348};
1349
1350static struct platform_driver * const drivers[] = {
1351 &tegra_display_hub_driver,
1352 &tegra_dc_driver,
1353 &tegra_hdmi_driver,
1354 &tegra_dsi_driver,
1355 &tegra_dpaux_driver,
1356 &tegra_sor_driver,
1357 &tegra_gr2d_driver,
1358 &tegra_gr3d_driver,
1359 &tegra_vic_driver,
1360};
1361
1362static int __init host1x_drm_init(void)
1363{
1364 int err;
1365
1366 err = host1x_driver_register(&host1x_drm_driver);
1367 if (err < 0)
1368 return err;
1369
1370 err = platform_register_drivers(drivers, ARRAY_SIZE(drivers));
1371 if (err < 0)
1372 goto unregister_host1x;
1373
1374 return 0;
1375
1376unregister_host1x:
1377 host1x_driver_unregister(&host1x_drm_driver);
1378 return err;
1379}
1380module_init(host1x_drm_init);
1381
1382static void __exit host1x_drm_exit(void)
1383{
1384 platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
1385 host1x_driver_unregister(&host1x_drm_driver);
1386}
1387module_exit(host1x_drm_exit);
1388
1389MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
1390MODULE_DESCRIPTION("NVIDIA Tegra DRM driver");
1391MODULE_LICENSE("GPL v2");
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (C) 2012 Avionic Design GmbH
4 * Copyright (C) 2012-2016 NVIDIA CORPORATION. All rights reserved.
5 */
6
7#include <linux/bitops.h>
8#include <linux/host1x.h>
9#include <linux/idr.h>
10#include <linux/iommu.h>
11#include <linux/module.h>
12#include <linux/platform_device.h>
13#include <linux/pm_runtime.h>
14
15#include <drm/drm_aperture.h>
16#include <drm/drm_atomic.h>
17#include <drm/drm_atomic_helper.h>
18#include <drm/drm_debugfs.h>
19#include <drm/drm_drv.h>
20#include <drm/drm_fourcc.h>
21#include <drm/drm_framebuffer.h>
22#include <drm/drm_ioctl.h>
23#include <drm/drm_prime.h>
24#include <drm/drm_vblank.h>
25
26#if IS_ENABLED(CONFIG_ARM_DMA_USE_IOMMU)
27#include <asm/dma-iommu.h>
28#endif
29
30#include "dc.h"
31#include "drm.h"
32#include "gem.h"
33#include "uapi.h"
34
35#define DRIVER_NAME "tegra"
36#define DRIVER_DESC "NVIDIA Tegra graphics"
37#define DRIVER_DATE "20120330"
38#define DRIVER_MAJOR 1
39#define DRIVER_MINOR 0
40#define DRIVER_PATCHLEVEL 0
41
42#define CARVEOUT_SZ SZ_64M
43#define CDMA_GATHER_FETCHES_MAX_NB 16383
44
45static int tegra_atomic_check(struct drm_device *drm,
46 struct drm_atomic_state *state)
47{
48 int err;
49
50 err = drm_atomic_helper_check(drm, state);
51 if (err < 0)
52 return err;
53
54 return tegra_display_hub_atomic_check(drm, state);
55}
56
57static const struct drm_mode_config_funcs tegra_drm_mode_config_funcs = {
58 .fb_create = tegra_fb_create,
59 .atomic_check = tegra_atomic_check,
60 .atomic_commit = drm_atomic_helper_commit,
61};
62
63static void tegra_atomic_post_commit(struct drm_device *drm,
64 struct drm_atomic_state *old_state)
65{
66 struct drm_crtc_state *old_crtc_state __maybe_unused;
67 struct drm_crtc *crtc;
68 unsigned int i;
69
70 for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
71 tegra_crtc_atomic_post_commit(crtc, old_state);
72}
73
74static void tegra_atomic_commit_tail(struct drm_atomic_state *old_state)
75{
76 struct drm_device *drm = old_state->dev;
77 struct tegra_drm *tegra = drm->dev_private;
78
79 if (tegra->hub) {
80 bool fence_cookie = dma_fence_begin_signalling();
81
82 drm_atomic_helper_commit_modeset_disables(drm, old_state);
83 tegra_display_hub_atomic_commit(drm, old_state);
84 drm_atomic_helper_commit_planes(drm, old_state, 0);
85 drm_atomic_helper_commit_modeset_enables(drm, old_state);
86 drm_atomic_helper_commit_hw_done(old_state);
87 dma_fence_end_signalling(fence_cookie);
88 drm_atomic_helper_wait_for_vblanks(drm, old_state);
89 drm_atomic_helper_cleanup_planes(drm, old_state);
90 } else {
91 drm_atomic_helper_commit_tail_rpm(old_state);
92 }
93
94 tegra_atomic_post_commit(drm, old_state);
95}
96
97static const struct drm_mode_config_helper_funcs
98tegra_drm_mode_config_helpers = {
99 .atomic_commit_tail = tegra_atomic_commit_tail,
100};
101
102static int tegra_drm_open(struct drm_device *drm, struct drm_file *filp)
103{
104 struct tegra_drm_file *fpriv;
105
106 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
107 if (!fpriv)
108 return -ENOMEM;
109
110 idr_init_base(&fpriv->legacy_contexts, 1);
111 xa_init_flags(&fpriv->contexts, XA_FLAGS_ALLOC1);
112 xa_init(&fpriv->syncpoints);
113 mutex_init(&fpriv->lock);
114 filp->driver_priv = fpriv;
115
116 return 0;
117}
118
119static void tegra_drm_context_free(struct tegra_drm_context *context)
120{
121 context->client->ops->close_channel(context);
122 pm_runtime_put(context->client->base.dev);
123 kfree(context);
124}
125
126static int host1x_reloc_copy_from_user(struct host1x_reloc *dest,
127 struct drm_tegra_reloc __user *src,
128 struct drm_device *drm,
129 struct drm_file *file)
130{
131 u32 cmdbuf, target;
132 int err;
133
134 err = get_user(cmdbuf, &src->cmdbuf.handle);
135 if (err < 0)
136 return err;
137
138 err = get_user(dest->cmdbuf.offset, &src->cmdbuf.offset);
139 if (err < 0)
140 return err;
141
142 err = get_user(target, &src->target.handle);
143 if (err < 0)
144 return err;
145
146 err = get_user(dest->target.offset, &src->target.offset);
147 if (err < 0)
148 return err;
149
150 err = get_user(dest->shift, &src->shift);
151 if (err < 0)
152 return err;
153
154 dest->flags = HOST1X_RELOC_READ | HOST1X_RELOC_WRITE;
155
156 dest->cmdbuf.bo = tegra_gem_lookup(file, cmdbuf);
157 if (!dest->cmdbuf.bo)
158 return -ENOENT;
159
160 dest->target.bo = tegra_gem_lookup(file, target);
161 if (!dest->target.bo)
162 return -ENOENT;
163
164 return 0;
165}
166
167int tegra_drm_submit(struct tegra_drm_context *context,
168 struct drm_tegra_submit *args, struct drm_device *drm,
169 struct drm_file *file)
170{
171 struct host1x_client *client = &context->client->base;
172 unsigned int num_cmdbufs = args->num_cmdbufs;
173 unsigned int num_relocs = args->num_relocs;
174 struct drm_tegra_cmdbuf __user *user_cmdbufs;
175 struct drm_tegra_reloc __user *user_relocs;
176 struct drm_tegra_syncpt __user *user_syncpt;
177 struct drm_tegra_syncpt syncpt;
178 struct host1x *host1x = dev_get_drvdata(drm->dev->parent);
179 struct drm_gem_object **refs;
180 struct host1x_syncpt *sp = NULL;
181 struct host1x_job *job;
182 unsigned int num_refs;
183 int err;
184
185 user_cmdbufs = u64_to_user_ptr(args->cmdbufs);
186 user_relocs = u64_to_user_ptr(args->relocs);
187 user_syncpt = u64_to_user_ptr(args->syncpts);
188
189 /* We don't yet support other than one syncpt_incr struct per submit */
190 if (args->num_syncpts != 1)
191 return -EINVAL;
192
193 /* We don't yet support waitchks */
194 if (args->num_waitchks != 0)
195 return -EINVAL;
196
197 job = host1x_job_alloc(context->channel, args->num_cmdbufs,
198 args->num_relocs, false);
199 if (!job)
200 return -ENOMEM;
201
202 job->num_relocs = args->num_relocs;
203 job->client = client;
204 job->class = client->class;
205 job->serialize = true;
206 job->syncpt_recovery = true;
207
208 /*
209 * Track referenced BOs so that they can be unreferenced after the
210 * submission is complete.
211 */
212 num_refs = num_cmdbufs + num_relocs * 2;
213
214 refs = kmalloc_array(num_refs, sizeof(*refs), GFP_KERNEL);
215 if (!refs) {
216 err = -ENOMEM;
217 goto put;
218 }
219
220 /* reuse as an iterator later */
221 num_refs = 0;
222
223 while (num_cmdbufs) {
224 struct drm_tegra_cmdbuf cmdbuf;
225 struct host1x_bo *bo;
226 struct tegra_bo *obj;
227 u64 offset;
228
229 if (copy_from_user(&cmdbuf, user_cmdbufs, sizeof(cmdbuf))) {
230 err = -EFAULT;
231 goto fail;
232 }
233
234 /*
235 * The maximum number of CDMA gather fetches is 16383, a higher
236 * value means the words count is malformed.
237 */
238 if (cmdbuf.words > CDMA_GATHER_FETCHES_MAX_NB) {
239 err = -EINVAL;
240 goto fail;
241 }
242
243 bo = tegra_gem_lookup(file, cmdbuf.handle);
244 if (!bo) {
245 err = -ENOENT;
246 goto fail;
247 }
248
249 offset = (u64)cmdbuf.offset + (u64)cmdbuf.words * sizeof(u32);
250 obj = host1x_to_tegra_bo(bo);
251 refs[num_refs++] = &obj->gem;
252
253 /*
254 * Gather buffer base address must be 4-bytes aligned,
255 * unaligned offset is malformed and cause commands stream
256 * corruption on the buffer address relocation.
257 */
258 if (offset & 3 || offset > obj->gem.size) {
259 err = -EINVAL;
260 goto fail;
261 }
262
263 host1x_job_add_gather(job, bo, cmdbuf.words, cmdbuf.offset);
264 num_cmdbufs--;
265 user_cmdbufs++;
266 }
267
268 /* copy and resolve relocations from submit */
269 while (num_relocs--) {
270 struct host1x_reloc *reloc;
271 struct tegra_bo *obj;
272
273 err = host1x_reloc_copy_from_user(&job->relocs[num_relocs],
274 &user_relocs[num_relocs], drm,
275 file);
276 if (err < 0)
277 goto fail;
278
279 reloc = &job->relocs[num_relocs];
280 obj = host1x_to_tegra_bo(reloc->cmdbuf.bo);
281 refs[num_refs++] = &obj->gem;
282
283 /*
284 * The unaligned cmdbuf offset will cause an unaligned write
285 * during of the relocations patching, corrupting the commands
286 * stream.
287 */
288 if (reloc->cmdbuf.offset & 3 ||
289 reloc->cmdbuf.offset >= obj->gem.size) {
290 err = -EINVAL;
291 goto fail;
292 }
293
294 obj = host1x_to_tegra_bo(reloc->target.bo);
295 refs[num_refs++] = &obj->gem;
296
297 if (reloc->target.offset >= obj->gem.size) {
298 err = -EINVAL;
299 goto fail;
300 }
301 }
302
303 if (copy_from_user(&syncpt, user_syncpt, sizeof(syncpt))) {
304 err = -EFAULT;
305 goto fail;
306 }
307
308 /* Syncpoint ref will be dropped on job release. */
309 sp = host1x_syncpt_get_by_id(host1x, syncpt.id);
310 if (!sp) {
311 err = -ENOENT;
312 goto fail;
313 }
314
315 job->is_addr_reg = context->client->ops->is_addr_reg;
316 job->is_valid_class = context->client->ops->is_valid_class;
317 job->syncpt_incrs = syncpt.incrs;
318 job->syncpt = sp;
319 job->timeout = 10000;
320
321 if (args->timeout && args->timeout < 10000)
322 job->timeout = args->timeout;
323
324 err = host1x_job_pin(job, context->client->base.dev);
325 if (err)
326 goto fail;
327
328 err = host1x_job_submit(job);
329 if (err) {
330 host1x_job_unpin(job);
331 goto fail;
332 }
333
334 args->fence = job->syncpt_end;
335
336fail:
337 while (num_refs--)
338 drm_gem_object_put(refs[num_refs]);
339
340 kfree(refs);
341
342put:
343 host1x_job_put(job);
344 return err;
345}
346
347
348#ifdef CONFIG_DRM_TEGRA_STAGING
349static int tegra_gem_create(struct drm_device *drm, void *data,
350 struct drm_file *file)
351{
352 struct drm_tegra_gem_create *args = data;
353 struct tegra_bo *bo;
354
355 bo = tegra_bo_create_with_handle(file, drm, args->size, args->flags,
356 &args->handle);
357 if (IS_ERR(bo))
358 return PTR_ERR(bo);
359
360 return 0;
361}
362
363static int tegra_gem_mmap(struct drm_device *drm, void *data,
364 struct drm_file *file)
365{
366 struct drm_tegra_gem_mmap *args = data;
367 struct drm_gem_object *gem;
368 struct tegra_bo *bo;
369
370 gem = drm_gem_object_lookup(file, args->handle);
371 if (!gem)
372 return -EINVAL;
373
374 bo = to_tegra_bo(gem);
375
376 args->offset = drm_vma_node_offset_addr(&bo->gem.vma_node);
377
378 drm_gem_object_put(gem);
379
380 return 0;
381}
382
383static int tegra_syncpt_read(struct drm_device *drm, void *data,
384 struct drm_file *file)
385{
386 struct host1x *host = dev_get_drvdata(drm->dev->parent);
387 struct drm_tegra_syncpt_read *args = data;
388 struct host1x_syncpt *sp;
389
390 sp = host1x_syncpt_get_by_id_noref(host, args->id);
391 if (!sp)
392 return -EINVAL;
393
394 args->value = host1x_syncpt_read_min(sp);
395 return 0;
396}
397
398static int tegra_syncpt_incr(struct drm_device *drm, void *data,
399 struct drm_file *file)
400{
401 struct host1x *host1x = dev_get_drvdata(drm->dev->parent);
402 struct drm_tegra_syncpt_incr *args = data;
403 struct host1x_syncpt *sp;
404
405 sp = host1x_syncpt_get_by_id_noref(host1x, args->id);
406 if (!sp)
407 return -EINVAL;
408
409 return host1x_syncpt_incr(sp);
410}
411
412static int tegra_syncpt_wait(struct drm_device *drm, void *data,
413 struct drm_file *file)
414{
415 struct host1x *host1x = dev_get_drvdata(drm->dev->parent);
416 struct drm_tegra_syncpt_wait *args = data;
417 struct host1x_syncpt *sp;
418
419 sp = host1x_syncpt_get_by_id_noref(host1x, args->id);
420 if (!sp)
421 return -EINVAL;
422
423 return host1x_syncpt_wait(sp, args->thresh,
424 msecs_to_jiffies(args->timeout),
425 &args->value);
426}
427
428static int tegra_client_open(struct tegra_drm_file *fpriv,
429 struct tegra_drm_client *client,
430 struct tegra_drm_context *context)
431{
432 int err;
433
434 err = pm_runtime_resume_and_get(client->base.dev);
435 if (err)
436 return err;
437
438 err = client->ops->open_channel(client, context);
439 if (err < 0) {
440 pm_runtime_put(client->base.dev);
441 return err;
442 }
443
444 err = idr_alloc(&fpriv->legacy_contexts, context, 1, 0, GFP_KERNEL);
445 if (err < 0) {
446 client->ops->close_channel(context);
447 pm_runtime_put(client->base.dev);
448 return err;
449 }
450
451 context->client = client;
452 context->id = err;
453
454 return 0;
455}
456
457static int tegra_open_channel(struct drm_device *drm, void *data,
458 struct drm_file *file)
459{
460 struct tegra_drm_file *fpriv = file->driver_priv;
461 struct tegra_drm *tegra = drm->dev_private;
462 struct drm_tegra_open_channel *args = data;
463 struct tegra_drm_context *context;
464 struct tegra_drm_client *client;
465 int err = -ENODEV;
466
467 context = kzalloc(sizeof(*context), GFP_KERNEL);
468 if (!context)
469 return -ENOMEM;
470
471 mutex_lock(&fpriv->lock);
472
473 list_for_each_entry(client, &tegra->clients, list)
474 if (client->base.class == args->client) {
475 err = tegra_client_open(fpriv, client, context);
476 if (err < 0)
477 break;
478
479 args->context = context->id;
480 break;
481 }
482
483 if (err < 0)
484 kfree(context);
485
486 mutex_unlock(&fpriv->lock);
487 return err;
488}
489
490static int tegra_close_channel(struct drm_device *drm, void *data,
491 struct drm_file *file)
492{
493 struct tegra_drm_file *fpriv = file->driver_priv;
494 struct drm_tegra_close_channel *args = data;
495 struct tegra_drm_context *context;
496 int err = 0;
497
498 mutex_lock(&fpriv->lock);
499
500 context = idr_find(&fpriv->legacy_contexts, args->context);
501 if (!context) {
502 err = -EINVAL;
503 goto unlock;
504 }
505
506 idr_remove(&fpriv->legacy_contexts, context->id);
507 tegra_drm_context_free(context);
508
509unlock:
510 mutex_unlock(&fpriv->lock);
511 return err;
512}
513
514static int tegra_get_syncpt(struct drm_device *drm, void *data,
515 struct drm_file *file)
516{
517 struct tegra_drm_file *fpriv = file->driver_priv;
518 struct drm_tegra_get_syncpt *args = data;
519 struct tegra_drm_context *context;
520 struct host1x_syncpt *syncpt;
521 int err = 0;
522
523 mutex_lock(&fpriv->lock);
524
525 context = idr_find(&fpriv->legacy_contexts, args->context);
526 if (!context) {
527 err = -ENODEV;
528 goto unlock;
529 }
530
531 if (args->index >= context->client->base.num_syncpts) {
532 err = -EINVAL;
533 goto unlock;
534 }
535
536 syncpt = context->client->base.syncpts[args->index];
537 args->id = host1x_syncpt_id(syncpt);
538
539unlock:
540 mutex_unlock(&fpriv->lock);
541 return err;
542}
543
544static int tegra_submit(struct drm_device *drm, void *data,
545 struct drm_file *file)
546{
547 struct tegra_drm_file *fpriv = file->driver_priv;
548 struct drm_tegra_submit *args = data;
549 struct tegra_drm_context *context;
550 int err;
551
552 mutex_lock(&fpriv->lock);
553
554 context = idr_find(&fpriv->legacy_contexts, args->context);
555 if (!context) {
556 err = -ENODEV;
557 goto unlock;
558 }
559
560 err = context->client->ops->submit(context, args, drm, file);
561
562unlock:
563 mutex_unlock(&fpriv->lock);
564 return err;
565}
566
567static int tegra_get_syncpt_base(struct drm_device *drm, void *data,
568 struct drm_file *file)
569{
570 struct tegra_drm_file *fpriv = file->driver_priv;
571 struct drm_tegra_get_syncpt_base *args = data;
572 struct tegra_drm_context *context;
573 struct host1x_syncpt_base *base;
574 struct host1x_syncpt *syncpt;
575 int err = 0;
576
577 mutex_lock(&fpriv->lock);
578
579 context = idr_find(&fpriv->legacy_contexts, args->context);
580 if (!context) {
581 err = -ENODEV;
582 goto unlock;
583 }
584
585 if (args->syncpt >= context->client->base.num_syncpts) {
586 err = -EINVAL;
587 goto unlock;
588 }
589
590 syncpt = context->client->base.syncpts[args->syncpt];
591
592 base = host1x_syncpt_get_base(syncpt);
593 if (!base) {
594 err = -ENXIO;
595 goto unlock;
596 }
597
598 args->id = host1x_syncpt_base_id(base);
599
600unlock:
601 mutex_unlock(&fpriv->lock);
602 return err;
603}
604
605static int tegra_gem_set_tiling(struct drm_device *drm, void *data,
606 struct drm_file *file)
607{
608 struct drm_tegra_gem_set_tiling *args = data;
609 enum tegra_bo_tiling_mode mode;
610 struct drm_gem_object *gem;
611 unsigned long value = 0;
612 struct tegra_bo *bo;
613
614 switch (args->mode) {
615 case DRM_TEGRA_GEM_TILING_MODE_PITCH:
616 mode = TEGRA_BO_TILING_MODE_PITCH;
617
618 if (args->value != 0)
619 return -EINVAL;
620
621 break;
622
623 case DRM_TEGRA_GEM_TILING_MODE_TILED:
624 mode = TEGRA_BO_TILING_MODE_TILED;
625
626 if (args->value != 0)
627 return -EINVAL;
628
629 break;
630
631 case DRM_TEGRA_GEM_TILING_MODE_BLOCK:
632 mode = TEGRA_BO_TILING_MODE_BLOCK;
633
634 if (args->value > 5)
635 return -EINVAL;
636
637 value = args->value;
638 break;
639
640 default:
641 return -EINVAL;
642 }
643
644 gem = drm_gem_object_lookup(file, args->handle);
645 if (!gem)
646 return -ENOENT;
647
648 bo = to_tegra_bo(gem);
649
650 bo->tiling.mode = mode;
651 bo->tiling.value = value;
652
653 drm_gem_object_put(gem);
654
655 return 0;
656}
657
658static int tegra_gem_get_tiling(struct drm_device *drm, void *data,
659 struct drm_file *file)
660{
661 struct drm_tegra_gem_get_tiling *args = data;
662 struct drm_gem_object *gem;
663 struct tegra_bo *bo;
664 int err = 0;
665
666 gem = drm_gem_object_lookup(file, args->handle);
667 if (!gem)
668 return -ENOENT;
669
670 bo = to_tegra_bo(gem);
671
672 switch (bo->tiling.mode) {
673 case TEGRA_BO_TILING_MODE_PITCH:
674 args->mode = DRM_TEGRA_GEM_TILING_MODE_PITCH;
675 args->value = 0;
676 break;
677
678 case TEGRA_BO_TILING_MODE_TILED:
679 args->mode = DRM_TEGRA_GEM_TILING_MODE_TILED;
680 args->value = 0;
681 break;
682
683 case TEGRA_BO_TILING_MODE_BLOCK:
684 args->mode = DRM_TEGRA_GEM_TILING_MODE_BLOCK;
685 args->value = bo->tiling.value;
686 break;
687
688 default:
689 err = -EINVAL;
690 break;
691 }
692
693 drm_gem_object_put(gem);
694
695 return err;
696}
697
698static int tegra_gem_set_flags(struct drm_device *drm, void *data,
699 struct drm_file *file)
700{
701 struct drm_tegra_gem_set_flags *args = data;
702 struct drm_gem_object *gem;
703 struct tegra_bo *bo;
704
705 if (args->flags & ~DRM_TEGRA_GEM_FLAGS)
706 return -EINVAL;
707
708 gem = drm_gem_object_lookup(file, args->handle);
709 if (!gem)
710 return -ENOENT;
711
712 bo = to_tegra_bo(gem);
713 bo->flags = 0;
714
715 if (args->flags & DRM_TEGRA_GEM_BOTTOM_UP)
716 bo->flags |= TEGRA_BO_BOTTOM_UP;
717
718 drm_gem_object_put(gem);
719
720 return 0;
721}
722
723static int tegra_gem_get_flags(struct drm_device *drm, void *data,
724 struct drm_file *file)
725{
726 struct drm_tegra_gem_get_flags *args = data;
727 struct drm_gem_object *gem;
728 struct tegra_bo *bo;
729
730 gem = drm_gem_object_lookup(file, args->handle);
731 if (!gem)
732 return -ENOENT;
733
734 bo = to_tegra_bo(gem);
735 args->flags = 0;
736
737 if (bo->flags & TEGRA_BO_BOTTOM_UP)
738 args->flags |= DRM_TEGRA_GEM_BOTTOM_UP;
739
740 drm_gem_object_put(gem);
741
742 return 0;
743}
744#endif
745
746static const struct drm_ioctl_desc tegra_drm_ioctls[] = {
747#ifdef CONFIG_DRM_TEGRA_STAGING
748 DRM_IOCTL_DEF_DRV(TEGRA_CHANNEL_OPEN, tegra_drm_ioctl_channel_open,
749 DRM_RENDER_ALLOW),
750 DRM_IOCTL_DEF_DRV(TEGRA_CHANNEL_CLOSE, tegra_drm_ioctl_channel_close,
751 DRM_RENDER_ALLOW),
752 DRM_IOCTL_DEF_DRV(TEGRA_CHANNEL_MAP, tegra_drm_ioctl_channel_map,
753 DRM_RENDER_ALLOW),
754 DRM_IOCTL_DEF_DRV(TEGRA_CHANNEL_UNMAP, tegra_drm_ioctl_channel_unmap,
755 DRM_RENDER_ALLOW),
756 DRM_IOCTL_DEF_DRV(TEGRA_CHANNEL_SUBMIT, tegra_drm_ioctl_channel_submit,
757 DRM_RENDER_ALLOW),
758 DRM_IOCTL_DEF_DRV(TEGRA_SYNCPOINT_ALLOCATE, tegra_drm_ioctl_syncpoint_allocate,
759 DRM_RENDER_ALLOW),
760 DRM_IOCTL_DEF_DRV(TEGRA_SYNCPOINT_FREE, tegra_drm_ioctl_syncpoint_free,
761 DRM_RENDER_ALLOW),
762 DRM_IOCTL_DEF_DRV(TEGRA_SYNCPOINT_WAIT, tegra_drm_ioctl_syncpoint_wait,
763 DRM_RENDER_ALLOW),
764
765 DRM_IOCTL_DEF_DRV(TEGRA_GEM_CREATE, tegra_gem_create, DRM_RENDER_ALLOW),
766 DRM_IOCTL_DEF_DRV(TEGRA_GEM_MMAP, tegra_gem_mmap, DRM_RENDER_ALLOW),
767 DRM_IOCTL_DEF_DRV(TEGRA_SYNCPT_READ, tegra_syncpt_read,
768 DRM_RENDER_ALLOW),
769 DRM_IOCTL_DEF_DRV(TEGRA_SYNCPT_INCR, tegra_syncpt_incr,
770 DRM_RENDER_ALLOW),
771 DRM_IOCTL_DEF_DRV(TEGRA_SYNCPT_WAIT, tegra_syncpt_wait,
772 DRM_RENDER_ALLOW),
773 DRM_IOCTL_DEF_DRV(TEGRA_OPEN_CHANNEL, tegra_open_channel,
774 DRM_RENDER_ALLOW),
775 DRM_IOCTL_DEF_DRV(TEGRA_CLOSE_CHANNEL, tegra_close_channel,
776 DRM_RENDER_ALLOW),
777 DRM_IOCTL_DEF_DRV(TEGRA_GET_SYNCPT, tegra_get_syncpt,
778 DRM_RENDER_ALLOW),
779 DRM_IOCTL_DEF_DRV(TEGRA_SUBMIT, tegra_submit,
780 DRM_RENDER_ALLOW),
781 DRM_IOCTL_DEF_DRV(TEGRA_GET_SYNCPT_BASE, tegra_get_syncpt_base,
782 DRM_RENDER_ALLOW),
783 DRM_IOCTL_DEF_DRV(TEGRA_GEM_SET_TILING, tegra_gem_set_tiling,
784 DRM_RENDER_ALLOW),
785 DRM_IOCTL_DEF_DRV(TEGRA_GEM_GET_TILING, tegra_gem_get_tiling,
786 DRM_RENDER_ALLOW),
787 DRM_IOCTL_DEF_DRV(TEGRA_GEM_SET_FLAGS, tegra_gem_set_flags,
788 DRM_RENDER_ALLOW),
789 DRM_IOCTL_DEF_DRV(TEGRA_GEM_GET_FLAGS, tegra_gem_get_flags,
790 DRM_RENDER_ALLOW),
791#endif
792};
793
794static const struct file_operations tegra_drm_fops = {
795 .owner = THIS_MODULE,
796 .open = drm_open,
797 .release = drm_release,
798 .unlocked_ioctl = drm_ioctl,
799 .mmap = tegra_drm_mmap,
800 .poll = drm_poll,
801 .read = drm_read,
802 .compat_ioctl = drm_compat_ioctl,
803 .llseek = noop_llseek,
804};
805
806static int tegra_drm_context_cleanup(int id, void *p, void *data)
807{
808 struct tegra_drm_context *context = p;
809
810 tegra_drm_context_free(context);
811
812 return 0;
813}
814
815static void tegra_drm_postclose(struct drm_device *drm, struct drm_file *file)
816{
817 struct tegra_drm_file *fpriv = file->driver_priv;
818
819 mutex_lock(&fpriv->lock);
820 idr_for_each(&fpriv->legacy_contexts, tegra_drm_context_cleanup, NULL);
821 tegra_drm_uapi_close_file(fpriv);
822 mutex_unlock(&fpriv->lock);
823
824 idr_destroy(&fpriv->legacy_contexts);
825 mutex_destroy(&fpriv->lock);
826 kfree(fpriv);
827}
828
829#ifdef CONFIG_DEBUG_FS
830static int tegra_debugfs_framebuffers(struct seq_file *s, void *data)
831{
832 struct drm_info_node *node = (struct drm_info_node *)s->private;
833 struct drm_device *drm = node->minor->dev;
834 struct drm_framebuffer *fb;
835
836 mutex_lock(&drm->mode_config.fb_lock);
837
838 list_for_each_entry(fb, &drm->mode_config.fb_list, head) {
839 seq_printf(s, "%3d: user size: %d x %d, depth %d, %d bpp, refcount %d\n",
840 fb->base.id, fb->width, fb->height,
841 fb->format->depth,
842 fb->format->cpp[0] * 8,
843 drm_framebuffer_read_refcount(fb));
844 }
845
846 mutex_unlock(&drm->mode_config.fb_lock);
847
848 return 0;
849}
850
851static int tegra_debugfs_iova(struct seq_file *s, void *data)
852{
853 struct drm_info_node *node = (struct drm_info_node *)s->private;
854 struct drm_device *drm = node->minor->dev;
855 struct tegra_drm *tegra = drm->dev_private;
856 struct drm_printer p = drm_seq_file_printer(s);
857
858 if (tegra->domain) {
859 mutex_lock(&tegra->mm_lock);
860 drm_mm_print(&tegra->mm, &p);
861 mutex_unlock(&tegra->mm_lock);
862 }
863
864 return 0;
865}
866
867static struct drm_info_list tegra_debugfs_list[] = {
868 { "framebuffers", tegra_debugfs_framebuffers, 0 },
869 { "iova", tegra_debugfs_iova, 0 },
870};
871
872static void tegra_debugfs_init(struct drm_minor *minor)
873{
874 drm_debugfs_create_files(tegra_debugfs_list,
875 ARRAY_SIZE(tegra_debugfs_list),
876 minor->debugfs_root, minor);
877}
878#endif
879
880static const struct drm_driver tegra_drm_driver = {
881 .driver_features = DRIVER_MODESET | DRIVER_GEM |
882 DRIVER_ATOMIC | DRIVER_RENDER | DRIVER_SYNCOBJ,
883 .open = tegra_drm_open,
884 .postclose = tegra_drm_postclose,
885
886#if defined(CONFIG_DEBUG_FS)
887 .debugfs_init = tegra_debugfs_init,
888#endif
889
890 .gem_prime_import = tegra_gem_prime_import,
891
892 .dumb_create = tegra_bo_dumb_create,
893
894 .ioctls = tegra_drm_ioctls,
895 .num_ioctls = ARRAY_SIZE(tegra_drm_ioctls),
896 .fops = &tegra_drm_fops,
897
898 .name = DRIVER_NAME,
899 .desc = DRIVER_DESC,
900 .date = DRIVER_DATE,
901 .major = DRIVER_MAJOR,
902 .minor = DRIVER_MINOR,
903 .patchlevel = DRIVER_PATCHLEVEL,
904};
905
906int tegra_drm_register_client(struct tegra_drm *tegra,
907 struct tegra_drm_client *client)
908{
909 /*
910 * When MLOCKs are implemented, change to allocate a shared channel
911 * only when MLOCKs are disabled.
912 */
913 client->shared_channel = host1x_channel_request(&client->base);
914 if (!client->shared_channel)
915 return -EBUSY;
916
917 mutex_lock(&tegra->clients_lock);
918 list_add_tail(&client->list, &tegra->clients);
919 client->drm = tegra;
920 mutex_unlock(&tegra->clients_lock);
921
922 return 0;
923}
924
925int tegra_drm_unregister_client(struct tegra_drm *tegra,
926 struct tegra_drm_client *client)
927{
928 mutex_lock(&tegra->clients_lock);
929 list_del_init(&client->list);
930 client->drm = NULL;
931 mutex_unlock(&tegra->clients_lock);
932
933 if (client->shared_channel)
934 host1x_channel_put(client->shared_channel);
935
936 return 0;
937}
938
939int host1x_client_iommu_attach(struct host1x_client *client)
940{
941 struct iommu_domain *domain = iommu_get_domain_for_dev(client->dev);
942 struct drm_device *drm = dev_get_drvdata(client->host);
943 struct tegra_drm *tegra = drm->dev_private;
944 struct iommu_group *group = NULL;
945 int err;
946
947#if IS_ENABLED(CONFIG_ARM_DMA_USE_IOMMU)
948 if (client->dev->archdata.mapping) {
949 struct dma_iommu_mapping *mapping =
950 to_dma_iommu_mapping(client->dev);
951 arm_iommu_detach_device(client->dev);
952 arm_iommu_release_mapping(mapping);
953
954 domain = iommu_get_domain_for_dev(client->dev);
955 }
956#endif
957
958 /*
959 * If the host1x client is already attached to an IOMMU domain that is
960 * not the shared IOMMU domain, don't try to attach it to a different
961 * domain. This allows using the IOMMU-backed DMA API.
962 */
963 if (domain && domain->type != IOMMU_DOMAIN_IDENTITY &&
964 domain != tegra->domain)
965 return 0;
966
967 if (tegra->domain) {
968 group = iommu_group_get(client->dev);
969 if (!group)
970 return -ENODEV;
971
972 if (domain != tegra->domain) {
973 err = iommu_attach_group(tegra->domain, group);
974 if (err < 0) {
975 iommu_group_put(group);
976 return err;
977 }
978 }
979
980 tegra->use_explicit_iommu = true;
981 }
982
983 client->group = group;
984
985 return 0;
986}
987
988void host1x_client_iommu_detach(struct host1x_client *client)
989{
990 struct drm_device *drm = dev_get_drvdata(client->host);
991 struct tegra_drm *tegra = drm->dev_private;
992 struct iommu_domain *domain;
993
994 if (client->group) {
995 /*
996 * Devices that are part of the same group may no longer be
997 * attached to a domain at this point because their group may
998 * have been detached by an earlier client.
999 */
1000 domain = iommu_get_domain_for_dev(client->dev);
1001 if (domain)
1002 iommu_detach_group(tegra->domain, client->group);
1003
1004 iommu_group_put(client->group);
1005 client->group = NULL;
1006 }
1007}
1008
1009void *tegra_drm_alloc(struct tegra_drm *tegra, size_t size, dma_addr_t *dma)
1010{
1011 struct iova *alloc;
1012 void *virt;
1013 gfp_t gfp;
1014 int err;
1015
1016 if (tegra->domain)
1017 size = iova_align(&tegra->carveout.domain, size);
1018 else
1019 size = PAGE_ALIGN(size);
1020
1021 gfp = GFP_KERNEL | __GFP_ZERO;
1022 if (!tegra->domain) {
1023 /*
1024 * Many units only support 32-bit addresses, even on 64-bit
1025 * SoCs. If there is no IOMMU to translate into a 32-bit IO
1026 * virtual address space, force allocations to be in the
1027 * lower 32-bit range.
1028 */
1029 gfp |= GFP_DMA;
1030 }
1031
1032 virt = (void *)__get_free_pages(gfp, get_order(size));
1033 if (!virt)
1034 return ERR_PTR(-ENOMEM);
1035
1036 if (!tegra->domain) {
1037 /*
1038 * If IOMMU is disabled, devices address physical memory
1039 * directly.
1040 */
1041 *dma = virt_to_phys(virt);
1042 return virt;
1043 }
1044
1045 alloc = alloc_iova(&tegra->carveout.domain,
1046 size >> tegra->carveout.shift,
1047 tegra->carveout.limit, true);
1048 if (!alloc) {
1049 err = -EBUSY;
1050 goto free_pages;
1051 }
1052
1053 *dma = iova_dma_addr(&tegra->carveout.domain, alloc);
1054 err = iommu_map(tegra->domain, *dma, virt_to_phys(virt),
1055 size, IOMMU_READ | IOMMU_WRITE, GFP_KERNEL);
1056 if (err < 0)
1057 goto free_iova;
1058
1059 return virt;
1060
1061free_iova:
1062 __free_iova(&tegra->carveout.domain, alloc);
1063free_pages:
1064 free_pages((unsigned long)virt, get_order(size));
1065
1066 return ERR_PTR(err);
1067}
1068
1069void tegra_drm_free(struct tegra_drm *tegra, size_t size, void *virt,
1070 dma_addr_t dma)
1071{
1072 if (tegra->domain)
1073 size = iova_align(&tegra->carveout.domain, size);
1074 else
1075 size = PAGE_ALIGN(size);
1076
1077 if (tegra->domain) {
1078 iommu_unmap(tegra->domain, dma, size);
1079 free_iova(&tegra->carveout.domain,
1080 iova_pfn(&tegra->carveout.domain, dma));
1081 }
1082
1083 free_pages((unsigned long)virt, get_order(size));
1084}
1085
1086static bool host1x_drm_wants_iommu(struct host1x_device *dev)
1087{
1088 struct host1x *host1x = dev_get_drvdata(dev->dev.parent);
1089 struct iommu_domain *domain;
1090
1091 /* Our IOMMU usage policy doesn't currently play well with GART */
1092 if (of_machine_is_compatible("nvidia,tegra20"))
1093 return false;
1094
1095 /*
1096 * If the Tegra DRM clients are backed by an IOMMU, push buffers are
1097 * likely to be allocated beyond the 32-bit boundary if sufficient
1098 * system memory is available. This is problematic on earlier Tegra
1099 * generations where host1x supports a maximum of 32 address bits in
1100 * the GATHER opcode. In this case, unless host1x is behind an IOMMU
1101 * as well it won't be able to process buffers allocated beyond the
1102 * 32-bit boundary.
1103 *
1104 * The DMA API will use bounce buffers in this case, so that could
1105 * perhaps still be made to work, even if less efficient, but there
1106 * is another catch: in order to perform cache maintenance on pages
1107 * allocated for discontiguous buffers we need to map and unmap the
1108 * SG table representing these buffers. This is fine for something
1109 * small like a push buffer, but it exhausts the bounce buffer pool
1110 * (typically on the order of a few MiB) for framebuffers (many MiB
1111 * for any modern resolution).
1112 *
1113 * Work around this by making sure that Tegra DRM clients only use
1114 * an IOMMU if the parent host1x also uses an IOMMU.
1115 *
1116 * Note that there's still a small gap here that we don't cover: if
1117 * the DMA API is backed by an IOMMU there's no way to control which
1118 * device is attached to an IOMMU and which isn't, except via wiring
1119 * up the device tree appropriately. This is considered an problem
1120 * of integration, so care must be taken for the DT to be consistent.
1121 */
1122 domain = iommu_get_domain_for_dev(dev->dev.parent);
1123
1124 /*
1125 * Tegra20 and Tegra30 don't support addressing memory beyond the
1126 * 32-bit boundary, so the regular GATHER opcodes will always be
1127 * sufficient and whether or not the host1x is attached to an IOMMU
1128 * doesn't matter.
1129 */
1130 if (!domain && host1x_get_dma_mask(host1x) <= DMA_BIT_MASK(32))
1131 return true;
1132
1133 return domain != NULL;
1134}
1135
1136static int host1x_drm_probe(struct host1x_device *dev)
1137{
1138 struct tegra_drm *tegra;
1139 struct drm_device *drm;
1140 int err;
1141
1142 drm = drm_dev_alloc(&tegra_drm_driver, &dev->dev);
1143 if (IS_ERR(drm))
1144 return PTR_ERR(drm);
1145
1146 tegra = kzalloc(sizeof(*tegra), GFP_KERNEL);
1147 if (!tegra) {
1148 err = -ENOMEM;
1149 goto put;
1150 }
1151
1152 if (host1x_drm_wants_iommu(dev) && iommu_present(&platform_bus_type)) {
1153 tegra->domain = iommu_domain_alloc(&platform_bus_type);
1154 if (!tegra->domain) {
1155 err = -ENOMEM;
1156 goto free;
1157 }
1158
1159 err = iova_cache_get();
1160 if (err < 0)
1161 goto domain;
1162 }
1163
1164 mutex_init(&tegra->clients_lock);
1165 INIT_LIST_HEAD(&tegra->clients);
1166
1167 dev_set_drvdata(&dev->dev, drm);
1168 drm->dev_private = tegra;
1169 tegra->drm = drm;
1170
1171 drm_mode_config_init(drm);
1172
1173 drm->mode_config.min_width = 0;
1174 drm->mode_config.min_height = 0;
1175 drm->mode_config.max_width = 0;
1176 drm->mode_config.max_height = 0;
1177
1178 drm->mode_config.normalize_zpos = true;
1179
1180 drm->mode_config.funcs = &tegra_drm_mode_config_funcs;
1181 drm->mode_config.helper_private = &tegra_drm_mode_config_helpers;
1182
1183 drm_kms_helper_poll_init(drm);
1184
1185 err = host1x_device_init(dev);
1186 if (err < 0)
1187 goto poll;
1188
1189 /*
1190 * Now that all display controller have been initialized, the maximum
1191 * supported resolution is known and the bitmask for horizontal and
1192 * vertical bitfields can be computed.
1193 */
1194 tegra->hmask = drm->mode_config.max_width - 1;
1195 tegra->vmask = drm->mode_config.max_height - 1;
1196
1197 if (tegra->use_explicit_iommu) {
1198 u64 carveout_start, carveout_end, gem_start, gem_end;
1199 u64 dma_mask = dma_get_mask(&dev->dev);
1200 dma_addr_t start, end;
1201 unsigned long order;
1202
1203 start = tegra->domain->geometry.aperture_start & dma_mask;
1204 end = tegra->domain->geometry.aperture_end & dma_mask;
1205
1206 gem_start = start;
1207 gem_end = end - CARVEOUT_SZ;
1208 carveout_start = gem_end + 1;
1209 carveout_end = end;
1210
1211 order = __ffs(tegra->domain->pgsize_bitmap);
1212 init_iova_domain(&tegra->carveout.domain, 1UL << order,
1213 carveout_start >> order);
1214
1215 tegra->carveout.shift = iova_shift(&tegra->carveout.domain);
1216 tegra->carveout.limit = carveout_end >> tegra->carveout.shift;
1217
1218 drm_mm_init(&tegra->mm, gem_start, gem_end - gem_start + 1);
1219 mutex_init(&tegra->mm_lock);
1220
1221 DRM_DEBUG_DRIVER("IOMMU apertures:\n");
1222 DRM_DEBUG_DRIVER(" GEM: %#llx-%#llx\n", gem_start, gem_end);
1223 DRM_DEBUG_DRIVER(" Carveout: %#llx-%#llx\n", carveout_start,
1224 carveout_end);
1225 } else if (tegra->domain) {
1226 iommu_domain_free(tegra->domain);
1227 tegra->domain = NULL;
1228 iova_cache_put();
1229 }
1230
1231 if (tegra->hub) {
1232 err = tegra_display_hub_prepare(tegra->hub);
1233 if (err < 0)
1234 goto device;
1235 }
1236
1237 /* syncpoints are used for full 32-bit hardware VBLANK counters */
1238 drm->max_vblank_count = 0xffffffff;
1239
1240 err = drm_vblank_init(drm, drm->mode_config.num_crtc);
1241 if (err < 0)
1242 goto hub;
1243
1244 drm_mode_config_reset(drm);
1245
1246 /*
1247 * Only take over from a potential firmware framebuffer if any CRTCs
1248 * have been registered. This must not be a fatal error because there
1249 * are other accelerators that are exposed via this driver.
1250 *
1251 * Another case where this happens is on Tegra234 where the display
1252 * hardware is no longer part of the host1x complex, so this driver
1253 * will not expose any modesetting features.
1254 */
1255 if (drm->mode_config.num_crtc > 0) {
1256 err = drm_aperture_remove_framebuffers(&tegra_drm_driver);
1257 if (err < 0)
1258 goto hub;
1259 } else {
1260 /*
1261 * Indicate to userspace that this doesn't expose any display
1262 * capabilities.
1263 */
1264 drm->driver_features &= ~(DRIVER_MODESET | DRIVER_ATOMIC);
1265 }
1266
1267 err = drm_dev_register(drm, 0);
1268 if (err < 0)
1269 goto hub;
1270
1271 tegra_fbdev_setup(drm);
1272
1273 return 0;
1274
1275hub:
1276 if (tegra->hub)
1277 tegra_display_hub_cleanup(tegra->hub);
1278device:
1279 if (tegra->domain) {
1280 mutex_destroy(&tegra->mm_lock);
1281 drm_mm_takedown(&tegra->mm);
1282 put_iova_domain(&tegra->carveout.domain);
1283 iova_cache_put();
1284 }
1285
1286 host1x_device_exit(dev);
1287poll:
1288 drm_kms_helper_poll_fini(drm);
1289 drm_mode_config_cleanup(drm);
1290domain:
1291 if (tegra->domain)
1292 iommu_domain_free(tegra->domain);
1293free:
1294 kfree(tegra);
1295put:
1296 drm_dev_put(drm);
1297 return err;
1298}
1299
1300static int host1x_drm_remove(struct host1x_device *dev)
1301{
1302 struct drm_device *drm = dev_get_drvdata(&dev->dev);
1303 struct tegra_drm *tegra = drm->dev_private;
1304 int err;
1305
1306 drm_dev_unregister(drm);
1307
1308 drm_kms_helper_poll_fini(drm);
1309 drm_atomic_helper_shutdown(drm);
1310 drm_mode_config_cleanup(drm);
1311
1312 if (tegra->hub)
1313 tegra_display_hub_cleanup(tegra->hub);
1314
1315 err = host1x_device_exit(dev);
1316 if (err < 0)
1317 dev_err(&dev->dev, "host1x device cleanup failed: %d\n", err);
1318
1319 if (tegra->domain) {
1320 mutex_destroy(&tegra->mm_lock);
1321 drm_mm_takedown(&tegra->mm);
1322 put_iova_domain(&tegra->carveout.domain);
1323 iova_cache_put();
1324 iommu_domain_free(tegra->domain);
1325 }
1326
1327 kfree(tegra);
1328 drm_dev_put(drm);
1329
1330 return 0;
1331}
1332
1333#ifdef CONFIG_PM_SLEEP
1334static int host1x_drm_suspend(struct device *dev)
1335{
1336 struct drm_device *drm = dev_get_drvdata(dev);
1337
1338 return drm_mode_config_helper_suspend(drm);
1339}
1340
1341static int host1x_drm_resume(struct device *dev)
1342{
1343 struct drm_device *drm = dev_get_drvdata(dev);
1344
1345 return drm_mode_config_helper_resume(drm);
1346}
1347#endif
1348
1349static SIMPLE_DEV_PM_OPS(host1x_drm_pm_ops, host1x_drm_suspend,
1350 host1x_drm_resume);
1351
1352static const struct of_device_id host1x_drm_subdevs[] = {
1353 { .compatible = "nvidia,tegra20-dc", },
1354 { .compatible = "nvidia,tegra20-hdmi", },
1355 { .compatible = "nvidia,tegra20-gr2d", },
1356 { .compatible = "nvidia,tegra20-gr3d", },
1357 { .compatible = "nvidia,tegra30-dc", },
1358 { .compatible = "nvidia,tegra30-hdmi", },
1359 { .compatible = "nvidia,tegra30-gr2d", },
1360 { .compatible = "nvidia,tegra30-gr3d", },
1361 { .compatible = "nvidia,tegra114-dc", },
1362 { .compatible = "nvidia,tegra114-dsi", },
1363 { .compatible = "nvidia,tegra114-hdmi", },
1364 { .compatible = "nvidia,tegra114-gr2d", },
1365 { .compatible = "nvidia,tegra114-gr3d", },
1366 { .compatible = "nvidia,tegra124-dc", },
1367 { .compatible = "nvidia,tegra124-sor", },
1368 { .compatible = "nvidia,tegra124-hdmi", },
1369 { .compatible = "nvidia,tegra124-dsi", },
1370 { .compatible = "nvidia,tegra124-vic", },
1371 { .compatible = "nvidia,tegra132-dsi", },
1372 { .compatible = "nvidia,tegra210-dc", },
1373 { .compatible = "nvidia,tegra210-dsi", },
1374 { .compatible = "nvidia,tegra210-sor", },
1375 { .compatible = "nvidia,tegra210-sor1", },
1376 { .compatible = "nvidia,tegra210-vic", },
1377 { .compatible = "nvidia,tegra210-nvdec", },
1378 { .compatible = "nvidia,tegra186-display", },
1379 { .compatible = "nvidia,tegra186-dc", },
1380 { .compatible = "nvidia,tegra186-sor", },
1381 { .compatible = "nvidia,tegra186-sor1", },
1382 { .compatible = "nvidia,tegra186-vic", },
1383 { .compatible = "nvidia,tegra186-nvdec", },
1384 { .compatible = "nvidia,tegra194-display", },
1385 { .compatible = "nvidia,tegra194-dc", },
1386 { .compatible = "nvidia,tegra194-sor", },
1387 { .compatible = "nvidia,tegra194-vic", },
1388 { .compatible = "nvidia,tegra194-nvdec", },
1389 { .compatible = "nvidia,tegra234-vic", },
1390 { .compatible = "nvidia,tegra234-nvdec", },
1391 { /* sentinel */ }
1392};
1393
1394static struct host1x_driver host1x_drm_driver = {
1395 .driver = {
1396 .name = "drm",
1397 .pm = &host1x_drm_pm_ops,
1398 },
1399 .probe = host1x_drm_probe,
1400 .remove = host1x_drm_remove,
1401 .subdevs = host1x_drm_subdevs,
1402};
1403
1404static struct platform_driver * const drivers[] = {
1405 &tegra_display_hub_driver,
1406 &tegra_dc_driver,
1407 &tegra_hdmi_driver,
1408 &tegra_dsi_driver,
1409 &tegra_dpaux_driver,
1410 &tegra_sor_driver,
1411 &tegra_gr2d_driver,
1412 &tegra_gr3d_driver,
1413 &tegra_vic_driver,
1414 &tegra_nvdec_driver,
1415};
1416
1417static int __init host1x_drm_init(void)
1418{
1419 int err;
1420
1421 if (drm_firmware_drivers_only())
1422 return -ENODEV;
1423
1424 err = host1x_driver_register(&host1x_drm_driver);
1425 if (err < 0)
1426 return err;
1427
1428 err = platform_register_drivers(drivers, ARRAY_SIZE(drivers));
1429 if (err < 0)
1430 goto unregister_host1x;
1431
1432 return 0;
1433
1434unregister_host1x:
1435 host1x_driver_unregister(&host1x_drm_driver);
1436 return err;
1437}
1438module_init(host1x_drm_init);
1439
1440static void __exit host1x_drm_exit(void)
1441{
1442 platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
1443 host1x_driver_unregister(&host1x_drm_driver);
1444}
1445module_exit(host1x_drm_exit);
1446
1447MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
1448MODULE_DESCRIPTION("NVIDIA Tegra DRM driver");
1449MODULE_LICENSE("GPL v2");