Loading...
1// SPDX-License-Identifier: GPL-2.0+
2#include <dt-bindings/clock/aspeed-clock.h>
3
4/ {
5 model = "Aspeed BMC";
6 compatible = "aspeed,ast2400";
7 #address-cells = <1>;
8 #size-cells = <1>;
9 interrupt-parent = <&vic>;
10
11 aliases {
12 i2c0 = &i2c0;
13 i2c1 = &i2c1;
14 i2c2 = &i2c2;
15 i2c3 = &i2c3;
16 i2c4 = &i2c4;
17 i2c5 = &i2c5;
18 i2c6 = &i2c6;
19 i2c7 = &i2c7;
20 i2c8 = &i2c8;
21 i2c9 = &i2c9;
22 i2c10 = &i2c10;
23 i2c11 = &i2c11;
24 i2c12 = &i2c12;
25 i2c13 = &i2c13;
26 serial0 = &uart1;
27 serial1 = &uart2;
28 serial2 = &uart3;
29 serial3 = &uart4;
30 serial4 = &uart5;
31 serial5 = &vuart;
32 };
33
34 cpus {
35 #address-cells = <1>;
36 #size-cells = <0>;
37
38 cpu@0 {
39 compatible = "arm,arm926ej-s";
40 device_type = "cpu";
41 reg = <0>;
42 };
43 };
44
45 memory@40000000 {
46 device_type = "memory";
47 reg = <0x40000000 0>;
48 };
49
50 ahb {
51 compatible = "simple-bus";
52 #address-cells = <1>;
53 #size-cells = <1>;
54 ranges;
55
56 fmc: spi@1e620000 {
57 reg = < 0x1e620000 0x94
58 0x20000000 0x10000000 >;
59 #address-cells = <1>;
60 #size-cells = <0>;
61 compatible = "aspeed,ast2400-fmc";
62 clocks = <&syscon ASPEED_CLK_AHB>;
63 status = "disabled";
64 interrupts = <19>;
65 flash@0 {
66 reg = < 0 >;
67 compatible = "jedec,spi-nor";
68 spi-max-frequency = <50000000>;
69 status = "disabled";
70 };
71 flash@1 {
72 reg = < 1 >;
73 compatible = "jedec,spi-nor";
74 status = "disabled";
75 };
76 flash@2 {
77 reg = < 2 >;
78 compatible = "jedec,spi-nor";
79 status = "disabled";
80 };
81 flash@3 {
82 reg = < 3 >;
83 compatible = "jedec,spi-nor";
84 status = "disabled";
85 };
86 flash@4 {
87 reg = < 4 >;
88 compatible = "jedec,spi-nor";
89 status = "disabled";
90 };
91 };
92
93 spi: spi@1e630000 {
94 reg = < 0x1e630000 0x18
95 0x30000000 0x10000000 >;
96 #address-cells = <1>;
97 #size-cells = <0>;
98 compatible = "aspeed,ast2400-spi";
99 clocks = <&syscon ASPEED_CLK_AHB>;
100 status = "disabled";
101 flash@0 {
102 reg = < 0 >;
103 compatible = "jedec,spi-nor";
104 spi-max-frequency = <50000000>;
105 status = "disabled";
106 };
107 };
108
109 vic: interrupt-controller@1e6c0080 {
110 compatible = "aspeed,ast2400-vic";
111 interrupt-controller;
112 #interrupt-cells = <1>;
113 valid-sources = <0xffffffff 0x0007ffff>;
114 reg = <0x1e6c0080 0x80>;
115 };
116
117 cvic: copro-interrupt-controller@1e6c2000 {
118 compatible = "aspeed,ast2400-cvic", "aspeed-cvic";
119 valid-sources = <0x7fffffff>;
120 reg = <0x1e6c2000 0x80>;
121 };
122
123 mac0: ethernet@1e660000 {
124 compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
125 reg = <0x1e660000 0x180>;
126 interrupts = <2>;
127 clocks = <&syscon ASPEED_CLK_GATE_MAC1CLK>;
128 status = "disabled";
129 };
130
131 mac1: ethernet@1e680000 {
132 compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
133 reg = <0x1e680000 0x180>;
134 interrupts = <3>;
135 clocks = <&syscon ASPEED_CLK_GATE_MAC2CLK>;
136 status = "disabled";
137 };
138
139 ehci0: usb@1e6a1000 {
140 compatible = "aspeed,ast2400-ehci", "generic-ehci";
141 reg = <0x1e6a1000 0x100>;
142 interrupts = <5>;
143 clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
144 pinctrl-names = "default";
145 pinctrl-0 = <&pinctrl_usb2h_default>;
146 status = "disabled";
147 };
148
149 uhci: usb@1e6b0000 {
150 compatible = "aspeed,ast2400-uhci", "generic-uhci";
151 reg = <0x1e6b0000 0x100>;
152 interrupts = <14>;
153 #ports = <3>;
154 clocks = <&syscon ASPEED_CLK_GATE_USBUHCICLK>;
155 status = "disabled";
156 /*
157 * No default pinmux, it will follow EHCI, use an explicit pinmux
158 * override if you don't enable EHCI
159 */
160 };
161
162 vhub: usb-vhub@1e6a0000 {
163 compatible = "aspeed,ast2400-usb-vhub";
164 reg = <0x1e6a0000 0x300>;
165 interrupts = <5>;
166 clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
167 aspeed,vhub-downstream-ports = <5>;
168 aspeed,vhub-generic-endpoints = <15>;
169 pinctrl-names = "default";
170 pinctrl-0 = <&pinctrl_usb2d_default>;
171 status = "disabled";
172 };
173
174 apb {
175 compatible = "simple-bus";
176 #address-cells = <1>;
177 #size-cells = <1>;
178 ranges;
179
180 syscon: syscon@1e6e2000 {
181 compatible = "aspeed,ast2400-scu", "syscon", "simple-mfd";
182 reg = <0x1e6e2000 0x1a8>;
183 #address-cells = <1>;
184 #size-cells = <1>;
185 ranges = <0 0x1e6e2000 0x1000>;
186 #clock-cells = <1>;
187 #reset-cells = <1>;
188
189 p2a: p2a-control@2c {
190 reg = <0x2c 0x4>;
191 compatible = "aspeed,ast2400-p2a-ctrl";
192 status = "disabled";
193 };
194
195 silicon-id@7c {
196 compatible = "aspeed,ast2400-silicon-id", "aspeed,silicon-id";
197 reg = <0x7c 0x4>;
198 };
199
200 pinctrl: pinctrl@80 {
201 reg = <0x80 0x18>, <0xa0 0x10>;
202 compatible = "aspeed,ast2400-pinctrl";
203 };
204 };
205
206 rng: hwrng@1e6e2078 {
207 compatible = "timeriomem_rng";
208 reg = <0x1e6e2078 0x4>;
209 period = <1>;
210 quality = <100>;
211 };
212
213 adc: adc@1e6e9000 {
214 compatible = "aspeed,ast2400-adc";
215 reg = <0x1e6e9000 0xb0>;
216 clocks = <&syscon ASPEED_CLK_APB>;
217 resets = <&syscon ASPEED_RESET_ADC>;
218 #io-channel-cells = <1>;
219 status = "disabled";
220 };
221
222 sram: sram@1e720000 {
223 compatible = "mmio-sram";
224 reg = <0x1e720000 0x8000>; // 32K
225 };
226
227 video: video@1e700000 {
228 compatible = "aspeed,ast2400-video-engine";
229 reg = <0x1e700000 0x1000>;
230 clocks = <&syscon ASPEED_CLK_GATE_VCLK>,
231 <&syscon ASPEED_CLK_GATE_ECLK>;
232 clock-names = "vclk", "eclk";
233 interrupts = <7>;
234 status = "disabled";
235 };
236
237 sdmmc: sd-controller@1e740000 {
238 compatible = "aspeed,ast2400-sd-controller";
239 reg = <0x1e740000 0x100>;
240 #address-cells = <1>;
241 #size-cells = <1>;
242 ranges = <0 0x1e740000 0x10000>;
243 clocks = <&syscon ASPEED_CLK_GATE_SDCLK>;
244 status = "disabled";
245
246 sdhci0: sdhci@100 {
247 compatible = "aspeed,ast2400-sdhci";
248 reg = <0x100 0x100>;
249 interrupts = <26>;
250 sdhci,auto-cmd12;
251 clocks = <&syscon ASPEED_CLK_SDIO>;
252 status = "disabled";
253 };
254
255 sdhci1: sdhci@200 {
256 compatible = "aspeed,ast2400-sdhci";
257 reg = <0x200 0x100>;
258 interrupts = <26>;
259 sdhci,auto-cmd12;
260 clocks = <&syscon ASPEED_CLK_SDIO>;
261 status = "disabled";
262 };
263 };
264
265 gpio: gpio@1e780000 {
266 #gpio-cells = <2>;
267 gpio-controller;
268 compatible = "aspeed,ast2400-gpio";
269 reg = <0x1e780000 0x1000>;
270 interrupts = <20>;
271 gpio-ranges = <&pinctrl 0 0 220>;
272 clocks = <&syscon ASPEED_CLK_APB>;
273 interrupt-controller;
274 #interrupt-cells = <2>;
275 };
276
277 timer: timer@1e782000 {
278 /* This timer is a Faraday FTTMR010 derivative */
279 compatible = "aspeed,ast2400-timer";
280 reg = <0x1e782000 0x90>;
281 interrupts = <16 17 18 35 36 37 38 39>;
282 clocks = <&syscon ASPEED_CLK_APB>;
283 clock-names = "PCLK";
284 };
285
286 rtc: rtc@1e781000 {
287 compatible = "aspeed,ast2400-rtc";
288 reg = <0x1e781000 0x18>;
289 status = "disabled";
290 };
291
292 uart1: serial@1e783000 {
293 compatible = "ns16550a";
294 reg = <0x1e783000 0x20>;
295 reg-shift = <2>;
296 interrupts = <9>;
297 clocks = <&syscon ASPEED_CLK_GATE_UART1CLK>;
298 resets = <&lpc_reset 4>;
299 no-loopback-test;
300 status = "disabled";
301 };
302
303 uart5: serial@1e784000 {
304 compatible = "ns16550a";
305 reg = <0x1e784000 0x20>;
306 reg-shift = <2>;
307 interrupts = <10>;
308 clocks = <&syscon ASPEED_CLK_GATE_UART5CLK>;
309 no-loopback-test;
310 status = "disabled";
311 };
312
313 wdt1: watchdog@1e785000 {
314 compatible = "aspeed,ast2400-wdt";
315 reg = <0x1e785000 0x1c>;
316 clocks = <&syscon ASPEED_CLK_APB>;
317 };
318
319 wdt2: watchdog@1e785020 {
320 compatible = "aspeed,ast2400-wdt";
321 reg = <0x1e785020 0x1c>;
322 clocks = <&syscon ASPEED_CLK_APB>;
323 };
324
325 pwm_tacho: pwm-tacho-controller@1e786000 {
326 compatible = "aspeed,ast2400-pwm-tacho";
327 #address-cells = <1>;
328 #size-cells = <0>;
329 reg = <0x1e786000 0x1000>;
330 clocks = <&syscon ASPEED_CLK_24M>;
331 resets = <&syscon ASPEED_RESET_PWM>;
332 status = "disabled";
333 };
334
335 vuart: serial@1e787000 {
336 compatible = "aspeed,ast2400-vuart";
337 reg = <0x1e787000 0x40>;
338 reg-shift = <2>;
339 interrupts = <8>;
340 clocks = <&syscon ASPEED_CLK_APB>;
341 no-loopback-test;
342 status = "disabled";
343 };
344
345 lpc: lpc@1e789000 {
346 compatible = "aspeed,ast2400-lpc-v2", "simple-mfd", "syscon";
347 reg = <0x1e789000 0x1000>;
348 reg-io-width = <4>;
349
350 #address-cells = <1>;
351 #size-cells = <1>;
352 ranges = <0x0 0x1e789000 0x1000>;
353
354 lpc_ctrl: lpc-ctrl@80 {
355 compatible = "aspeed,ast2400-lpc-ctrl";
356 reg = <0x80 0x10>;
357 clocks = <&syscon ASPEED_CLK_GATE_LCLK>;
358 status = "disabled";
359 };
360
361 lpc_snoop: lpc-snoop@90 {
362 compatible = "aspeed,ast2400-lpc-snoop";
363 reg = <0x90 0x8>;
364 interrupts = <8>;
365 clocks = <&syscon ASPEED_CLK_GATE_LCLK>;
366 status = "disabled";
367 };
368
369 lhc: lhc@a0 {
370 compatible = "aspeed,ast2400-lhc";
371 reg = <0xa0 0x24 0xc8 0x8>;
372 };
373
374 lpc_reset: reset-controller@98 {
375 compatible = "aspeed,ast2400-lpc-reset";
376 reg = <0x98 0x4>;
377 #reset-cells = <1>;
378 };
379
380 ibt: ibt@140 {
381 compatible = "aspeed,ast2400-ibt-bmc";
382 reg = <0x140 0x18>;
383 interrupts = <8>;
384 status = "disabled";
385 };
386 };
387
388 uart2: serial@1e78d000 {
389 compatible = "ns16550a";
390 reg = <0x1e78d000 0x20>;
391 reg-shift = <2>;
392 interrupts = <32>;
393 clocks = <&syscon ASPEED_CLK_GATE_UART2CLK>;
394 resets = <&lpc_reset 5>;
395 no-loopback-test;
396 status = "disabled";
397 };
398
399 uart3: serial@1e78e000 {
400 compatible = "ns16550a";
401 reg = <0x1e78e000 0x20>;
402 reg-shift = <2>;
403 interrupts = <33>;
404 clocks = <&syscon ASPEED_CLK_GATE_UART3CLK>;
405 resets = <&lpc_reset 6>;
406 no-loopback-test;
407 status = "disabled";
408 };
409
410 uart4: serial@1e78f000 {
411 compatible = "ns16550a";
412 reg = <0x1e78f000 0x20>;
413 reg-shift = <2>;
414 interrupts = <34>;
415 clocks = <&syscon ASPEED_CLK_GATE_UART4CLK>;
416 resets = <&lpc_reset 7>;
417 no-loopback-test;
418 status = "disabled";
419 };
420
421 i2c: bus@1e78a000 {
422 compatible = "simple-bus";
423 #address-cells = <1>;
424 #size-cells = <1>;
425 ranges = <0 0x1e78a000 0x1000>;
426 };
427 };
428 };
429};
430
431&i2c {
432 i2c_ic: interrupt-controller@0 {
433 #interrupt-cells = <1>;
434 compatible = "aspeed,ast2400-i2c-ic";
435 reg = <0x0 0x40>;
436 interrupts = <12>;
437 interrupt-controller;
438 };
439
440 i2c0: i2c-bus@40 {
441 #address-cells = <1>;
442 #size-cells = <0>;
443 #interrupt-cells = <1>;
444
445 reg = <0x40 0x40>;
446 compatible = "aspeed,ast2400-i2c-bus";
447 clocks = <&syscon ASPEED_CLK_APB>;
448 resets = <&syscon ASPEED_RESET_I2C>;
449 bus-frequency = <100000>;
450 interrupts = <0>;
451 interrupt-parent = <&i2c_ic>;
452 status = "disabled";
453 /* Does not need pinctrl properties */
454 };
455
456 i2c1: i2c-bus@80 {
457 #address-cells = <1>;
458 #size-cells = <0>;
459 #interrupt-cells = <1>;
460
461 reg = <0x80 0x40>;
462 compatible = "aspeed,ast2400-i2c-bus";
463 clocks = <&syscon ASPEED_CLK_APB>;
464 resets = <&syscon ASPEED_RESET_I2C>;
465 bus-frequency = <100000>;
466 interrupts = <1>;
467 interrupt-parent = <&i2c_ic>;
468 status = "disabled";
469 /* Does not need pinctrl properties */
470 };
471
472 i2c2: i2c-bus@c0 {
473 #address-cells = <1>;
474 #size-cells = <0>;
475 #interrupt-cells = <1>;
476
477 reg = <0xc0 0x40>;
478 compatible = "aspeed,ast2400-i2c-bus";
479 clocks = <&syscon ASPEED_CLK_APB>;
480 resets = <&syscon ASPEED_RESET_I2C>;
481 bus-frequency = <100000>;
482 interrupts = <2>;
483 interrupt-parent = <&i2c_ic>;
484 pinctrl-names = "default";
485 pinctrl-0 = <&pinctrl_i2c3_default>;
486 status = "disabled";
487 };
488
489 i2c3: i2c-bus@100 {
490 #address-cells = <1>;
491 #size-cells = <0>;
492 #interrupt-cells = <1>;
493
494 reg = <0x100 0x40>;
495 compatible = "aspeed,ast2400-i2c-bus";
496 clocks = <&syscon ASPEED_CLK_APB>;
497 resets = <&syscon ASPEED_RESET_I2C>;
498 bus-frequency = <100000>;
499 interrupts = <3>;
500 interrupt-parent = <&i2c_ic>;
501 pinctrl-names = "default";
502 pinctrl-0 = <&pinctrl_i2c4_default>;
503 status = "disabled";
504 };
505
506 i2c4: i2c-bus@140 {
507 #address-cells = <1>;
508 #size-cells = <0>;
509 #interrupt-cells = <1>;
510
511 reg = <0x140 0x40>;
512 compatible = "aspeed,ast2400-i2c-bus";
513 clocks = <&syscon ASPEED_CLK_APB>;
514 resets = <&syscon ASPEED_RESET_I2C>;
515 bus-frequency = <100000>;
516 interrupts = <4>;
517 interrupt-parent = <&i2c_ic>;
518 pinctrl-names = "default";
519 pinctrl-0 = <&pinctrl_i2c5_default>;
520 status = "disabled";
521 };
522
523 i2c5: i2c-bus@180 {
524 #address-cells = <1>;
525 #size-cells = <0>;
526 #interrupt-cells = <1>;
527
528 reg = <0x180 0x40>;
529 compatible = "aspeed,ast2400-i2c-bus";
530 clocks = <&syscon ASPEED_CLK_APB>;
531 resets = <&syscon ASPEED_RESET_I2C>;
532 bus-frequency = <100000>;
533 interrupts = <5>;
534 interrupt-parent = <&i2c_ic>;
535 pinctrl-names = "default";
536 pinctrl-0 = <&pinctrl_i2c6_default>;
537 status = "disabled";
538 };
539
540 i2c6: i2c-bus@1c0 {
541 #address-cells = <1>;
542 #size-cells = <0>;
543 #interrupt-cells = <1>;
544
545 reg = <0x1c0 0x40>;
546 compatible = "aspeed,ast2400-i2c-bus";
547 clocks = <&syscon ASPEED_CLK_APB>;
548 resets = <&syscon ASPEED_RESET_I2C>;
549 bus-frequency = <100000>;
550 interrupts = <6>;
551 interrupt-parent = <&i2c_ic>;
552 pinctrl-names = "default";
553 pinctrl-0 = <&pinctrl_i2c7_default>;
554 status = "disabled";
555 };
556
557 i2c7: i2c-bus@300 {
558 #address-cells = <1>;
559 #size-cells = <0>;
560 #interrupt-cells = <1>;
561
562 reg = <0x300 0x40>;
563 compatible = "aspeed,ast2400-i2c-bus";
564 clocks = <&syscon ASPEED_CLK_APB>;
565 resets = <&syscon ASPEED_RESET_I2C>;
566 bus-frequency = <100000>;
567 interrupts = <7>;
568 interrupt-parent = <&i2c_ic>;
569 pinctrl-names = "default";
570 pinctrl-0 = <&pinctrl_i2c8_default>;
571 status = "disabled";
572 };
573
574 i2c8: i2c-bus@340 {
575 #address-cells = <1>;
576 #size-cells = <0>;
577 #interrupt-cells = <1>;
578
579 reg = <0x340 0x40>;
580 compatible = "aspeed,ast2400-i2c-bus";
581 clocks = <&syscon ASPEED_CLK_APB>;
582 resets = <&syscon ASPEED_RESET_I2C>;
583 bus-frequency = <100000>;
584 interrupts = <8>;
585 interrupt-parent = <&i2c_ic>;
586 pinctrl-names = "default";
587 pinctrl-0 = <&pinctrl_i2c9_default>;
588 status = "disabled";
589 };
590
591 i2c9: i2c-bus@380 {
592 #address-cells = <1>;
593 #size-cells = <0>;
594 #interrupt-cells = <1>;
595
596 reg = <0x380 0x40>;
597 compatible = "aspeed,ast2400-i2c-bus";
598 clocks = <&syscon ASPEED_CLK_APB>;
599 resets = <&syscon ASPEED_RESET_I2C>;
600 bus-frequency = <100000>;
601 interrupts = <9>;
602 interrupt-parent = <&i2c_ic>;
603 pinctrl-names = "default";
604 pinctrl-0 = <&pinctrl_i2c10_default>;
605 status = "disabled";
606 };
607
608 i2c10: i2c-bus@3c0 {
609 #address-cells = <1>;
610 #size-cells = <0>;
611 #interrupt-cells = <1>;
612
613 reg = <0x3c0 0x40>;
614 compatible = "aspeed,ast2400-i2c-bus";
615 clocks = <&syscon ASPEED_CLK_APB>;
616 resets = <&syscon ASPEED_RESET_I2C>;
617 bus-frequency = <100000>;
618 interrupts = <10>;
619 interrupt-parent = <&i2c_ic>;
620 pinctrl-names = "default";
621 pinctrl-0 = <&pinctrl_i2c11_default>;
622 status = "disabled";
623 };
624
625 i2c11: i2c-bus@400 {
626 #address-cells = <1>;
627 #size-cells = <0>;
628 #interrupt-cells = <1>;
629
630 reg = <0x400 0x40>;
631 compatible = "aspeed,ast2400-i2c-bus";
632 clocks = <&syscon ASPEED_CLK_APB>;
633 resets = <&syscon ASPEED_RESET_I2C>;
634 bus-frequency = <100000>;
635 interrupts = <11>;
636 interrupt-parent = <&i2c_ic>;
637 pinctrl-names = "default";
638 pinctrl-0 = <&pinctrl_i2c12_default>;
639 status = "disabled";
640 };
641
642 i2c12: i2c-bus@440 {
643 #address-cells = <1>;
644 #size-cells = <0>;
645 #interrupt-cells = <1>;
646
647 reg = <0x440 0x40>;
648 compatible = "aspeed,ast2400-i2c-bus";
649 clocks = <&syscon ASPEED_CLK_APB>;
650 resets = <&syscon ASPEED_RESET_I2C>;
651 bus-frequency = <100000>;
652 interrupts = <12>;
653 interrupt-parent = <&i2c_ic>;
654 pinctrl-names = "default";
655 pinctrl-0 = <&pinctrl_i2c13_default>;
656 status = "disabled";
657 };
658
659 i2c13: i2c-bus@480 {
660 #address-cells = <1>;
661 #size-cells = <0>;
662 #interrupt-cells = <1>;
663
664 reg = <0x480 0x40>;
665 compatible = "aspeed,ast2400-i2c-bus";
666 clocks = <&syscon ASPEED_CLK_APB>;
667 resets = <&syscon ASPEED_RESET_I2C>;
668 bus-frequency = <100000>;
669 interrupts = <13>;
670 interrupt-parent = <&i2c_ic>;
671 pinctrl-names = "default";
672 pinctrl-0 = <&pinctrl_i2c14_default>;
673 status = "disabled";
674 };
675};
676
677&pinctrl {
678 pinctrl_acpi_default: acpi_default {
679 function = "ACPI";
680 groups = "ACPI";
681 };
682
683 pinctrl_adc0_default: adc0_default {
684 function = "ADC0";
685 groups = "ADC0";
686 };
687
688 pinctrl_adc1_default: adc1_default {
689 function = "ADC1";
690 groups = "ADC1";
691 };
692
693 pinctrl_adc10_default: adc10_default {
694 function = "ADC10";
695 groups = "ADC10";
696 };
697
698 pinctrl_adc11_default: adc11_default {
699 function = "ADC11";
700 groups = "ADC11";
701 };
702
703 pinctrl_adc12_default: adc12_default {
704 function = "ADC12";
705 groups = "ADC12";
706 };
707
708 pinctrl_adc13_default: adc13_default {
709 function = "ADC13";
710 groups = "ADC13";
711 };
712
713 pinctrl_adc14_default: adc14_default {
714 function = "ADC14";
715 groups = "ADC14";
716 };
717
718 pinctrl_adc15_default: adc15_default {
719 function = "ADC15";
720 groups = "ADC15";
721 };
722
723 pinctrl_adc2_default: adc2_default {
724 function = "ADC2";
725 groups = "ADC2";
726 };
727
728 pinctrl_adc3_default: adc3_default {
729 function = "ADC3";
730 groups = "ADC3";
731 };
732
733 pinctrl_adc4_default: adc4_default {
734 function = "ADC4";
735 groups = "ADC4";
736 };
737
738 pinctrl_adc5_default: adc5_default {
739 function = "ADC5";
740 groups = "ADC5";
741 };
742
743 pinctrl_adc6_default: adc6_default {
744 function = "ADC6";
745 groups = "ADC6";
746 };
747
748 pinctrl_adc7_default: adc7_default {
749 function = "ADC7";
750 groups = "ADC7";
751 };
752
753 pinctrl_adc8_default: adc8_default {
754 function = "ADC8";
755 groups = "ADC8";
756 };
757
758 pinctrl_adc9_default: adc9_default {
759 function = "ADC9";
760 groups = "ADC9";
761 };
762
763 pinctrl_bmcint_default: bmcint_default {
764 function = "BMCINT";
765 groups = "BMCINT";
766 };
767
768 pinctrl_ddcclk_default: ddcclk_default {
769 function = "DDCCLK";
770 groups = "DDCCLK";
771 };
772
773 pinctrl_ddcdat_default: ddcdat_default {
774 function = "DDCDAT";
775 groups = "DDCDAT";
776 };
777
778 pinctrl_extrst_default: extrst_default {
779 function = "EXTRST";
780 groups = "EXTRST";
781 };
782
783 pinctrl_flack_default: flack_default {
784 function = "FLACK";
785 groups = "FLACK";
786 };
787
788 pinctrl_flbusy_default: flbusy_default {
789 function = "FLBUSY";
790 groups = "FLBUSY";
791 };
792
793 pinctrl_flwp_default: flwp_default {
794 function = "FLWP";
795 groups = "FLWP";
796 };
797
798 pinctrl_gpid_default: gpid_default {
799 function = "GPID";
800 groups = "GPID";
801 };
802
803 pinctrl_gpid0_default: gpid0_default {
804 function = "GPID0";
805 groups = "GPID0";
806 };
807
808 pinctrl_gpid2_default: gpid2_default {
809 function = "GPID2";
810 groups = "GPID2";
811 };
812
813 pinctrl_gpid4_default: gpid4_default {
814 function = "GPID4";
815 groups = "GPID4";
816 };
817
818 pinctrl_gpid6_default: gpid6_default {
819 function = "GPID6";
820 groups = "GPID6";
821 };
822
823 pinctrl_gpie0_default: gpie0_default {
824 function = "GPIE0";
825 groups = "GPIE0";
826 };
827
828 pinctrl_gpie2_default: gpie2_default {
829 function = "GPIE2";
830 groups = "GPIE2";
831 };
832
833 pinctrl_gpie4_default: gpie4_default {
834 function = "GPIE4";
835 groups = "GPIE4";
836 };
837
838 pinctrl_gpie6_default: gpie6_default {
839 function = "GPIE6";
840 groups = "GPIE6";
841 };
842
843 pinctrl_i2c10_default: i2c10_default {
844 function = "I2C10";
845 groups = "I2C10";
846 };
847
848 pinctrl_i2c11_default: i2c11_default {
849 function = "I2C11";
850 groups = "I2C11";
851 };
852
853 pinctrl_i2c12_default: i2c12_default {
854 function = "I2C12";
855 groups = "I2C12";
856 };
857
858 pinctrl_i2c13_default: i2c13_default {
859 function = "I2C13";
860 groups = "I2C13";
861 };
862
863 pinctrl_i2c14_default: i2c14_default {
864 function = "I2C14";
865 groups = "I2C14";
866 };
867
868 pinctrl_i2c3_default: i2c3_default {
869 function = "I2C3";
870 groups = "I2C3";
871 };
872
873 pinctrl_i2c4_default: i2c4_default {
874 function = "I2C4";
875 groups = "I2C4";
876 };
877
878 pinctrl_i2c5_default: i2c5_default {
879 function = "I2C5";
880 groups = "I2C5";
881 };
882
883 pinctrl_i2c6_default: i2c6_default {
884 function = "I2C6";
885 groups = "I2C6";
886 };
887
888 pinctrl_i2c7_default: i2c7_default {
889 function = "I2C7";
890 groups = "I2C7";
891 };
892
893 pinctrl_i2c8_default: i2c8_default {
894 function = "I2C8";
895 groups = "I2C8";
896 };
897
898 pinctrl_i2c9_default: i2c9_default {
899 function = "I2C9";
900 groups = "I2C9";
901 };
902
903 pinctrl_lpcpd_default: lpcpd_default {
904 function = "LPCPD";
905 groups = "LPCPD";
906 };
907
908 pinctrl_lpcpme_default: lpcpme_default {
909 function = "LPCPME";
910 groups = "LPCPME";
911 };
912
913 pinctrl_lpcrst_default: lpcrst_default {
914 function = "LPCRST";
915 groups = "LPCRST";
916 };
917
918 pinctrl_lpcsmi_default: lpcsmi_default {
919 function = "LPCSMI";
920 groups = "LPCSMI";
921 };
922
923 pinctrl_mac1link_default: mac1link_default {
924 function = "MAC1LINK";
925 groups = "MAC1LINK";
926 };
927
928 pinctrl_mac2link_default: mac2link_default {
929 function = "MAC2LINK";
930 groups = "MAC2LINK";
931 };
932
933 pinctrl_mdio1_default: mdio1_default {
934 function = "MDIO1";
935 groups = "MDIO1";
936 };
937
938 pinctrl_mdio2_default: mdio2_default {
939 function = "MDIO2";
940 groups = "MDIO2";
941 };
942
943 pinctrl_ncts1_default: ncts1_default {
944 function = "NCTS1";
945 groups = "NCTS1";
946 };
947
948 pinctrl_ncts2_default: ncts2_default {
949 function = "NCTS2";
950 groups = "NCTS2";
951 };
952
953 pinctrl_ncts3_default: ncts3_default {
954 function = "NCTS3";
955 groups = "NCTS3";
956 };
957
958 pinctrl_ncts4_default: ncts4_default {
959 function = "NCTS4";
960 groups = "NCTS4";
961 };
962
963 pinctrl_ndcd1_default: ndcd1_default {
964 function = "NDCD1";
965 groups = "NDCD1";
966 };
967
968 pinctrl_ndcd2_default: ndcd2_default {
969 function = "NDCD2";
970 groups = "NDCD2";
971 };
972
973 pinctrl_ndcd3_default: ndcd3_default {
974 function = "NDCD3";
975 groups = "NDCD3";
976 };
977
978 pinctrl_ndcd4_default: ndcd4_default {
979 function = "NDCD4";
980 groups = "NDCD4";
981 };
982
983 pinctrl_ndsr1_default: ndsr1_default {
984 function = "NDSR1";
985 groups = "NDSR1";
986 };
987
988 pinctrl_ndsr2_default: ndsr2_default {
989 function = "NDSR2";
990 groups = "NDSR2";
991 };
992
993 pinctrl_ndsr3_default: ndsr3_default {
994 function = "NDSR3";
995 groups = "NDSR3";
996 };
997
998 pinctrl_ndsr4_default: ndsr4_default {
999 function = "NDSR4";
1000 groups = "NDSR4";
1001 };
1002
1003 pinctrl_ndtr1_default: ndtr1_default {
1004 function = "NDTR1";
1005 groups = "NDTR1";
1006 };
1007
1008 pinctrl_ndtr2_default: ndtr2_default {
1009 function = "NDTR2";
1010 groups = "NDTR2";
1011 };
1012
1013 pinctrl_ndtr3_default: ndtr3_default {
1014 function = "NDTR3";
1015 groups = "NDTR3";
1016 };
1017
1018 pinctrl_ndtr4_default: ndtr4_default {
1019 function = "NDTR4";
1020 groups = "NDTR4";
1021 };
1022
1023 pinctrl_ndts4_default: ndts4_default {
1024 function = "NDTS4";
1025 groups = "NDTS4";
1026 };
1027
1028 pinctrl_nri1_default: nri1_default {
1029 function = "NRI1";
1030 groups = "NRI1";
1031 };
1032
1033 pinctrl_nri2_default: nri2_default {
1034 function = "NRI2";
1035 groups = "NRI2";
1036 };
1037
1038 pinctrl_nri3_default: nri3_default {
1039 function = "NRI3";
1040 groups = "NRI3";
1041 };
1042
1043 pinctrl_nri4_default: nri4_default {
1044 function = "NRI4";
1045 groups = "NRI4";
1046 };
1047
1048 pinctrl_nrts1_default: nrts1_default {
1049 function = "NRTS1";
1050 groups = "NRTS1";
1051 };
1052
1053 pinctrl_nrts2_default: nrts2_default {
1054 function = "NRTS2";
1055 groups = "NRTS2";
1056 };
1057
1058 pinctrl_nrts3_default: nrts3_default {
1059 function = "NRTS3";
1060 groups = "NRTS3";
1061 };
1062
1063 pinctrl_oscclk_default: oscclk_default {
1064 function = "OSCCLK";
1065 groups = "OSCCLK";
1066 };
1067
1068 pinctrl_pwm0_default: pwm0_default {
1069 function = "PWM0";
1070 groups = "PWM0";
1071 };
1072
1073 pinctrl_pwm1_default: pwm1_default {
1074 function = "PWM1";
1075 groups = "PWM1";
1076 };
1077
1078 pinctrl_pwm2_default: pwm2_default {
1079 function = "PWM2";
1080 groups = "PWM2";
1081 };
1082
1083 pinctrl_pwm3_default: pwm3_default {
1084 function = "PWM3";
1085 groups = "PWM3";
1086 };
1087
1088 pinctrl_pwm4_default: pwm4_default {
1089 function = "PWM4";
1090 groups = "PWM4";
1091 };
1092
1093 pinctrl_pwm5_default: pwm5_default {
1094 function = "PWM5";
1095 groups = "PWM5";
1096 };
1097
1098 pinctrl_pwm6_default: pwm6_default {
1099 function = "PWM6";
1100 groups = "PWM6";
1101 };
1102
1103 pinctrl_pwm7_default: pwm7_default {
1104 function = "PWM7";
1105 groups = "PWM7";
1106 };
1107
1108 pinctrl_rgmii1_default: rgmii1_default {
1109 function = "RGMII1";
1110 groups = "RGMII1";
1111 };
1112
1113 pinctrl_rgmii2_default: rgmii2_default {
1114 function = "RGMII2";
1115 groups = "RGMII2";
1116 };
1117
1118 pinctrl_rmii1_default: rmii1_default {
1119 function = "RMII1";
1120 groups = "RMII1";
1121 };
1122
1123 pinctrl_rmii2_default: rmii2_default {
1124 function = "RMII2";
1125 groups = "RMII2";
1126 };
1127
1128 pinctrl_rom16_default: rom16_default {
1129 function = "ROM16";
1130 groups = "ROM16";
1131 };
1132
1133 pinctrl_rom8_default: rom8_default {
1134 function = "ROM8";
1135 groups = "ROM8";
1136 };
1137
1138 pinctrl_romcs1_default: romcs1_default {
1139 function = "ROMCS1";
1140 groups = "ROMCS1";
1141 };
1142
1143 pinctrl_romcs2_default: romcs2_default {
1144 function = "ROMCS2";
1145 groups = "ROMCS2";
1146 };
1147
1148 pinctrl_romcs3_default: romcs3_default {
1149 function = "ROMCS3";
1150 groups = "ROMCS3";
1151 };
1152
1153 pinctrl_romcs4_default: romcs4_default {
1154 function = "ROMCS4";
1155 groups = "ROMCS4";
1156 };
1157
1158 pinctrl_rxd1_default: rxd1_default {
1159 function = "RXD1";
1160 groups = "RXD1";
1161 };
1162
1163 pinctrl_rxd2_default: rxd2_default {
1164 function = "RXD2";
1165 groups = "RXD2";
1166 };
1167
1168 pinctrl_rxd3_default: rxd3_default {
1169 function = "RXD3";
1170 groups = "RXD3";
1171 };
1172
1173 pinctrl_rxd4_default: rxd4_default {
1174 function = "RXD4";
1175 groups = "RXD4";
1176 };
1177
1178 pinctrl_salt1_default: salt1_default {
1179 function = "SALT1";
1180 groups = "SALT1";
1181 };
1182
1183 pinctrl_salt2_default: salt2_default {
1184 function = "SALT2";
1185 groups = "SALT2";
1186 };
1187
1188 pinctrl_salt3_default: salt3_default {
1189 function = "SALT3";
1190 groups = "SALT3";
1191 };
1192
1193 pinctrl_salt4_default: salt4_default {
1194 function = "SALT4";
1195 groups = "SALT4";
1196 };
1197
1198 pinctrl_sd1_default: sd1_default {
1199 function = "SD1";
1200 groups = "SD1";
1201 };
1202
1203 pinctrl_sd2_default: sd2_default {
1204 function = "SD2";
1205 groups = "SD2";
1206 };
1207
1208 pinctrl_sgpmck_default: sgpmck_default {
1209 function = "SGPMCK";
1210 groups = "SGPMCK";
1211 };
1212
1213 pinctrl_sgpmi_default: sgpmi_default {
1214 function = "SGPMI";
1215 groups = "SGPMI";
1216 };
1217
1218 pinctrl_sgpmld_default: sgpmld_default {
1219 function = "SGPMLD";
1220 groups = "SGPMLD";
1221 };
1222
1223 pinctrl_sgpmo_default: sgpmo_default {
1224 function = "SGPMO";
1225 groups = "SGPMO";
1226 };
1227
1228 pinctrl_sgpsck_default: sgpsck_default {
1229 function = "SGPSCK";
1230 groups = "SGPSCK";
1231 };
1232
1233 pinctrl_sgpsi0_default: sgpsi0_default {
1234 function = "SGPSI0";
1235 groups = "SGPSI0";
1236 };
1237
1238 pinctrl_sgpsi1_default: sgpsi1_default {
1239 function = "SGPSI1";
1240 groups = "SGPSI1";
1241 };
1242
1243 pinctrl_sgpsld_default: sgpsld_default {
1244 function = "SGPSLD";
1245 groups = "SGPSLD";
1246 };
1247
1248 pinctrl_sioonctrl_default: sioonctrl_default {
1249 function = "SIOONCTRL";
1250 groups = "SIOONCTRL";
1251 };
1252
1253 pinctrl_siopbi_default: siopbi_default {
1254 function = "SIOPBI";
1255 groups = "SIOPBI";
1256 };
1257
1258 pinctrl_siopbo_default: siopbo_default {
1259 function = "SIOPBO";
1260 groups = "SIOPBO";
1261 };
1262
1263 pinctrl_siopwreq_default: siopwreq_default {
1264 function = "SIOPWREQ";
1265 groups = "SIOPWREQ";
1266 };
1267
1268 pinctrl_siopwrgd_default: siopwrgd_default {
1269 function = "SIOPWRGD";
1270 groups = "SIOPWRGD";
1271 };
1272
1273 pinctrl_sios3_default: sios3_default {
1274 function = "SIOS3";
1275 groups = "SIOS3";
1276 };
1277
1278 pinctrl_sios5_default: sios5_default {
1279 function = "SIOS5";
1280 groups = "SIOS5";
1281 };
1282
1283 pinctrl_siosci_default: siosci_default {
1284 function = "SIOSCI";
1285 groups = "SIOSCI";
1286 };
1287
1288 pinctrl_spi1_default: spi1_default {
1289 function = "SPI1";
1290 groups = "SPI1";
1291 };
1292
1293 pinctrl_spi1debug_default: spi1debug_default {
1294 function = "SPI1DEBUG";
1295 groups = "SPI1DEBUG";
1296 };
1297
1298 pinctrl_spi1passthru_default: spi1passthru_default {
1299 function = "SPI1PASSTHRU";
1300 groups = "SPI1PASSTHRU";
1301 };
1302
1303 pinctrl_spics1_default: spics1_default {
1304 function = "SPICS1";
1305 groups = "SPICS1";
1306 };
1307
1308 pinctrl_timer3_default: timer3_default {
1309 function = "TIMER3";
1310 groups = "TIMER3";
1311 };
1312
1313 pinctrl_timer4_default: timer4_default {
1314 function = "TIMER4";
1315 groups = "TIMER4";
1316 };
1317
1318 pinctrl_timer5_default: timer5_default {
1319 function = "TIMER5";
1320 groups = "TIMER5";
1321 };
1322
1323 pinctrl_timer6_default: timer6_default {
1324 function = "TIMER6";
1325 groups = "TIMER6";
1326 };
1327
1328 pinctrl_timer7_default: timer7_default {
1329 function = "TIMER7";
1330 groups = "TIMER7";
1331 };
1332
1333 pinctrl_timer8_default: timer8_default {
1334 function = "TIMER8";
1335 groups = "TIMER8";
1336 };
1337
1338 pinctrl_txd1_default: txd1_default {
1339 function = "TXD1";
1340 groups = "TXD1";
1341 };
1342
1343 pinctrl_txd2_default: txd2_default {
1344 function = "TXD2";
1345 groups = "TXD2";
1346 };
1347
1348 pinctrl_txd3_default: txd3_default {
1349 function = "TXD3";
1350 groups = "TXD3";
1351 };
1352
1353 pinctrl_txd4_default: txd4_default {
1354 function = "TXD4";
1355 groups = "TXD4";
1356 };
1357
1358 pinctrl_uart6_default: uart6_default {
1359 function = "UART6";
1360 groups = "UART6";
1361 };
1362
1363 pinctrl_usbcki_default: usbcki_default {
1364 function = "USBCKI";
1365 groups = "USBCKI";
1366 };
1367
1368 pinctrl_usb2h_default: usb2h_default {
1369 function = "USB2H1";
1370 groups = "USB2H1";
1371 };
1372
1373 pinctrl_usb2d_default: usb2d_default {
1374 function = "USB2D1";
1375 groups = "USB2D1";
1376 };
1377
1378 pinctrl_vgabios_rom_default: vgabios_rom_default {
1379 function = "VGABIOS_ROM";
1380 groups = "VGABIOS_ROM";
1381 };
1382
1383 pinctrl_vgahs_default: vgahs_default {
1384 function = "VGAHS";
1385 groups = "VGAHS";
1386 };
1387
1388 pinctrl_vgavs_default: vgavs_default {
1389 function = "VGAVS";
1390 groups = "VGAVS";
1391 };
1392
1393 pinctrl_vpi18_default: vpi18_default {
1394 function = "VPI18";
1395 groups = "VPI18";
1396 };
1397
1398 pinctrl_vpi24_default: vpi24_default {
1399 function = "VPI24";
1400 groups = "VPI24";
1401 };
1402
1403 pinctrl_vpi30_default: vpi30_default {
1404 function = "VPI30";
1405 groups = "VPI30";
1406 };
1407
1408 pinctrl_vpo12_default: vpo12_default {
1409 function = "VPO12";
1410 groups = "VPO12";
1411 };
1412
1413 pinctrl_vpo24_default: vpo24_default {
1414 function = "VPO24";
1415 groups = "VPO24";
1416 };
1417
1418 pinctrl_wdtrst1_default: wdtrst1_default {
1419 function = "WDTRST1";
1420 groups = "WDTRST1";
1421 };
1422
1423 pinctrl_wdtrst2_default: wdtrst2_default {
1424 function = "WDTRST2";
1425 groups = "WDTRST2";
1426 };
1427};
1// SPDX-License-Identifier: GPL-2.0+
2#include <dt-bindings/clock/aspeed-clock.h>
3
4/ {
5 model = "Aspeed BMC";
6 compatible = "aspeed,ast2400";
7 #address-cells = <1>;
8 #size-cells = <1>;
9 interrupt-parent = <&vic>;
10
11 aliases {
12 i2c0 = &i2c0;
13 i2c1 = &i2c1;
14 i2c2 = &i2c2;
15 i2c3 = &i2c3;
16 i2c4 = &i2c4;
17 i2c5 = &i2c5;
18 i2c6 = &i2c6;
19 i2c7 = &i2c7;
20 i2c8 = &i2c8;
21 i2c9 = &i2c9;
22 i2c10 = &i2c10;
23 i2c11 = &i2c11;
24 i2c12 = &i2c12;
25 i2c13 = &i2c13;
26 serial0 = &uart1;
27 serial1 = &uart2;
28 serial2 = &uart3;
29 serial3 = &uart4;
30 serial4 = &uart5;
31 serial5 = &vuart;
32 };
33
34 cpus {
35 #address-cells = <1>;
36 #size-cells = <0>;
37
38 cpu@0 {
39 compatible = "arm,arm926ej-s";
40 device_type = "cpu";
41 reg = <0>;
42 };
43 };
44
45 memory@40000000 {
46 device_type = "memory";
47 reg = <0x40000000 0>;
48 };
49
50 ahb {
51 compatible = "simple-bus";
52 #address-cells = <1>;
53 #size-cells = <1>;
54 ranges;
55
56 fmc: spi@1e620000 {
57 reg = < 0x1e620000 0x94
58 0x20000000 0x10000000 >;
59 #address-cells = <1>;
60 #size-cells = <0>;
61 compatible = "aspeed,ast2400-fmc";
62 clocks = <&syscon ASPEED_CLK_AHB>;
63 status = "disabled";
64 interrupts = <19>;
65 flash@0 {
66 reg = < 0 >;
67 compatible = "jedec,spi-nor";
68 status = "disabled";
69 };
70 flash@1 {
71 reg = < 1 >;
72 compatible = "jedec,spi-nor";
73 status = "disabled";
74 };
75 flash@2 {
76 reg = < 2 >;
77 compatible = "jedec,spi-nor";
78 status = "disabled";
79 };
80 flash@3 {
81 reg = < 3 >;
82 compatible = "jedec,spi-nor";
83 status = "disabled";
84 };
85 flash@4 {
86 reg = < 4 >;
87 compatible = "jedec,spi-nor";
88 status = "disabled";
89 };
90 };
91
92 spi: spi@1e630000 {
93 reg = < 0x1e630000 0x18
94 0x30000000 0x10000000 >;
95 #address-cells = <1>;
96 #size-cells = <0>;
97 compatible = "aspeed,ast2400-spi";
98 clocks = <&syscon ASPEED_CLK_AHB>;
99 status = "disabled";
100 flash@0 {
101 reg = < 0 >;
102 compatible = "jedec,spi-nor";
103 status = "disabled";
104 };
105 };
106
107 vic: interrupt-controller@1e6c0080 {
108 compatible = "aspeed,ast2400-vic";
109 interrupt-controller;
110 #interrupt-cells = <1>;
111 valid-sources = <0xffffffff 0x0007ffff>;
112 reg = <0x1e6c0080 0x80>;
113 };
114
115 cvic: copro-interrupt-controller@1e6c2000 {
116 compatible = "aspeed,ast2400-cvic", "aspeed-cvic";
117 valid-sources = <0x7fffffff>;
118 reg = <0x1e6c2000 0x80>;
119 };
120
121 mac0: ethernet@1e660000 {
122 compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
123 reg = <0x1e660000 0x180>;
124 interrupts = <2>;
125 clocks = <&syscon ASPEED_CLK_GATE_MAC1CLK>;
126 status = "disabled";
127 };
128
129 mac1: ethernet@1e680000 {
130 compatible = "aspeed,ast2400-mac", "faraday,ftgmac100";
131 reg = <0x1e680000 0x180>;
132 interrupts = <3>;
133 clocks = <&syscon ASPEED_CLK_GATE_MAC2CLK>;
134 status = "disabled";
135 };
136
137 ehci0: usb@1e6a1000 {
138 compatible = "aspeed,ast2400-ehci", "generic-ehci";
139 reg = <0x1e6a1000 0x100>;
140 interrupts = <5>;
141 clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
142 pinctrl-names = "default";
143 pinctrl-0 = <&pinctrl_usb2h_default>;
144 status = "disabled";
145 };
146
147 uhci: usb@1e6b0000 {
148 compatible = "aspeed,ast2400-uhci", "generic-uhci";
149 reg = <0x1e6b0000 0x100>;
150 interrupts = <14>;
151 #ports = <3>;
152 clocks = <&syscon ASPEED_CLK_GATE_USBUHCICLK>;
153 status = "disabled";
154 /*
155 * No default pinmux, it will follow EHCI, use an explicit pinmux
156 * override if you don't enable EHCI
157 */
158 };
159
160 vhub: usb-vhub@1e6a0000 {
161 compatible = "aspeed,ast2400-usb-vhub";
162 reg = <0x1e6a0000 0x300>;
163 interrupts = <5>;
164 clocks = <&syscon ASPEED_CLK_GATE_USBPORT1CLK>;
165 pinctrl-names = "default";
166 pinctrl-0 = <&pinctrl_usb2d_default>;
167 status = "disabled";
168 };
169
170 apb {
171 compatible = "simple-bus";
172 #address-cells = <1>;
173 #size-cells = <1>;
174 ranges;
175
176 syscon: syscon@1e6e2000 {
177 compatible = "aspeed,ast2400-scu", "syscon", "simple-mfd";
178 reg = <0x1e6e2000 0x1a8>;
179 #address-cells = <1>;
180 #size-cells = <0>;
181 #clock-cells = <1>;
182 #reset-cells = <1>;
183
184 pinctrl: pinctrl {
185 compatible = "aspeed,g4-pinctrl";
186 };
187
188 p2a: p2a-control {
189 compatible = "aspeed,ast2400-p2a-ctrl";
190 status = "disabled";
191 };
192 };
193
194 rng: hwrng@1e6e2078 {
195 compatible = "timeriomem_rng";
196 reg = <0x1e6e2078 0x4>;
197 period = <1>;
198 quality = <100>;
199 };
200
201 adc: adc@1e6e9000 {
202 compatible = "aspeed,ast2400-adc";
203 reg = <0x1e6e9000 0xb0>;
204 clocks = <&syscon ASPEED_CLK_APB>;
205 resets = <&syscon ASPEED_RESET_ADC>;
206 #io-channel-cells = <1>;
207 status = "disabled";
208 };
209
210 sram: sram@1e720000 {
211 compatible = "mmio-sram";
212 reg = <0x1e720000 0x8000>; // 32K
213 };
214
215 sdmmc: sd-controller@1e740000 {
216 compatible = "aspeed,ast2400-sd-controller";
217 reg = <0x1e740000 0x100>;
218 #address-cells = <1>;
219 #size-cells = <1>;
220 ranges = <0 0x1e740000 0x10000>;
221 clocks = <&syscon ASPEED_CLK_GATE_SDCLK>;
222 status = "disabled";
223
224 sdhci0: sdhci@100 {
225 compatible = "aspeed,ast2400-sdhci";
226 reg = <0x100 0x100>;
227 interrupts = <26>;
228 sdhci,auto-cmd12;
229 clocks = <&syscon ASPEED_CLK_SDIO>;
230 status = "disabled";
231 };
232
233 sdhci1: sdhci@200 {
234 compatible = "aspeed,ast2400-sdhci";
235 reg = <0x200 0x100>;
236 interrupts = <26>;
237 sdhci,auto-cmd12;
238 clocks = <&syscon ASPEED_CLK_SDIO>;
239 status = "disabled";
240 };
241 };
242
243 gpio: gpio@1e780000 {
244 #gpio-cells = <2>;
245 gpio-controller;
246 compatible = "aspeed,ast2400-gpio";
247 reg = <0x1e780000 0x1000>;
248 interrupts = <20>;
249 gpio-ranges = <&pinctrl 0 0 220>;
250 clocks = <&syscon ASPEED_CLK_APB>;
251 interrupt-controller;
252 #interrupt-cells = <2>;
253 };
254
255 timer: timer@1e782000 {
256 /* This timer is a Faraday FTTMR010 derivative */
257 compatible = "aspeed,ast2400-timer";
258 reg = <0x1e782000 0x90>;
259 interrupts = <16 17 18 35 36 37 38 39>;
260 clocks = <&syscon ASPEED_CLK_APB>;
261 clock-names = "PCLK";
262 };
263
264 rtc: rtc@1e781000 {
265 compatible = "aspeed,ast2400-rtc";
266 reg = <0x1e781000 0x18>;
267 status = "disabled";
268 };
269
270 uart1: serial@1e783000 {
271 compatible = "ns16550a";
272 reg = <0x1e783000 0x20>;
273 reg-shift = <2>;
274 interrupts = <9>;
275 clocks = <&syscon ASPEED_CLK_GATE_UART1CLK>;
276 resets = <&lpc_reset 4>;
277 no-loopback-test;
278 status = "disabled";
279 };
280
281 uart5: serial@1e784000 {
282 compatible = "ns16550a";
283 reg = <0x1e784000 0x20>;
284 reg-shift = <2>;
285 interrupts = <10>;
286 clocks = <&syscon ASPEED_CLK_GATE_UART5CLK>;
287 no-loopback-test;
288 status = "disabled";
289 };
290
291 wdt1: watchdog@1e785000 {
292 compatible = "aspeed,ast2400-wdt";
293 reg = <0x1e785000 0x1c>;
294 clocks = <&syscon ASPEED_CLK_APB>;
295 };
296
297 wdt2: watchdog@1e785020 {
298 compatible = "aspeed,ast2400-wdt";
299 reg = <0x1e785020 0x1c>;
300 clocks = <&syscon ASPEED_CLK_APB>;
301 };
302
303 pwm_tacho: pwm-tacho-controller@1e786000 {
304 compatible = "aspeed,ast2400-pwm-tacho";
305 #address-cells = <1>;
306 #size-cells = <0>;
307 reg = <0x1e786000 0x1000>;
308 clocks = <&syscon ASPEED_CLK_24M>;
309 resets = <&syscon ASPEED_RESET_PWM>;
310 status = "disabled";
311 };
312
313 vuart: serial@1e787000 {
314 compatible = "aspeed,ast2400-vuart";
315 reg = <0x1e787000 0x40>;
316 reg-shift = <2>;
317 interrupts = <8>;
318 clocks = <&syscon ASPEED_CLK_APB>;
319 no-loopback-test;
320 status = "disabled";
321 };
322
323 lpc: lpc@1e789000 {
324 compatible = "aspeed,ast2400-lpc", "simple-mfd";
325 reg = <0x1e789000 0x1000>;
326
327 #address-cells = <1>;
328 #size-cells = <1>;
329 ranges = <0x0 0x1e789000 0x1000>;
330
331 lpc_bmc: lpc-bmc@0 {
332 compatible = "aspeed,ast2400-lpc-bmc";
333 reg = <0x0 0x80>;
334 };
335
336 lpc_host: lpc-host@80 {
337 compatible = "aspeed,ast2400-lpc-host", "simple-mfd", "syscon";
338 reg = <0x80 0x1e0>;
339 reg-io-width = <4>;
340
341 #address-cells = <1>;
342 #size-cells = <1>;
343 ranges = <0x0 0x80 0x1e0>;
344
345 lpc_ctrl: lpc-ctrl@0 {
346 compatible = "aspeed,ast2400-lpc-ctrl";
347 reg = <0x0 0x80>;
348 clocks = <&syscon ASPEED_CLK_GATE_LCLK>;
349 status = "disabled";
350 };
351
352 lpc_snoop: lpc-snoop@0 {
353 compatible = "aspeed,ast2400-lpc-snoop";
354 reg = <0x0 0x80>;
355 interrupts = <8>;
356 status = "disabled";
357 };
358
359 lhc: lhc@20 {
360 compatible = "aspeed,ast2400-lhc";
361 reg = <0x20 0x24 0x48 0x8>;
362 };
363
364 lpc_reset: reset-controller@18 {
365 compatible = "aspeed,ast2400-lpc-reset";
366 reg = <0x18 0x4>;
367 #reset-cells = <1>;
368 };
369
370 ibt: ibt@c0 {
371 compatible = "aspeed,ast2400-ibt-bmc";
372 reg = <0xc0 0x18>;
373 interrupts = <8>;
374 status = "disabled";
375 };
376 };
377 };
378
379 uart2: serial@1e78d000 {
380 compatible = "ns16550a";
381 reg = <0x1e78d000 0x20>;
382 reg-shift = <2>;
383 interrupts = <32>;
384 clocks = <&syscon ASPEED_CLK_GATE_UART2CLK>;
385 resets = <&lpc_reset 5>;
386 no-loopback-test;
387 status = "disabled";
388 };
389
390 uart3: serial@1e78e000 {
391 compatible = "ns16550a";
392 reg = <0x1e78e000 0x20>;
393 reg-shift = <2>;
394 interrupts = <33>;
395 clocks = <&syscon ASPEED_CLK_GATE_UART3CLK>;
396 resets = <&lpc_reset 6>;
397 no-loopback-test;
398 status = "disabled";
399 };
400
401 uart4: serial@1e78f000 {
402 compatible = "ns16550a";
403 reg = <0x1e78f000 0x20>;
404 reg-shift = <2>;
405 interrupts = <34>;
406 clocks = <&syscon ASPEED_CLK_GATE_UART4CLK>;
407 resets = <&lpc_reset 7>;
408 no-loopback-test;
409 status = "disabled";
410 };
411
412 i2c: bus@1e78a000 {
413 compatible = "simple-bus";
414 #address-cells = <1>;
415 #size-cells = <1>;
416 ranges = <0 0x1e78a000 0x1000>;
417 };
418 };
419 };
420};
421
422&i2c {
423 i2c_ic: interrupt-controller@0 {
424 #interrupt-cells = <1>;
425 compatible = "aspeed,ast2400-i2c-ic";
426 reg = <0x0 0x40>;
427 interrupts = <12>;
428 interrupt-controller;
429 };
430
431 i2c0: i2c-bus@40 {
432 #address-cells = <1>;
433 #size-cells = <0>;
434 #interrupt-cells = <1>;
435
436 reg = <0x40 0x40>;
437 compatible = "aspeed,ast2400-i2c-bus";
438 clocks = <&syscon ASPEED_CLK_APB>;
439 resets = <&syscon ASPEED_RESET_I2C>;
440 bus-frequency = <100000>;
441 interrupts = <0>;
442 interrupt-parent = <&i2c_ic>;
443 status = "disabled";
444 /* Does not need pinctrl properties */
445 };
446
447 i2c1: i2c-bus@80 {
448 #address-cells = <1>;
449 #size-cells = <0>;
450 #interrupt-cells = <1>;
451
452 reg = <0x80 0x40>;
453 compatible = "aspeed,ast2400-i2c-bus";
454 clocks = <&syscon ASPEED_CLK_APB>;
455 resets = <&syscon ASPEED_RESET_I2C>;
456 bus-frequency = <100000>;
457 interrupts = <1>;
458 interrupt-parent = <&i2c_ic>;
459 status = "disabled";
460 /* Does not need pinctrl properties */
461 };
462
463 i2c2: i2c-bus@c0 {
464 #address-cells = <1>;
465 #size-cells = <0>;
466 #interrupt-cells = <1>;
467
468 reg = <0xc0 0x40>;
469 compatible = "aspeed,ast2400-i2c-bus";
470 clocks = <&syscon ASPEED_CLK_APB>;
471 resets = <&syscon ASPEED_RESET_I2C>;
472 bus-frequency = <100000>;
473 interrupts = <2>;
474 interrupt-parent = <&i2c_ic>;
475 pinctrl-names = "default";
476 pinctrl-0 = <&pinctrl_i2c3_default>;
477 status = "disabled";
478 };
479
480 i2c3: i2c-bus@100 {
481 #address-cells = <1>;
482 #size-cells = <0>;
483 #interrupt-cells = <1>;
484
485 reg = <0x100 0x40>;
486 compatible = "aspeed,ast2400-i2c-bus";
487 clocks = <&syscon ASPEED_CLK_APB>;
488 resets = <&syscon ASPEED_RESET_I2C>;
489 bus-frequency = <100000>;
490 interrupts = <3>;
491 interrupt-parent = <&i2c_ic>;
492 pinctrl-names = "default";
493 pinctrl-0 = <&pinctrl_i2c4_default>;
494 status = "disabled";
495 };
496
497 i2c4: i2c-bus@140 {
498 #address-cells = <1>;
499 #size-cells = <0>;
500 #interrupt-cells = <1>;
501
502 reg = <0x140 0x40>;
503 compatible = "aspeed,ast2400-i2c-bus";
504 clocks = <&syscon ASPEED_CLK_APB>;
505 resets = <&syscon ASPEED_RESET_I2C>;
506 bus-frequency = <100000>;
507 interrupts = <4>;
508 interrupt-parent = <&i2c_ic>;
509 pinctrl-names = "default";
510 pinctrl-0 = <&pinctrl_i2c5_default>;
511 status = "disabled";
512 };
513
514 i2c5: i2c-bus@180 {
515 #address-cells = <1>;
516 #size-cells = <0>;
517 #interrupt-cells = <1>;
518
519 reg = <0x180 0x40>;
520 compatible = "aspeed,ast2400-i2c-bus";
521 clocks = <&syscon ASPEED_CLK_APB>;
522 resets = <&syscon ASPEED_RESET_I2C>;
523 bus-frequency = <100000>;
524 interrupts = <5>;
525 interrupt-parent = <&i2c_ic>;
526 pinctrl-names = "default";
527 pinctrl-0 = <&pinctrl_i2c6_default>;
528 status = "disabled";
529 };
530
531 i2c6: i2c-bus@1c0 {
532 #address-cells = <1>;
533 #size-cells = <0>;
534 #interrupt-cells = <1>;
535
536 reg = <0x1c0 0x40>;
537 compatible = "aspeed,ast2400-i2c-bus";
538 clocks = <&syscon ASPEED_CLK_APB>;
539 resets = <&syscon ASPEED_RESET_I2C>;
540 bus-frequency = <100000>;
541 interrupts = <6>;
542 interrupt-parent = <&i2c_ic>;
543 pinctrl-names = "default";
544 pinctrl-0 = <&pinctrl_i2c7_default>;
545 status = "disabled";
546 };
547
548 i2c7: i2c-bus@300 {
549 #address-cells = <1>;
550 #size-cells = <0>;
551 #interrupt-cells = <1>;
552
553 reg = <0x300 0x40>;
554 compatible = "aspeed,ast2400-i2c-bus";
555 clocks = <&syscon ASPEED_CLK_APB>;
556 resets = <&syscon ASPEED_RESET_I2C>;
557 bus-frequency = <100000>;
558 interrupts = <7>;
559 interrupt-parent = <&i2c_ic>;
560 pinctrl-names = "default";
561 pinctrl-0 = <&pinctrl_i2c8_default>;
562 status = "disabled";
563 };
564
565 i2c8: i2c-bus@340 {
566 #address-cells = <1>;
567 #size-cells = <0>;
568 #interrupt-cells = <1>;
569
570 reg = <0x340 0x40>;
571 compatible = "aspeed,ast2400-i2c-bus";
572 clocks = <&syscon ASPEED_CLK_APB>;
573 resets = <&syscon ASPEED_RESET_I2C>;
574 bus-frequency = <100000>;
575 interrupts = <8>;
576 interrupt-parent = <&i2c_ic>;
577 pinctrl-names = "default";
578 pinctrl-0 = <&pinctrl_i2c9_default>;
579 status = "disabled";
580 };
581
582 i2c9: i2c-bus@380 {
583 #address-cells = <1>;
584 #size-cells = <0>;
585 #interrupt-cells = <1>;
586
587 reg = <0x380 0x40>;
588 compatible = "aspeed,ast2400-i2c-bus";
589 clocks = <&syscon ASPEED_CLK_APB>;
590 resets = <&syscon ASPEED_RESET_I2C>;
591 bus-frequency = <100000>;
592 interrupts = <9>;
593 interrupt-parent = <&i2c_ic>;
594 pinctrl-names = "default";
595 pinctrl-0 = <&pinctrl_i2c10_default>;
596 status = "disabled";
597 };
598
599 i2c10: i2c-bus@3c0 {
600 #address-cells = <1>;
601 #size-cells = <0>;
602 #interrupt-cells = <1>;
603
604 reg = <0x3c0 0x40>;
605 compatible = "aspeed,ast2400-i2c-bus";
606 clocks = <&syscon ASPEED_CLK_APB>;
607 resets = <&syscon ASPEED_RESET_I2C>;
608 bus-frequency = <100000>;
609 interrupts = <10>;
610 interrupt-parent = <&i2c_ic>;
611 pinctrl-names = "default";
612 pinctrl-0 = <&pinctrl_i2c11_default>;
613 status = "disabled";
614 };
615
616 i2c11: i2c-bus@400 {
617 #address-cells = <1>;
618 #size-cells = <0>;
619 #interrupt-cells = <1>;
620
621 reg = <0x400 0x40>;
622 compatible = "aspeed,ast2400-i2c-bus";
623 clocks = <&syscon ASPEED_CLK_APB>;
624 resets = <&syscon ASPEED_RESET_I2C>;
625 bus-frequency = <100000>;
626 interrupts = <11>;
627 interrupt-parent = <&i2c_ic>;
628 pinctrl-names = "default";
629 pinctrl-0 = <&pinctrl_i2c12_default>;
630 status = "disabled";
631 };
632
633 i2c12: i2c-bus@440 {
634 #address-cells = <1>;
635 #size-cells = <0>;
636 #interrupt-cells = <1>;
637
638 reg = <0x440 0x40>;
639 compatible = "aspeed,ast2400-i2c-bus";
640 clocks = <&syscon ASPEED_CLK_APB>;
641 resets = <&syscon ASPEED_RESET_I2C>;
642 bus-frequency = <100000>;
643 interrupts = <12>;
644 interrupt-parent = <&i2c_ic>;
645 pinctrl-names = "default";
646 pinctrl-0 = <&pinctrl_i2c13_default>;
647 status = "disabled";
648 };
649
650 i2c13: i2c-bus@480 {
651 #address-cells = <1>;
652 #size-cells = <0>;
653 #interrupt-cells = <1>;
654
655 reg = <0x480 0x40>;
656 compatible = "aspeed,ast2400-i2c-bus";
657 clocks = <&syscon ASPEED_CLK_APB>;
658 resets = <&syscon ASPEED_RESET_I2C>;
659 bus-frequency = <100000>;
660 interrupts = <13>;
661 interrupt-parent = <&i2c_ic>;
662 pinctrl-names = "default";
663 pinctrl-0 = <&pinctrl_i2c14_default>;
664 status = "disabled";
665 };
666};
667
668&pinctrl {
669 pinctrl_acpi_default: acpi_default {
670 function = "ACPI";
671 groups = "ACPI";
672 };
673
674 pinctrl_adc0_default: adc0_default {
675 function = "ADC0";
676 groups = "ADC0";
677 };
678
679 pinctrl_adc1_default: adc1_default {
680 function = "ADC1";
681 groups = "ADC1";
682 };
683
684 pinctrl_adc10_default: adc10_default {
685 function = "ADC10";
686 groups = "ADC10";
687 };
688
689 pinctrl_adc11_default: adc11_default {
690 function = "ADC11";
691 groups = "ADC11";
692 };
693
694 pinctrl_adc12_default: adc12_default {
695 function = "ADC12";
696 groups = "ADC12";
697 };
698
699 pinctrl_adc13_default: adc13_default {
700 function = "ADC13";
701 groups = "ADC13";
702 };
703
704 pinctrl_adc14_default: adc14_default {
705 function = "ADC14";
706 groups = "ADC14";
707 };
708
709 pinctrl_adc15_default: adc15_default {
710 function = "ADC15";
711 groups = "ADC15";
712 };
713
714 pinctrl_adc2_default: adc2_default {
715 function = "ADC2";
716 groups = "ADC2";
717 };
718
719 pinctrl_adc3_default: adc3_default {
720 function = "ADC3";
721 groups = "ADC3";
722 };
723
724 pinctrl_adc4_default: adc4_default {
725 function = "ADC4";
726 groups = "ADC4";
727 };
728
729 pinctrl_adc5_default: adc5_default {
730 function = "ADC5";
731 groups = "ADC5";
732 };
733
734 pinctrl_adc6_default: adc6_default {
735 function = "ADC6";
736 groups = "ADC6";
737 };
738
739 pinctrl_adc7_default: adc7_default {
740 function = "ADC7";
741 groups = "ADC7";
742 };
743
744 pinctrl_adc8_default: adc8_default {
745 function = "ADC8";
746 groups = "ADC8";
747 };
748
749 pinctrl_adc9_default: adc9_default {
750 function = "ADC9";
751 groups = "ADC9";
752 };
753
754 pinctrl_bmcint_default: bmcint_default {
755 function = "BMCINT";
756 groups = "BMCINT";
757 };
758
759 pinctrl_ddcclk_default: ddcclk_default {
760 function = "DDCCLK";
761 groups = "DDCCLK";
762 };
763
764 pinctrl_ddcdat_default: ddcdat_default {
765 function = "DDCDAT";
766 groups = "DDCDAT";
767 };
768
769 pinctrl_extrst_default: extrst_default {
770 function = "EXTRST";
771 groups = "EXTRST";
772 };
773
774 pinctrl_flack_default: flack_default {
775 function = "FLACK";
776 groups = "FLACK";
777 };
778
779 pinctrl_flbusy_default: flbusy_default {
780 function = "FLBUSY";
781 groups = "FLBUSY";
782 };
783
784 pinctrl_flwp_default: flwp_default {
785 function = "FLWP";
786 groups = "FLWP";
787 };
788
789 pinctrl_gpid_default: gpid_default {
790 function = "GPID";
791 groups = "GPID";
792 };
793
794 pinctrl_gpid0_default: gpid0_default {
795 function = "GPID0";
796 groups = "GPID0";
797 };
798
799 pinctrl_gpid2_default: gpid2_default {
800 function = "GPID2";
801 groups = "GPID2";
802 };
803
804 pinctrl_gpid4_default: gpid4_default {
805 function = "GPID4";
806 groups = "GPID4";
807 };
808
809 pinctrl_gpid6_default: gpid6_default {
810 function = "GPID6";
811 groups = "GPID6";
812 };
813
814 pinctrl_gpie0_default: gpie0_default {
815 function = "GPIE0";
816 groups = "GPIE0";
817 };
818
819 pinctrl_gpie2_default: gpie2_default {
820 function = "GPIE2";
821 groups = "GPIE2";
822 };
823
824 pinctrl_gpie4_default: gpie4_default {
825 function = "GPIE4";
826 groups = "GPIE4";
827 };
828
829 pinctrl_gpie6_default: gpie6_default {
830 function = "GPIE6";
831 groups = "GPIE6";
832 };
833
834 pinctrl_i2c10_default: i2c10_default {
835 function = "I2C10";
836 groups = "I2C10";
837 };
838
839 pinctrl_i2c11_default: i2c11_default {
840 function = "I2C11";
841 groups = "I2C11";
842 };
843
844 pinctrl_i2c12_default: i2c12_default {
845 function = "I2C12";
846 groups = "I2C12";
847 };
848
849 pinctrl_i2c13_default: i2c13_default {
850 function = "I2C13";
851 groups = "I2C13";
852 };
853
854 pinctrl_i2c14_default: i2c14_default {
855 function = "I2C14";
856 groups = "I2C14";
857 };
858
859 pinctrl_i2c3_default: i2c3_default {
860 function = "I2C3";
861 groups = "I2C3";
862 };
863
864 pinctrl_i2c4_default: i2c4_default {
865 function = "I2C4";
866 groups = "I2C4";
867 };
868
869 pinctrl_i2c5_default: i2c5_default {
870 function = "I2C5";
871 groups = "I2C5";
872 };
873
874 pinctrl_i2c6_default: i2c6_default {
875 function = "I2C6";
876 groups = "I2C6";
877 };
878
879 pinctrl_i2c7_default: i2c7_default {
880 function = "I2C7";
881 groups = "I2C7";
882 };
883
884 pinctrl_i2c8_default: i2c8_default {
885 function = "I2C8";
886 groups = "I2C8";
887 };
888
889 pinctrl_i2c9_default: i2c9_default {
890 function = "I2C9";
891 groups = "I2C9";
892 };
893
894 pinctrl_lpcpd_default: lpcpd_default {
895 function = "LPCPD";
896 groups = "LPCPD";
897 };
898
899 pinctrl_lpcpme_default: lpcpme_default {
900 function = "LPCPME";
901 groups = "LPCPME";
902 };
903
904 pinctrl_lpcrst_default: lpcrst_default {
905 function = "LPCRST";
906 groups = "LPCRST";
907 };
908
909 pinctrl_lpcsmi_default: lpcsmi_default {
910 function = "LPCSMI";
911 groups = "LPCSMI";
912 };
913
914 pinctrl_mac1link_default: mac1link_default {
915 function = "MAC1LINK";
916 groups = "MAC1LINK";
917 };
918
919 pinctrl_mac2link_default: mac2link_default {
920 function = "MAC2LINK";
921 groups = "MAC2LINK";
922 };
923
924 pinctrl_mdio1_default: mdio1_default {
925 function = "MDIO1";
926 groups = "MDIO1";
927 };
928
929 pinctrl_mdio2_default: mdio2_default {
930 function = "MDIO2";
931 groups = "MDIO2";
932 };
933
934 pinctrl_ncts1_default: ncts1_default {
935 function = "NCTS1";
936 groups = "NCTS1";
937 };
938
939 pinctrl_ncts2_default: ncts2_default {
940 function = "NCTS2";
941 groups = "NCTS2";
942 };
943
944 pinctrl_ncts3_default: ncts3_default {
945 function = "NCTS3";
946 groups = "NCTS3";
947 };
948
949 pinctrl_ncts4_default: ncts4_default {
950 function = "NCTS4";
951 groups = "NCTS4";
952 };
953
954 pinctrl_ndcd1_default: ndcd1_default {
955 function = "NDCD1";
956 groups = "NDCD1";
957 };
958
959 pinctrl_ndcd2_default: ndcd2_default {
960 function = "NDCD2";
961 groups = "NDCD2";
962 };
963
964 pinctrl_ndcd3_default: ndcd3_default {
965 function = "NDCD3";
966 groups = "NDCD3";
967 };
968
969 pinctrl_ndcd4_default: ndcd4_default {
970 function = "NDCD4";
971 groups = "NDCD4";
972 };
973
974 pinctrl_ndsr1_default: ndsr1_default {
975 function = "NDSR1";
976 groups = "NDSR1";
977 };
978
979 pinctrl_ndsr2_default: ndsr2_default {
980 function = "NDSR2";
981 groups = "NDSR2";
982 };
983
984 pinctrl_ndsr3_default: ndsr3_default {
985 function = "NDSR3";
986 groups = "NDSR3";
987 };
988
989 pinctrl_ndsr4_default: ndsr4_default {
990 function = "NDSR4";
991 groups = "NDSR4";
992 };
993
994 pinctrl_ndtr1_default: ndtr1_default {
995 function = "NDTR1";
996 groups = "NDTR1";
997 };
998
999 pinctrl_ndtr2_default: ndtr2_default {
1000 function = "NDTR2";
1001 groups = "NDTR2";
1002 };
1003
1004 pinctrl_ndtr3_default: ndtr3_default {
1005 function = "NDTR3";
1006 groups = "NDTR3";
1007 };
1008
1009 pinctrl_ndtr4_default: ndtr4_default {
1010 function = "NDTR4";
1011 groups = "NDTR4";
1012 };
1013
1014 pinctrl_ndts4_default: ndts4_default {
1015 function = "NDTS4";
1016 groups = "NDTS4";
1017 };
1018
1019 pinctrl_nri1_default: nri1_default {
1020 function = "NRI1";
1021 groups = "NRI1";
1022 };
1023
1024 pinctrl_nri2_default: nri2_default {
1025 function = "NRI2";
1026 groups = "NRI2";
1027 };
1028
1029 pinctrl_nri3_default: nri3_default {
1030 function = "NRI3";
1031 groups = "NRI3";
1032 };
1033
1034 pinctrl_nri4_default: nri4_default {
1035 function = "NRI4";
1036 groups = "NRI4";
1037 };
1038
1039 pinctrl_nrts1_default: nrts1_default {
1040 function = "NRTS1";
1041 groups = "NRTS1";
1042 };
1043
1044 pinctrl_nrts2_default: nrts2_default {
1045 function = "NRTS2";
1046 groups = "NRTS2";
1047 };
1048
1049 pinctrl_nrts3_default: nrts3_default {
1050 function = "NRTS3";
1051 groups = "NRTS3";
1052 };
1053
1054 pinctrl_oscclk_default: oscclk_default {
1055 function = "OSCCLK";
1056 groups = "OSCCLK";
1057 };
1058
1059 pinctrl_pwm0_default: pwm0_default {
1060 function = "PWM0";
1061 groups = "PWM0";
1062 };
1063
1064 pinctrl_pwm1_default: pwm1_default {
1065 function = "PWM1";
1066 groups = "PWM1";
1067 };
1068
1069 pinctrl_pwm2_default: pwm2_default {
1070 function = "PWM2";
1071 groups = "PWM2";
1072 };
1073
1074 pinctrl_pwm3_default: pwm3_default {
1075 function = "PWM3";
1076 groups = "PWM3";
1077 };
1078
1079 pinctrl_pwm4_default: pwm4_default {
1080 function = "PWM4";
1081 groups = "PWM4";
1082 };
1083
1084 pinctrl_pwm5_default: pwm5_default {
1085 function = "PWM5";
1086 groups = "PWM5";
1087 };
1088
1089 pinctrl_pwm6_default: pwm6_default {
1090 function = "PWM6";
1091 groups = "PWM6";
1092 };
1093
1094 pinctrl_pwm7_default: pwm7_default {
1095 function = "PWM7";
1096 groups = "PWM7";
1097 };
1098
1099 pinctrl_rgmii1_default: rgmii1_default {
1100 function = "RGMII1";
1101 groups = "RGMII1";
1102 };
1103
1104 pinctrl_rgmii2_default: rgmii2_default {
1105 function = "RGMII2";
1106 groups = "RGMII2";
1107 };
1108
1109 pinctrl_rmii1_default: rmii1_default {
1110 function = "RMII1";
1111 groups = "RMII1";
1112 };
1113
1114 pinctrl_rmii2_default: rmii2_default {
1115 function = "RMII2";
1116 groups = "RMII2";
1117 };
1118
1119 pinctrl_rom16_default: rom16_default {
1120 function = "ROM16";
1121 groups = "ROM16";
1122 };
1123
1124 pinctrl_rom8_default: rom8_default {
1125 function = "ROM8";
1126 groups = "ROM8";
1127 };
1128
1129 pinctrl_romcs1_default: romcs1_default {
1130 function = "ROMCS1";
1131 groups = "ROMCS1";
1132 };
1133
1134 pinctrl_romcs2_default: romcs2_default {
1135 function = "ROMCS2";
1136 groups = "ROMCS2";
1137 };
1138
1139 pinctrl_romcs3_default: romcs3_default {
1140 function = "ROMCS3";
1141 groups = "ROMCS3";
1142 };
1143
1144 pinctrl_romcs4_default: romcs4_default {
1145 function = "ROMCS4";
1146 groups = "ROMCS4";
1147 };
1148
1149 pinctrl_rxd1_default: rxd1_default {
1150 function = "RXD1";
1151 groups = "RXD1";
1152 };
1153
1154 pinctrl_rxd2_default: rxd2_default {
1155 function = "RXD2";
1156 groups = "RXD2";
1157 };
1158
1159 pinctrl_rxd3_default: rxd3_default {
1160 function = "RXD3";
1161 groups = "RXD3";
1162 };
1163
1164 pinctrl_rxd4_default: rxd4_default {
1165 function = "RXD4";
1166 groups = "RXD4";
1167 };
1168
1169 pinctrl_salt1_default: salt1_default {
1170 function = "SALT1";
1171 groups = "SALT1";
1172 };
1173
1174 pinctrl_salt2_default: salt2_default {
1175 function = "SALT2";
1176 groups = "SALT2";
1177 };
1178
1179 pinctrl_salt3_default: salt3_default {
1180 function = "SALT3";
1181 groups = "SALT3";
1182 };
1183
1184 pinctrl_salt4_default: salt4_default {
1185 function = "SALT4";
1186 groups = "SALT4";
1187 };
1188
1189 pinctrl_sd1_default: sd1_default {
1190 function = "SD1";
1191 groups = "SD1";
1192 };
1193
1194 pinctrl_sd2_default: sd2_default {
1195 function = "SD2";
1196 groups = "SD2";
1197 };
1198
1199 pinctrl_sgpmck_default: sgpmck_default {
1200 function = "SGPMCK";
1201 groups = "SGPMCK";
1202 };
1203
1204 pinctrl_sgpmi_default: sgpmi_default {
1205 function = "SGPMI";
1206 groups = "SGPMI";
1207 };
1208
1209 pinctrl_sgpmld_default: sgpmld_default {
1210 function = "SGPMLD";
1211 groups = "SGPMLD";
1212 };
1213
1214 pinctrl_sgpmo_default: sgpmo_default {
1215 function = "SGPMO";
1216 groups = "SGPMO";
1217 };
1218
1219 pinctrl_sgpsck_default: sgpsck_default {
1220 function = "SGPSCK";
1221 groups = "SGPSCK";
1222 };
1223
1224 pinctrl_sgpsi0_default: sgpsi0_default {
1225 function = "SGPSI0";
1226 groups = "SGPSI0";
1227 };
1228
1229 pinctrl_sgpsi1_default: sgpsi1_default {
1230 function = "SGPSI1";
1231 groups = "SGPSI1";
1232 };
1233
1234 pinctrl_sgpsld_default: sgpsld_default {
1235 function = "SGPSLD";
1236 groups = "SGPSLD";
1237 };
1238
1239 pinctrl_sioonctrl_default: sioonctrl_default {
1240 function = "SIOONCTRL";
1241 groups = "SIOONCTRL";
1242 };
1243
1244 pinctrl_siopbi_default: siopbi_default {
1245 function = "SIOPBI";
1246 groups = "SIOPBI";
1247 };
1248
1249 pinctrl_siopbo_default: siopbo_default {
1250 function = "SIOPBO";
1251 groups = "SIOPBO";
1252 };
1253
1254 pinctrl_siopwreq_default: siopwreq_default {
1255 function = "SIOPWREQ";
1256 groups = "SIOPWREQ";
1257 };
1258
1259 pinctrl_siopwrgd_default: siopwrgd_default {
1260 function = "SIOPWRGD";
1261 groups = "SIOPWRGD";
1262 };
1263
1264 pinctrl_sios3_default: sios3_default {
1265 function = "SIOS3";
1266 groups = "SIOS3";
1267 };
1268
1269 pinctrl_sios5_default: sios5_default {
1270 function = "SIOS5";
1271 groups = "SIOS5";
1272 };
1273
1274 pinctrl_siosci_default: siosci_default {
1275 function = "SIOSCI";
1276 groups = "SIOSCI";
1277 };
1278
1279 pinctrl_spi1_default: spi1_default {
1280 function = "SPI1";
1281 groups = "SPI1";
1282 };
1283
1284 pinctrl_spi1debug_default: spi1debug_default {
1285 function = "SPI1DEBUG";
1286 groups = "SPI1DEBUG";
1287 };
1288
1289 pinctrl_spi1passthru_default: spi1passthru_default {
1290 function = "SPI1PASSTHRU";
1291 groups = "SPI1PASSTHRU";
1292 };
1293
1294 pinctrl_spics1_default: spics1_default {
1295 function = "SPICS1";
1296 groups = "SPICS1";
1297 };
1298
1299 pinctrl_timer3_default: timer3_default {
1300 function = "TIMER3";
1301 groups = "TIMER3";
1302 };
1303
1304 pinctrl_timer4_default: timer4_default {
1305 function = "TIMER4";
1306 groups = "TIMER4";
1307 };
1308
1309 pinctrl_timer5_default: timer5_default {
1310 function = "TIMER5";
1311 groups = "TIMER5";
1312 };
1313
1314 pinctrl_timer6_default: timer6_default {
1315 function = "TIMER6";
1316 groups = "TIMER6";
1317 };
1318
1319 pinctrl_timer7_default: timer7_default {
1320 function = "TIMER7";
1321 groups = "TIMER7";
1322 };
1323
1324 pinctrl_timer8_default: timer8_default {
1325 function = "TIMER8";
1326 groups = "TIMER8";
1327 };
1328
1329 pinctrl_txd1_default: txd1_default {
1330 function = "TXD1";
1331 groups = "TXD1";
1332 };
1333
1334 pinctrl_txd2_default: txd2_default {
1335 function = "TXD2";
1336 groups = "TXD2";
1337 };
1338
1339 pinctrl_txd3_default: txd3_default {
1340 function = "TXD3";
1341 groups = "TXD3";
1342 };
1343
1344 pinctrl_txd4_default: txd4_default {
1345 function = "TXD4";
1346 groups = "TXD4";
1347 };
1348
1349 pinctrl_uart6_default: uart6_default {
1350 function = "UART6";
1351 groups = "UART6";
1352 };
1353
1354 pinctrl_usbcki_default: usbcki_default {
1355 function = "USBCKI";
1356 groups = "USBCKI";
1357 };
1358
1359 pinctrl_usb2h_default: usb2h_default {
1360 function = "USB2H1";
1361 groups = "USB2H1";
1362 };
1363
1364 pinctrl_usb2d_default: usb2d_default {
1365 function = "USB2D1";
1366 groups = "USB2D1";
1367 };
1368
1369 pinctrl_vgabios_rom_default: vgabios_rom_default {
1370 function = "VGABIOS_ROM";
1371 groups = "VGABIOS_ROM";
1372 };
1373
1374 pinctrl_vgahs_default: vgahs_default {
1375 function = "VGAHS";
1376 groups = "VGAHS";
1377 };
1378
1379 pinctrl_vgavs_default: vgavs_default {
1380 function = "VGAVS";
1381 groups = "VGAVS";
1382 };
1383
1384 pinctrl_vpi18_default: vpi18_default {
1385 function = "VPI18";
1386 groups = "VPI18";
1387 };
1388
1389 pinctrl_vpi24_default: vpi24_default {
1390 function = "VPI24";
1391 groups = "VPI24";
1392 };
1393
1394 pinctrl_vpi30_default: vpi30_default {
1395 function = "VPI30";
1396 groups = "VPI30";
1397 };
1398
1399 pinctrl_vpo12_default: vpo12_default {
1400 function = "VPO12";
1401 groups = "VPO12";
1402 };
1403
1404 pinctrl_vpo24_default: vpo24_default {
1405 function = "VPO24";
1406 groups = "VPO24";
1407 };
1408
1409 pinctrl_wdtrst1_default: wdtrst1_default {
1410 function = "WDTRST1";
1411 groups = "WDTRST1";
1412 };
1413
1414 pinctrl_wdtrst2_default: wdtrst2_default {
1415 function = "WDTRST2";
1416 groups = "WDTRST2";
1417 };
1418};