Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
4 *
5 * Copyright (C) 2004 Infineon IFAP DC COM CPE
6 * Copyright (C) 2007 Felix Fietkau <nbd@openwrt.org>
7 * Copyright (C) 2007 John Crispin <john@phrozen.org>
8 * Copyright (C) 2010 Thomas Langer, <thomas.langer@lantiq.com>
9 */
10
11#include <linux/clk.h>
12#include <linux/console.h>
13#include <linux/device.h>
14#include <linux/init.h>
15#include <linux/io.h>
16#include <linux/ioport.h>
17#include <linux/lantiq.h>
18#include <linux/module.h>
19#include <linux/of_address.h>
20#include <linux/of_irq.h>
21#include <linux/of_platform.h>
22#include <linux/serial.h>
23#include <linux/serial_core.h>
24#include <linux/slab.h>
25#include <linux/sysrq.h>
26#include <linux/tty.h>
27#include <linux/tty_flip.h>
28
29#define PORT_LTQ_ASC 111
30#define MAXPORTS 2
31#define UART_DUMMY_UER_RX 1
32#define DRVNAME "lantiq,asc"
33#ifdef __BIG_ENDIAN
34#define LTQ_ASC_TBUF (0x0020 + 3)
35#define LTQ_ASC_RBUF (0x0024 + 3)
36#else
37#define LTQ_ASC_TBUF 0x0020
38#define LTQ_ASC_RBUF 0x0024
39#endif
40#define LTQ_ASC_FSTAT 0x0048
41#define LTQ_ASC_WHBSTATE 0x0018
42#define LTQ_ASC_STATE 0x0014
43#define LTQ_ASC_IRNCR 0x00F8
44#define LTQ_ASC_CLC 0x0000
45#define LTQ_ASC_ID 0x0008
46#define LTQ_ASC_PISEL 0x0004
47#define LTQ_ASC_TXFCON 0x0044
48#define LTQ_ASC_RXFCON 0x0040
49#define LTQ_ASC_CON 0x0010
50#define LTQ_ASC_BG 0x0050
51#define LTQ_ASC_IRNREN 0x00F4
52
53#define ASC_IRNREN_TX 0x1
54#define ASC_IRNREN_RX 0x2
55#define ASC_IRNREN_ERR 0x4
56#define ASC_IRNREN_TX_BUF 0x8
57#define ASC_IRNCR_TIR 0x1
58#define ASC_IRNCR_RIR 0x2
59#define ASC_IRNCR_EIR 0x4
60#define ASC_IRNCR_MASK GENMASK(2, 0)
61
62#define ASCOPT_CSIZE 0x3
63#define TXFIFO_FL 1
64#define RXFIFO_FL 1
65#define ASCCLC_DISS 0x2
66#define ASCCLC_RMCMASK 0x0000FF00
67#define ASCCLC_RMCOFFSET 8
68#define ASCCON_M_8ASYNC 0x0
69#define ASCCON_M_7ASYNC 0x2
70#define ASCCON_ODD 0x00000020
71#define ASCCON_STP 0x00000080
72#define ASCCON_BRS 0x00000100
73#define ASCCON_FDE 0x00000200
74#define ASCCON_R 0x00008000
75#define ASCCON_FEN 0x00020000
76#define ASCCON_ROEN 0x00080000
77#define ASCCON_TOEN 0x00100000
78#define ASCSTATE_PE 0x00010000
79#define ASCSTATE_FE 0x00020000
80#define ASCSTATE_ROE 0x00080000
81#define ASCSTATE_ANY (ASCSTATE_ROE|ASCSTATE_PE|ASCSTATE_FE)
82#define ASCWHBSTATE_CLRREN 0x00000001
83#define ASCWHBSTATE_SETREN 0x00000002
84#define ASCWHBSTATE_CLRPE 0x00000004
85#define ASCWHBSTATE_CLRFE 0x00000008
86#define ASCWHBSTATE_CLRROE 0x00000020
87#define ASCTXFCON_TXFEN 0x0001
88#define ASCTXFCON_TXFFLU 0x0002
89#define ASCTXFCON_TXFITLMASK 0x3F00
90#define ASCTXFCON_TXFITLOFF 8
91#define ASCRXFCON_RXFEN 0x0001
92#define ASCRXFCON_RXFFLU 0x0002
93#define ASCRXFCON_RXFITLMASK 0x3F00
94#define ASCRXFCON_RXFITLOFF 8
95#define ASCFSTAT_RXFFLMASK 0x003F
96#define ASCFSTAT_TXFFLMASK 0x3F00
97#define ASCFSTAT_TXFREEMASK 0x3F000000
98#define ASCFSTAT_TXFREEOFF 24
99
100static void lqasc_tx_chars(struct uart_port *port);
101static struct ltq_uart_port *lqasc_port[MAXPORTS];
102static struct uart_driver lqasc_reg;
103
104struct ltq_soc_data {
105 int (*fetch_irq)(struct device *dev, struct ltq_uart_port *ltq_port);
106 int (*request_irq)(struct uart_port *port);
107 void (*free_irq)(struct uart_port *port);
108};
109
110struct ltq_uart_port {
111 struct uart_port port;
112 /* clock used to derive divider */
113 struct clk *freqclk;
114 /* clock gating of the ASC core */
115 struct clk *clk;
116 unsigned int tx_irq;
117 unsigned int rx_irq;
118 unsigned int err_irq;
119 unsigned int common_irq;
120 spinlock_t lock; /* exclusive access for multi core */
121
122 const struct ltq_soc_data *soc;
123};
124
125static inline void asc_update_bits(u32 clear, u32 set, void __iomem *reg)
126{
127 u32 tmp = __raw_readl(reg);
128
129 __raw_writel((tmp & ~clear) | set, reg);
130}
131
132static inline struct
133ltq_uart_port *to_ltq_uart_port(struct uart_port *port)
134{
135 return container_of(port, struct ltq_uart_port, port);
136}
137
138static void
139lqasc_stop_tx(struct uart_port *port)
140{
141 return;
142}
143
144static void
145lqasc_start_tx(struct uart_port *port)
146{
147 unsigned long flags;
148 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
149
150 spin_lock_irqsave(<q_port->lock, flags);
151 lqasc_tx_chars(port);
152 spin_unlock_irqrestore(<q_port->lock, flags);
153 return;
154}
155
156static void
157lqasc_stop_rx(struct uart_port *port)
158{
159 __raw_writel(ASCWHBSTATE_CLRREN, port->membase + LTQ_ASC_WHBSTATE);
160}
161
162static int
163lqasc_rx_chars(struct uart_port *port)
164{
165 struct tty_port *tport = &port->state->port;
166 unsigned int ch = 0, rsr = 0, fifocnt;
167
168 fifocnt = __raw_readl(port->membase + LTQ_ASC_FSTAT) &
169 ASCFSTAT_RXFFLMASK;
170 while (fifocnt--) {
171 u8 flag = TTY_NORMAL;
172 ch = readb(port->membase + LTQ_ASC_RBUF);
173 rsr = (__raw_readl(port->membase + LTQ_ASC_STATE)
174 & ASCSTATE_ANY) | UART_DUMMY_UER_RX;
175 tty_flip_buffer_push(tport);
176 port->icount.rx++;
177
178 /*
179 * Note that the error handling code is
180 * out of the main execution path
181 */
182 if (rsr & ASCSTATE_ANY) {
183 if (rsr & ASCSTATE_PE) {
184 port->icount.parity++;
185 asc_update_bits(0, ASCWHBSTATE_CLRPE,
186 port->membase + LTQ_ASC_WHBSTATE);
187 } else if (rsr & ASCSTATE_FE) {
188 port->icount.frame++;
189 asc_update_bits(0, ASCWHBSTATE_CLRFE,
190 port->membase + LTQ_ASC_WHBSTATE);
191 }
192 if (rsr & ASCSTATE_ROE) {
193 port->icount.overrun++;
194 asc_update_bits(0, ASCWHBSTATE_CLRROE,
195 port->membase + LTQ_ASC_WHBSTATE);
196 }
197
198 rsr &= port->read_status_mask;
199
200 if (rsr & ASCSTATE_PE)
201 flag = TTY_PARITY;
202 else if (rsr & ASCSTATE_FE)
203 flag = TTY_FRAME;
204 }
205
206 if ((rsr & port->ignore_status_mask) == 0)
207 tty_insert_flip_char(tport, ch, flag);
208
209 if (rsr & ASCSTATE_ROE)
210 /*
211 * Overrun is special, since it's reported
212 * immediately, and doesn't affect the current
213 * character
214 */
215 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
216 }
217
218 if (ch != 0)
219 tty_flip_buffer_push(tport);
220
221 return 0;
222}
223
224static void
225lqasc_tx_chars(struct uart_port *port)
226{
227 struct circ_buf *xmit = &port->state->xmit;
228 if (uart_tx_stopped(port)) {
229 lqasc_stop_tx(port);
230 return;
231 }
232
233 while (((__raw_readl(port->membase + LTQ_ASC_FSTAT) &
234 ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF) != 0) {
235 if (port->x_char) {
236 writeb(port->x_char, port->membase + LTQ_ASC_TBUF);
237 port->icount.tx++;
238 port->x_char = 0;
239 continue;
240 }
241
242 if (uart_circ_empty(xmit))
243 break;
244
245 writeb(port->state->xmit.buf[port->state->xmit.tail],
246 port->membase + LTQ_ASC_TBUF);
247 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
248 port->icount.tx++;
249 }
250
251 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
252 uart_write_wakeup(port);
253}
254
255static irqreturn_t
256lqasc_tx_int(int irq, void *_port)
257{
258 unsigned long flags;
259 struct uart_port *port = (struct uart_port *)_port;
260 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
261
262 spin_lock_irqsave(<q_port->lock, flags);
263 __raw_writel(ASC_IRNCR_TIR, port->membase + LTQ_ASC_IRNCR);
264 spin_unlock_irqrestore(<q_port->lock, flags);
265 lqasc_start_tx(port);
266 return IRQ_HANDLED;
267}
268
269static irqreturn_t
270lqasc_err_int(int irq, void *_port)
271{
272 unsigned long flags;
273 struct uart_port *port = (struct uart_port *)_port;
274 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
275
276 spin_lock_irqsave(<q_port->lock, flags);
277 /* clear any pending interrupts */
278 asc_update_bits(0, ASCWHBSTATE_CLRPE | ASCWHBSTATE_CLRFE |
279 ASCWHBSTATE_CLRROE, port->membase + LTQ_ASC_WHBSTATE);
280 spin_unlock_irqrestore(<q_port->lock, flags);
281 return IRQ_HANDLED;
282}
283
284static irqreturn_t
285lqasc_rx_int(int irq, void *_port)
286{
287 unsigned long flags;
288 struct uart_port *port = (struct uart_port *)_port;
289 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
290
291 spin_lock_irqsave(<q_port->lock, flags);
292 __raw_writel(ASC_IRNCR_RIR, port->membase + LTQ_ASC_IRNCR);
293 lqasc_rx_chars(port);
294 spin_unlock_irqrestore(<q_port->lock, flags);
295 return IRQ_HANDLED;
296}
297
298static irqreturn_t lqasc_irq(int irq, void *p)
299{
300 unsigned long flags;
301 u32 stat;
302 struct uart_port *port = p;
303 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
304
305 spin_lock_irqsave(<q_port->lock, flags);
306 stat = readl(port->membase + LTQ_ASC_IRNCR);
307 spin_unlock_irqrestore(<q_port->lock, flags);
308 if (!(stat & ASC_IRNCR_MASK))
309 return IRQ_NONE;
310
311 if (stat & ASC_IRNCR_TIR)
312 lqasc_tx_int(irq, p);
313
314 if (stat & ASC_IRNCR_RIR)
315 lqasc_rx_int(irq, p);
316
317 if (stat & ASC_IRNCR_EIR)
318 lqasc_err_int(irq, p);
319
320 return IRQ_HANDLED;
321}
322
323static unsigned int
324lqasc_tx_empty(struct uart_port *port)
325{
326 int status;
327 status = __raw_readl(port->membase + LTQ_ASC_FSTAT) &
328 ASCFSTAT_TXFFLMASK;
329 return status ? 0 : TIOCSER_TEMT;
330}
331
332static unsigned int
333lqasc_get_mctrl(struct uart_port *port)
334{
335 return TIOCM_CTS | TIOCM_CAR | TIOCM_DSR;
336}
337
338static void
339lqasc_set_mctrl(struct uart_port *port, u_int mctrl)
340{
341}
342
343static void
344lqasc_break_ctl(struct uart_port *port, int break_state)
345{
346}
347
348static int
349lqasc_startup(struct uart_port *port)
350{
351 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
352 int retval;
353 unsigned long flags;
354
355 if (!IS_ERR(ltq_port->clk))
356 clk_prepare_enable(ltq_port->clk);
357 port->uartclk = clk_get_rate(ltq_port->freqclk);
358
359 spin_lock_irqsave(<q_port->lock, flags);
360 asc_update_bits(ASCCLC_DISS | ASCCLC_RMCMASK, (1 << ASCCLC_RMCOFFSET),
361 port->membase + LTQ_ASC_CLC);
362
363 __raw_writel(0, port->membase + LTQ_ASC_PISEL);
364 __raw_writel(
365 ((TXFIFO_FL << ASCTXFCON_TXFITLOFF) & ASCTXFCON_TXFITLMASK) |
366 ASCTXFCON_TXFEN | ASCTXFCON_TXFFLU,
367 port->membase + LTQ_ASC_TXFCON);
368 __raw_writel(
369 ((RXFIFO_FL << ASCRXFCON_RXFITLOFF) & ASCRXFCON_RXFITLMASK)
370 | ASCRXFCON_RXFEN | ASCRXFCON_RXFFLU,
371 port->membase + LTQ_ASC_RXFCON);
372 /* make sure other settings are written to hardware before
373 * setting enable bits
374 */
375 wmb();
376 asc_update_bits(0, ASCCON_M_8ASYNC | ASCCON_FEN | ASCCON_TOEN |
377 ASCCON_ROEN, port->membase + LTQ_ASC_CON);
378
379 spin_unlock_irqrestore(<q_port->lock, flags);
380
381 retval = ltq_port->soc->request_irq(port);
382 if (retval)
383 return retval;
384
385 __raw_writel(ASC_IRNREN_RX | ASC_IRNREN_ERR | ASC_IRNREN_TX,
386 port->membase + LTQ_ASC_IRNREN);
387 return retval;
388}
389
390static void
391lqasc_shutdown(struct uart_port *port)
392{
393 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
394 unsigned long flags;
395
396 ltq_port->soc->free_irq(port);
397
398 spin_lock_irqsave(<q_port->lock, flags);
399 __raw_writel(0, port->membase + LTQ_ASC_CON);
400 asc_update_bits(ASCRXFCON_RXFEN, ASCRXFCON_RXFFLU,
401 port->membase + LTQ_ASC_RXFCON);
402 asc_update_bits(ASCTXFCON_TXFEN, ASCTXFCON_TXFFLU,
403 port->membase + LTQ_ASC_TXFCON);
404 spin_unlock_irqrestore(<q_port->lock, flags);
405 if (!IS_ERR(ltq_port->clk))
406 clk_disable_unprepare(ltq_port->clk);
407}
408
409static void
410lqasc_set_termios(struct uart_port *port,
411 struct ktermios *new, struct ktermios *old)
412{
413 unsigned int cflag;
414 unsigned int iflag;
415 unsigned int divisor;
416 unsigned int baud;
417 unsigned int con = 0;
418 unsigned long flags;
419 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
420
421 cflag = new->c_cflag;
422 iflag = new->c_iflag;
423
424 switch (cflag & CSIZE) {
425 case CS7:
426 con = ASCCON_M_7ASYNC;
427 break;
428
429 case CS5:
430 case CS6:
431 default:
432 new->c_cflag &= ~ CSIZE;
433 new->c_cflag |= CS8;
434 con = ASCCON_M_8ASYNC;
435 break;
436 }
437
438 cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
439
440 if (cflag & CSTOPB)
441 con |= ASCCON_STP;
442
443 if (cflag & PARENB) {
444 if (!(cflag & PARODD))
445 con &= ~ASCCON_ODD;
446 else
447 con |= ASCCON_ODD;
448 }
449
450 port->read_status_mask = ASCSTATE_ROE;
451 if (iflag & INPCK)
452 port->read_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
453
454 port->ignore_status_mask = 0;
455 if (iflag & IGNPAR)
456 port->ignore_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
457
458 if (iflag & IGNBRK) {
459 /*
460 * If we're ignoring parity and break indicators,
461 * ignore overruns too (for real raw support).
462 */
463 if (iflag & IGNPAR)
464 port->ignore_status_mask |= ASCSTATE_ROE;
465 }
466
467 if ((cflag & CREAD) == 0)
468 port->ignore_status_mask |= UART_DUMMY_UER_RX;
469
470 /* set error signals - framing, parity and overrun, enable receiver */
471 con |= ASCCON_FEN | ASCCON_TOEN | ASCCON_ROEN;
472
473 spin_lock_irqsave(<q_port->lock, flags);
474
475 /* set up CON */
476 asc_update_bits(0, con, port->membase + LTQ_ASC_CON);
477
478 /* Set baud rate - take a divider of 2 into account */
479 baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
480 divisor = uart_get_divisor(port, baud);
481 divisor = divisor / 2 - 1;
482
483 /* disable the baudrate generator */
484 asc_update_bits(ASCCON_R, 0, port->membase + LTQ_ASC_CON);
485
486 /* make sure the fractional divider is off */
487 asc_update_bits(ASCCON_FDE, 0, port->membase + LTQ_ASC_CON);
488
489 /* set up to use divisor of 2 */
490 asc_update_bits(ASCCON_BRS, 0, port->membase + LTQ_ASC_CON);
491
492 /* now we can write the new baudrate into the register */
493 __raw_writel(divisor, port->membase + LTQ_ASC_BG);
494
495 /* turn the baudrate generator back on */
496 asc_update_bits(0, ASCCON_R, port->membase + LTQ_ASC_CON);
497
498 /* enable rx */
499 __raw_writel(ASCWHBSTATE_SETREN, port->membase + LTQ_ASC_WHBSTATE);
500
501 spin_unlock_irqrestore(<q_port->lock, flags);
502
503 /* Don't rewrite B0 */
504 if (tty_termios_baud_rate(new))
505 tty_termios_encode_baud_rate(new, baud, baud);
506
507 uart_update_timeout(port, cflag, baud);
508}
509
510static const char*
511lqasc_type(struct uart_port *port)
512{
513 if (port->type == PORT_LTQ_ASC)
514 return DRVNAME;
515 else
516 return NULL;
517}
518
519static void
520lqasc_release_port(struct uart_port *port)
521{
522 struct platform_device *pdev = to_platform_device(port->dev);
523
524 if (port->flags & UPF_IOREMAP) {
525 devm_iounmap(&pdev->dev, port->membase);
526 port->membase = NULL;
527 }
528}
529
530static int
531lqasc_request_port(struct uart_port *port)
532{
533 struct platform_device *pdev = to_platform_device(port->dev);
534 struct resource *res;
535 int size;
536
537 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
538 if (!res) {
539 dev_err(&pdev->dev, "cannot obtain I/O memory region");
540 return -ENODEV;
541 }
542 size = resource_size(res);
543
544 res = devm_request_mem_region(&pdev->dev, res->start,
545 size, dev_name(&pdev->dev));
546 if (!res) {
547 dev_err(&pdev->dev, "cannot request I/O memory region");
548 return -EBUSY;
549 }
550
551 if (port->flags & UPF_IOREMAP) {
552 port->membase = devm_ioremap(&pdev->dev,
553 port->mapbase, size);
554 if (port->membase == NULL)
555 return -ENOMEM;
556 }
557 return 0;
558}
559
560static void
561lqasc_config_port(struct uart_port *port, int flags)
562{
563 if (flags & UART_CONFIG_TYPE) {
564 port->type = PORT_LTQ_ASC;
565 lqasc_request_port(port);
566 }
567}
568
569static int
570lqasc_verify_port(struct uart_port *port,
571 struct serial_struct *ser)
572{
573 int ret = 0;
574 if (ser->type != PORT_UNKNOWN && ser->type != PORT_LTQ_ASC)
575 ret = -EINVAL;
576 if (ser->irq < 0 || ser->irq >= NR_IRQS)
577 ret = -EINVAL;
578 if (ser->baud_base < 9600)
579 ret = -EINVAL;
580 return ret;
581}
582
583static const struct uart_ops lqasc_pops = {
584 .tx_empty = lqasc_tx_empty,
585 .set_mctrl = lqasc_set_mctrl,
586 .get_mctrl = lqasc_get_mctrl,
587 .stop_tx = lqasc_stop_tx,
588 .start_tx = lqasc_start_tx,
589 .stop_rx = lqasc_stop_rx,
590 .break_ctl = lqasc_break_ctl,
591 .startup = lqasc_startup,
592 .shutdown = lqasc_shutdown,
593 .set_termios = lqasc_set_termios,
594 .type = lqasc_type,
595 .release_port = lqasc_release_port,
596 .request_port = lqasc_request_port,
597 .config_port = lqasc_config_port,
598 .verify_port = lqasc_verify_port,
599};
600
601#ifdef CONFIG_SERIAL_LANTIQ_CONSOLE
602static void
603lqasc_console_putchar(struct uart_port *port, int ch)
604{
605 int fifofree;
606
607 if (!port->membase)
608 return;
609
610 do {
611 fifofree = (__raw_readl(port->membase + LTQ_ASC_FSTAT)
612 & ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF;
613 } while (fifofree == 0);
614 writeb(ch, port->membase + LTQ_ASC_TBUF);
615}
616
617static void lqasc_serial_port_write(struct uart_port *port, const char *s,
618 u_int count)
619{
620 uart_console_write(port, s, count, lqasc_console_putchar);
621}
622
623static void
624lqasc_console_write(struct console *co, const char *s, u_int count)
625{
626 struct ltq_uart_port *ltq_port;
627 unsigned long flags;
628
629 if (co->index >= MAXPORTS)
630 return;
631
632 ltq_port = lqasc_port[co->index];
633 if (!ltq_port)
634 return;
635
636 spin_lock_irqsave(<q_port->lock, flags);
637 lqasc_serial_port_write(<q_port->port, s, count);
638 spin_unlock_irqrestore(<q_port->lock, flags);
639}
640
641static int __init
642lqasc_console_setup(struct console *co, char *options)
643{
644 struct ltq_uart_port *ltq_port;
645 struct uart_port *port;
646 int baud = 115200;
647 int bits = 8;
648 int parity = 'n';
649 int flow = 'n';
650
651 if (co->index >= MAXPORTS)
652 return -ENODEV;
653
654 ltq_port = lqasc_port[co->index];
655 if (!ltq_port)
656 return -ENODEV;
657
658 port = <q_port->port;
659
660 if (!IS_ERR(ltq_port->clk))
661 clk_prepare_enable(ltq_port->clk);
662
663 port->uartclk = clk_get_rate(ltq_port->freqclk);
664
665 if (options)
666 uart_parse_options(options, &baud, &parity, &bits, &flow);
667 return uart_set_options(port, co, baud, parity, bits, flow);
668}
669
670static struct console lqasc_console = {
671 .name = "ttyLTQ",
672 .write = lqasc_console_write,
673 .device = uart_console_device,
674 .setup = lqasc_console_setup,
675 .flags = CON_PRINTBUFFER,
676 .index = -1,
677 .data = &lqasc_reg,
678};
679
680static int __init
681lqasc_console_init(void)
682{
683 register_console(&lqasc_console);
684 return 0;
685}
686console_initcall(lqasc_console_init);
687
688static void lqasc_serial_early_console_write(struct console *co,
689 const char *s,
690 u_int count)
691{
692 struct earlycon_device *dev = co->data;
693
694 lqasc_serial_port_write(&dev->port, s, count);
695}
696
697static int __init
698lqasc_serial_early_console_setup(struct earlycon_device *device,
699 const char *opt)
700{
701 if (!device->port.membase)
702 return -ENODEV;
703
704 device->con->write = lqasc_serial_early_console_write;
705 return 0;
706}
707OF_EARLYCON_DECLARE(lantiq, "lantiq,asc", lqasc_serial_early_console_setup);
708OF_EARLYCON_DECLARE(lantiq, "intel,lgm-asc", lqasc_serial_early_console_setup);
709
710#define LANTIQ_SERIAL_CONSOLE (&lqasc_console)
711
712#else
713
714#define LANTIQ_SERIAL_CONSOLE NULL
715
716#endif /* CONFIG_SERIAL_LANTIQ_CONSOLE */
717
718static struct uart_driver lqasc_reg = {
719 .owner = THIS_MODULE,
720 .driver_name = DRVNAME,
721 .dev_name = "ttyLTQ",
722 .major = 0,
723 .minor = 0,
724 .nr = MAXPORTS,
725 .cons = LANTIQ_SERIAL_CONSOLE,
726};
727
728static int fetch_irq_lantiq(struct device *dev, struct ltq_uart_port *ltq_port)
729{
730 struct uart_port *port = <q_port->port;
731 struct resource irqres[3];
732 int ret;
733
734 ret = of_irq_to_resource_table(dev->of_node, irqres, 3);
735 if (ret != 3) {
736 dev_err(dev,
737 "failed to get IRQs for serial port\n");
738 return -ENODEV;
739 }
740 ltq_port->tx_irq = irqres[0].start;
741 ltq_port->rx_irq = irqres[1].start;
742 ltq_port->err_irq = irqres[2].start;
743 port->irq = irqres[0].start;
744
745 return 0;
746}
747
748static int request_irq_lantiq(struct uart_port *port)
749{
750 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
751 int retval;
752
753 retval = request_irq(ltq_port->tx_irq, lqasc_tx_int,
754 0, "asc_tx", port);
755 if (retval) {
756 dev_err(port->dev, "failed to request asc_tx\n");
757 return retval;
758 }
759
760 retval = request_irq(ltq_port->rx_irq, lqasc_rx_int,
761 0, "asc_rx", port);
762 if (retval) {
763 dev_err(port->dev, "failed to request asc_rx\n");
764 goto err1;
765 }
766
767 retval = request_irq(ltq_port->err_irq, lqasc_err_int,
768 0, "asc_err", port);
769 if (retval) {
770 dev_err(port->dev, "failed to request asc_err\n");
771 goto err2;
772 }
773 return 0;
774
775err2:
776 free_irq(ltq_port->rx_irq, port);
777err1:
778 free_irq(ltq_port->tx_irq, port);
779 return retval;
780}
781
782static void free_irq_lantiq(struct uart_port *port)
783{
784 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
785
786 free_irq(ltq_port->tx_irq, port);
787 free_irq(ltq_port->rx_irq, port);
788 free_irq(ltq_port->err_irq, port);
789}
790
791static int fetch_irq_intel(struct device *dev, struct ltq_uart_port *ltq_port)
792{
793 struct uart_port *port = <q_port->port;
794 int ret;
795
796 ret = of_irq_get(dev->of_node, 0);
797 if (ret < 0) {
798 dev_err(dev, "failed to fetch IRQ for serial port\n");
799 return ret;
800 }
801 ltq_port->common_irq = ret;
802 port->irq = ret;
803
804 return 0;
805}
806
807static int request_irq_intel(struct uart_port *port)
808{
809 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
810 int retval;
811
812 retval = request_irq(ltq_port->common_irq, lqasc_irq, 0,
813 "asc_irq", port);
814 if (retval)
815 dev_err(port->dev, "failed to request asc_irq\n");
816
817 return retval;
818}
819
820static void free_irq_intel(struct uart_port *port)
821{
822 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
823
824 free_irq(ltq_port->common_irq, port);
825}
826
827static int lqasc_probe(struct platform_device *pdev)
828{
829 struct device_node *node = pdev->dev.of_node;
830 struct ltq_uart_port *ltq_port;
831 struct uart_port *port;
832 struct resource *mmres;
833 int line;
834 int ret;
835
836 mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
837 if (!mmres) {
838 dev_err(&pdev->dev,
839 "failed to get memory for serial port\n");
840 return -ENODEV;
841 }
842
843 ltq_port = devm_kzalloc(&pdev->dev, sizeof(struct ltq_uart_port),
844 GFP_KERNEL);
845 if (!ltq_port)
846 return -ENOMEM;
847
848 port = <q_port->port;
849
850 ltq_port->soc = of_device_get_match_data(&pdev->dev);
851 ret = ltq_port->soc->fetch_irq(&pdev->dev, ltq_port);
852 if (ret)
853 return ret;
854
855 /* get serial id */
856 line = of_alias_get_id(node, "serial");
857 if (line < 0) {
858 if (IS_ENABLED(CONFIG_LANTIQ)) {
859 if (mmres->start == CPHYSADDR(LTQ_EARLY_ASC))
860 line = 0;
861 else
862 line = 1;
863 } else {
864 dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
865 line);
866 return line;
867 }
868 }
869
870 if (lqasc_port[line]) {
871 dev_err(&pdev->dev, "port %d already allocated\n", line);
872 return -EBUSY;
873 }
874
875 port->iotype = SERIAL_IO_MEM;
876 port->flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP;
877 port->ops = &lqasc_pops;
878 port->fifosize = 16;
879 port->type = PORT_LTQ_ASC;
880 port->line = line;
881 port->dev = &pdev->dev;
882 /* unused, just to be backward-compatible */
883 port->mapbase = mmres->start;
884
885 if (IS_ENABLED(CONFIG_LANTIQ) && !IS_ENABLED(CONFIG_COMMON_CLK))
886 ltq_port->freqclk = clk_get_fpi();
887 else
888 ltq_port->freqclk = devm_clk_get(&pdev->dev, "freq");
889
890
891 if (IS_ERR(ltq_port->freqclk)) {
892 pr_err("failed to get fpi clk\n");
893 return -ENOENT;
894 }
895
896 /* not all asc ports have clock gates, lets ignore the return code */
897 if (IS_ENABLED(CONFIG_LANTIQ) && !IS_ENABLED(CONFIG_COMMON_CLK))
898 ltq_port->clk = clk_get(&pdev->dev, NULL);
899 else
900 ltq_port->clk = devm_clk_get(&pdev->dev, "asc");
901
902 spin_lock_init(<q_port->lock);
903 lqasc_port[line] = ltq_port;
904 platform_set_drvdata(pdev, ltq_port);
905
906 ret = uart_add_one_port(&lqasc_reg, port);
907
908 return ret;
909}
910
911static int lqasc_remove(struct platform_device *pdev)
912{
913 struct uart_port *port = platform_get_drvdata(pdev);
914
915 return uart_remove_one_port(&lqasc_reg, port);
916}
917
918static const struct ltq_soc_data soc_data_lantiq = {
919 .fetch_irq = fetch_irq_lantiq,
920 .request_irq = request_irq_lantiq,
921 .free_irq = free_irq_lantiq,
922};
923
924static const struct ltq_soc_data soc_data_intel = {
925 .fetch_irq = fetch_irq_intel,
926 .request_irq = request_irq_intel,
927 .free_irq = free_irq_intel,
928};
929
930static const struct of_device_id ltq_asc_match[] = {
931 { .compatible = "lantiq,asc", .data = &soc_data_lantiq },
932 { .compatible = "intel,lgm-asc", .data = &soc_data_intel },
933 {},
934};
935MODULE_DEVICE_TABLE(of, ltq_asc_match);
936
937static struct platform_driver lqasc_driver = {
938 .probe = lqasc_probe,
939 .remove = lqasc_remove,
940 .driver = {
941 .name = DRVNAME,
942 .of_match_table = ltq_asc_match,
943 },
944};
945
946static int __init
947init_lqasc(void)
948{
949 int ret;
950
951 ret = uart_register_driver(&lqasc_reg);
952 if (ret != 0)
953 return ret;
954
955 ret = platform_driver_register(&lqasc_driver);
956 if (ret != 0)
957 uart_unregister_driver(&lqasc_reg);
958
959 return ret;
960}
961
962static void __exit exit_lqasc(void)
963{
964 platform_driver_unregister(&lqasc_driver);
965 uart_unregister_driver(&lqasc_reg);
966}
967
968module_init(init_lqasc);
969module_exit(exit_lqasc);
970
971MODULE_DESCRIPTION("Serial driver for Lantiq & Intel gateway SoCs");
972MODULE_LICENSE("GPL v2");
1/*
2 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License version 2 as published
6 * by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software
15 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
16 *
17 * Copyright (C) 2004 Infineon IFAP DC COM CPE
18 * Copyright (C) 2007 Felix Fietkau <nbd@openwrt.org>
19 * Copyright (C) 2007 John Crispin <blogic@openwrt.org>
20 * Copyright (C) 2010 Thomas Langer, <thomas.langer@lantiq.com>
21 */
22
23#include <linux/slab.h>
24#include <linux/ioport.h>
25#include <linux/init.h>
26#include <linux/console.h>
27#include <linux/sysrq.h>
28#include <linux/device.h>
29#include <linux/tty.h>
30#include <linux/tty_flip.h>
31#include <linux/serial_core.h>
32#include <linux/serial.h>
33#include <linux/of_platform.h>
34#include <linux/of_address.h>
35#include <linux/of_irq.h>
36#include <linux/io.h>
37#include <linux/clk.h>
38#include <linux/gpio.h>
39
40#include <lantiq_soc.h>
41
42#define PORT_LTQ_ASC 111
43#define MAXPORTS 2
44#define UART_DUMMY_UER_RX 1
45#define DRVNAME "lantiq,asc"
46#ifdef __BIG_ENDIAN
47#define LTQ_ASC_TBUF (0x0020 + 3)
48#define LTQ_ASC_RBUF (0x0024 + 3)
49#else
50#define LTQ_ASC_TBUF 0x0020
51#define LTQ_ASC_RBUF 0x0024
52#endif
53#define LTQ_ASC_FSTAT 0x0048
54#define LTQ_ASC_WHBSTATE 0x0018
55#define LTQ_ASC_STATE 0x0014
56#define LTQ_ASC_IRNCR 0x00F8
57#define LTQ_ASC_CLC 0x0000
58#define LTQ_ASC_ID 0x0008
59#define LTQ_ASC_PISEL 0x0004
60#define LTQ_ASC_TXFCON 0x0044
61#define LTQ_ASC_RXFCON 0x0040
62#define LTQ_ASC_CON 0x0010
63#define LTQ_ASC_BG 0x0050
64#define LTQ_ASC_IRNREN 0x00F4
65
66#define ASC_IRNREN_TX 0x1
67#define ASC_IRNREN_RX 0x2
68#define ASC_IRNREN_ERR 0x4
69#define ASC_IRNREN_TX_BUF 0x8
70#define ASC_IRNCR_TIR 0x1
71#define ASC_IRNCR_RIR 0x2
72#define ASC_IRNCR_EIR 0x4
73
74#define ASCOPT_CSIZE 0x3
75#define TXFIFO_FL 1
76#define RXFIFO_FL 1
77#define ASCCLC_DISS 0x2
78#define ASCCLC_RMCMASK 0x0000FF00
79#define ASCCLC_RMCOFFSET 8
80#define ASCCON_M_8ASYNC 0x0
81#define ASCCON_M_7ASYNC 0x2
82#define ASCCON_ODD 0x00000020
83#define ASCCON_STP 0x00000080
84#define ASCCON_BRS 0x00000100
85#define ASCCON_FDE 0x00000200
86#define ASCCON_R 0x00008000
87#define ASCCON_FEN 0x00020000
88#define ASCCON_ROEN 0x00080000
89#define ASCCON_TOEN 0x00100000
90#define ASCSTATE_PE 0x00010000
91#define ASCSTATE_FE 0x00020000
92#define ASCSTATE_ROE 0x00080000
93#define ASCSTATE_ANY (ASCSTATE_ROE|ASCSTATE_PE|ASCSTATE_FE)
94#define ASCWHBSTATE_CLRREN 0x00000001
95#define ASCWHBSTATE_SETREN 0x00000002
96#define ASCWHBSTATE_CLRPE 0x00000004
97#define ASCWHBSTATE_CLRFE 0x00000008
98#define ASCWHBSTATE_CLRROE 0x00000020
99#define ASCTXFCON_TXFEN 0x0001
100#define ASCTXFCON_TXFFLU 0x0002
101#define ASCTXFCON_TXFITLMASK 0x3F00
102#define ASCTXFCON_TXFITLOFF 8
103#define ASCRXFCON_RXFEN 0x0001
104#define ASCRXFCON_RXFFLU 0x0002
105#define ASCRXFCON_RXFITLMASK 0x3F00
106#define ASCRXFCON_RXFITLOFF 8
107#define ASCFSTAT_RXFFLMASK 0x003F
108#define ASCFSTAT_TXFFLMASK 0x3F00
109#define ASCFSTAT_TXFREEMASK 0x3F000000
110#define ASCFSTAT_TXFREEOFF 24
111
112static void lqasc_tx_chars(struct uart_port *port);
113static struct ltq_uart_port *lqasc_port[MAXPORTS];
114static struct uart_driver lqasc_reg;
115static DEFINE_SPINLOCK(ltq_asc_lock);
116
117struct ltq_uart_port {
118 struct uart_port port;
119 /* clock used to derive divider */
120 struct clk *fpiclk;
121 /* clock gating of the ASC core */
122 struct clk *clk;
123 unsigned int tx_irq;
124 unsigned int rx_irq;
125 unsigned int err_irq;
126};
127
128static inline struct
129ltq_uart_port *to_ltq_uart_port(struct uart_port *port)
130{
131 return container_of(port, struct ltq_uart_port, port);
132}
133
134static void
135lqasc_stop_tx(struct uart_port *port)
136{
137 return;
138}
139
140static void
141lqasc_start_tx(struct uart_port *port)
142{
143 unsigned long flags;
144 spin_lock_irqsave(<q_asc_lock, flags);
145 lqasc_tx_chars(port);
146 spin_unlock_irqrestore(<q_asc_lock, flags);
147 return;
148}
149
150static void
151lqasc_stop_rx(struct uart_port *port)
152{
153 ltq_w32(ASCWHBSTATE_CLRREN, port->membase + LTQ_ASC_WHBSTATE);
154}
155
156static int
157lqasc_rx_chars(struct uart_port *port)
158{
159 struct tty_port *tport = &port->state->port;
160 unsigned int ch = 0, rsr = 0, fifocnt;
161
162 fifocnt = ltq_r32(port->membase + LTQ_ASC_FSTAT) & ASCFSTAT_RXFFLMASK;
163 while (fifocnt--) {
164 u8 flag = TTY_NORMAL;
165 ch = ltq_r8(port->membase + LTQ_ASC_RBUF);
166 rsr = (ltq_r32(port->membase + LTQ_ASC_STATE)
167 & ASCSTATE_ANY) | UART_DUMMY_UER_RX;
168 tty_flip_buffer_push(tport);
169 port->icount.rx++;
170
171 /*
172 * Note that the error handling code is
173 * out of the main execution path
174 */
175 if (rsr & ASCSTATE_ANY) {
176 if (rsr & ASCSTATE_PE) {
177 port->icount.parity++;
178 ltq_w32_mask(0, ASCWHBSTATE_CLRPE,
179 port->membase + LTQ_ASC_WHBSTATE);
180 } else if (rsr & ASCSTATE_FE) {
181 port->icount.frame++;
182 ltq_w32_mask(0, ASCWHBSTATE_CLRFE,
183 port->membase + LTQ_ASC_WHBSTATE);
184 }
185 if (rsr & ASCSTATE_ROE) {
186 port->icount.overrun++;
187 ltq_w32_mask(0, ASCWHBSTATE_CLRROE,
188 port->membase + LTQ_ASC_WHBSTATE);
189 }
190
191 rsr &= port->read_status_mask;
192
193 if (rsr & ASCSTATE_PE)
194 flag = TTY_PARITY;
195 else if (rsr & ASCSTATE_FE)
196 flag = TTY_FRAME;
197 }
198
199 if ((rsr & port->ignore_status_mask) == 0)
200 tty_insert_flip_char(tport, ch, flag);
201
202 if (rsr & ASCSTATE_ROE)
203 /*
204 * Overrun is special, since it's reported
205 * immediately, and doesn't affect the current
206 * character
207 */
208 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
209 }
210
211 if (ch != 0)
212 tty_flip_buffer_push(tport);
213
214 return 0;
215}
216
217static void
218lqasc_tx_chars(struct uart_port *port)
219{
220 struct circ_buf *xmit = &port->state->xmit;
221 if (uart_tx_stopped(port)) {
222 lqasc_stop_tx(port);
223 return;
224 }
225
226 while (((ltq_r32(port->membase + LTQ_ASC_FSTAT) &
227 ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF) != 0) {
228 if (port->x_char) {
229 ltq_w8(port->x_char, port->membase + LTQ_ASC_TBUF);
230 port->icount.tx++;
231 port->x_char = 0;
232 continue;
233 }
234
235 if (uart_circ_empty(xmit))
236 break;
237
238 ltq_w8(port->state->xmit.buf[port->state->xmit.tail],
239 port->membase + LTQ_ASC_TBUF);
240 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
241 port->icount.tx++;
242 }
243
244 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
245 uart_write_wakeup(port);
246}
247
248static irqreturn_t
249lqasc_tx_int(int irq, void *_port)
250{
251 unsigned long flags;
252 struct uart_port *port = (struct uart_port *)_port;
253 spin_lock_irqsave(<q_asc_lock, flags);
254 ltq_w32(ASC_IRNCR_TIR, port->membase + LTQ_ASC_IRNCR);
255 spin_unlock_irqrestore(<q_asc_lock, flags);
256 lqasc_start_tx(port);
257 return IRQ_HANDLED;
258}
259
260static irqreturn_t
261lqasc_err_int(int irq, void *_port)
262{
263 unsigned long flags;
264 struct uart_port *port = (struct uart_port *)_port;
265 spin_lock_irqsave(<q_asc_lock, flags);
266 /* clear any pending interrupts */
267 ltq_w32_mask(0, ASCWHBSTATE_CLRPE | ASCWHBSTATE_CLRFE |
268 ASCWHBSTATE_CLRROE, port->membase + LTQ_ASC_WHBSTATE);
269 spin_unlock_irqrestore(<q_asc_lock, flags);
270 return IRQ_HANDLED;
271}
272
273static irqreturn_t
274lqasc_rx_int(int irq, void *_port)
275{
276 unsigned long flags;
277 struct uart_port *port = (struct uart_port *)_port;
278 spin_lock_irqsave(<q_asc_lock, flags);
279 ltq_w32(ASC_IRNCR_RIR, port->membase + LTQ_ASC_IRNCR);
280 lqasc_rx_chars(port);
281 spin_unlock_irqrestore(<q_asc_lock, flags);
282 return IRQ_HANDLED;
283}
284
285static unsigned int
286lqasc_tx_empty(struct uart_port *port)
287{
288 int status;
289 status = ltq_r32(port->membase + LTQ_ASC_FSTAT) & ASCFSTAT_TXFFLMASK;
290 return status ? 0 : TIOCSER_TEMT;
291}
292
293static unsigned int
294lqasc_get_mctrl(struct uart_port *port)
295{
296 return TIOCM_CTS | TIOCM_CAR | TIOCM_DSR;
297}
298
299static void
300lqasc_set_mctrl(struct uart_port *port, u_int mctrl)
301{
302}
303
304static void
305lqasc_break_ctl(struct uart_port *port, int break_state)
306{
307}
308
309static int
310lqasc_startup(struct uart_port *port)
311{
312 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
313 int retval;
314
315 if (!IS_ERR(ltq_port->clk))
316 clk_enable(ltq_port->clk);
317 port->uartclk = clk_get_rate(ltq_port->fpiclk);
318
319 ltq_w32_mask(ASCCLC_DISS | ASCCLC_RMCMASK, (1 << ASCCLC_RMCOFFSET),
320 port->membase + LTQ_ASC_CLC);
321
322 ltq_w32(0, port->membase + LTQ_ASC_PISEL);
323 ltq_w32(
324 ((TXFIFO_FL << ASCTXFCON_TXFITLOFF) & ASCTXFCON_TXFITLMASK) |
325 ASCTXFCON_TXFEN | ASCTXFCON_TXFFLU,
326 port->membase + LTQ_ASC_TXFCON);
327 ltq_w32(
328 ((RXFIFO_FL << ASCRXFCON_RXFITLOFF) & ASCRXFCON_RXFITLMASK)
329 | ASCRXFCON_RXFEN | ASCRXFCON_RXFFLU,
330 port->membase + LTQ_ASC_RXFCON);
331 /* make sure other settings are written to hardware before
332 * setting enable bits
333 */
334 wmb();
335 ltq_w32_mask(0, ASCCON_M_8ASYNC | ASCCON_FEN | ASCCON_TOEN |
336 ASCCON_ROEN, port->membase + LTQ_ASC_CON);
337
338 retval = request_irq(ltq_port->tx_irq, lqasc_tx_int,
339 0, "asc_tx", port);
340 if (retval) {
341 pr_err("failed to request lqasc_tx_int\n");
342 return retval;
343 }
344
345 retval = request_irq(ltq_port->rx_irq, lqasc_rx_int,
346 0, "asc_rx", port);
347 if (retval) {
348 pr_err("failed to request lqasc_rx_int\n");
349 goto err1;
350 }
351
352 retval = request_irq(ltq_port->err_irq, lqasc_err_int,
353 0, "asc_err", port);
354 if (retval) {
355 pr_err("failed to request lqasc_err_int\n");
356 goto err2;
357 }
358
359 ltq_w32(ASC_IRNREN_RX | ASC_IRNREN_ERR | ASC_IRNREN_TX,
360 port->membase + LTQ_ASC_IRNREN);
361 return 0;
362
363err2:
364 free_irq(ltq_port->rx_irq, port);
365err1:
366 free_irq(ltq_port->tx_irq, port);
367 return retval;
368}
369
370static void
371lqasc_shutdown(struct uart_port *port)
372{
373 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
374 free_irq(ltq_port->tx_irq, port);
375 free_irq(ltq_port->rx_irq, port);
376 free_irq(ltq_port->err_irq, port);
377
378 ltq_w32(0, port->membase + LTQ_ASC_CON);
379 ltq_w32_mask(ASCRXFCON_RXFEN, ASCRXFCON_RXFFLU,
380 port->membase + LTQ_ASC_RXFCON);
381 ltq_w32_mask(ASCTXFCON_TXFEN, ASCTXFCON_TXFFLU,
382 port->membase + LTQ_ASC_TXFCON);
383 if (!IS_ERR(ltq_port->clk))
384 clk_disable(ltq_port->clk);
385}
386
387static void
388lqasc_set_termios(struct uart_port *port,
389 struct ktermios *new, struct ktermios *old)
390{
391 unsigned int cflag;
392 unsigned int iflag;
393 unsigned int divisor;
394 unsigned int baud;
395 unsigned int con = 0;
396 unsigned long flags;
397
398 cflag = new->c_cflag;
399 iflag = new->c_iflag;
400
401 switch (cflag & CSIZE) {
402 case CS7:
403 con = ASCCON_M_7ASYNC;
404 break;
405
406 case CS5:
407 case CS6:
408 default:
409 new->c_cflag &= ~ CSIZE;
410 new->c_cflag |= CS8;
411 con = ASCCON_M_8ASYNC;
412 break;
413 }
414
415 cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
416
417 if (cflag & CSTOPB)
418 con |= ASCCON_STP;
419
420 if (cflag & PARENB) {
421 if (!(cflag & PARODD))
422 con &= ~ASCCON_ODD;
423 else
424 con |= ASCCON_ODD;
425 }
426
427 port->read_status_mask = ASCSTATE_ROE;
428 if (iflag & INPCK)
429 port->read_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
430
431 port->ignore_status_mask = 0;
432 if (iflag & IGNPAR)
433 port->ignore_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
434
435 if (iflag & IGNBRK) {
436 /*
437 * If we're ignoring parity and break indicators,
438 * ignore overruns too (for real raw support).
439 */
440 if (iflag & IGNPAR)
441 port->ignore_status_mask |= ASCSTATE_ROE;
442 }
443
444 if ((cflag & CREAD) == 0)
445 port->ignore_status_mask |= UART_DUMMY_UER_RX;
446
447 /* set error signals - framing, parity and overrun, enable receiver */
448 con |= ASCCON_FEN | ASCCON_TOEN | ASCCON_ROEN;
449
450 spin_lock_irqsave(<q_asc_lock, flags);
451
452 /* set up CON */
453 ltq_w32_mask(0, con, port->membase + LTQ_ASC_CON);
454
455 /* Set baud rate - take a divider of 2 into account */
456 baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
457 divisor = uart_get_divisor(port, baud);
458 divisor = divisor / 2 - 1;
459
460 /* disable the baudrate generator */
461 ltq_w32_mask(ASCCON_R, 0, port->membase + LTQ_ASC_CON);
462
463 /* make sure the fractional divider is off */
464 ltq_w32_mask(ASCCON_FDE, 0, port->membase + LTQ_ASC_CON);
465
466 /* set up to use divisor of 2 */
467 ltq_w32_mask(ASCCON_BRS, 0, port->membase + LTQ_ASC_CON);
468
469 /* now we can write the new baudrate into the register */
470 ltq_w32(divisor, port->membase + LTQ_ASC_BG);
471
472 /* turn the baudrate generator back on */
473 ltq_w32_mask(0, ASCCON_R, port->membase + LTQ_ASC_CON);
474
475 /* enable rx */
476 ltq_w32(ASCWHBSTATE_SETREN, port->membase + LTQ_ASC_WHBSTATE);
477
478 spin_unlock_irqrestore(<q_asc_lock, flags);
479
480 /* Don't rewrite B0 */
481 if (tty_termios_baud_rate(new))
482 tty_termios_encode_baud_rate(new, baud, baud);
483
484 uart_update_timeout(port, cflag, baud);
485}
486
487static const char*
488lqasc_type(struct uart_port *port)
489{
490 if (port->type == PORT_LTQ_ASC)
491 return DRVNAME;
492 else
493 return NULL;
494}
495
496static void
497lqasc_release_port(struct uart_port *port)
498{
499 struct platform_device *pdev = to_platform_device(port->dev);
500
501 if (port->flags & UPF_IOREMAP) {
502 devm_iounmap(&pdev->dev, port->membase);
503 port->membase = NULL;
504 }
505}
506
507static int
508lqasc_request_port(struct uart_port *port)
509{
510 struct platform_device *pdev = to_platform_device(port->dev);
511 struct resource *res;
512 int size;
513
514 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
515 if (!res) {
516 dev_err(&pdev->dev, "cannot obtain I/O memory region");
517 return -ENODEV;
518 }
519 size = resource_size(res);
520
521 res = devm_request_mem_region(&pdev->dev, res->start,
522 size, dev_name(&pdev->dev));
523 if (!res) {
524 dev_err(&pdev->dev, "cannot request I/O memory region");
525 return -EBUSY;
526 }
527
528 if (port->flags & UPF_IOREMAP) {
529 port->membase = devm_ioremap_nocache(&pdev->dev,
530 port->mapbase, size);
531 if (port->membase == NULL)
532 return -ENOMEM;
533 }
534 return 0;
535}
536
537static void
538lqasc_config_port(struct uart_port *port, int flags)
539{
540 if (flags & UART_CONFIG_TYPE) {
541 port->type = PORT_LTQ_ASC;
542 lqasc_request_port(port);
543 }
544}
545
546static int
547lqasc_verify_port(struct uart_port *port,
548 struct serial_struct *ser)
549{
550 int ret = 0;
551 if (ser->type != PORT_UNKNOWN && ser->type != PORT_LTQ_ASC)
552 ret = -EINVAL;
553 if (ser->irq < 0 || ser->irq >= NR_IRQS)
554 ret = -EINVAL;
555 if (ser->baud_base < 9600)
556 ret = -EINVAL;
557 return ret;
558}
559
560static struct uart_ops lqasc_pops = {
561 .tx_empty = lqasc_tx_empty,
562 .set_mctrl = lqasc_set_mctrl,
563 .get_mctrl = lqasc_get_mctrl,
564 .stop_tx = lqasc_stop_tx,
565 .start_tx = lqasc_start_tx,
566 .stop_rx = lqasc_stop_rx,
567 .break_ctl = lqasc_break_ctl,
568 .startup = lqasc_startup,
569 .shutdown = lqasc_shutdown,
570 .set_termios = lqasc_set_termios,
571 .type = lqasc_type,
572 .release_port = lqasc_release_port,
573 .request_port = lqasc_request_port,
574 .config_port = lqasc_config_port,
575 .verify_port = lqasc_verify_port,
576};
577
578static void
579lqasc_console_putchar(struct uart_port *port, int ch)
580{
581 int fifofree;
582
583 if (!port->membase)
584 return;
585
586 do {
587 fifofree = (ltq_r32(port->membase + LTQ_ASC_FSTAT)
588 & ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF;
589 } while (fifofree == 0);
590 ltq_w8(ch, port->membase + LTQ_ASC_TBUF);
591}
592
593
594static void
595lqasc_console_write(struct console *co, const char *s, u_int count)
596{
597 struct ltq_uart_port *ltq_port;
598 struct uart_port *port;
599 unsigned long flags;
600
601 if (co->index >= MAXPORTS)
602 return;
603
604 ltq_port = lqasc_port[co->index];
605 if (!ltq_port)
606 return;
607
608 port = <q_port->port;
609
610 spin_lock_irqsave(<q_asc_lock, flags);
611 uart_console_write(port, s, count, lqasc_console_putchar);
612 spin_unlock_irqrestore(<q_asc_lock, flags);
613}
614
615static int __init
616lqasc_console_setup(struct console *co, char *options)
617{
618 struct ltq_uart_port *ltq_port;
619 struct uart_port *port;
620 int baud = 115200;
621 int bits = 8;
622 int parity = 'n';
623 int flow = 'n';
624
625 if (co->index >= MAXPORTS)
626 return -ENODEV;
627
628 ltq_port = lqasc_port[co->index];
629 if (!ltq_port)
630 return -ENODEV;
631
632 port = <q_port->port;
633
634 if (!IS_ERR(ltq_port->clk))
635 clk_enable(ltq_port->clk);
636
637 port->uartclk = clk_get_rate(ltq_port->fpiclk);
638
639 if (options)
640 uart_parse_options(options, &baud, &parity, &bits, &flow);
641 return uart_set_options(port, co, baud, parity, bits, flow);
642}
643
644static struct console lqasc_console = {
645 .name = "ttyLTQ",
646 .write = lqasc_console_write,
647 .device = uart_console_device,
648 .setup = lqasc_console_setup,
649 .flags = CON_PRINTBUFFER,
650 .index = -1,
651 .data = &lqasc_reg,
652};
653
654static int __init
655lqasc_console_init(void)
656{
657 register_console(&lqasc_console);
658 return 0;
659}
660console_initcall(lqasc_console_init);
661
662static struct uart_driver lqasc_reg = {
663 .owner = THIS_MODULE,
664 .driver_name = DRVNAME,
665 .dev_name = "ttyLTQ",
666 .major = 0,
667 .minor = 0,
668 .nr = MAXPORTS,
669 .cons = &lqasc_console,
670};
671
672static int __init
673lqasc_probe(struct platform_device *pdev)
674{
675 struct device_node *node = pdev->dev.of_node;
676 struct ltq_uart_port *ltq_port;
677 struct uart_port *port;
678 struct resource *mmres, irqres[3];
679 int line = 0;
680 int ret;
681
682 mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
683 ret = of_irq_to_resource_table(node, irqres, 3);
684 if (!mmres || (ret != 3)) {
685 dev_err(&pdev->dev,
686 "failed to get memory/irq for serial port\n");
687 return -ENODEV;
688 }
689
690 /* check if this is the console port */
691 if (mmres->start != CPHYSADDR(LTQ_EARLY_ASC))
692 line = 1;
693
694 if (lqasc_port[line]) {
695 dev_err(&pdev->dev, "port %d already allocated\n", line);
696 return -EBUSY;
697 }
698
699 ltq_port = devm_kzalloc(&pdev->dev, sizeof(struct ltq_uart_port),
700 GFP_KERNEL);
701 if (!ltq_port)
702 return -ENOMEM;
703
704 port = <q_port->port;
705
706 port->iotype = SERIAL_IO_MEM;
707 port->flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP;
708 port->ops = &lqasc_pops;
709 port->fifosize = 16;
710 port->type = PORT_LTQ_ASC,
711 port->line = line;
712 port->dev = &pdev->dev;
713 /* unused, just to be backward-compatible */
714 port->irq = irqres[0].start;
715 port->mapbase = mmres->start;
716
717 ltq_port->fpiclk = clk_get_fpi();
718 if (IS_ERR(ltq_port->fpiclk)) {
719 pr_err("failed to get fpi clk\n");
720 return -ENOENT;
721 }
722
723 /* not all asc ports have clock gates, lets ignore the return code */
724 ltq_port->clk = clk_get(&pdev->dev, NULL);
725
726 ltq_port->tx_irq = irqres[0].start;
727 ltq_port->rx_irq = irqres[1].start;
728 ltq_port->err_irq = irqres[2].start;
729
730 lqasc_port[line] = ltq_port;
731 platform_set_drvdata(pdev, ltq_port);
732
733 ret = uart_add_one_port(&lqasc_reg, port);
734
735 return ret;
736}
737
738static const struct of_device_id ltq_asc_match[] = {
739 { .compatible = DRVNAME },
740 {},
741};
742
743static struct platform_driver lqasc_driver = {
744 .driver = {
745 .name = DRVNAME,
746 .of_match_table = ltq_asc_match,
747 },
748};
749
750int __init
751init_lqasc(void)
752{
753 int ret;
754
755 ret = uart_register_driver(&lqasc_reg);
756 if (ret != 0)
757 return ret;
758
759 ret = platform_driver_probe(&lqasc_driver, lqasc_probe);
760 if (ret != 0)
761 uart_unregister_driver(&lqasc_reg);
762
763 return ret;
764}
765device_initcall(init_lqasc);