Loading...
1// SPDX-License-Identifier: GPL-2.0
2#include <dt-bindings/clock/tegra30-car.h>
3#include <dt-bindings/gpio/tegra-gpio.h>
4#include <dt-bindings/memory/tegra30-mc.h>
5#include <dt-bindings/pinctrl/pinctrl-tegra.h>
6#include <dt-bindings/interrupt-controller/arm-gic.h>
7#include <dt-bindings/soc/tegra-pmc.h>
8
9#include "tegra30-peripherals-opp.dtsi"
10
11/ {
12 compatible = "nvidia,tegra30";
13 interrupt-parent = <&lic>;
14 #address-cells = <1>;
15 #size-cells = <1>;
16
17 memory@80000000 {
18 device_type = "memory";
19 reg = <0x80000000 0x0>;
20 };
21
22 pcie@3000 {
23 compatible = "nvidia,tegra30-pcie";
24 device_type = "pci";
25 reg = <0x00003000 0x00000800>, /* PADS registers */
26 <0x00003800 0x00000200>, /* AFI registers */
27 <0x10000000 0x10000000>; /* configuration space */
28 reg-names = "pads", "afi", "cs";
29 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
30 <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
31 interrupt-names = "intr", "msi";
32
33 #interrupt-cells = <1>;
34 interrupt-map-mask = <0 0 0 0>;
35 interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
36
37 bus-range = <0x00 0xff>;
38 #address-cells = <3>;
39 #size-cells = <2>;
40
41 ranges = <0x02000000 0 0x00000000 0x00000000 0 0x00001000>, /* port 0 configuration space */
42 <0x02000000 0 0x00001000 0x00001000 0 0x00001000>, /* port 1 configuration space */
43 <0x02000000 0 0x00004000 0x00004000 0 0x00001000>, /* port 2 configuration space */
44 <0x01000000 0 0 0x02000000 0 0x00010000>, /* downstream I/O */
45 <0x02000000 0 0x20000000 0x20000000 0 0x08000000>, /* non-prefetchable memory */
46 <0x42000000 0 0x28000000 0x28000000 0 0x18000000>; /* prefetchable memory */
47
48 clocks = <&tegra_car TEGRA30_CLK_PCIE>,
49 <&tegra_car TEGRA30_CLK_AFI>,
50 <&tegra_car TEGRA30_CLK_PLL_E>,
51 <&tegra_car TEGRA30_CLK_CML0>;
52 clock-names = "pex", "afi", "pll_e", "cml";
53 resets = <&tegra_car 70>,
54 <&tegra_car 72>,
55 <&tegra_car 74>;
56 reset-names = "pex", "afi", "pcie_x";
57 status = "disabled";
58
59 pci@1,0 {
60 device_type = "pci";
61 assigned-addresses = <0x82000800 0 0x00000000 0 0x1000>;
62 reg = <0x000800 0 0 0 0>;
63 bus-range = <0x00 0xff>;
64 status = "disabled";
65
66 #address-cells = <3>;
67 #size-cells = <2>;
68 ranges;
69
70 nvidia,num-lanes = <2>;
71 };
72
73 pci@2,0 {
74 device_type = "pci";
75 assigned-addresses = <0x82001000 0 0x00001000 0 0x1000>;
76 reg = <0x001000 0 0 0 0>;
77 bus-range = <0x00 0xff>;
78 status = "disabled";
79
80 #address-cells = <3>;
81 #size-cells = <2>;
82 ranges;
83
84 nvidia,num-lanes = <2>;
85 };
86
87 pci@3,0 {
88 device_type = "pci";
89 assigned-addresses = <0x82001800 0 0x00004000 0 0x1000>;
90 reg = <0x001800 0 0 0 0>;
91 bus-range = <0x00 0xff>;
92 status = "disabled";
93
94 #address-cells = <3>;
95 #size-cells = <2>;
96 ranges;
97
98 nvidia,num-lanes = <2>;
99 };
100 };
101
102 sram@40000000 {
103 compatible = "mmio-sram";
104 reg = <0x40000000 0x40000>;
105 #address-cells = <1>;
106 #size-cells = <1>;
107 ranges = <0 0x40000000 0x40000>;
108
109 vde_pool: sram@400 {
110 reg = <0x400 0x3fc00>;
111 pool;
112 };
113 };
114
115 host1x@50000000 {
116 compatible = "nvidia,tegra30-host1x";
117 reg = <0x50000000 0x00024000>;
118 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
119 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
120 interrupt-names = "syncpt", "host1x";
121 clocks = <&tegra_car TEGRA30_CLK_HOST1X>;
122 clock-names = "host1x";
123 resets = <&tegra_car 28>;
124 reset-names = "host1x";
125 iommus = <&mc TEGRA_SWGROUP_HC>;
126
127 #address-cells = <1>;
128 #size-cells = <1>;
129
130 ranges = <0x54000000 0x54000000 0x04000000>;
131
132 mpe@54040000 {
133 compatible = "nvidia,tegra30-mpe";
134 reg = <0x54040000 0x00040000>;
135 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
136 clocks = <&tegra_car TEGRA30_CLK_MPE>;
137 resets = <&tegra_car 60>;
138 reset-names = "mpe";
139
140 iommus = <&mc TEGRA_SWGROUP_MPE>;
141 };
142
143 vi@54080000 {
144 compatible = "nvidia,tegra30-vi";
145 reg = <0x54080000 0x00040000>;
146 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
147 clocks = <&tegra_car TEGRA30_CLK_VI>;
148 resets = <&tegra_car 20>;
149 reset-names = "vi";
150
151 iommus = <&mc TEGRA_SWGROUP_VI>;
152 };
153
154 epp@540c0000 {
155 compatible = "nvidia,tegra30-epp";
156 reg = <0x540c0000 0x00040000>;
157 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
158 clocks = <&tegra_car TEGRA30_CLK_EPP>;
159 resets = <&tegra_car 19>;
160 reset-names = "epp";
161
162 iommus = <&mc TEGRA_SWGROUP_EPP>;
163 };
164
165 isp@54100000 {
166 compatible = "nvidia,tegra30-isp";
167 reg = <0x54100000 0x00040000>;
168 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
169 clocks = <&tegra_car TEGRA30_CLK_ISP>;
170 resets = <&tegra_car 23>;
171 reset-names = "isp";
172
173 iommus = <&mc TEGRA_SWGROUP_ISP>;
174 };
175
176 gr2d@54140000 {
177 compatible = "nvidia,tegra30-gr2d";
178 reg = <0x54140000 0x00040000>;
179 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
180 clocks = <&tegra_car TEGRA30_CLK_GR2D>;
181 resets = <&tegra_car 21>;
182 reset-names = "2d";
183
184 iommus = <&mc TEGRA_SWGROUP_G2>;
185 };
186
187 gr3d@54180000 {
188 compatible = "nvidia,tegra30-gr3d";
189 reg = <0x54180000 0x00040000>;
190 clocks = <&tegra_car TEGRA30_CLK_GR3D>,
191 <&tegra_car TEGRA30_CLK_GR3D2>;
192 clock-names = "3d", "3d2";
193 resets = <&tegra_car 24>,
194 <&tegra_car 98>;
195 reset-names = "3d", "3d2";
196
197 iommus = <&mc TEGRA_SWGROUP_NV>,
198 <&mc TEGRA_SWGROUP_NV2>;
199 };
200
201 dc@54200000 {
202 compatible = "nvidia,tegra30-dc";
203 reg = <0x54200000 0x00040000>;
204 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
205 clocks = <&tegra_car TEGRA30_CLK_DISP1>,
206 <&tegra_car TEGRA30_CLK_PLL_P>;
207 clock-names = "dc", "parent";
208 resets = <&tegra_car 27>;
209 reset-names = "dc";
210
211 iommus = <&mc TEGRA_SWGROUP_DC>;
212
213 nvidia,head = <0>;
214
215 interconnects = <&mc TEGRA30_MC_DISPLAY0A &emc>,
216 <&mc TEGRA30_MC_DISPLAY0B &emc>,
217 <&mc TEGRA30_MC_DISPLAY1B &emc>,
218 <&mc TEGRA30_MC_DISPLAY0C &emc>,
219 <&mc TEGRA30_MC_DISPLAYHC &emc>;
220 interconnect-names = "wina",
221 "winb",
222 "winb-vfilter",
223 "winc",
224 "cursor";
225
226 rgb {
227 status = "disabled";
228 };
229 };
230
231 dc@54240000 {
232 compatible = "nvidia,tegra30-dc";
233 reg = <0x54240000 0x00040000>;
234 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
235 clocks = <&tegra_car TEGRA30_CLK_DISP2>,
236 <&tegra_car TEGRA30_CLK_PLL_P>;
237 clock-names = "dc", "parent";
238 resets = <&tegra_car 26>;
239 reset-names = "dc";
240
241 iommus = <&mc TEGRA_SWGROUP_DCB>;
242
243 nvidia,head = <1>;
244
245 interconnects = <&mc TEGRA30_MC_DISPLAY0AB &emc>,
246 <&mc TEGRA30_MC_DISPLAY0BB &emc>,
247 <&mc TEGRA30_MC_DISPLAY1BB &emc>,
248 <&mc TEGRA30_MC_DISPLAY0CB &emc>,
249 <&mc TEGRA30_MC_DISPLAYHCB &emc>;
250 interconnect-names = "wina",
251 "winb",
252 "winb-vfilter",
253 "winc",
254 "cursor";
255
256 rgb {
257 status = "disabled";
258 };
259 };
260
261 hdmi@54280000 {
262 compatible = "nvidia,tegra30-hdmi";
263 reg = <0x54280000 0x00040000>;
264 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
265 clocks = <&tegra_car TEGRA30_CLK_HDMI>,
266 <&tegra_car TEGRA30_CLK_PLL_D2_OUT0>;
267 clock-names = "hdmi", "parent";
268 resets = <&tegra_car 51>;
269 reset-names = "hdmi";
270 status = "disabled";
271 };
272
273 tvo@542c0000 {
274 compatible = "nvidia,tegra30-tvo";
275 reg = <0x542c0000 0x00040000>;
276 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
277 clocks = <&tegra_car TEGRA30_CLK_TVO>;
278 status = "disabled";
279 };
280
281 dsi@54300000 {
282 compatible = "nvidia,tegra30-dsi";
283 reg = <0x54300000 0x00040000>;
284 clocks = <&tegra_car TEGRA30_CLK_DSIA>,
285 <&tegra_car TEGRA30_CLK_PLL_D_OUT0>;
286 clock-names = "dsi", "parent";
287 resets = <&tegra_car 48>;
288 reset-names = "dsi";
289 status = "disabled";
290 };
291
292 dsi@54400000 {
293 compatible = "nvidia,tegra30-dsi";
294 reg = <0x54400000 0x00040000>;
295 clocks = <&tegra_car TEGRA30_CLK_DSIB>,
296 <&tegra_car TEGRA30_CLK_PLL_D_OUT0>;
297 clock-names = "dsi", "parent";
298 resets = <&tegra_car 84>;
299 reset-names = "dsi";
300 status = "disabled";
301 };
302 };
303
304 timer@50040600 {
305 compatible = "arm,cortex-a9-twd-timer";
306 reg = <0x50040600 0x20>;
307 interrupt-parent = <&intc>;
308 interrupts = <GIC_PPI 13
309 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
310 clocks = <&tegra_car TEGRA30_CLK_TWD>;
311 };
312
313 intc: interrupt-controller@50041000 {
314 compatible = "arm,cortex-a9-gic";
315 reg = <0x50041000 0x1000>,
316 <0x50040100 0x0100>;
317 interrupt-controller;
318 #interrupt-cells = <3>;
319 interrupt-parent = <&intc>;
320 };
321
322 cache-controller@50043000 {
323 compatible = "arm,pl310-cache";
324 reg = <0x50043000 0x1000>;
325 arm,data-latency = <6 6 2>;
326 arm,tag-latency = <5 5 2>;
327 cache-unified;
328 cache-level = <2>;
329 };
330
331 lic: interrupt-controller@60004000 {
332 compatible = "nvidia,tegra30-ictlr";
333 reg = <0x60004000 0x100>,
334 <0x60004100 0x50>,
335 <0x60004200 0x50>,
336 <0x60004300 0x50>,
337 <0x60004400 0x50>;
338 interrupt-controller;
339 #interrupt-cells = <3>;
340 interrupt-parent = <&intc>;
341 };
342
343 timer@60005000 {
344 compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
345 reg = <0x60005000 0x400>;
346 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
347 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
348 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
349 <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
350 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
351 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
352 clocks = <&tegra_car TEGRA30_CLK_TIMER>;
353 };
354
355 tegra_car: clock@60006000 {
356 compatible = "nvidia,tegra30-car";
357 reg = <0x60006000 0x1000>;
358 #clock-cells = <1>;
359 #reset-cells = <1>;
360 };
361
362 flow-controller@60007000 {
363 compatible = "nvidia,tegra30-flowctrl";
364 reg = <0x60007000 0x1000>;
365 };
366
367 apbdma: dma@6000a000 {
368 compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
369 reg = <0x6000a000 0x1400>;
370 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
371 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
372 <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
373 <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
374 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
375 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
376 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
377 <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
378 <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
379 <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
380 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
381 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
382 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
383 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
384 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
385 <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
386 <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
387 <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
388 <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
389 <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
390 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
391 <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
392 <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
393 <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
394 <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
395 <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
396 <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
397 <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
398 <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
399 <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
400 <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
401 <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
402 clocks = <&tegra_car TEGRA30_CLK_APBDMA>;
403 resets = <&tegra_car 34>;
404 reset-names = "dma";
405 #dma-cells = <1>;
406 };
407
408 ahb: ahb@6000c000 {
409 compatible = "nvidia,tegra30-ahb";
410 reg = <0x6000c000 0x150>; /* AHB Arbitration + Gizmo Controller */
411 };
412
413 actmon: actmon@6000c800 {
414 compatible = "nvidia,tegra30-actmon";
415 reg = <0x6000c800 0x400>;
416 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
417 clocks = <&tegra_car TEGRA30_CLK_ACTMON>,
418 <&tegra_car TEGRA30_CLK_EMC>;
419 clock-names = "actmon", "emc";
420 resets = <&tegra_car TEGRA30_CLK_ACTMON>;
421 reset-names = "actmon";
422 operating-points-v2 = <&emc_bw_dfs_opp_table>;
423 interconnects = <&mc TEGRA30_MC_MPCORER &emc>;
424 interconnect-names = "cpu-read";
425 #cooling-cells = <2>;
426 };
427
428 gpio: gpio@6000d000 {
429 compatible = "nvidia,tegra30-gpio";
430 reg = <0x6000d000 0x1000>;
431 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
432 <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
433 <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
434 <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
435 <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
436 <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
437 <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
438 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
439 #gpio-cells = <2>;
440 gpio-controller;
441 #interrupt-cells = <2>;
442 interrupt-controller;
443 /*
444 gpio-ranges = <&pinmux 0 0 248>;
445 */
446 };
447
448 vde@6001a000 {
449 compatible = "nvidia,tegra30-vde", "nvidia,tegra20-vde";
450 reg = <0x6001a000 0x1000>, /* Syntax Engine */
451 <0x6001b000 0x1000>, /* Video Bitstream Engine */
452 <0x6001c000 0x100>, /* Macroblock Engine */
453 <0x6001c200 0x100>, /* Post-processing Engine */
454 <0x6001c400 0x100>, /* Motion Compensation Engine */
455 <0x6001c600 0x100>, /* Transform Engine */
456 <0x6001c800 0x100>, /* Pixel prediction block */
457 <0x6001ca00 0x100>, /* Video DMA */
458 <0x6001d800 0x400>; /* Video frame controls */
459 reg-names = "sxe", "bsev", "mbe", "ppe", "mce",
460 "tfe", "ppb", "vdma", "frameid";
461 iram = <&vde_pool>; /* IRAM region */
462 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, /* Sync token interrupt */
463 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>, /* BSE-V interrupt */
464 <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; /* SXE interrupt */
465 interrupt-names = "sync-token", "bsev", "sxe";
466 clocks = <&tegra_car TEGRA30_CLK_VDE>;
467 reset-names = "vde", "mc";
468 resets = <&tegra_car 61>, <&mc TEGRA30_MC_RESET_VDE>;
469 iommus = <&mc TEGRA_SWGROUP_VDE>;
470 };
471
472 apbmisc@70000800 {
473 compatible = "nvidia,tegra30-apbmisc", "nvidia,tegra20-apbmisc";
474 reg = <0x70000800 0x64>, /* Chip revision */
475 <0x70000008 0x04>; /* Strapping options */
476 };
477
478 pinmux: pinmux@70000868 {
479 compatible = "nvidia,tegra30-pinmux";
480 reg = <0x70000868 0x0d4>, /* Pad control registers */
481 <0x70003000 0x3e4>; /* Mux registers */
482 };
483
484 /*
485 * There are two serial driver i.e. 8250 based simple serial
486 * driver and APB DMA based serial driver for higher baudrate
487 * and performace. To enable the 8250 based driver, the compatible
488 * is "nvidia,tegra30-uart", "nvidia,tegra20-uart" and to enable
489 * the APB DMA based serial driver, the compatible is
490 * "nvidia,tegra30-hsuart", "nvidia,tegra20-hsuart".
491 */
492 uarta: serial@70006000 {
493 compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
494 reg = <0x70006000 0x40>;
495 reg-shift = <2>;
496 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
497 clocks = <&tegra_car TEGRA30_CLK_UARTA>;
498 resets = <&tegra_car 6>;
499 reset-names = "serial";
500 dmas = <&apbdma 8>, <&apbdma 8>;
501 dma-names = "rx", "tx";
502 status = "disabled";
503 };
504
505 uartb: serial@70006040 {
506 compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
507 reg = <0x70006040 0x40>;
508 reg-shift = <2>;
509 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
510 clocks = <&tegra_car TEGRA30_CLK_UARTB>;
511 resets = <&tegra_car 7>;
512 reset-names = "serial";
513 dmas = <&apbdma 9>, <&apbdma 9>;
514 dma-names = "rx", "tx";
515 status = "disabled";
516 };
517
518 uartc: serial@70006200 {
519 compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
520 reg = <0x70006200 0x100>;
521 reg-shift = <2>;
522 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
523 clocks = <&tegra_car TEGRA30_CLK_UARTC>;
524 resets = <&tegra_car 55>;
525 reset-names = "serial";
526 dmas = <&apbdma 10>, <&apbdma 10>;
527 dma-names = "rx", "tx";
528 status = "disabled";
529 };
530
531 uartd: serial@70006300 {
532 compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
533 reg = <0x70006300 0x100>;
534 reg-shift = <2>;
535 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
536 clocks = <&tegra_car TEGRA30_CLK_UARTD>;
537 resets = <&tegra_car 65>;
538 reset-names = "serial";
539 dmas = <&apbdma 19>, <&apbdma 19>;
540 dma-names = "rx", "tx";
541 status = "disabled";
542 };
543
544 uarte: serial@70006400 {
545 compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
546 reg = <0x70006400 0x100>;
547 reg-shift = <2>;
548 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
549 clocks = <&tegra_car TEGRA30_CLK_UARTE>;
550 resets = <&tegra_car 66>;
551 reset-names = "serial";
552 dmas = <&apbdma 20>, <&apbdma 20>;
553 dma-names = "rx", "tx";
554 status = "disabled";
555 };
556
557 gmi@70009000 {
558 compatible = "nvidia,tegra30-gmi";
559 reg = <0x70009000 0x1000>;
560 #address-cells = <2>;
561 #size-cells = <1>;
562 ranges = <0 0 0x48000000 0x7ffffff>;
563 clocks = <&tegra_car TEGRA30_CLK_NOR>;
564 clock-names = "gmi";
565 resets = <&tegra_car 42>;
566 reset-names = "gmi";
567 status = "disabled";
568 };
569
570 pwm: pwm@7000a000 {
571 compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
572 reg = <0x7000a000 0x100>;
573 #pwm-cells = <2>;
574 clocks = <&tegra_car TEGRA30_CLK_PWM>;
575 resets = <&tegra_car 17>;
576 reset-names = "pwm";
577 status = "disabled";
578 };
579
580 rtc@7000e000 {
581 compatible = "nvidia,tegra30-rtc", "nvidia,tegra20-rtc";
582 reg = <0x7000e000 0x100>;
583 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
584 clocks = <&tegra_car TEGRA30_CLK_RTC>;
585 };
586
587 i2c@7000c000 {
588 compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
589 reg = <0x7000c000 0x100>;
590 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
591 #address-cells = <1>;
592 #size-cells = <0>;
593 clocks = <&tegra_car TEGRA30_CLK_I2C1>,
594 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
595 clock-names = "div-clk", "fast-clk";
596 resets = <&tegra_car 12>;
597 reset-names = "i2c";
598 dmas = <&apbdma 21>, <&apbdma 21>;
599 dma-names = "rx", "tx";
600 status = "disabled";
601 };
602
603 i2c@7000c400 {
604 compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
605 reg = <0x7000c400 0x100>;
606 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
607 #address-cells = <1>;
608 #size-cells = <0>;
609 clocks = <&tegra_car TEGRA30_CLK_I2C2>,
610 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
611 clock-names = "div-clk", "fast-clk";
612 resets = <&tegra_car 54>;
613 reset-names = "i2c";
614 dmas = <&apbdma 22>, <&apbdma 22>;
615 dma-names = "rx", "tx";
616 status = "disabled";
617 };
618
619 i2c@7000c500 {
620 compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
621 reg = <0x7000c500 0x100>;
622 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
623 #address-cells = <1>;
624 #size-cells = <0>;
625 clocks = <&tegra_car TEGRA30_CLK_I2C3>,
626 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
627 clock-names = "div-clk", "fast-clk";
628 resets = <&tegra_car 67>;
629 reset-names = "i2c";
630 dmas = <&apbdma 23>, <&apbdma 23>;
631 dma-names = "rx", "tx";
632 status = "disabled";
633 };
634
635 i2c@7000c700 {
636 compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
637 reg = <0x7000c700 0x100>;
638 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
639 #address-cells = <1>;
640 #size-cells = <0>;
641 clocks = <&tegra_car TEGRA30_CLK_I2C4>,
642 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
643 resets = <&tegra_car 103>;
644 reset-names = "i2c";
645 clock-names = "div-clk", "fast-clk";
646 dmas = <&apbdma 26>, <&apbdma 26>;
647 dma-names = "rx", "tx";
648 status = "disabled";
649 };
650
651 i2c@7000d000 {
652 compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
653 reg = <0x7000d000 0x100>;
654 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
655 #address-cells = <1>;
656 #size-cells = <0>;
657 clocks = <&tegra_car TEGRA30_CLK_I2C5>,
658 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
659 clock-names = "div-clk", "fast-clk";
660 resets = <&tegra_car 47>;
661 reset-names = "i2c";
662 dmas = <&apbdma 24>, <&apbdma 24>;
663 dma-names = "rx", "tx";
664 status = "disabled";
665 };
666
667 spi@7000d400 {
668 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
669 reg = <0x7000d400 0x200>;
670 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
671 #address-cells = <1>;
672 #size-cells = <0>;
673 clocks = <&tegra_car TEGRA30_CLK_SBC1>;
674 resets = <&tegra_car 41>;
675 reset-names = "spi";
676 dmas = <&apbdma 15>, <&apbdma 15>;
677 dma-names = "rx", "tx";
678 status = "disabled";
679 };
680
681 spi@7000d600 {
682 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
683 reg = <0x7000d600 0x200>;
684 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
685 #address-cells = <1>;
686 #size-cells = <0>;
687 clocks = <&tegra_car TEGRA30_CLK_SBC2>;
688 resets = <&tegra_car 44>;
689 reset-names = "spi";
690 dmas = <&apbdma 16>, <&apbdma 16>;
691 dma-names = "rx", "tx";
692 status = "disabled";
693 };
694
695 spi@7000d800 {
696 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
697 reg = <0x7000d800 0x200>;
698 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
699 #address-cells = <1>;
700 #size-cells = <0>;
701 clocks = <&tegra_car TEGRA30_CLK_SBC3>;
702 resets = <&tegra_car 46>;
703 reset-names = "spi";
704 dmas = <&apbdma 17>, <&apbdma 17>;
705 dma-names = "rx", "tx";
706 status = "disabled";
707 };
708
709 spi@7000da00 {
710 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
711 reg = <0x7000da00 0x200>;
712 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
713 #address-cells = <1>;
714 #size-cells = <0>;
715 clocks = <&tegra_car TEGRA30_CLK_SBC4>;
716 resets = <&tegra_car 68>;
717 reset-names = "spi";
718 dmas = <&apbdma 18>, <&apbdma 18>;
719 dma-names = "rx", "tx";
720 status = "disabled";
721 };
722
723 spi@7000dc00 {
724 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
725 reg = <0x7000dc00 0x200>;
726 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
727 #address-cells = <1>;
728 #size-cells = <0>;
729 clocks = <&tegra_car TEGRA30_CLK_SBC5>;
730 resets = <&tegra_car 104>;
731 reset-names = "spi";
732 dmas = <&apbdma 27>, <&apbdma 27>;
733 dma-names = "rx", "tx";
734 status = "disabled";
735 };
736
737 spi@7000de00 {
738 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
739 reg = <0x7000de00 0x200>;
740 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
741 #address-cells = <1>;
742 #size-cells = <0>;
743 clocks = <&tegra_car TEGRA30_CLK_SBC6>;
744 resets = <&tegra_car 106>;
745 reset-names = "spi";
746 dmas = <&apbdma 28>, <&apbdma 28>;
747 dma-names = "rx", "tx";
748 status = "disabled";
749 };
750
751 kbc@7000e200 {
752 compatible = "nvidia,tegra30-kbc", "nvidia,tegra20-kbc";
753 reg = <0x7000e200 0x100>;
754 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
755 clocks = <&tegra_car TEGRA30_CLK_KBC>;
756 resets = <&tegra_car 36>;
757 reset-names = "kbc";
758 status = "disabled";
759 };
760
761 tegra_pmc: pmc@7000e400 {
762 compatible = "nvidia,tegra30-pmc";
763 reg = <0x7000e400 0x400>;
764 clocks = <&tegra_car TEGRA30_CLK_PCLK>, <&clk32k_in>;
765 clock-names = "pclk", "clk32k_in";
766 #clock-cells = <1>;
767 };
768
769 mc: memory-controller@7000f000 {
770 compatible = "nvidia,tegra30-mc";
771 reg = <0x7000f000 0x400>;
772 clocks = <&tegra_car TEGRA30_CLK_MC>;
773 clock-names = "mc";
774
775 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
776
777 #iommu-cells = <1>;
778 #reset-cells = <1>;
779 #interconnect-cells = <1>;
780 };
781
782 emc: memory-controller@7000f400 {
783 compatible = "nvidia,tegra30-emc";
784 reg = <0x7000f400 0x400>;
785 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
786 clocks = <&tegra_car TEGRA30_CLK_EMC>;
787
788 nvidia,memory-controller = <&mc>;
789 operating-points-v2 = <&emc_icc_dvfs_opp_table>;
790
791 #interconnect-cells = <0>;
792 };
793
794 fuse@7000f800 {
795 compatible = "nvidia,tegra30-efuse";
796 reg = <0x7000f800 0x400>;
797 clocks = <&tegra_car TEGRA30_CLK_FUSE>;
798 clock-names = "fuse";
799 resets = <&tegra_car 39>;
800 reset-names = "fuse";
801 };
802
803 hda@70030000 {
804 compatible = "nvidia,tegra30-hda";
805 reg = <0x70030000 0x10000>;
806 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
807 clocks = <&tegra_car TEGRA30_CLK_HDA>,
808 <&tegra_car TEGRA30_CLK_HDA2HDMI>,
809 <&tegra_car TEGRA30_CLK_HDA2CODEC_2X>;
810 clock-names = "hda", "hda2hdmi", "hda2codec_2x";
811 resets = <&tegra_car 125>, /* hda */
812 <&tegra_car 128>, /* hda2hdmi */
813 <&tegra_car 111>; /* hda2codec_2x */
814 reset-names = "hda", "hda2hdmi", "hda2codec_2x";
815 status = "disabled";
816 };
817
818 ahub@70080000 {
819 compatible = "nvidia,tegra30-ahub";
820 reg = <0x70080000 0x200>,
821 <0x70080200 0x100>;
822 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
823 clocks = <&tegra_car TEGRA30_CLK_D_AUDIO>,
824 <&tegra_car TEGRA30_CLK_APBIF>;
825 clock-names = "d_audio", "apbif";
826 resets = <&tegra_car 106>, /* d_audio */
827 <&tegra_car 107>, /* apbif */
828 <&tegra_car 30>, /* i2s0 */
829 <&tegra_car 11>, /* i2s1 */
830 <&tegra_car 18>, /* i2s2 */
831 <&tegra_car 101>, /* i2s3 */
832 <&tegra_car 102>, /* i2s4 */
833 <&tegra_car 108>, /* dam0 */
834 <&tegra_car 109>, /* dam1 */
835 <&tegra_car 110>, /* dam2 */
836 <&tegra_car 10>; /* spdif */
837 reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
838 "i2s3", "i2s4", "dam0", "dam1", "dam2",
839 "spdif";
840 dmas = <&apbdma 1>, <&apbdma 1>,
841 <&apbdma 2>, <&apbdma 2>,
842 <&apbdma 3>, <&apbdma 3>,
843 <&apbdma 4>, <&apbdma 4>;
844 dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
845 "rx3", "tx3";
846 ranges;
847 #address-cells = <1>;
848 #size-cells = <1>;
849
850 tegra_i2s0: i2s@70080300 {
851 compatible = "nvidia,tegra30-i2s";
852 reg = <0x70080300 0x100>;
853 nvidia,ahub-cif-ids = <4 4>;
854 clocks = <&tegra_car TEGRA30_CLK_I2S0>;
855 resets = <&tegra_car 30>;
856 reset-names = "i2s";
857 status = "disabled";
858 };
859
860 tegra_i2s1: i2s@70080400 {
861 compatible = "nvidia,tegra30-i2s";
862 reg = <0x70080400 0x100>;
863 nvidia,ahub-cif-ids = <5 5>;
864 clocks = <&tegra_car TEGRA30_CLK_I2S1>;
865 resets = <&tegra_car 11>;
866 reset-names = "i2s";
867 status = "disabled";
868 };
869
870 tegra_i2s2: i2s@70080500 {
871 compatible = "nvidia,tegra30-i2s";
872 reg = <0x70080500 0x100>;
873 nvidia,ahub-cif-ids = <6 6>;
874 clocks = <&tegra_car TEGRA30_CLK_I2S2>;
875 resets = <&tegra_car 18>;
876 reset-names = "i2s";
877 status = "disabled";
878 };
879
880 tegra_i2s3: i2s@70080600 {
881 compatible = "nvidia,tegra30-i2s";
882 reg = <0x70080600 0x100>;
883 nvidia,ahub-cif-ids = <7 7>;
884 clocks = <&tegra_car TEGRA30_CLK_I2S3>;
885 resets = <&tegra_car 101>;
886 reset-names = "i2s";
887 status = "disabled";
888 };
889
890 tegra_i2s4: i2s@70080700 {
891 compatible = "nvidia,tegra30-i2s";
892 reg = <0x70080700 0x100>;
893 nvidia,ahub-cif-ids = <8 8>;
894 clocks = <&tegra_car TEGRA30_CLK_I2S4>;
895 resets = <&tegra_car 102>;
896 reset-names = "i2s";
897 status = "disabled";
898 };
899 };
900
901 mmc@78000000 {
902 compatible = "nvidia,tegra30-sdhci";
903 reg = <0x78000000 0x200>;
904 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
905 clocks = <&tegra_car TEGRA30_CLK_SDMMC1>;
906 clock-names = "sdhci";
907 resets = <&tegra_car 14>;
908 reset-names = "sdhci";
909 status = "disabled";
910 };
911
912 mmc@78000200 {
913 compatible = "nvidia,tegra30-sdhci";
914 reg = <0x78000200 0x200>;
915 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
916 clocks = <&tegra_car TEGRA30_CLK_SDMMC2>;
917 clock-names = "sdhci";
918 resets = <&tegra_car 9>;
919 reset-names = "sdhci";
920 status = "disabled";
921 };
922
923 mmc@78000400 {
924 compatible = "nvidia,tegra30-sdhci";
925 reg = <0x78000400 0x200>;
926 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
927 clocks = <&tegra_car TEGRA30_CLK_SDMMC3>;
928 clock-names = "sdhci";
929 resets = <&tegra_car 69>;
930 reset-names = "sdhci";
931 status = "disabled";
932 };
933
934 mmc@78000600 {
935 compatible = "nvidia,tegra30-sdhci";
936 reg = <0x78000600 0x200>;
937 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
938 clocks = <&tegra_car TEGRA30_CLK_SDMMC4>;
939 clock-names = "sdhci";
940 resets = <&tegra_car 15>;
941 reset-names = "sdhci";
942 status = "disabled";
943 };
944
945 usb@7d000000 {
946 compatible = "nvidia,tegra30-ehci", "usb-ehci";
947 reg = <0x7d000000 0x4000>;
948 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
949 phy_type = "utmi";
950 clocks = <&tegra_car TEGRA30_CLK_USBD>;
951 resets = <&tegra_car 22>;
952 reset-names = "usb";
953 nvidia,needs-double-reset;
954 nvidia,phy = <&phy1>;
955 status = "disabled";
956 };
957
958 phy1: usb-phy@7d000000 {
959 compatible = "nvidia,tegra30-usb-phy";
960 reg = <0x7d000000 0x4000>,
961 <0x7d000000 0x4000>;
962 phy_type = "utmi";
963 clocks = <&tegra_car TEGRA30_CLK_USBD>,
964 <&tegra_car TEGRA30_CLK_PLL_U>,
965 <&tegra_car TEGRA30_CLK_USBD>;
966 clock-names = "reg", "pll_u", "utmi-pads";
967 resets = <&tegra_car 22>, <&tegra_car 22>;
968 reset-names = "usb", "utmi-pads";
969 #phy-cells = <0>;
970 nvidia,hssync-start-delay = <9>;
971 nvidia,idle-wait-delay = <17>;
972 nvidia,elastic-limit = <16>;
973 nvidia,term-range-adj = <6>;
974 nvidia,xcvr-setup = <51>;
975 nvidia,xcvr-setup-use-fuses;
976 nvidia,xcvr-lsfslew = <1>;
977 nvidia,xcvr-lsrslew = <1>;
978 nvidia,xcvr-hsslew = <32>;
979 nvidia,hssquelch-level = <2>;
980 nvidia,hsdiscon-level = <5>;
981 nvidia,has-utmi-pad-registers;
982 status = "disabled";
983 };
984
985 usb@7d004000 {
986 compatible = "nvidia,tegra30-ehci", "usb-ehci";
987 reg = <0x7d004000 0x4000>;
988 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
989 phy_type = "utmi";
990 clocks = <&tegra_car TEGRA30_CLK_USB2>;
991 resets = <&tegra_car 58>;
992 reset-names = "usb";
993 nvidia,phy = <&phy2>;
994 status = "disabled";
995 };
996
997 phy2: usb-phy@7d004000 {
998 compatible = "nvidia,tegra30-usb-phy";
999 reg = <0x7d004000 0x4000>,
1000 <0x7d000000 0x4000>;
1001 phy_type = "utmi";
1002 clocks = <&tegra_car TEGRA30_CLK_USB2>,
1003 <&tegra_car TEGRA30_CLK_PLL_U>,
1004 <&tegra_car TEGRA30_CLK_USBD>;
1005 clock-names = "reg", "pll_u", "utmi-pads";
1006 resets = <&tegra_car 58>, <&tegra_car 22>;
1007 reset-names = "usb", "utmi-pads";
1008 #phy-cells = <0>;
1009 nvidia,hssync-start-delay = <9>;
1010 nvidia,idle-wait-delay = <17>;
1011 nvidia,elastic-limit = <16>;
1012 nvidia,term-range-adj = <6>;
1013 nvidia,xcvr-setup = <51>;
1014 nvidia,xcvr-setup-use-fuses;
1015 nvidia,xcvr-lsfslew = <2>;
1016 nvidia,xcvr-lsrslew = <2>;
1017 nvidia,xcvr-hsslew = <32>;
1018 nvidia,hssquelch-level = <2>;
1019 nvidia,hsdiscon-level = <5>;
1020 status = "disabled";
1021 };
1022
1023 usb@7d008000 {
1024 compatible = "nvidia,tegra30-ehci", "usb-ehci";
1025 reg = <0x7d008000 0x4000>;
1026 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
1027 phy_type = "utmi";
1028 clocks = <&tegra_car TEGRA30_CLK_USB3>;
1029 resets = <&tegra_car 59>;
1030 reset-names = "usb";
1031 nvidia,phy = <&phy3>;
1032 status = "disabled";
1033 };
1034
1035 phy3: usb-phy@7d008000 {
1036 compatible = "nvidia,tegra30-usb-phy";
1037 reg = <0x7d008000 0x4000>,
1038 <0x7d000000 0x4000>;
1039 phy_type = "utmi";
1040 clocks = <&tegra_car TEGRA30_CLK_USB3>,
1041 <&tegra_car TEGRA30_CLK_PLL_U>,
1042 <&tegra_car TEGRA30_CLK_USBD>;
1043 clock-names = "reg", "pll_u", "utmi-pads";
1044 resets = <&tegra_car 59>, <&tegra_car 22>;
1045 reset-names = "usb", "utmi-pads";
1046 #phy-cells = <0>;
1047 nvidia,hssync-start-delay = <0>;
1048 nvidia,idle-wait-delay = <17>;
1049 nvidia,elastic-limit = <16>;
1050 nvidia,term-range-adj = <6>;
1051 nvidia,xcvr-setup = <51>;
1052 nvidia,xcvr-setup-use-fuses;
1053 nvidia,xcvr-lsfslew = <2>;
1054 nvidia,xcvr-lsrslew = <2>;
1055 nvidia,xcvr-hsslew = <32>;
1056 nvidia,hssquelch-level = <2>;
1057 nvidia,hsdiscon-level = <5>;
1058 status = "disabled";
1059 };
1060
1061 cpus {
1062 #address-cells = <1>;
1063 #size-cells = <0>;
1064
1065 cpu@0 {
1066 device_type = "cpu";
1067 compatible = "arm,cortex-a9";
1068 reg = <0>;
1069 clocks = <&tegra_car TEGRA30_CLK_CCLK_G>;
1070 };
1071
1072 cpu@1 {
1073 device_type = "cpu";
1074 compatible = "arm,cortex-a9";
1075 reg = <1>;
1076 clocks = <&tegra_car TEGRA30_CLK_CCLK_G>;
1077 };
1078
1079 cpu@2 {
1080 device_type = "cpu";
1081 compatible = "arm,cortex-a9";
1082 reg = <2>;
1083 clocks = <&tegra_car TEGRA30_CLK_CCLK_G>;
1084 };
1085
1086 cpu@3 {
1087 device_type = "cpu";
1088 compatible = "arm,cortex-a9";
1089 reg = <3>;
1090 clocks = <&tegra_car TEGRA30_CLK_CCLK_G>;
1091 };
1092 };
1093
1094 pmu {
1095 compatible = "arm,cortex-a9-pmu";
1096 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
1097 <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
1098 <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
1099 <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
1100 interrupt-affinity = <&{/cpus/cpu@0}>,
1101 <&{/cpus/cpu@1}>,
1102 <&{/cpus/cpu@2}>,
1103 <&{/cpus/cpu@3}>;
1104 };
1105};
1#include <dt-bindings/clock/tegra30-car.h>
2#include <dt-bindings/gpio/tegra-gpio.h>
3#include <dt-bindings/memory/tegra30-mc.h>
4#include <dt-bindings/pinctrl/pinctrl-tegra.h>
5#include <dt-bindings/interrupt-controller/arm-gic.h>
6
7#include "skeleton.dtsi"
8
9/ {
10 compatible = "nvidia,tegra30";
11 interrupt-parent = <&lic>;
12
13 pcie-controller@00003000 {
14 compatible = "nvidia,tegra30-pcie";
15 device_type = "pci";
16 reg = <0x00003000 0x00000800 /* PADS registers */
17 0x00003800 0x00000200 /* AFI registers */
18 0x10000000 0x10000000>; /* configuration space */
19 reg-names = "pads", "afi", "cs";
20 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH /* controller interrupt */
21 GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
22 interrupt-names = "intr", "msi";
23
24 #interrupt-cells = <1>;
25 interrupt-map-mask = <0 0 0 0>;
26 interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
27
28 bus-range = <0x00 0xff>;
29 #address-cells = <3>;
30 #size-cells = <2>;
31
32 ranges = <0x82000000 0 0x00000000 0x00000000 0 0x00001000 /* port 0 configuration space */
33 0x82000000 0 0x00001000 0x00001000 0 0x00001000 /* port 1 configuration space */
34 0x82000000 0 0x00004000 0x00004000 0 0x00001000 /* port 2 configuration space */
35 0x81000000 0 0 0x02000000 0 0x00010000 /* downstream I/O */
36 0x82000000 0 0x20000000 0x20000000 0 0x08000000 /* non-prefetchable memory */
37 0xc2000000 0 0x28000000 0x28000000 0 0x18000000>; /* prefetchable memory */
38
39 clocks = <&tegra_car TEGRA30_CLK_PCIE>,
40 <&tegra_car TEGRA30_CLK_AFI>,
41 <&tegra_car TEGRA30_CLK_PLL_E>,
42 <&tegra_car TEGRA30_CLK_CML0>;
43 clock-names = "pex", "afi", "pll_e", "cml";
44 resets = <&tegra_car 70>,
45 <&tegra_car 72>,
46 <&tegra_car 74>;
47 reset-names = "pex", "afi", "pcie_x";
48 status = "disabled";
49
50 pci@1,0 {
51 device_type = "pci";
52 assigned-addresses = <0x82000800 0 0x00000000 0 0x1000>;
53 reg = <0x000800 0 0 0 0>;
54 status = "disabled";
55
56 #address-cells = <3>;
57 #size-cells = <2>;
58 ranges;
59
60 nvidia,num-lanes = <2>;
61 };
62
63 pci@2,0 {
64 device_type = "pci";
65 assigned-addresses = <0x82001000 0 0x00001000 0 0x1000>;
66 reg = <0x001000 0 0 0 0>;
67 status = "disabled";
68
69 #address-cells = <3>;
70 #size-cells = <2>;
71 ranges;
72
73 nvidia,num-lanes = <2>;
74 };
75
76 pci@3,0 {
77 device_type = "pci";
78 assigned-addresses = <0x82001800 0 0x00004000 0 0x1000>;
79 reg = <0x001800 0 0 0 0>;
80 status = "disabled";
81
82 #address-cells = <3>;
83 #size-cells = <2>;
84 ranges;
85
86 nvidia,num-lanes = <2>;
87 };
88 };
89
90 host1x@50000000 {
91 compatible = "nvidia,tegra30-host1x", "simple-bus";
92 reg = <0x50000000 0x00024000>;
93 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
94 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
95 clocks = <&tegra_car TEGRA30_CLK_HOST1X>;
96 resets = <&tegra_car 28>;
97 reset-names = "host1x";
98
99 #address-cells = <1>;
100 #size-cells = <1>;
101
102 ranges = <0x54000000 0x54000000 0x04000000>;
103
104 mpe@54040000 {
105 compatible = "nvidia,tegra30-mpe";
106 reg = <0x54040000 0x00040000>;
107 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
108 clocks = <&tegra_car TEGRA30_CLK_MPE>;
109 resets = <&tegra_car 60>;
110 reset-names = "mpe";
111 };
112
113 vi@54080000 {
114 compatible = "nvidia,tegra30-vi";
115 reg = <0x54080000 0x00040000>;
116 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
117 clocks = <&tegra_car TEGRA30_CLK_VI>;
118 resets = <&tegra_car 20>;
119 reset-names = "vi";
120 };
121
122 epp@540c0000 {
123 compatible = "nvidia,tegra30-epp";
124 reg = <0x540c0000 0x00040000>;
125 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
126 clocks = <&tegra_car TEGRA30_CLK_EPP>;
127 resets = <&tegra_car 19>;
128 reset-names = "epp";
129 };
130
131 isp@54100000 {
132 compatible = "nvidia,tegra30-isp";
133 reg = <0x54100000 0x00040000>;
134 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
135 clocks = <&tegra_car TEGRA30_CLK_ISP>;
136 resets = <&tegra_car 23>;
137 reset-names = "isp";
138 };
139
140 gr2d@54140000 {
141 compatible = "nvidia,tegra30-gr2d";
142 reg = <0x54140000 0x00040000>;
143 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
144 clocks = <&tegra_car TEGRA30_CLK_GR2D>;
145 resets = <&tegra_car 21>;
146 reset-names = "2d";
147 };
148
149 gr3d@54180000 {
150 compatible = "nvidia,tegra30-gr3d";
151 reg = <0x54180000 0x00040000>;
152 clocks = <&tegra_car TEGRA30_CLK_GR3D
153 &tegra_car TEGRA30_CLK_GR3D2>;
154 clock-names = "3d", "3d2";
155 resets = <&tegra_car 24>,
156 <&tegra_car 98>;
157 reset-names = "3d", "3d2";
158 };
159
160 dc@54200000 {
161 compatible = "nvidia,tegra30-dc", "nvidia,tegra20-dc";
162 reg = <0x54200000 0x00040000>;
163 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
164 clocks = <&tegra_car TEGRA30_CLK_DISP1>,
165 <&tegra_car TEGRA30_CLK_PLL_P>;
166 clock-names = "dc", "parent";
167 resets = <&tegra_car 27>;
168 reset-names = "dc";
169
170 iommus = <&mc TEGRA_SWGROUP_DC>;
171
172 nvidia,head = <0>;
173
174 rgb {
175 status = "disabled";
176 };
177 };
178
179 dc@54240000 {
180 compatible = "nvidia,tegra30-dc";
181 reg = <0x54240000 0x00040000>;
182 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
183 clocks = <&tegra_car TEGRA30_CLK_DISP2>,
184 <&tegra_car TEGRA30_CLK_PLL_P>;
185 clock-names = "dc", "parent";
186 resets = <&tegra_car 26>;
187 reset-names = "dc";
188
189 iommus = <&mc TEGRA_SWGROUP_DCB>;
190
191 nvidia,head = <1>;
192
193 rgb {
194 status = "disabled";
195 };
196 };
197
198 hdmi@54280000 {
199 compatible = "nvidia,tegra30-hdmi";
200 reg = <0x54280000 0x00040000>;
201 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
202 clocks = <&tegra_car TEGRA30_CLK_HDMI>,
203 <&tegra_car TEGRA30_CLK_PLL_D2_OUT0>;
204 clock-names = "hdmi", "parent";
205 resets = <&tegra_car 51>;
206 reset-names = "hdmi";
207 status = "disabled";
208 };
209
210 tvo@542c0000 {
211 compatible = "nvidia,tegra30-tvo";
212 reg = <0x542c0000 0x00040000>;
213 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
214 clocks = <&tegra_car TEGRA30_CLK_TVO>;
215 status = "disabled";
216 };
217
218 dsi@54300000 {
219 compatible = "nvidia,tegra30-dsi";
220 reg = <0x54300000 0x00040000>;
221 clocks = <&tegra_car TEGRA30_CLK_DSIA>;
222 resets = <&tegra_car 48>;
223 reset-names = "dsi";
224 status = "disabled";
225 };
226 };
227
228 timer@50040600 {
229 compatible = "arm,cortex-a9-twd-timer";
230 reg = <0x50040600 0x20>;
231 interrupt-parent = <&intc>;
232 interrupts = <GIC_PPI 13
233 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
234 clocks = <&tegra_car TEGRA30_CLK_TWD>;
235 };
236
237 intc: interrupt-controller@50041000 {
238 compatible = "arm,cortex-a9-gic";
239 reg = <0x50041000 0x1000
240 0x50040100 0x0100>;
241 interrupt-controller;
242 #interrupt-cells = <3>;
243 interrupt-parent = <&intc>;
244 };
245
246 cache-controller@50043000 {
247 compatible = "arm,pl310-cache";
248 reg = <0x50043000 0x1000>;
249 arm,data-latency = <6 6 2>;
250 arm,tag-latency = <5 5 2>;
251 cache-unified;
252 cache-level = <2>;
253 };
254
255 lic: interrupt-controller@60004000 {
256 compatible = "nvidia,tegra30-ictlr";
257 reg = <0x60004000 0x100>,
258 <0x60004100 0x50>,
259 <0x60004200 0x50>,
260 <0x60004300 0x50>,
261 <0x60004400 0x50>;
262 interrupt-controller;
263 #interrupt-cells = <3>;
264 interrupt-parent = <&intc>;
265 };
266
267 timer@60005000 {
268 compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
269 reg = <0x60005000 0x400>;
270 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
271 <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
272 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
273 <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
274 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
275 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
276 clocks = <&tegra_car TEGRA30_CLK_TIMER>;
277 };
278
279 tegra_car: clock@60006000 {
280 compatible = "nvidia,tegra30-car";
281 reg = <0x60006000 0x1000>;
282 #clock-cells = <1>;
283 #reset-cells = <1>;
284 };
285
286 flow-controller@60007000 {
287 compatible = "nvidia,tegra30-flowctrl";
288 reg = <0x60007000 0x1000>;
289 };
290
291 apbdma: dma@6000a000 {
292 compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
293 reg = <0x6000a000 0x1400>;
294 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
295 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
296 <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
297 <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
298 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
299 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
300 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
301 <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
302 <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
303 <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
304 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
305 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
306 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
307 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
308 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
309 <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
310 <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
311 <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
312 <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
313 <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
314 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
315 <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
316 <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
317 <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
318 <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
319 <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
320 <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
321 <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
322 <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
323 <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
324 <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
325 <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
326 clocks = <&tegra_car TEGRA30_CLK_APBDMA>;
327 resets = <&tegra_car 34>;
328 reset-names = "dma";
329 #dma-cells = <1>;
330 };
331
332 ahb: ahb@6000c000 {
333 compatible = "nvidia,tegra30-ahb";
334 reg = <0x6000c000 0x150>; /* AHB Arbitration + Gizmo Controller */
335 };
336
337 gpio: gpio@6000d000 {
338 compatible = "nvidia,tegra30-gpio";
339 reg = <0x6000d000 0x1000>;
340 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
341 <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
342 <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
343 <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
344 <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
345 <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
346 <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
347 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
348 #gpio-cells = <2>;
349 gpio-controller;
350 #interrupt-cells = <2>;
351 interrupt-controller;
352 /*
353 gpio-ranges = <&pinmux 0 0 248>;
354 */
355 };
356
357 apbmisc@70000800 {
358 compatible = "nvidia,tegra30-apbmisc", "nvidia,tegra20-apbmisc";
359 reg = <0x70000800 0x64 /* Chip revision */
360 0x70000008 0x04>; /* Strapping options */
361 };
362
363 pinmux: pinmux@70000868 {
364 compatible = "nvidia,tegra30-pinmux";
365 reg = <0x70000868 0xd4 /* Pad control registers */
366 0x70003000 0x3e4>; /* Mux registers */
367 };
368
369 /*
370 * There are two serial driver i.e. 8250 based simple serial
371 * driver and APB DMA based serial driver for higher baudrate
372 * and performace. To enable the 8250 based driver, the compatible
373 * is "nvidia,tegra30-uart", "nvidia,tegra20-uart" and to enable
374 * the APB DMA based serial driver, the comptible is
375 * "nvidia,tegra30-hsuart", "nvidia,tegra20-hsuart".
376 */
377 uarta: serial@70006000 {
378 compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
379 reg = <0x70006000 0x40>;
380 reg-shift = <2>;
381 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
382 clocks = <&tegra_car TEGRA30_CLK_UARTA>;
383 resets = <&tegra_car 6>;
384 reset-names = "serial";
385 dmas = <&apbdma 8>, <&apbdma 8>;
386 dma-names = "rx", "tx";
387 status = "disabled";
388 };
389
390 uartb: serial@70006040 {
391 compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
392 reg = <0x70006040 0x40>;
393 reg-shift = <2>;
394 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
395 clocks = <&tegra_car TEGRA30_CLK_UARTB>;
396 resets = <&tegra_car 7>;
397 reset-names = "serial";
398 dmas = <&apbdma 9>, <&apbdma 9>;
399 dma-names = "rx", "tx";
400 status = "disabled";
401 };
402
403 uartc: serial@70006200 {
404 compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
405 reg = <0x70006200 0x100>;
406 reg-shift = <2>;
407 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
408 clocks = <&tegra_car TEGRA30_CLK_UARTC>;
409 resets = <&tegra_car 55>;
410 reset-names = "serial";
411 dmas = <&apbdma 10>, <&apbdma 10>;
412 dma-names = "rx", "tx";
413 status = "disabled";
414 };
415
416 uartd: serial@70006300 {
417 compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
418 reg = <0x70006300 0x100>;
419 reg-shift = <2>;
420 interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
421 clocks = <&tegra_car TEGRA30_CLK_UARTD>;
422 resets = <&tegra_car 65>;
423 reset-names = "serial";
424 dmas = <&apbdma 19>, <&apbdma 19>;
425 dma-names = "rx", "tx";
426 status = "disabled";
427 };
428
429 uarte: serial@70006400 {
430 compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
431 reg = <0x70006400 0x100>;
432 reg-shift = <2>;
433 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
434 clocks = <&tegra_car TEGRA30_CLK_UARTE>;
435 resets = <&tegra_car 66>;
436 reset-names = "serial";
437 dmas = <&apbdma 20>, <&apbdma 20>;
438 dma-names = "rx", "tx";
439 status = "disabled";
440 };
441
442 pwm: pwm@7000a000 {
443 compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
444 reg = <0x7000a000 0x100>;
445 #pwm-cells = <2>;
446 clocks = <&tegra_car TEGRA30_CLK_PWM>;
447 resets = <&tegra_car 17>;
448 reset-names = "pwm";
449 status = "disabled";
450 };
451
452 rtc@7000e000 {
453 compatible = "nvidia,tegra30-rtc", "nvidia,tegra20-rtc";
454 reg = <0x7000e000 0x100>;
455 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
456 clocks = <&tegra_car TEGRA30_CLK_RTC>;
457 };
458
459 i2c@7000c000 {
460 compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
461 reg = <0x7000c000 0x100>;
462 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
463 #address-cells = <1>;
464 #size-cells = <0>;
465 clocks = <&tegra_car TEGRA30_CLK_I2C1>,
466 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
467 clock-names = "div-clk", "fast-clk";
468 resets = <&tegra_car 12>;
469 reset-names = "i2c";
470 dmas = <&apbdma 21>, <&apbdma 21>;
471 dma-names = "rx", "tx";
472 status = "disabled";
473 };
474
475 i2c@7000c400 {
476 compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
477 reg = <0x7000c400 0x100>;
478 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
479 #address-cells = <1>;
480 #size-cells = <0>;
481 clocks = <&tegra_car TEGRA30_CLK_I2C2>,
482 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
483 clock-names = "div-clk", "fast-clk";
484 resets = <&tegra_car 54>;
485 reset-names = "i2c";
486 dmas = <&apbdma 22>, <&apbdma 22>;
487 dma-names = "rx", "tx";
488 status = "disabled";
489 };
490
491 i2c@7000c500 {
492 compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
493 reg = <0x7000c500 0x100>;
494 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
495 #address-cells = <1>;
496 #size-cells = <0>;
497 clocks = <&tegra_car TEGRA30_CLK_I2C3>,
498 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
499 clock-names = "div-clk", "fast-clk";
500 resets = <&tegra_car 67>;
501 reset-names = "i2c";
502 dmas = <&apbdma 23>, <&apbdma 23>;
503 dma-names = "rx", "tx";
504 status = "disabled";
505 };
506
507 i2c@7000c700 {
508 compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
509 reg = <0x7000c700 0x100>;
510 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
511 #address-cells = <1>;
512 #size-cells = <0>;
513 clocks = <&tegra_car TEGRA30_CLK_I2C4>,
514 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
515 resets = <&tegra_car 103>;
516 reset-names = "i2c";
517 clock-names = "div-clk", "fast-clk";
518 dmas = <&apbdma 26>, <&apbdma 26>;
519 dma-names = "rx", "tx";
520 status = "disabled";
521 };
522
523 i2c@7000d000 {
524 compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
525 reg = <0x7000d000 0x100>;
526 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
527 #address-cells = <1>;
528 #size-cells = <0>;
529 clocks = <&tegra_car TEGRA30_CLK_I2C5>,
530 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
531 clock-names = "div-clk", "fast-clk";
532 resets = <&tegra_car 47>;
533 reset-names = "i2c";
534 dmas = <&apbdma 24>, <&apbdma 24>;
535 dma-names = "rx", "tx";
536 status = "disabled";
537 };
538
539 spi@7000d400 {
540 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
541 reg = <0x7000d400 0x200>;
542 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
543 #address-cells = <1>;
544 #size-cells = <0>;
545 clocks = <&tegra_car TEGRA30_CLK_SBC1>;
546 resets = <&tegra_car 41>;
547 reset-names = "spi";
548 dmas = <&apbdma 15>, <&apbdma 15>;
549 dma-names = "rx", "tx";
550 status = "disabled";
551 };
552
553 spi@7000d600 {
554 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
555 reg = <0x7000d600 0x200>;
556 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
557 #address-cells = <1>;
558 #size-cells = <0>;
559 clocks = <&tegra_car TEGRA30_CLK_SBC2>;
560 resets = <&tegra_car 44>;
561 reset-names = "spi";
562 dmas = <&apbdma 16>, <&apbdma 16>;
563 dma-names = "rx", "tx";
564 status = "disabled";
565 };
566
567 spi@7000d800 {
568 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
569 reg = <0x7000d800 0x200>;
570 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
571 #address-cells = <1>;
572 #size-cells = <0>;
573 clocks = <&tegra_car TEGRA30_CLK_SBC3>;
574 resets = <&tegra_car 46>;
575 reset-names = "spi";
576 dmas = <&apbdma 17>, <&apbdma 17>;
577 dma-names = "rx", "tx";
578 status = "disabled";
579 };
580
581 spi@7000da00 {
582 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
583 reg = <0x7000da00 0x200>;
584 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
585 #address-cells = <1>;
586 #size-cells = <0>;
587 clocks = <&tegra_car TEGRA30_CLK_SBC4>;
588 resets = <&tegra_car 68>;
589 reset-names = "spi";
590 dmas = <&apbdma 18>, <&apbdma 18>;
591 dma-names = "rx", "tx";
592 status = "disabled";
593 };
594
595 spi@7000dc00 {
596 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
597 reg = <0x7000dc00 0x200>;
598 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
599 #address-cells = <1>;
600 #size-cells = <0>;
601 clocks = <&tegra_car TEGRA30_CLK_SBC5>;
602 resets = <&tegra_car 104>;
603 reset-names = "spi";
604 dmas = <&apbdma 27>, <&apbdma 27>;
605 dma-names = "rx", "tx";
606 status = "disabled";
607 };
608
609 spi@7000de00 {
610 compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
611 reg = <0x7000de00 0x200>;
612 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
613 #address-cells = <1>;
614 #size-cells = <0>;
615 clocks = <&tegra_car TEGRA30_CLK_SBC6>;
616 resets = <&tegra_car 106>;
617 reset-names = "spi";
618 dmas = <&apbdma 28>, <&apbdma 28>;
619 dma-names = "rx", "tx";
620 status = "disabled";
621 };
622
623 kbc@7000e200 {
624 compatible = "nvidia,tegra30-kbc", "nvidia,tegra20-kbc";
625 reg = <0x7000e200 0x100>;
626 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
627 clocks = <&tegra_car TEGRA30_CLK_KBC>;
628 resets = <&tegra_car 36>;
629 reset-names = "kbc";
630 status = "disabled";
631 };
632
633 pmc@7000e400 {
634 compatible = "nvidia,tegra30-pmc";
635 reg = <0x7000e400 0x400>;
636 clocks = <&tegra_car TEGRA30_CLK_PCLK>, <&clk32k_in>;
637 clock-names = "pclk", "clk32k_in";
638 };
639
640 mc: memory-controller@7000f000 {
641 compatible = "nvidia,tegra30-mc";
642 reg = <0x7000f000 0x400>;
643 clocks = <&tegra_car TEGRA30_CLK_MC>;
644 clock-names = "mc";
645
646 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
647
648 #iommu-cells = <1>;
649 };
650
651 fuse@7000f800 {
652 compatible = "nvidia,tegra30-efuse";
653 reg = <0x7000f800 0x400>;
654 clocks = <&tegra_car TEGRA30_CLK_FUSE>;
655 clock-names = "fuse";
656 resets = <&tegra_car 39>;
657 reset-names = "fuse";
658 };
659
660 hda@70030000 {
661 compatible = "nvidia,tegra30-hda";
662 reg = <0x70030000 0x10000>;
663 interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
664 clocks = <&tegra_car TEGRA30_CLK_HDA>,
665 <&tegra_car TEGRA30_CLK_HDA2HDMI>,
666 <&tegra_car TEGRA30_CLK_HDA2CODEC_2X>;
667 clock-names = "hda", "hda2hdmi", "hda2codec_2x";
668 resets = <&tegra_car 125>, /* hda */
669 <&tegra_car 128>, /* hda2hdmi */
670 <&tegra_car 111>; /* hda2codec_2x */
671 reset-names = "hda", "hda2hdmi", "hda2codec_2x";
672 status = "disabled";
673 };
674
675 ahub@70080000 {
676 compatible = "nvidia,tegra30-ahub";
677 reg = <0x70080000 0x200
678 0x70080200 0x100>;
679 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
680 clocks = <&tegra_car TEGRA30_CLK_D_AUDIO>,
681 <&tegra_car TEGRA30_CLK_APBIF>;
682 clock-names = "d_audio", "apbif";
683 resets = <&tegra_car 106>, /* d_audio */
684 <&tegra_car 107>, /* apbif */
685 <&tegra_car 30>, /* i2s0 */
686 <&tegra_car 11>, /* i2s1 */
687 <&tegra_car 18>, /* i2s2 */
688 <&tegra_car 101>, /* i2s3 */
689 <&tegra_car 102>, /* i2s4 */
690 <&tegra_car 108>, /* dam0 */
691 <&tegra_car 109>, /* dam1 */
692 <&tegra_car 110>, /* dam2 */
693 <&tegra_car 10>; /* spdif */
694 reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
695 "i2s3", "i2s4", "dam0", "dam1", "dam2",
696 "spdif";
697 dmas = <&apbdma 1>, <&apbdma 1>,
698 <&apbdma 2>, <&apbdma 2>,
699 <&apbdma 3>, <&apbdma 3>,
700 <&apbdma 4>, <&apbdma 4>;
701 dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
702 "rx3", "tx3";
703 ranges;
704 #address-cells = <1>;
705 #size-cells = <1>;
706
707 tegra_i2s0: i2s@70080300 {
708 compatible = "nvidia,tegra30-i2s";
709 reg = <0x70080300 0x100>;
710 nvidia,ahub-cif-ids = <4 4>;
711 clocks = <&tegra_car TEGRA30_CLK_I2S0>;
712 resets = <&tegra_car 30>;
713 reset-names = "i2s";
714 status = "disabled";
715 };
716
717 tegra_i2s1: i2s@70080400 {
718 compatible = "nvidia,tegra30-i2s";
719 reg = <0x70080400 0x100>;
720 nvidia,ahub-cif-ids = <5 5>;
721 clocks = <&tegra_car TEGRA30_CLK_I2S1>;
722 resets = <&tegra_car 11>;
723 reset-names = "i2s";
724 status = "disabled";
725 };
726
727 tegra_i2s2: i2s@70080500 {
728 compatible = "nvidia,tegra30-i2s";
729 reg = <0x70080500 0x100>;
730 nvidia,ahub-cif-ids = <6 6>;
731 clocks = <&tegra_car TEGRA30_CLK_I2S2>;
732 resets = <&tegra_car 18>;
733 reset-names = "i2s";
734 status = "disabled";
735 };
736
737 tegra_i2s3: i2s@70080600 {
738 compatible = "nvidia,tegra30-i2s";
739 reg = <0x70080600 0x100>;
740 nvidia,ahub-cif-ids = <7 7>;
741 clocks = <&tegra_car TEGRA30_CLK_I2S3>;
742 resets = <&tegra_car 101>;
743 reset-names = "i2s";
744 status = "disabled";
745 };
746
747 tegra_i2s4: i2s@70080700 {
748 compatible = "nvidia,tegra30-i2s";
749 reg = <0x70080700 0x100>;
750 nvidia,ahub-cif-ids = <8 8>;
751 clocks = <&tegra_car TEGRA30_CLK_I2S4>;
752 resets = <&tegra_car 102>;
753 reset-names = "i2s";
754 status = "disabled";
755 };
756 };
757
758 sdhci@78000000 {
759 compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
760 reg = <0x78000000 0x200>;
761 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
762 clocks = <&tegra_car TEGRA30_CLK_SDMMC1>;
763 resets = <&tegra_car 14>;
764 reset-names = "sdhci";
765 status = "disabled";
766 };
767
768 sdhci@78000200 {
769 compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
770 reg = <0x78000200 0x200>;
771 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
772 clocks = <&tegra_car TEGRA30_CLK_SDMMC2>;
773 resets = <&tegra_car 9>;
774 reset-names = "sdhci";
775 status = "disabled";
776 };
777
778 sdhci@78000400 {
779 compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
780 reg = <0x78000400 0x200>;
781 interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
782 clocks = <&tegra_car TEGRA30_CLK_SDMMC3>;
783 resets = <&tegra_car 69>;
784 reset-names = "sdhci";
785 status = "disabled";
786 };
787
788 sdhci@78000600 {
789 compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
790 reg = <0x78000600 0x200>;
791 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
792 clocks = <&tegra_car TEGRA30_CLK_SDMMC4>;
793 resets = <&tegra_car 15>;
794 reset-names = "sdhci";
795 status = "disabled";
796 };
797
798 usb@7d000000 {
799 compatible = "nvidia,tegra30-ehci", "usb-ehci";
800 reg = <0x7d000000 0x4000>;
801 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
802 phy_type = "utmi";
803 clocks = <&tegra_car TEGRA30_CLK_USBD>;
804 resets = <&tegra_car 22>;
805 reset-names = "usb";
806 nvidia,needs-double-reset;
807 nvidia,phy = <&phy1>;
808 status = "disabled";
809 };
810
811 phy1: usb-phy@7d000000 {
812 compatible = "nvidia,tegra30-usb-phy";
813 reg = <0x7d000000 0x4000 0x7d000000 0x4000>;
814 phy_type = "utmi";
815 clocks = <&tegra_car TEGRA30_CLK_USBD>,
816 <&tegra_car TEGRA30_CLK_PLL_U>,
817 <&tegra_car TEGRA30_CLK_USBD>;
818 clock-names = "reg", "pll_u", "utmi-pads";
819 resets = <&tegra_car 22>, <&tegra_car 22>;
820 reset-names = "usb", "utmi-pads";
821 nvidia,hssync-start-delay = <9>;
822 nvidia,idle-wait-delay = <17>;
823 nvidia,elastic-limit = <16>;
824 nvidia,term-range-adj = <6>;
825 nvidia,xcvr-setup = <51>;
826 nvidia.xcvr-setup-use-fuses;
827 nvidia,xcvr-lsfslew = <1>;
828 nvidia,xcvr-lsrslew = <1>;
829 nvidia,xcvr-hsslew = <32>;
830 nvidia,hssquelch-level = <2>;
831 nvidia,hsdiscon-level = <5>;
832 nvidia,has-utmi-pad-registers;
833 status = "disabled";
834 };
835
836 usb@7d004000 {
837 compatible = "nvidia,tegra30-ehci", "usb-ehci";
838 reg = <0x7d004000 0x4000>;
839 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
840 phy_type = "utmi";
841 clocks = <&tegra_car TEGRA30_CLK_USB2>;
842 resets = <&tegra_car 58>;
843 reset-names = "usb";
844 nvidia,phy = <&phy2>;
845 status = "disabled";
846 };
847
848 phy2: usb-phy@7d004000 {
849 compatible = "nvidia,tegra30-usb-phy";
850 reg = <0x7d004000 0x4000 0x7d000000 0x4000>;
851 phy_type = "utmi";
852 clocks = <&tegra_car TEGRA30_CLK_USB2>,
853 <&tegra_car TEGRA30_CLK_PLL_U>,
854 <&tegra_car TEGRA30_CLK_USBD>;
855 clock-names = "reg", "pll_u", "utmi-pads";
856 resets = <&tegra_car 58>, <&tegra_car 22>;
857 reset-names = "usb", "utmi-pads";
858 nvidia,hssync-start-delay = <9>;
859 nvidia,idle-wait-delay = <17>;
860 nvidia,elastic-limit = <16>;
861 nvidia,term-range-adj = <6>;
862 nvidia,xcvr-setup = <51>;
863 nvidia.xcvr-setup-use-fuses;
864 nvidia,xcvr-lsfslew = <2>;
865 nvidia,xcvr-lsrslew = <2>;
866 nvidia,xcvr-hsslew = <32>;
867 nvidia,hssquelch-level = <2>;
868 nvidia,hsdiscon-level = <5>;
869 status = "disabled";
870 };
871
872 usb@7d008000 {
873 compatible = "nvidia,tegra30-ehci", "usb-ehci";
874 reg = <0x7d008000 0x4000>;
875 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
876 phy_type = "utmi";
877 clocks = <&tegra_car TEGRA30_CLK_USB3>;
878 resets = <&tegra_car 59>;
879 reset-names = "usb";
880 nvidia,phy = <&phy3>;
881 status = "disabled";
882 };
883
884 phy3: usb-phy@7d008000 {
885 compatible = "nvidia,tegra30-usb-phy";
886 reg = <0x7d008000 0x4000 0x7d000000 0x4000>;
887 phy_type = "utmi";
888 clocks = <&tegra_car TEGRA30_CLK_USB3>,
889 <&tegra_car TEGRA30_CLK_PLL_U>,
890 <&tegra_car TEGRA30_CLK_USBD>;
891 clock-names = "reg", "pll_u", "utmi-pads";
892 resets = <&tegra_car 59>, <&tegra_car 22>;
893 reset-names = "usb", "utmi-pads";
894 nvidia,hssync-start-delay = <0>;
895 nvidia,idle-wait-delay = <17>;
896 nvidia,elastic-limit = <16>;
897 nvidia,term-range-adj = <6>;
898 nvidia,xcvr-setup = <51>;
899 nvidia.xcvr-setup-use-fuses;
900 nvidia,xcvr-lsfslew = <2>;
901 nvidia,xcvr-lsrslew = <2>;
902 nvidia,xcvr-hsslew = <32>;
903 nvidia,hssquelch-level = <2>;
904 nvidia,hsdiscon-level = <5>;
905 status = "disabled";
906 };
907
908 cpus {
909 #address-cells = <1>;
910 #size-cells = <0>;
911
912 cpu@0 {
913 device_type = "cpu";
914 compatible = "arm,cortex-a9";
915 reg = <0>;
916 };
917
918 cpu@1 {
919 device_type = "cpu";
920 compatible = "arm,cortex-a9";
921 reg = <1>;
922 };
923
924 cpu@2 {
925 device_type = "cpu";
926 compatible = "arm,cortex-a9";
927 reg = <2>;
928 };
929
930 cpu@3 {
931 device_type = "cpu";
932 compatible = "arm,cortex-a9";
933 reg = <3>;
934 };
935 };
936
937 pmu {
938 compatible = "arm,cortex-a9-pmu";
939 interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
940 <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
941 <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
942 <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
943 };
944};