Loading...
1// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * ALSA driver for Intel ICH (i8x0) chipsets
4 *
5 * Copyright (c) 2000 Jaroslav Kysela <perex@perex.cz>
6 *
7 * This code also contains alpha support for SiS 735 chipsets provided
8 * by Mike Pieper <mptei@users.sourceforge.net>. We have no datasheet
9 * for SiS735, so the code is not fully functional.
10 *
11
12 */
13
14#include <linux/io.h>
15#include <linux/delay.h>
16#include <linux/interrupt.h>
17#include <linux/init.h>
18#include <linux/pci.h>
19#include <linux/slab.h>
20#include <linux/module.h>
21#include <sound/core.h>
22#include <sound/pcm.h>
23#include <sound/ac97_codec.h>
24#include <sound/info.h>
25#include <sound/initval.h>
26
27MODULE_AUTHOR("Jaroslav Kysela <perex@perex.cz>");
28MODULE_DESCRIPTION("Intel 82801AA,82901AB,i810,i820,i830,i840,i845,MX440; SiS 7012; Ali 5455");
29MODULE_LICENSE("GPL");
30
31static int index = SNDRV_DEFAULT_IDX1; /* Index 0-MAX */
32static char *id = SNDRV_DEFAULT_STR1; /* ID for this card */
33static int ac97_clock;
34static char *ac97_quirk;
35static bool buggy_semaphore;
36static int buggy_irq = -1; /* auto-check */
37static bool xbox;
38static int spdif_aclink = -1;
39static int inside_vm = -1;
40
41module_param(index, int, 0444);
42MODULE_PARM_DESC(index, "Index value for Intel i8x0 soundcard.");
43module_param(id, charp, 0444);
44MODULE_PARM_DESC(id, "ID string for Intel i8x0 soundcard.");
45module_param(ac97_clock, int, 0444);
46MODULE_PARM_DESC(ac97_clock, "AC'97 codec clock (0 = allowlist + auto-detect, 1 = force autodetect).");
47module_param(ac97_quirk, charp, 0444);
48MODULE_PARM_DESC(ac97_quirk, "AC'97 workaround for strange hardware.");
49module_param(buggy_semaphore, bool, 0444);
50MODULE_PARM_DESC(buggy_semaphore, "Enable workaround for hardwares with problematic codec semaphores.");
51module_param(buggy_irq, bint, 0444);
52MODULE_PARM_DESC(buggy_irq, "Enable workaround for buggy interrupts on some motherboards.");
53module_param(xbox, bool, 0444);
54MODULE_PARM_DESC(xbox, "Set to 1 for Xbox, if you have problems with the AC'97 codec detection.");
55module_param(spdif_aclink, int, 0444);
56MODULE_PARM_DESC(spdif_aclink, "S/PDIF over AC-link.");
57module_param(inside_vm, bint, 0444);
58MODULE_PARM_DESC(inside_vm, "KVM/Parallels optimization.");
59
60/* just for backward compatibility */
61static bool enable;
62module_param(enable, bool, 0444);
63static int joystick;
64module_param(joystick, int, 0444);
65
66/*
67 * Direct registers
68 */
69enum { DEVICE_INTEL, DEVICE_INTEL_ICH4, DEVICE_SIS, DEVICE_ALI, DEVICE_NFORCE };
70
71#define ICHREG(x) ICH_REG_##x
72
73#define DEFINE_REGSET(name,base) \
74enum { \
75 ICH_REG_##name##_BDBAR = base + 0x0, /* dword - buffer descriptor list base address */ \
76 ICH_REG_##name##_CIV = base + 0x04, /* byte - current index value */ \
77 ICH_REG_##name##_LVI = base + 0x05, /* byte - last valid index */ \
78 ICH_REG_##name##_SR = base + 0x06, /* byte - status register */ \
79 ICH_REG_##name##_PICB = base + 0x08, /* word - position in current buffer */ \
80 ICH_REG_##name##_PIV = base + 0x0a, /* byte - prefetched index value */ \
81 ICH_REG_##name##_CR = base + 0x0b, /* byte - control register */ \
82}
83
84/* busmaster blocks */
85DEFINE_REGSET(OFF, 0); /* offset */
86DEFINE_REGSET(PI, 0x00); /* PCM in */
87DEFINE_REGSET(PO, 0x10); /* PCM out */
88DEFINE_REGSET(MC, 0x20); /* Mic in */
89
90/* ICH4 busmaster blocks */
91DEFINE_REGSET(MC2, 0x40); /* Mic in 2 */
92DEFINE_REGSET(PI2, 0x50); /* PCM in 2 */
93DEFINE_REGSET(SP, 0x60); /* SPDIF out */
94
95/* values for each busmaster block */
96
97/* LVI */
98#define ICH_REG_LVI_MASK 0x1f
99
100/* SR */
101#define ICH_FIFOE 0x10 /* FIFO error */
102#define ICH_BCIS 0x08 /* buffer completion interrupt status */
103#define ICH_LVBCI 0x04 /* last valid buffer completion interrupt */
104#define ICH_CELV 0x02 /* current equals last valid */
105#define ICH_DCH 0x01 /* DMA controller halted */
106
107/* PIV */
108#define ICH_REG_PIV_MASK 0x1f /* mask */
109
110/* CR */
111#define ICH_IOCE 0x10 /* interrupt on completion enable */
112#define ICH_FEIE 0x08 /* fifo error interrupt enable */
113#define ICH_LVBIE 0x04 /* last valid buffer interrupt enable */
114#define ICH_RESETREGS 0x02 /* reset busmaster registers */
115#define ICH_STARTBM 0x01 /* start busmaster operation */
116
117
118/* global block */
119#define ICH_REG_GLOB_CNT 0x2c /* dword - global control */
120#define ICH_PCM_SPDIF_MASK 0xc0000000 /* s/pdif pcm slot mask (ICH4) */
121#define ICH_PCM_SPDIF_NONE 0x00000000 /* reserved - undefined */
122#define ICH_PCM_SPDIF_78 0x40000000 /* s/pdif pcm on slots 7&8 */
123#define ICH_PCM_SPDIF_69 0x80000000 /* s/pdif pcm on slots 6&9 */
124#define ICH_PCM_SPDIF_1011 0xc0000000 /* s/pdif pcm on slots 10&11 */
125#define ICH_PCM_20BIT 0x00400000 /* 20-bit samples (ICH4) */
126#define ICH_PCM_246_MASK 0x00300000 /* chan mask (not all chips) */
127#define ICH_PCM_8 0x00300000 /* 8 channels (not all chips) */
128#define ICH_PCM_6 0x00200000 /* 6 channels (not all chips) */
129#define ICH_PCM_4 0x00100000 /* 4 channels (not all chips) */
130#define ICH_PCM_2 0x00000000 /* 2 channels (stereo) */
131#define ICH_SIS_PCM_246_MASK 0x000000c0 /* 6 channels (SIS7012) */
132#define ICH_SIS_PCM_6 0x00000080 /* 6 channels (SIS7012) */
133#define ICH_SIS_PCM_4 0x00000040 /* 4 channels (SIS7012) */
134#define ICH_SIS_PCM_2 0x00000000 /* 2 channels (SIS7012) */
135#define ICH_TRIE 0x00000040 /* tertiary resume interrupt enable */
136#define ICH_SRIE 0x00000020 /* secondary resume interrupt enable */
137#define ICH_PRIE 0x00000010 /* primary resume interrupt enable */
138#define ICH_ACLINK 0x00000008 /* AClink shut off */
139#define ICH_AC97WARM 0x00000004 /* AC'97 warm reset */
140#define ICH_AC97COLD 0x00000002 /* AC'97 cold reset */
141#define ICH_GIE 0x00000001 /* GPI interrupt enable */
142#define ICH_REG_GLOB_STA 0x30 /* dword - global status */
143#define ICH_TRI 0x20000000 /* ICH4: tertiary (AC_SDIN2) resume interrupt */
144#define ICH_TCR 0x10000000 /* ICH4: tertiary (AC_SDIN2) codec ready */
145#define ICH_BCS 0x08000000 /* ICH4: bit clock stopped */
146#define ICH_SPINT 0x04000000 /* ICH4: S/PDIF interrupt */
147#define ICH_P2INT 0x02000000 /* ICH4: PCM2-In interrupt */
148#define ICH_M2INT 0x01000000 /* ICH4: Mic2-In interrupt */
149#define ICH_SAMPLE_CAP 0x00c00000 /* ICH4: sample capability bits (RO) */
150#define ICH_SAMPLE_16_20 0x00400000 /* ICH4: 16- and 20-bit samples */
151#define ICH_MULTICHAN_CAP 0x00300000 /* ICH4: multi-channel capability bits (RO) */
152#define ICH_SIS_TRI 0x00080000 /* SIS: tertiary resume irq */
153#define ICH_SIS_TCR 0x00040000 /* SIS: tertiary codec ready */
154#define ICH_MD3 0x00020000 /* modem power down semaphore */
155#define ICH_AD3 0x00010000 /* audio power down semaphore */
156#define ICH_RCS 0x00008000 /* read completion status */
157#define ICH_BIT3 0x00004000 /* bit 3 slot 12 */
158#define ICH_BIT2 0x00002000 /* bit 2 slot 12 */
159#define ICH_BIT1 0x00001000 /* bit 1 slot 12 */
160#define ICH_SRI 0x00000800 /* secondary (AC_SDIN1) resume interrupt */
161#define ICH_PRI 0x00000400 /* primary (AC_SDIN0) resume interrupt */
162#define ICH_SCR 0x00000200 /* secondary (AC_SDIN1) codec ready */
163#define ICH_PCR 0x00000100 /* primary (AC_SDIN0) codec ready */
164#define ICH_MCINT 0x00000080 /* MIC capture interrupt */
165#define ICH_POINT 0x00000040 /* playback interrupt */
166#define ICH_PIINT 0x00000020 /* capture interrupt */
167#define ICH_NVSPINT 0x00000010 /* nforce spdif interrupt */
168#define ICH_MOINT 0x00000004 /* modem playback interrupt */
169#define ICH_MIINT 0x00000002 /* modem capture interrupt */
170#define ICH_GSCI 0x00000001 /* GPI status change interrupt */
171#define ICH_REG_ACC_SEMA 0x34 /* byte - codec write semaphore */
172#define ICH_CAS 0x01 /* codec access semaphore */
173#define ICH_REG_SDM 0x80
174#define ICH_DI2L_MASK 0x000000c0 /* PCM In 2, Mic In 2 data in line */
175#define ICH_DI2L_SHIFT 6
176#define ICH_DI1L_MASK 0x00000030 /* PCM In 1, Mic In 1 data in line */
177#define ICH_DI1L_SHIFT 4
178#define ICH_SE 0x00000008 /* steer enable */
179#define ICH_LDI_MASK 0x00000003 /* last codec read data input */
180
181#define ICH_MAX_FRAGS 32 /* max hw frags */
182
183
184/*
185 * registers for Ali5455
186 */
187
188/* ALi 5455 busmaster blocks */
189DEFINE_REGSET(AL_PI, 0x40); /* ALi PCM in */
190DEFINE_REGSET(AL_PO, 0x50); /* Ali PCM out */
191DEFINE_REGSET(AL_MC, 0x60); /* Ali Mic in */
192DEFINE_REGSET(AL_CDC_SPO, 0x70); /* Ali Codec SPDIF out */
193DEFINE_REGSET(AL_CENTER, 0x80); /* Ali center out */
194DEFINE_REGSET(AL_LFE, 0x90); /* Ali center out */
195DEFINE_REGSET(AL_CLR_SPI, 0xa0); /* Ali Controller SPDIF in */
196DEFINE_REGSET(AL_CLR_SPO, 0xb0); /* Ali Controller SPDIF out */
197DEFINE_REGSET(AL_I2S, 0xc0); /* Ali I2S in */
198DEFINE_REGSET(AL_PI2, 0xd0); /* Ali PCM2 in */
199DEFINE_REGSET(AL_MC2, 0xe0); /* Ali Mic2 in */
200
201enum {
202 ICH_REG_ALI_SCR = 0x00, /* System Control Register */
203 ICH_REG_ALI_SSR = 0x04, /* System Status Register */
204 ICH_REG_ALI_DMACR = 0x08, /* DMA Control Register */
205 ICH_REG_ALI_FIFOCR1 = 0x0c, /* FIFO Control Register 1 */
206 ICH_REG_ALI_INTERFACECR = 0x10, /* Interface Control Register */
207 ICH_REG_ALI_INTERRUPTCR = 0x14, /* Interrupt control Register */
208 ICH_REG_ALI_INTERRUPTSR = 0x18, /* Interrupt Status Register */
209 ICH_REG_ALI_FIFOCR2 = 0x1c, /* FIFO Control Register 2 */
210 ICH_REG_ALI_CPR = 0x20, /* Command Port Register */
211 ICH_REG_ALI_CPR_ADDR = 0x22, /* ac97 addr write */
212 ICH_REG_ALI_SPR = 0x24, /* Status Port Register */
213 ICH_REG_ALI_SPR_ADDR = 0x26, /* ac97 addr read */
214 ICH_REG_ALI_FIFOCR3 = 0x2c, /* FIFO Control Register 3 */
215 ICH_REG_ALI_TTSR = 0x30, /* Transmit Tag Slot Register */
216 ICH_REG_ALI_RTSR = 0x34, /* Receive Tag Slot Register */
217 ICH_REG_ALI_CSPSR = 0x38, /* Command/Status Port Status Register */
218 ICH_REG_ALI_CAS = 0x3c, /* Codec Write Semaphore Register */
219 ICH_REG_ALI_HWVOL = 0xf0, /* hardware volume control/status */
220 ICH_REG_ALI_I2SCR = 0xf4, /* I2S control/status */
221 ICH_REG_ALI_SPDIFCSR = 0xf8, /* spdif channel status register */
222 ICH_REG_ALI_SPDIFICS = 0xfc, /* spdif interface control/status */
223};
224
225#define ALI_CAS_SEM_BUSY 0x80000000
226#define ALI_CPR_ADDR_SECONDARY 0x100
227#define ALI_CPR_ADDR_READ 0x80
228#define ALI_CSPSR_CODEC_READY 0x08
229#define ALI_CSPSR_READ_OK 0x02
230#define ALI_CSPSR_WRITE_OK 0x01
231
232/* interrupts for the whole chip by interrupt status register finish */
233
234#define ALI_INT_MICIN2 (1<<26)
235#define ALI_INT_PCMIN2 (1<<25)
236#define ALI_INT_I2SIN (1<<24)
237#define ALI_INT_SPDIFOUT (1<<23) /* controller spdif out INTERRUPT */
238#define ALI_INT_SPDIFIN (1<<22)
239#define ALI_INT_LFEOUT (1<<21)
240#define ALI_INT_CENTEROUT (1<<20)
241#define ALI_INT_CODECSPDIFOUT (1<<19)
242#define ALI_INT_MICIN (1<<18)
243#define ALI_INT_PCMOUT (1<<17)
244#define ALI_INT_PCMIN (1<<16)
245#define ALI_INT_CPRAIS (1<<7) /* command port available */
246#define ALI_INT_SPRAIS (1<<5) /* status port available */
247#define ALI_INT_GPIO (1<<1)
248#define ALI_INT_MASK (ALI_INT_SPDIFOUT|ALI_INT_CODECSPDIFOUT|\
249 ALI_INT_MICIN|ALI_INT_PCMOUT|ALI_INT_PCMIN)
250
251#define ICH_ALI_SC_RESET (1<<31) /* master reset */
252#define ICH_ALI_SC_AC97_DBL (1<<30)
253#define ICH_ALI_SC_CODEC_SPDF (3<<20) /* 1=7/8, 2=6/9, 3=10/11 */
254#define ICH_ALI_SC_IN_BITS (3<<18)
255#define ICH_ALI_SC_OUT_BITS (3<<16)
256#define ICH_ALI_SC_6CH_CFG (3<<14)
257#define ICH_ALI_SC_PCM_4 (1<<8)
258#define ICH_ALI_SC_PCM_6 (2<<8)
259#define ICH_ALI_SC_PCM_246_MASK (3<<8)
260
261#define ICH_ALI_SS_SEC_ID (3<<5)
262#define ICH_ALI_SS_PRI_ID (3<<3)
263
264#define ICH_ALI_IF_AC97SP (1<<21)
265#define ICH_ALI_IF_MC (1<<20)
266#define ICH_ALI_IF_PI (1<<19)
267#define ICH_ALI_IF_MC2 (1<<18)
268#define ICH_ALI_IF_PI2 (1<<17)
269#define ICH_ALI_IF_LINE_SRC (1<<15) /* 0/1 = slot 3/6 */
270#define ICH_ALI_IF_MIC_SRC (1<<14) /* 0/1 = slot 3/6 */
271#define ICH_ALI_IF_SPDF_SRC (3<<12) /* 00 = PCM, 01 = AC97-in, 10 = spdif-in, 11 = i2s */
272#define ICH_ALI_IF_AC97_OUT (3<<8) /* 00 = PCM, 10 = spdif-in, 11 = i2s */
273#define ICH_ALI_IF_PO_SPDF (1<<3)
274#define ICH_ALI_IF_PO (1<<1)
275
276/*
277 *
278 */
279
280enum {
281 ICHD_PCMIN,
282 ICHD_PCMOUT,
283 ICHD_MIC,
284 ICHD_MIC2,
285 ICHD_PCM2IN,
286 ICHD_SPBAR,
287 ICHD_LAST = ICHD_SPBAR
288};
289enum {
290 NVD_PCMIN,
291 NVD_PCMOUT,
292 NVD_MIC,
293 NVD_SPBAR,
294 NVD_LAST = NVD_SPBAR
295};
296enum {
297 ALID_PCMIN,
298 ALID_PCMOUT,
299 ALID_MIC,
300 ALID_AC97SPDIFOUT,
301 ALID_SPDIFIN,
302 ALID_SPDIFOUT,
303 ALID_LAST = ALID_SPDIFOUT
304};
305
306#define get_ichdev(substream) (substream->runtime->private_data)
307
308struct ichdev {
309 unsigned int ichd; /* ich device number */
310 unsigned long reg_offset; /* offset to bmaddr */
311 __le32 *bdbar; /* CPU address (32bit) */
312 unsigned int bdbar_addr; /* PCI bus address (32bit) */
313 struct snd_pcm_substream *substream;
314 unsigned int physbuf; /* physical address (32bit) */
315 unsigned int size;
316 unsigned int fragsize;
317 unsigned int fragsize1;
318 unsigned int position;
319 unsigned int pos_shift;
320 unsigned int last_pos;
321 int frags;
322 int lvi;
323 int lvi_frag;
324 int civ;
325 int ack;
326 int ack_reload;
327 unsigned int ack_bit;
328 unsigned int roff_sr;
329 unsigned int roff_picb;
330 unsigned int int_sta_mask; /* interrupt status mask */
331 unsigned int ali_slot; /* ALI DMA slot */
332 struct ac97_pcm *pcm;
333 int pcm_open_flag;
334 unsigned int prepared:1;
335 unsigned int suspended: 1;
336};
337
338struct intel8x0 {
339 unsigned int device_type;
340
341 int irq;
342
343 void __iomem *addr;
344 void __iomem *bmaddr;
345
346 struct pci_dev *pci;
347 struct snd_card *card;
348
349 int pcm_devs;
350 struct snd_pcm *pcm[6];
351 struct ichdev ichd[6];
352
353 unsigned multi4: 1,
354 multi6: 1,
355 multi8 :1,
356 dra: 1,
357 smp20bit: 1;
358 unsigned in_ac97_init: 1,
359 in_sdin_init: 1;
360 unsigned in_measurement: 1; /* during ac97 clock measurement */
361 unsigned fix_nocache: 1; /* workaround for 440MX */
362 unsigned buggy_irq: 1; /* workaround for buggy mobos */
363 unsigned xbox: 1; /* workaround for Xbox AC'97 detection */
364 unsigned buggy_semaphore: 1; /* workaround for buggy codec semaphore */
365 unsigned inside_vm: 1; /* enable VM optimization */
366
367 int spdif_idx; /* SPDIF BAR index; *_SPBAR or -1 if use PCMOUT */
368 unsigned int sdm_saved; /* SDM reg value */
369
370 struct snd_ac97_bus *ac97_bus;
371 struct snd_ac97 *ac97[3];
372 unsigned int ac97_sdin[3];
373 unsigned int max_codecs, ncodecs;
374 const unsigned int *codec_bit;
375 unsigned int codec_isr_bits;
376 unsigned int codec_ready_bits;
377
378 spinlock_t reg_lock;
379
380 u32 bdbars_count;
381 struct snd_dma_buffer bdbars;
382 u32 int_sta_reg; /* interrupt status register */
383 u32 int_sta_mask; /* interrupt status mask */
384};
385
386static const struct pci_device_id snd_intel8x0_ids[] = {
387 { PCI_VDEVICE(INTEL, 0x2415), DEVICE_INTEL }, /* 82801AA */
388 { PCI_VDEVICE(INTEL, 0x2425), DEVICE_INTEL }, /* 82901AB */
389 { PCI_VDEVICE(INTEL, 0x2445), DEVICE_INTEL }, /* 82801BA */
390 { PCI_VDEVICE(INTEL, 0x2485), DEVICE_INTEL }, /* ICH3 */
391 { PCI_VDEVICE(INTEL, 0x24c5), DEVICE_INTEL_ICH4 }, /* ICH4 */
392 { PCI_VDEVICE(INTEL, 0x24d5), DEVICE_INTEL_ICH4 }, /* ICH5 */
393 { PCI_VDEVICE(INTEL, 0x25a6), DEVICE_INTEL_ICH4 }, /* ESB */
394 { PCI_VDEVICE(INTEL, 0x266e), DEVICE_INTEL_ICH4 }, /* ICH6 */
395 { PCI_VDEVICE(INTEL, 0x27de), DEVICE_INTEL_ICH4 }, /* ICH7 */
396 { PCI_VDEVICE(INTEL, 0x2698), DEVICE_INTEL_ICH4 }, /* ESB2 */
397 { PCI_VDEVICE(INTEL, 0x7195), DEVICE_INTEL }, /* 440MX */
398 { PCI_VDEVICE(SI, 0x7012), DEVICE_SIS }, /* SI7012 */
399 { PCI_VDEVICE(NVIDIA, 0x01b1), DEVICE_NFORCE }, /* NFORCE */
400 { PCI_VDEVICE(NVIDIA, 0x003a), DEVICE_NFORCE }, /* MCP04 */
401 { PCI_VDEVICE(NVIDIA, 0x006a), DEVICE_NFORCE }, /* NFORCE2 */
402 { PCI_VDEVICE(NVIDIA, 0x0059), DEVICE_NFORCE }, /* CK804 */
403 { PCI_VDEVICE(NVIDIA, 0x008a), DEVICE_NFORCE }, /* CK8 */
404 { PCI_VDEVICE(NVIDIA, 0x00da), DEVICE_NFORCE }, /* NFORCE3 */
405 { PCI_VDEVICE(NVIDIA, 0x00ea), DEVICE_NFORCE }, /* CK8S */
406 { PCI_VDEVICE(NVIDIA, 0x026b), DEVICE_NFORCE }, /* MCP51 */
407 { PCI_VDEVICE(AMD, 0x746d), DEVICE_INTEL }, /* AMD8111 */
408 { PCI_VDEVICE(AMD, 0x7445), DEVICE_INTEL }, /* AMD768 */
409 { PCI_VDEVICE(AL, 0x5455), DEVICE_ALI }, /* Ali5455 */
410 { 0, }
411};
412
413MODULE_DEVICE_TABLE(pci, snd_intel8x0_ids);
414
415/*
416 * Lowlevel I/O - busmaster
417 */
418
419static inline u8 igetbyte(struct intel8x0 *chip, u32 offset)
420{
421 return ioread8(chip->bmaddr + offset);
422}
423
424static inline u16 igetword(struct intel8x0 *chip, u32 offset)
425{
426 return ioread16(chip->bmaddr + offset);
427}
428
429static inline u32 igetdword(struct intel8x0 *chip, u32 offset)
430{
431 return ioread32(chip->bmaddr + offset);
432}
433
434static inline void iputbyte(struct intel8x0 *chip, u32 offset, u8 val)
435{
436 iowrite8(val, chip->bmaddr + offset);
437}
438
439static inline void iputword(struct intel8x0 *chip, u32 offset, u16 val)
440{
441 iowrite16(val, chip->bmaddr + offset);
442}
443
444static inline void iputdword(struct intel8x0 *chip, u32 offset, u32 val)
445{
446 iowrite32(val, chip->bmaddr + offset);
447}
448
449/*
450 * Lowlevel I/O - AC'97 registers
451 */
452
453static inline u16 iagetword(struct intel8x0 *chip, u32 offset)
454{
455 return ioread16(chip->addr + offset);
456}
457
458static inline void iaputword(struct intel8x0 *chip, u32 offset, u16 val)
459{
460 iowrite16(val, chip->addr + offset);
461}
462
463/*
464 * Basic I/O
465 */
466
467/*
468 * access to AC97 codec via normal i/o (for ICH and SIS7012)
469 */
470
471static int snd_intel8x0_codec_semaphore(struct intel8x0 *chip, unsigned int codec)
472{
473 int time;
474
475 if (codec > 2)
476 return -EIO;
477 if (chip->in_sdin_init) {
478 /* we don't know the ready bit assignment at the moment */
479 /* so we check any */
480 codec = chip->codec_isr_bits;
481 } else {
482 codec = chip->codec_bit[chip->ac97_sdin[codec]];
483 }
484
485 /* codec ready ? */
486 if ((igetdword(chip, ICHREG(GLOB_STA)) & codec) == 0)
487 return -EIO;
488
489 if (chip->buggy_semaphore)
490 return 0; /* just ignore ... */
491
492 /* Anyone holding a semaphore for 1 msec should be shot... */
493 time = 100;
494 do {
495 if (!(igetbyte(chip, ICHREG(ACC_SEMA)) & ICH_CAS))
496 return 0;
497 udelay(10);
498 } while (time--);
499
500 /* access to some forbidden (non existent) ac97 registers will not
501 * reset the semaphore. So even if you don't get the semaphore, still
502 * continue the access. We don't need the semaphore anyway. */
503 dev_err(chip->card->dev,
504 "codec_semaphore: semaphore is not ready [0x%x][0x%x]\n",
505 igetbyte(chip, ICHREG(ACC_SEMA)), igetdword(chip, ICHREG(GLOB_STA)));
506 iagetword(chip, 0); /* clear semaphore flag */
507 /* I don't care about the semaphore */
508 return -EBUSY;
509}
510
511static void snd_intel8x0_codec_write(struct snd_ac97 *ac97,
512 unsigned short reg,
513 unsigned short val)
514{
515 struct intel8x0 *chip = ac97->private_data;
516
517 if (snd_intel8x0_codec_semaphore(chip, ac97->num) < 0) {
518 if (! chip->in_ac97_init)
519 dev_err(chip->card->dev,
520 "codec_write %d: semaphore is not ready for register 0x%x\n",
521 ac97->num, reg);
522 }
523 iaputword(chip, reg + ac97->num * 0x80, val);
524}
525
526static unsigned short snd_intel8x0_codec_read(struct snd_ac97 *ac97,
527 unsigned short reg)
528{
529 struct intel8x0 *chip = ac97->private_data;
530 unsigned short res;
531 unsigned int tmp;
532
533 if (snd_intel8x0_codec_semaphore(chip, ac97->num) < 0) {
534 if (! chip->in_ac97_init)
535 dev_err(chip->card->dev,
536 "codec_read %d: semaphore is not ready for register 0x%x\n",
537 ac97->num, reg);
538 res = 0xffff;
539 } else {
540 res = iagetword(chip, reg + ac97->num * 0x80);
541 tmp = igetdword(chip, ICHREG(GLOB_STA));
542 if (tmp & ICH_RCS) {
543 /* reset RCS and preserve other R/WC bits */
544 iputdword(chip, ICHREG(GLOB_STA), tmp &
545 ~(chip->codec_ready_bits | ICH_GSCI));
546 if (! chip->in_ac97_init)
547 dev_err(chip->card->dev,
548 "codec_read %d: read timeout for register 0x%x\n",
549 ac97->num, reg);
550 res = 0xffff;
551 }
552 }
553 return res;
554}
555
556static void snd_intel8x0_codec_read_test(struct intel8x0 *chip,
557 unsigned int codec)
558{
559 unsigned int tmp;
560
561 if (snd_intel8x0_codec_semaphore(chip, codec) >= 0) {
562 iagetword(chip, codec * 0x80);
563 tmp = igetdword(chip, ICHREG(GLOB_STA));
564 if (tmp & ICH_RCS) {
565 /* reset RCS and preserve other R/WC bits */
566 iputdword(chip, ICHREG(GLOB_STA), tmp &
567 ~(chip->codec_ready_bits | ICH_GSCI));
568 }
569 }
570}
571
572/*
573 * access to AC97 for Ali5455
574 */
575static int snd_intel8x0_ali_codec_ready(struct intel8x0 *chip, int mask)
576{
577 int count = 0;
578 for (count = 0; count < 0x7f; count++) {
579 int val = igetbyte(chip, ICHREG(ALI_CSPSR));
580 if (val & mask)
581 return 0;
582 }
583 if (! chip->in_ac97_init)
584 dev_warn(chip->card->dev, "AC97 codec ready timeout.\n");
585 return -EBUSY;
586}
587
588static int snd_intel8x0_ali_codec_semaphore(struct intel8x0 *chip)
589{
590 int time = 100;
591 if (chip->buggy_semaphore)
592 return 0; /* just ignore ... */
593 while (--time && (igetdword(chip, ICHREG(ALI_CAS)) & ALI_CAS_SEM_BUSY))
594 udelay(1);
595 if (! time && ! chip->in_ac97_init)
596 dev_warn(chip->card->dev, "ali_codec_semaphore timeout\n");
597 return snd_intel8x0_ali_codec_ready(chip, ALI_CSPSR_CODEC_READY);
598}
599
600static unsigned short snd_intel8x0_ali_codec_read(struct snd_ac97 *ac97, unsigned short reg)
601{
602 struct intel8x0 *chip = ac97->private_data;
603 unsigned short data = 0xffff;
604
605 if (snd_intel8x0_ali_codec_semaphore(chip))
606 goto __err;
607 reg |= ALI_CPR_ADDR_READ;
608 if (ac97->num)
609 reg |= ALI_CPR_ADDR_SECONDARY;
610 iputword(chip, ICHREG(ALI_CPR_ADDR), reg);
611 if (snd_intel8x0_ali_codec_ready(chip, ALI_CSPSR_READ_OK))
612 goto __err;
613 data = igetword(chip, ICHREG(ALI_SPR));
614 __err:
615 return data;
616}
617
618static void snd_intel8x0_ali_codec_write(struct snd_ac97 *ac97, unsigned short reg,
619 unsigned short val)
620{
621 struct intel8x0 *chip = ac97->private_data;
622
623 if (snd_intel8x0_ali_codec_semaphore(chip))
624 return;
625 iputword(chip, ICHREG(ALI_CPR), val);
626 if (ac97->num)
627 reg |= ALI_CPR_ADDR_SECONDARY;
628 iputword(chip, ICHREG(ALI_CPR_ADDR), reg);
629 snd_intel8x0_ali_codec_ready(chip, ALI_CSPSR_WRITE_OK);
630}
631
632
633/*
634 * DMA I/O
635 */
636static void snd_intel8x0_setup_periods(struct intel8x0 *chip, struct ichdev *ichdev)
637{
638 int idx;
639 __le32 *bdbar = ichdev->bdbar;
640 unsigned long port = ichdev->reg_offset;
641
642 iputdword(chip, port + ICH_REG_OFF_BDBAR, ichdev->bdbar_addr);
643 if (ichdev->size == ichdev->fragsize) {
644 ichdev->ack_reload = ichdev->ack = 2;
645 ichdev->fragsize1 = ichdev->fragsize >> 1;
646 for (idx = 0; idx < (ICH_REG_LVI_MASK + 1) * 2; idx += 4) {
647 bdbar[idx + 0] = cpu_to_le32(ichdev->physbuf);
648 bdbar[idx + 1] = cpu_to_le32(0x80000000 | /* interrupt on completion */
649 ichdev->fragsize1 >> ichdev->pos_shift);
650 bdbar[idx + 2] = cpu_to_le32(ichdev->physbuf + (ichdev->size >> 1));
651 bdbar[idx + 3] = cpu_to_le32(0x80000000 | /* interrupt on completion */
652 ichdev->fragsize1 >> ichdev->pos_shift);
653 }
654 ichdev->frags = 2;
655 } else {
656 ichdev->ack_reload = ichdev->ack = 1;
657 ichdev->fragsize1 = ichdev->fragsize;
658 for (idx = 0; idx < (ICH_REG_LVI_MASK + 1) * 2; idx += 2) {
659 bdbar[idx + 0] = cpu_to_le32(ichdev->physbuf +
660 (((idx >> 1) * ichdev->fragsize) %
661 ichdev->size));
662 bdbar[idx + 1] = cpu_to_le32(0x80000000 | /* interrupt on completion */
663 ichdev->fragsize >> ichdev->pos_shift);
664#if 0
665 dev_dbg(chip->card->dev, "bdbar[%i] = 0x%x [0x%x]\n",
666 idx + 0, bdbar[idx + 0], bdbar[idx + 1]);
667#endif
668 }
669 ichdev->frags = ichdev->size / ichdev->fragsize;
670 }
671 iputbyte(chip, port + ICH_REG_OFF_LVI, ichdev->lvi = ICH_REG_LVI_MASK);
672 ichdev->civ = 0;
673 iputbyte(chip, port + ICH_REG_OFF_CIV, 0);
674 ichdev->lvi_frag = ICH_REG_LVI_MASK % ichdev->frags;
675 ichdev->position = 0;
676#if 0
677 dev_dbg(chip->card->dev,
678 "lvi_frag = %i, frags = %i, period_size = 0x%x, period_size1 = 0x%x\n",
679 ichdev->lvi_frag, ichdev->frags, ichdev->fragsize,
680 ichdev->fragsize1);
681#endif
682 /* clear interrupts */
683 iputbyte(chip, port + ichdev->roff_sr, ICH_FIFOE | ICH_BCIS | ICH_LVBCI);
684}
685
686/*
687 * Interrupt handler
688 */
689
690static inline void snd_intel8x0_update(struct intel8x0 *chip, struct ichdev *ichdev)
691{
692 unsigned long port = ichdev->reg_offset;
693 unsigned long flags;
694 int status, civ, i, step;
695 int ack = 0;
696
697 if (!(ichdev->prepared || chip->in_measurement) || ichdev->suspended)
698 return;
699
700 spin_lock_irqsave(&chip->reg_lock, flags);
701 status = igetbyte(chip, port + ichdev->roff_sr);
702 civ = igetbyte(chip, port + ICH_REG_OFF_CIV);
703 if (!(status & ICH_BCIS)) {
704 step = 0;
705 } else if (civ == ichdev->civ) {
706 // snd_printd("civ same %d\n", civ);
707 step = 1;
708 ichdev->civ++;
709 ichdev->civ &= ICH_REG_LVI_MASK;
710 } else {
711 step = civ - ichdev->civ;
712 if (step < 0)
713 step += ICH_REG_LVI_MASK + 1;
714 // if (step != 1)
715 // snd_printd("step = %d, %d -> %d\n", step, ichdev->civ, civ);
716 ichdev->civ = civ;
717 }
718
719 ichdev->position += step * ichdev->fragsize1;
720 if (! chip->in_measurement)
721 ichdev->position %= ichdev->size;
722 ichdev->lvi += step;
723 ichdev->lvi &= ICH_REG_LVI_MASK;
724 iputbyte(chip, port + ICH_REG_OFF_LVI, ichdev->lvi);
725 for (i = 0; i < step; i++) {
726 ichdev->lvi_frag++;
727 ichdev->lvi_frag %= ichdev->frags;
728 ichdev->bdbar[ichdev->lvi * 2] = cpu_to_le32(ichdev->physbuf + ichdev->lvi_frag * ichdev->fragsize1);
729#if 0
730 dev_dbg(chip->card->dev,
731 "new: bdbar[%i] = 0x%x [0x%x], prefetch = %i, all = 0x%x, 0x%x\n",
732 ichdev->lvi * 2, ichdev->bdbar[ichdev->lvi * 2],
733 ichdev->bdbar[ichdev->lvi * 2 + 1], inb(ICH_REG_OFF_PIV + port),
734 inl(port + 4), inb(port + ICH_REG_OFF_CR));
735#endif
736 if (--ichdev->ack == 0) {
737 ichdev->ack = ichdev->ack_reload;
738 ack = 1;
739 }
740 }
741 spin_unlock_irqrestore(&chip->reg_lock, flags);
742 if (ack && ichdev->substream) {
743 snd_pcm_period_elapsed(ichdev->substream);
744 }
745 iputbyte(chip, port + ichdev->roff_sr,
746 status & (ICH_FIFOE | ICH_BCIS | ICH_LVBCI));
747}
748
749static irqreturn_t snd_intel8x0_interrupt(int irq, void *dev_id)
750{
751 struct intel8x0 *chip = dev_id;
752 struct ichdev *ichdev;
753 unsigned int status;
754 unsigned int i;
755
756 status = igetdword(chip, chip->int_sta_reg);
757 if (status == 0xffffffff) /* we are not yet resumed */
758 return IRQ_NONE;
759
760 if ((status & chip->int_sta_mask) == 0) {
761 if (status) {
762 /* ack */
763 iputdword(chip, chip->int_sta_reg, status);
764 if (! chip->buggy_irq)
765 status = 0;
766 }
767 return IRQ_RETVAL(status);
768 }
769
770 for (i = 0; i < chip->bdbars_count; i++) {
771 ichdev = &chip->ichd[i];
772 if (status & ichdev->int_sta_mask)
773 snd_intel8x0_update(chip, ichdev);
774 }
775
776 /* ack them */
777 iputdword(chip, chip->int_sta_reg, status & chip->int_sta_mask);
778
779 return IRQ_HANDLED;
780}
781
782/*
783 * PCM part
784 */
785
786static int snd_intel8x0_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
787{
788 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
789 struct ichdev *ichdev = get_ichdev(substream);
790 unsigned char val = 0;
791 unsigned long port = ichdev->reg_offset;
792
793 switch (cmd) {
794 case SNDRV_PCM_TRIGGER_RESUME:
795 ichdev->suspended = 0;
796 fallthrough;
797 case SNDRV_PCM_TRIGGER_START:
798 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
799 val = ICH_IOCE | ICH_STARTBM;
800 ichdev->last_pos = ichdev->position;
801 break;
802 case SNDRV_PCM_TRIGGER_SUSPEND:
803 ichdev->suspended = 1;
804 fallthrough;
805 case SNDRV_PCM_TRIGGER_STOP:
806 val = 0;
807 break;
808 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
809 val = ICH_IOCE;
810 break;
811 default:
812 return -EINVAL;
813 }
814 iputbyte(chip, port + ICH_REG_OFF_CR, val);
815 if (cmd == SNDRV_PCM_TRIGGER_STOP) {
816 /* wait until DMA stopped */
817 while (!(igetbyte(chip, port + ichdev->roff_sr) & ICH_DCH)) ;
818 /* reset whole DMA things */
819 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_RESETREGS);
820 }
821 return 0;
822}
823
824static int snd_intel8x0_ali_trigger(struct snd_pcm_substream *substream, int cmd)
825{
826 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
827 struct ichdev *ichdev = get_ichdev(substream);
828 unsigned long port = ichdev->reg_offset;
829 static const int fiforeg[] = {
830 ICHREG(ALI_FIFOCR1), ICHREG(ALI_FIFOCR2), ICHREG(ALI_FIFOCR3)
831 };
832 unsigned int val, fifo;
833
834 val = igetdword(chip, ICHREG(ALI_DMACR));
835 switch (cmd) {
836 case SNDRV_PCM_TRIGGER_RESUME:
837 ichdev->suspended = 0;
838 fallthrough;
839 case SNDRV_PCM_TRIGGER_START:
840 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
841 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
842 /* clear FIFO for synchronization of channels */
843 fifo = igetdword(chip, fiforeg[ichdev->ali_slot / 4]);
844 fifo &= ~(0xff << (ichdev->ali_slot % 4));
845 fifo |= 0x83 << (ichdev->ali_slot % 4);
846 iputdword(chip, fiforeg[ichdev->ali_slot / 4], fifo);
847 }
848 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_IOCE);
849 val &= ~(1 << (ichdev->ali_slot + 16)); /* clear PAUSE flag */
850 /* start DMA */
851 iputdword(chip, ICHREG(ALI_DMACR), val | (1 << ichdev->ali_slot));
852 break;
853 case SNDRV_PCM_TRIGGER_SUSPEND:
854 ichdev->suspended = 1;
855 fallthrough;
856 case SNDRV_PCM_TRIGGER_STOP:
857 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
858 /* pause */
859 iputdword(chip, ICHREG(ALI_DMACR), val | (1 << (ichdev->ali_slot + 16)));
860 iputbyte(chip, port + ICH_REG_OFF_CR, 0);
861 while (igetbyte(chip, port + ICH_REG_OFF_CR))
862 ;
863 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH)
864 break;
865 /* reset whole DMA things */
866 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_RESETREGS);
867 /* clear interrupts */
868 iputbyte(chip, port + ICH_REG_OFF_SR,
869 igetbyte(chip, port + ICH_REG_OFF_SR) | 0x1e);
870 iputdword(chip, ICHREG(ALI_INTERRUPTSR),
871 igetdword(chip, ICHREG(ALI_INTERRUPTSR)) & ichdev->int_sta_mask);
872 break;
873 default:
874 return -EINVAL;
875 }
876 return 0;
877}
878
879static int snd_intel8x0_hw_params(struct snd_pcm_substream *substream,
880 struct snd_pcm_hw_params *hw_params)
881{
882 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
883 struct ichdev *ichdev = get_ichdev(substream);
884 int dbl = params_rate(hw_params) > 48000;
885 int err;
886
887 if (ichdev->pcm_open_flag) {
888 snd_ac97_pcm_close(ichdev->pcm);
889 ichdev->pcm_open_flag = 0;
890 ichdev->prepared = 0;
891 }
892 err = snd_ac97_pcm_open(ichdev->pcm, params_rate(hw_params),
893 params_channels(hw_params),
894 ichdev->pcm->r[dbl].slots);
895 if (err >= 0) {
896 ichdev->pcm_open_flag = 1;
897 /* Force SPDIF setting */
898 if (ichdev->ichd == ICHD_PCMOUT && chip->spdif_idx < 0)
899 snd_ac97_set_rate(ichdev->pcm->r[0].codec[0], AC97_SPDIF,
900 params_rate(hw_params));
901 }
902 return err;
903}
904
905static int snd_intel8x0_hw_free(struct snd_pcm_substream *substream)
906{
907 struct ichdev *ichdev = get_ichdev(substream);
908
909 if (ichdev->pcm_open_flag) {
910 snd_ac97_pcm_close(ichdev->pcm);
911 ichdev->pcm_open_flag = 0;
912 ichdev->prepared = 0;
913 }
914 return 0;
915}
916
917static void snd_intel8x0_setup_pcm_out(struct intel8x0 *chip,
918 struct snd_pcm_runtime *runtime)
919{
920 unsigned int cnt;
921 int dbl = runtime->rate > 48000;
922
923 spin_lock_irq(&chip->reg_lock);
924 switch (chip->device_type) {
925 case DEVICE_ALI:
926 cnt = igetdword(chip, ICHREG(ALI_SCR));
927 cnt &= ~ICH_ALI_SC_PCM_246_MASK;
928 if (runtime->channels == 4 || dbl)
929 cnt |= ICH_ALI_SC_PCM_4;
930 else if (runtime->channels == 6)
931 cnt |= ICH_ALI_SC_PCM_6;
932 iputdword(chip, ICHREG(ALI_SCR), cnt);
933 break;
934 case DEVICE_SIS:
935 cnt = igetdword(chip, ICHREG(GLOB_CNT));
936 cnt &= ~ICH_SIS_PCM_246_MASK;
937 if (runtime->channels == 4 || dbl)
938 cnt |= ICH_SIS_PCM_4;
939 else if (runtime->channels == 6)
940 cnt |= ICH_SIS_PCM_6;
941 iputdword(chip, ICHREG(GLOB_CNT), cnt);
942 break;
943 default:
944 cnt = igetdword(chip, ICHREG(GLOB_CNT));
945 cnt &= ~(ICH_PCM_246_MASK | ICH_PCM_20BIT);
946 if (runtime->channels == 4 || dbl)
947 cnt |= ICH_PCM_4;
948 else if (runtime->channels == 6)
949 cnt |= ICH_PCM_6;
950 else if (runtime->channels == 8)
951 cnt |= ICH_PCM_8;
952 if (chip->device_type == DEVICE_NFORCE) {
953 /* reset to 2ch once to keep the 6 channel data in alignment,
954 * to start from Front Left always
955 */
956 if (cnt & ICH_PCM_246_MASK) {
957 iputdword(chip, ICHREG(GLOB_CNT), cnt & ~ICH_PCM_246_MASK);
958 spin_unlock_irq(&chip->reg_lock);
959 msleep(50); /* grrr... */
960 spin_lock_irq(&chip->reg_lock);
961 }
962 } else if (chip->device_type == DEVICE_INTEL_ICH4) {
963 if (runtime->sample_bits > 16)
964 cnt |= ICH_PCM_20BIT;
965 }
966 iputdword(chip, ICHREG(GLOB_CNT), cnt);
967 break;
968 }
969 spin_unlock_irq(&chip->reg_lock);
970}
971
972static int snd_intel8x0_pcm_prepare(struct snd_pcm_substream *substream)
973{
974 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
975 struct snd_pcm_runtime *runtime = substream->runtime;
976 struct ichdev *ichdev = get_ichdev(substream);
977
978 ichdev->physbuf = runtime->dma_addr;
979 ichdev->size = snd_pcm_lib_buffer_bytes(substream);
980 ichdev->fragsize = snd_pcm_lib_period_bytes(substream);
981 if (ichdev->ichd == ICHD_PCMOUT) {
982 snd_intel8x0_setup_pcm_out(chip, runtime);
983 if (chip->device_type == DEVICE_INTEL_ICH4)
984 ichdev->pos_shift = (runtime->sample_bits > 16) ? 2 : 1;
985 }
986 snd_intel8x0_setup_periods(chip, ichdev);
987 ichdev->prepared = 1;
988 return 0;
989}
990
991static snd_pcm_uframes_t snd_intel8x0_pcm_pointer(struct snd_pcm_substream *substream)
992{
993 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
994 struct ichdev *ichdev = get_ichdev(substream);
995 size_t ptr1, ptr;
996 int civ, timeout = 10;
997 unsigned int position;
998
999 spin_lock(&chip->reg_lock);
1000 do {
1001 civ = igetbyte(chip, ichdev->reg_offset + ICH_REG_OFF_CIV);
1002 ptr1 = igetword(chip, ichdev->reg_offset + ichdev->roff_picb);
1003 position = ichdev->position;
1004 if (ptr1 == 0) {
1005 udelay(10);
1006 continue;
1007 }
1008 if (civ != igetbyte(chip, ichdev->reg_offset + ICH_REG_OFF_CIV))
1009 continue;
1010
1011 /* IO read operation is very expensive inside virtual machine
1012 * as it is emulated. The probability that subsequent PICB read
1013 * will return different result is high enough to loop till
1014 * timeout here.
1015 * Same CIV is strict enough condition to be sure that PICB
1016 * is valid inside VM on emulated card. */
1017 if (chip->inside_vm)
1018 break;
1019 if (ptr1 == igetword(chip, ichdev->reg_offset + ichdev->roff_picb))
1020 break;
1021 } while (timeout--);
1022 ptr = ichdev->last_pos;
1023 if (ptr1 != 0) {
1024 ptr1 <<= ichdev->pos_shift;
1025 ptr = ichdev->fragsize1 - ptr1;
1026 ptr += position;
1027 if (ptr < ichdev->last_pos) {
1028 unsigned int pos_base, last_base;
1029 pos_base = position / ichdev->fragsize1;
1030 last_base = ichdev->last_pos / ichdev->fragsize1;
1031 /* another sanity check; ptr1 can go back to full
1032 * before the base position is updated
1033 */
1034 if (pos_base == last_base)
1035 ptr = ichdev->last_pos;
1036 }
1037 }
1038 ichdev->last_pos = ptr;
1039 spin_unlock(&chip->reg_lock);
1040 if (ptr >= ichdev->size)
1041 return 0;
1042 return bytes_to_frames(substream->runtime, ptr);
1043}
1044
1045static const struct snd_pcm_hardware snd_intel8x0_stream =
1046{
1047 .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1048 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1049 SNDRV_PCM_INFO_MMAP_VALID |
1050 SNDRV_PCM_INFO_PAUSE |
1051 SNDRV_PCM_INFO_RESUME),
1052 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1053 .rates = SNDRV_PCM_RATE_48000,
1054 .rate_min = 48000,
1055 .rate_max = 48000,
1056 .channels_min = 2,
1057 .channels_max = 2,
1058 .buffer_bytes_max = 128 * 1024,
1059 .period_bytes_min = 32,
1060 .period_bytes_max = 128 * 1024,
1061 .periods_min = 1,
1062 .periods_max = 1024,
1063 .fifo_size = 0,
1064};
1065
1066static const unsigned int channels4[] = {
1067 2, 4,
1068};
1069
1070static const struct snd_pcm_hw_constraint_list hw_constraints_channels4 = {
1071 .count = ARRAY_SIZE(channels4),
1072 .list = channels4,
1073 .mask = 0,
1074};
1075
1076static const unsigned int channels6[] = {
1077 2, 4, 6,
1078};
1079
1080static const struct snd_pcm_hw_constraint_list hw_constraints_channels6 = {
1081 .count = ARRAY_SIZE(channels6),
1082 .list = channels6,
1083 .mask = 0,
1084};
1085
1086static const unsigned int channels8[] = {
1087 2, 4, 6, 8,
1088};
1089
1090static const struct snd_pcm_hw_constraint_list hw_constraints_channels8 = {
1091 .count = ARRAY_SIZE(channels8),
1092 .list = channels8,
1093 .mask = 0,
1094};
1095
1096static int snd_intel8x0_pcm_open(struct snd_pcm_substream *substream, struct ichdev *ichdev)
1097{
1098 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1099 struct snd_pcm_runtime *runtime = substream->runtime;
1100 int err;
1101
1102 ichdev->substream = substream;
1103 runtime->hw = snd_intel8x0_stream;
1104 runtime->hw.rates = ichdev->pcm->rates;
1105 snd_pcm_limit_hw_rates(runtime);
1106 if (chip->device_type == DEVICE_SIS) {
1107 runtime->hw.buffer_bytes_max = 64*1024;
1108 runtime->hw.period_bytes_max = 64*1024;
1109 }
1110 err = snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
1111 if (err < 0)
1112 return err;
1113 runtime->private_data = ichdev;
1114 return 0;
1115}
1116
1117static int snd_intel8x0_playback_open(struct snd_pcm_substream *substream)
1118{
1119 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1120 struct snd_pcm_runtime *runtime = substream->runtime;
1121 int err;
1122
1123 err = snd_intel8x0_pcm_open(substream, &chip->ichd[ICHD_PCMOUT]);
1124 if (err < 0)
1125 return err;
1126
1127 if (chip->multi8) {
1128 runtime->hw.channels_max = 8;
1129 snd_pcm_hw_constraint_list(runtime, 0,
1130 SNDRV_PCM_HW_PARAM_CHANNELS,
1131 &hw_constraints_channels8);
1132 } else if (chip->multi6) {
1133 runtime->hw.channels_max = 6;
1134 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
1135 &hw_constraints_channels6);
1136 } else if (chip->multi4) {
1137 runtime->hw.channels_max = 4;
1138 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
1139 &hw_constraints_channels4);
1140 }
1141 if (chip->dra) {
1142 snd_ac97_pcm_double_rate_rules(runtime);
1143 }
1144 if (chip->smp20bit) {
1145 runtime->hw.formats |= SNDRV_PCM_FMTBIT_S32_LE;
1146 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 20);
1147 }
1148 return 0;
1149}
1150
1151static int snd_intel8x0_playback_close(struct snd_pcm_substream *substream)
1152{
1153 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1154
1155 chip->ichd[ICHD_PCMOUT].substream = NULL;
1156 return 0;
1157}
1158
1159static int snd_intel8x0_capture_open(struct snd_pcm_substream *substream)
1160{
1161 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1162
1163 return snd_intel8x0_pcm_open(substream, &chip->ichd[ICHD_PCMIN]);
1164}
1165
1166static int snd_intel8x0_capture_close(struct snd_pcm_substream *substream)
1167{
1168 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1169
1170 chip->ichd[ICHD_PCMIN].substream = NULL;
1171 return 0;
1172}
1173
1174static int snd_intel8x0_mic_open(struct snd_pcm_substream *substream)
1175{
1176 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1177
1178 return snd_intel8x0_pcm_open(substream, &chip->ichd[ICHD_MIC]);
1179}
1180
1181static int snd_intel8x0_mic_close(struct snd_pcm_substream *substream)
1182{
1183 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1184
1185 chip->ichd[ICHD_MIC].substream = NULL;
1186 return 0;
1187}
1188
1189static int snd_intel8x0_mic2_open(struct snd_pcm_substream *substream)
1190{
1191 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1192
1193 return snd_intel8x0_pcm_open(substream, &chip->ichd[ICHD_MIC2]);
1194}
1195
1196static int snd_intel8x0_mic2_close(struct snd_pcm_substream *substream)
1197{
1198 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1199
1200 chip->ichd[ICHD_MIC2].substream = NULL;
1201 return 0;
1202}
1203
1204static int snd_intel8x0_capture2_open(struct snd_pcm_substream *substream)
1205{
1206 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1207
1208 return snd_intel8x0_pcm_open(substream, &chip->ichd[ICHD_PCM2IN]);
1209}
1210
1211static int snd_intel8x0_capture2_close(struct snd_pcm_substream *substream)
1212{
1213 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1214
1215 chip->ichd[ICHD_PCM2IN].substream = NULL;
1216 return 0;
1217}
1218
1219static int snd_intel8x0_spdif_open(struct snd_pcm_substream *substream)
1220{
1221 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1222 int idx = chip->device_type == DEVICE_NFORCE ? NVD_SPBAR : ICHD_SPBAR;
1223
1224 return snd_intel8x0_pcm_open(substream, &chip->ichd[idx]);
1225}
1226
1227static int snd_intel8x0_spdif_close(struct snd_pcm_substream *substream)
1228{
1229 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1230 int idx = chip->device_type == DEVICE_NFORCE ? NVD_SPBAR : ICHD_SPBAR;
1231
1232 chip->ichd[idx].substream = NULL;
1233 return 0;
1234}
1235
1236static int snd_intel8x0_ali_ac97spdifout_open(struct snd_pcm_substream *substream)
1237{
1238 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1239 unsigned int val;
1240
1241 spin_lock_irq(&chip->reg_lock);
1242 val = igetdword(chip, ICHREG(ALI_INTERFACECR));
1243 val |= ICH_ALI_IF_AC97SP;
1244 iputdword(chip, ICHREG(ALI_INTERFACECR), val);
1245 /* also needs to set ALI_SC_CODEC_SPDF correctly */
1246 spin_unlock_irq(&chip->reg_lock);
1247
1248 return snd_intel8x0_pcm_open(substream, &chip->ichd[ALID_AC97SPDIFOUT]);
1249}
1250
1251static int snd_intel8x0_ali_ac97spdifout_close(struct snd_pcm_substream *substream)
1252{
1253 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1254 unsigned int val;
1255
1256 chip->ichd[ALID_AC97SPDIFOUT].substream = NULL;
1257 spin_lock_irq(&chip->reg_lock);
1258 val = igetdword(chip, ICHREG(ALI_INTERFACECR));
1259 val &= ~ICH_ALI_IF_AC97SP;
1260 iputdword(chip, ICHREG(ALI_INTERFACECR), val);
1261 spin_unlock_irq(&chip->reg_lock);
1262
1263 return 0;
1264}
1265
1266#if 0 // NYI
1267static int snd_intel8x0_ali_spdifin_open(struct snd_pcm_substream *substream)
1268{
1269 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1270
1271 return snd_intel8x0_pcm_open(substream, &chip->ichd[ALID_SPDIFIN]);
1272}
1273
1274static int snd_intel8x0_ali_spdifin_close(struct snd_pcm_substream *substream)
1275{
1276 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1277
1278 chip->ichd[ALID_SPDIFIN].substream = NULL;
1279 return 0;
1280}
1281
1282static int snd_intel8x0_ali_spdifout_open(struct snd_pcm_substream *substream)
1283{
1284 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1285
1286 return snd_intel8x0_pcm_open(substream, &chip->ichd[ALID_SPDIFOUT]);
1287}
1288
1289static int snd_intel8x0_ali_spdifout_close(struct snd_pcm_substream *substream)
1290{
1291 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1292
1293 chip->ichd[ALID_SPDIFOUT].substream = NULL;
1294 return 0;
1295}
1296#endif
1297
1298static const struct snd_pcm_ops snd_intel8x0_playback_ops = {
1299 .open = snd_intel8x0_playback_open,
1300 .close = snd_intel8x0_playback_close,
1301 .hw_params = snd_intel8x0_hw_params,
1302 .hw_free = snd_intel8x0_hw_free,
1303 .prepare = snd_intel8x0_pcm_prepare,
1304 .trigger = snd_intel8x0_pcm_trigger,
1305 .pointer = snd_intel8x0_pcm_pointer,
1306};
1307
1308static const struct snd_pcm_ops snd_intel8x0_capture_ops = {
1309 .open = snd_intel8x0_capture_open,
1310 .close = snd_intel8x0_capture_close,
1311 .hw_params = snd_intel8x0_hw_params,
1312 .hw_free = snd_intel8x0_hw_free,
1313 .prepare = snd_intel8x0_pcm_prepare,
1314 .trigger = snd_intel8x0_pcm_trigger,
1315 .pointer = snd_intel8x0_pcm_pointer,
1316};
1317
1318static const struct snd_pcm_ops snd_intel8x0_capture_mic_ops = {
1319 .open = snd_intel8x0_mic_open,
1320 .close = snd_intel8x0_mic_close,
1321 .hw_params = snd_intel8x0_hw_params,
1322 .hw_free = snd_intel8x0_hw_free,
1323 .prepare = snd_intel8x0_pcm_prepare,
1324 .trigger = snd_intel8x0_pcm_trigger,
1325 .pointer = snd_intel8x0_pcm_pointer,
1326};
1327
1328static const struct snd_pcm_ops snd_intel8x0_capture_mic2_ops = {
1329 .open = snd_intel8x0_mic2_open,
1330 .close = snd_intel8x0_mic2_close,
1331 .hw_params = snd_intel8x0_hw_params,
1332 .hw_free = snd_intel8x0_hw_free,
1333 .prepare = snd_intel8x0_pcm_prepare,
1334 .trigger = snd_intel8x0_pcm_trigger,
1335 .pointer = snd_intel8x0_pcm_pointer,
1336};
1337
1338static const struct snd_pcm_ops snd_intel8x0_capture2_ops = {
1339 .open = snd_intel8x0_capture2_open,
1340 .close = snd_intel8x0_capture2_close,
1341 .hw_params = snd_intel8x0_hw_params,
1342 .hw_free = snd_intel8x0_hw_free,
1343 .prepare = snd_intel8x0_pcm_prepare,
1344 .trigger = snd_intel8x0_pcm_trigger,
1345 .pointer = snd_intel8x0_pcm_pointer,
1346};
1347
1348static const struct snd_pcm_ops snd_intel8x0_spdif_ops = {
1349 .open = snd_intel8x0_spdif_open,
1350 .close = snd_intel8x0_spdif_close,
1351 .hw_params = snd_intel8x0_hw_params,
1352 .hw_free = snd_intel8x0_hw_free,
1353 .prepare = snd_intel8x0_pcm_prepare,
1354 .trigger = snd_intel8x0_pcm_trigger,
1355 .pointer = snd_intel8x0_pcm_pointer,
1356};
1357
1358static const struct snd_pcm_ops snd_intel8x0_ali_playback_ops = {
1359 .open = snd_intel8x0_playback_open,
1360 .close = snd_intel8x0_playback_close,
1361 .hw_params = snd_intel8x0_hw_params,
1362 .hw_free = snd_intel8x0_hw_free,
1363 .prepare = snd_intel8x0_pcm_prepare,
1364 .trigger = snd_intel8x0_ali_trigger,
1365 .pointer = snd_intel8x0_pcm_pointer,
1366};
1367
1368static const struct snd_pcm_ops snd_intel8x0_ali_capture_ops = {
1369 .open = snd_intel8x0_capture_open,
1370 .close = snd_intel8x0_capture_close,
1371 .hw_params = snd_intel8x0_hw_params,
1372 .hw_free = snd_intel8x0_hw_free,
1373 .prepare = snd_intel8x0_pcm_prepare,
1374 .trigger = snd_intel8x0_ali_trigger,
1375 .pointer = snd_intel8x0_pcm_pointer,
1376};
1377
1378static const struct snd_pcm_ops snd_intel8x0_ali_capture_mic_ops = {
1379 .open = snd_intel8x0_mic_open,
1380 .close = snd_intel8x0_mic_close,
1381 .hw_params = snd_intel8x0_hw_params,
1382 .hw_free = snd_intel8x0_hw_free,
1383 .prepare = snd_intel8x0_pcm_prepare,
1384 .trigger = snd_intel8x0_ali_trigger,
1385 .pointer = snd_intel8x0_pcm_pointer,
1386};
1387
1388static const struct snd_pcm_ops snd_intel8x0_ali_ac97spdifout_ops = {
1389 .open = snd_intel8x0_ali_ac97spdifout_open,
1390 .close = snd_intel8x0_ali_ac97spdifout_close,
1391 .hw_params = snd_intel8x0_hw_params,
1392 .hw_free = snd_intel8x0_hw_free,
1393 .prepare = snd_intel8x0_pcm_prepare,
1394 .trigger = snd_intel8x0_ali_trigger,
1395 .pointer = snd_intel8x0_pcm_pointer,
1396};
1397
1398#if 0 // NYI
1399static struct snd_pcm_ops snd_intel8x0_ali_spdifin_ops = {
1400 .open = snd_intel8x0_ali_spdifin_open,
1401 .close = snd_intel8x0_ali_spdifin_close,
1402 .hw_params = snd_intel8x0_hw_params,
1403 .hw_free = snd_intel8x0_hw_free,
1404 .prepare = snd_intel8x0_pcm_prepare,
1405 .trigger = snd_intel8x0_pcm_trigger,
1406 .pointer = snd_intel8x0_pcm_pointer,
1407};
1408
1409static struct snd_pcm_ops snd_intel8x0_ali_spdifout_ops = {
1410 .open = snd_intel8x0_ali_spdifout_open,
1411 .close = snd_intel8x0_ali_spdifout_close,
1412 .hw_params = snd_intel8x0_hw_params,
1413 .hw_free = snd_intel8x0_hw_free,
1414 .prepare = snd_intel8x0_pcm_prepare,
1415 .trigger = snd_intel8x0_pcm_trigger,
1416 .pointer = snd_intel8x0_pcm_pointer,
1417};
1418#endif // NYI
1419
1420struct ich_pcm_table {
1421 char *suffix;
1422 const struct snd_pcm_ops *playback_ops;
1423 const struct snd_pcm_ops *capture_ops;
1424 size_t prealloc_size;
1425 size_t prealloc_max_size;
1426 int ac97_idx;
1427};
1428
1429#define intel8x0_dma_type(chip) \
1430 ((chip)->fix_nocache ? SNDRV_DMA_TYPE_DEV_UC : SNDRV_DMA_TYPE_DEV)
1431
1432static int snd_intel8x0_pcm1(struct intel8x0 *chip, int device,
1433 const struct ich_pcm_table *rec)
1434{
1435 struct snd_pcm *pcm;
1436 int err;
1437 char name[32];
1438
1439 if (rec->suffix)
1440 sprintf(name, "Intel ICH - %s", rec->suffix);
1441 else
1442 strcpy(name, "Intel ICH");
1443 err = snd_pcm_new(chip->card, name, device,
1444 rec->playback_ops ? 1 : 0,
1445 rec->capture_ops ? 1 : 0, &pcm);
1446 if (err < 0)
1447 return err;
1448
1449 if (rec->playback_ops)
1450 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, rec->playback_ops);
1451 if (rec->capture_ops)
1452 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, rec->capture_ops);
1453
1454 pcm->private_data = chip;
1455 pcm->info_flags = 0;
1456 if (rec->suffix)
1457 sprintf(pcm->name, "%s - %s", chip->card->shortname, rec->suffix);
1458 else
1459 strcpy(pcm->name, chip->card->shortname);
1460 chip->pcm[device] = pcm;
1461
1462 snd_pcm_set_managed_buffer_all(pcm, intel8x0_dma_type(chip),
1463 &chip->pci->dev,
1464 rec->prealloc_size, rec->prealloc_max_size);
1465
1466 if (rec->playback_ops &&
1467 rec->playback_ops->open == snd_intel8x0_playback_open) {
1468 struct snd_pcm_chmap *chmap;
1469 int chs = 2;
1470 if (chip->multi8)
1471 chs = 8;
1472 else if (chip->multi6)
1473 chs = 6;
1474 else if (chip->multi4)
1475 chs = 4;
1476 err = snd_pcm_add_chmap_ctls(pcm, SNDRV_PCM_STREAM_PLAYBACK,
1477 snd_pcm_alt_chmaps, chs, 0,
1478 &chmap);
1479 if (err < 0)
1480 return err;
1481 chmap->channel_mask = SND_PCM_CHMAP_MASK_2468;
1482 chip->ac97[0]->chmaps[SNDRV_PCM_STREAM_PLAYBACK] = chmap;
1483 }
1484
1485 return 0;
1486}
1487
1488static const struct ich_pcm_table intel_pcms[] = {
1489 {
1490 .playback_ops = &snd_intel8x0_playback_ops,
1491 .capture_ops = &snd_intel8x0_capture_ops,
1492 .prealloc_size = 64 * 1024,
1493 .prealloc_max_size = 128 * 1024,
1494 },
1495 {
1496 .suffix = "MIC ADC",
1497 .capture_ops = &snd_intel8x0_capture_mic_ops,
1498 .prealloc_size = 0,
1499 .prealloc_max_size = 128 * 1024,
1500 .ac97_idx = ICHD_MIC,
1501 },
1502 {
1503 .suffix = "MIC2 ADC",
1504 .capture_ops = &snd_intel8x0_capture_mic2_ops,
1505 .prealloc_size = 0,
1506 .prealloc_max_size = 128 * 1024,
1507 .ac97_idx = ICHD_MIC2,
1508 },
1509 {
1510 .suffix = "ADC2",
1511 .capture_ops = &snd_intel8x0_capture2_ops,
1512 .prealloc_size = 0,
1513 .prealloc_max_size = 128 * 1024,
1514 .ac97_idx = ICHD_PCM2IN,
1515 },
1516 {
1517 .suffix = "IEC958",
1518 .playback_ops = &snd_intel8x0_spdif_ops,
1519 .prealloc_size = 64 * 1024,
1520 .prealloc_max_size = 128 * 1024,
1521 .ac97_idx = ICHD_SPBAR,
1522 },
1523};
1524
1525static const struct ich_pcm_table nforce_pcms[] = {
1526 {
1527 .playback_ops = &snd_intel8x0_playback_ops,
1528 .capture_ops = &snd_intel8x0_capture_ops,
1529 .prealloc_size = 64 * 1024,
1530 .prealloc_max_size = 128 * 1024,
1531 },
1532 {
1533 .suffix = "MIC ADC",
1534 .capture_ops = &snd_intel8x0_capture_mic_ops,
1535 .prealloc_size = 0,
1536 .prealloc_max_size = 128 * 1024,
1537 .ac97_idx = NVD_MIC,
1538 },
1539 {
1540 .suffix = "IEC958",
1541 .playback_ops = &snd_intel8x0_spdif_ops,
1542 .prealloc_size = 64 * 1024,
1543 .prealloc_max_size = 128 * 1024,
1544 .ac97_idx = NVD_SPBAR,
1545 },
1546};
1547
1548static const struct ich_pcm_table ali_pcms[] = {
1549 {
1550 .playback_ops = &snd_intel8x0_ali_playback_ops,
1551 .capture_ops = &snd_intel8x0_ali_capture_ops,
1552 .prealloc_size = 64 * 1024,
1553 .prealloc_max_size = 128 * 1024,
1554 },
1555 {
1556 .suffix = "MIC ADC",
1557 .capture_ops = &snd_intel8x0_ali_capture_mic_ops,
1558 .prealloc_size = 0,
1559 .prealloc_max_size = 128 * 1024,
1560 .ac97_idx = ALID_MIC,
1561 },
1562 {
1563 .suffix = "IEC958",
1564 .playback_ops = &snd_intel8x0_ali_ac97spdifout_ops,
1565 /* .capture_ops = &snd_intel8x0_ali_spdifin_ops, */
1566 .prealloc_size = 64 * 1024,
1567 .prealloc_max_size = 128 * 1024,
1568 .ac97_idx = ALID_AC97SPDIFOUT,
1569 },
1570#if 0 // NYI
1571 {
1572 .suffix = "HW IEC958",
1573 .playback_ops = &snd_intel8x0_ali_spdifout_ops,
1574 .prealloc_size = 64 * 1024,
1575 .prealloc_max_size = 128 * 1024,
1576 },
1577#endif
1578};
1579
1580static int snd_intel8x0_pcm(struct intel8x0 *chip)
1581{
1582 int i, tblsize, device, err;
1583 const struct ich_pcm_table *tbl, *rec;
1584
1585 switch (chip->device_type) {
1586 case DEVICE_INTEL_ICH4:
1587 tbl = intel_pcms;
1588 tblsize = ARRAY_SIZE(intel_pcms);
1589 if (spdif_aclink)
1590 tblsize--;
1591 break;
1592 case DEVICE_NFORCE:
1593 tbl = nforce_pcms;
1594 tblsize = ARRAY_SIZE(nforce_pcms);
1595 if (spdif_aclink)
1596 tblsize--;
1597 break;
1598 case DEVICE_ALI:
1599 tbl = ali_pcms;
1600 tblsize = ARRAY_SIZE(ali_pcms);
1601 break;
1602 default:
1603 tbl = intel_pcms;
1604 tblsize = 2;
1605 break;
1606 }
1607
1608 device = 0;
1609 for (i = 0; i < tblsize; i++) {
1610 rec = tbl + i;
1611 if (i > 0 && rec->ac97_idx) {
1612 /* activate PCM only when associated AC'97 codec */
1613 if (! chip->ichd[rec->ac97_idx].pcm)
1614 continue;
1615 }
1616 err = snd_intel8x0_pcm1(chip, device, rec);
1617 if (err < 0)
1618 return err;
1619 device++;
1620 }
1621
1622 chip->pcm_devs = device;
1623 return 0;
1624}
1625
1626
1627/*
1628 * Mixer part
1629 */
1630
1631static void snd_intel8x0_mixer_free_ac97_bus(struct snd_ac97_bus *bus)
1632{
1633 struct intel8x0 *chip = bus->private_data;
1634 chip->ac97_bus = NULL;
1635}
1636
1637static void snd_intel8x0_mixer_free_ac97(struct snd_ac97 *ac97)
1638{
1639 struct intel8x0 *chip = ac97->private_data;
1640 chip->ac97[ac97->num] = NULL;
1641}
1642
1643static const struct ac97_pcm ac97_pcm_defs[] = {
1644 /* front PCM */
1645 {
1646 .exclusive = 1,
1647 .r = { {
1648 .slots = (1 << AC97_SLOT_PCM_LEFT) |
1649 (1 << AC97_SLOT_PCM_RIGHT) |
1650 (1 << AC97_SLOT_PCM_CENTER) |
1651 (1 << AC97_SLOT_PCM_SLEFT) |
1652 (1 << AC97_SLOT_PCM_SRIGHT) |
1653 (1 << AC97_SLOT_LFE)
1654 },
1655 {
1656 .slots = (1 << AC97_SLOT_PCM_LEFT) |
1657 (1 << AC97_SLOT_PCM_RIGHT) |
1658 (1 << AC97_SLOT_PCM_LEFT_0) |
1659 (1 << AC97_SLOT_PCM_RIGHT_0)
1660 }
1661 }
1662 },
1663 /* PCM IN #1 */
1664 {
1665 .stream = 1,
1666 .exclusive = 1,
1667 .r = { {
1668 .slots = (1 << AC97_SLOT_PCM_LEFT) |
1669 (1 << AC97_SLOT_PCM_RIGHT)
1670 }
1671 }
1672 },
1673 /* MIC IN #1 */
1674 {
1675 .stream = 1,
1676 .exclusive = 1,
1677 .r = { {
1678 .slots = (1 << AC97_SLOT_MIC)
1679 }
1680 }
1681 },
1682 /* S/PDIF PCM */
1683 {
1684 .exclusive = 1,
1685 .spdif = 1,
1686 .r = { {
1687 .slots = (1 << AC97_SLOT_SPDIF_LEFT2) |
1688 (1 << AC97_SLOT_SPDIF_RIGHT2)
1689 }
1690 }
1691 },
1692 /* PCM IN #2 */
1693 {
1694 .stream = 1,
1695 .exclusive = 1,
1696 .r = { {
1697 .slots = (1 << AC97_SLOT_PCM_LEFT) |
1698 (1 << AC97_SLOT_PCM_RIGHT)
1699 }
1700 }
1701 },
1702 /* MIC IN #2 */
1703 {
1704 .stream = 1,
1705 .exclusive = 1,
1706 .r = { {
1707 .slots = (1 << AC97_SLOT_MIC)
1708 }
1709 }
1710 },
1711};
1712
1713static const struct ac97_quirk ac97_quirks[] = {
1714 {
1715 .subvendor = 0x0e11,
1716 .subdevice = 0x000e,
1717 .name = "Compaq Deskpro EN", /* AD1885 */
1718 .type = AC97_TUNE_HP_ONLY
1719 },
1720 {
1721 .subvendor = 0x0e11,
1722 .subdevice = 0x008a,
1723 .name = "Compaq Evo W4000", /* AD1885 */
1724 .type = AC97_TUNE_HP_ONLY
1725 },
1726 {
1727 .subvendor = 0x0e11,
1728 .subdevice = 0x00b8,
1729 .name = "Compaq Evo D510C",
1730 .type = AC97_TUNE_HP_ONLY
1731 },
1732 {
1733 .subvendor = 0x0e11,
1734 .subdevice = 0x0860,
1735 .name = "HP/Compaq nx7010",
1736 .type = AC97_TUNE_MUTE_LED
1737 },
1738 {
1739 .subvendor = 0x1014,
1740 .subdevice = 0x0534,
1741 .name = "ThinkPad X31",
1742 .type = AC97_TUNE_INV_EAPD
1743 },
1744 {
1745 .subvendor = 0x1014,
1746 .subdevice = 0x1f00,
1747 .name = "MS-9128",
1748 .type = AC97_TUNE_ALC_JACK
1749 },
1750 {
1751 .subvendor = 0x1014,
1752 .subdevice = 0x0267,
1753 .name = "IBM NetVista A30p", /* AD1981B */
1754 .type = AC97_TUNE_HP_ONLY
1755 },
1756 {
1757 .subvendor = 0x1025,
1758 .subdevice = 0x0082,
1759 .name = "Acer Travelmate 2310",
1760 .type = AC97_TUNE_HP_ONLY
1761 },
1762 {
1763 .subvendor = 0x1025,
1764 .subdevice = 0x0083,
1765 .name = "Acer Aspire 3003LCi",
1766 .type = AC97_TUNE_HP_ONLY
1767 },
1768 {
1769 .subvendor = 0x1028,
1770 .subdevice = 0x00d8,
1771 .name = "Dell Precision 530", /* AD1885 */
1772 .type = AC97_TUNE_HP_ONLY
1773 },
1774 {
1775 .subvendor = 0x1028,
1776 .subdevice = 0x010d,
1777 .name = "Dell", /* which model? AD1885 */
1778 .type = AC97_TUNE_HP_ONLY
1779 },
1780 {
1781 .subvendor = 0x1028,
1782 .subdevice = 0x0126,
1783 .name = "Dell Optiplex GX260", /* AD1981A */
1784 .type = AC97_TUNE_HP_ONLY
1785 },
1786 {
1787 .subvendor = 0x1028,
1788 .subdevice = 0x012c,
1789 .name = "Dell Precision 650", /* AD1981A */
1790 .type = AC97_TUNE_HP_ONLY
1791 },
1792 {
1793 .subvendor = 0x1028,
1794 .subdevice = 0x012d,
1795 .name = "Dell Precision 450", /* AD1981B*/
1796 .type = AC97_TUNE_HP_ONLY
1797 },
1798 {
1799 .subvendor = 0x1028,
1800 .subdevice = 0x0147,
1801 .name = "Dell", /* which model? AD1981B*/
1802 .type = AC97_TUNE_HP_ONLY
1803 },
1804 {
1805 .subvendor = 0x1028,
1806 .subdevice = 0x0151,
1807 .name = "Dell Optiplex GX270", /* AD1981B */
1808 .type = AC97_TUNE_HP_ONLY
1809 },
1810 {
1811 .subvendor = 0x1028,
1812 .subdevice = 0x014e,
1813 .name = "Dell D800", /* STAC9750/51 */
1814 .type = AC97_TUNE_HP_ONLY
1815 },
1816 {
1817 .subvendor = 0x1028,
1818 .subdevice = 0x0163,
1819 .name = "Dell Unknown", /* STAC9750/51 */
1820 .type = AC97_TUNE_HP_ONLY
1821 },
1822 {
1823 .subvendor = 0x1028,
1824 .subdevice = 0x016a,
1825 .name = "Dell Inspiron 8600", /* STAC9750/51 */
1826 .type = AC97_TUNE_HP_ONLY
1827 },
1828 {
1829 .subvendor = 0x1028,
1830 .subdevice = 0x0182,
1831 .name = "Dell Latitude D610", /* STAC9750/51 */
1832 .type = AC97_TUNE_HP_ONLY
1833 },
1834 {
1835 .subvendor = 0x1028,
1836 .subdevice = 0x0186,
1837 .name = "Dell Latitude D810", /* cf. Malone #41015 */
1838 .type = AC97_TUNE_HP_MUTE_LED
1839 },
1840 {
1841 .subvendor = 0x1028,
1842 .subdevice = 0x0188,
1843 .name = "Dell Inspiron 6000",
1844 .type = AC97_TUNE_HP_MUTE_LED /* cf. Malone #41015 */
1845 },
1846 {
1847 .subvendor = 0x1028,
1848 .subdevice = 0x0189,
1849 .name = "Dell Inspiron 9300",
1850 .type = AC97_TUNE_HP_MUTE_LED
1851 },
1852 {
1853 .subvendor = 0x1028,
1854 .subdevice = 0x0191,
1855 .name = "Dell Inspiron 8600",
1856 .type = AC97_TUNE_HP_ONLY
1857 },
1858 {
1859 .subvendor = 0x103c,
1860 .subdevice = 0x006d,
1861 .name = "HP zv5000",
1862 .type = AC97_TUNE_MUTE_LED /*AD1981B*/
1863 },
1864 { /* FIXME: which codec? */
1865 .subvendor = 0x103c,
1866 .subdevice = 0x00c3,
1867 .name = "HP xw6000",
1868 .type = AC97_TUNE_HP_ONLY
1869 },
1870 {
1871 .subvendor = 0x103c,
1872 .subdevice = 0x088c,
1873 .name = "HP nc8000",
1874 .type = AC97_TUNE_HP_MUTE_LED
1875 },
1876 {
1877 .subvendor = 0x103c,
1878 .subdevice = 0x0890,
1879 .name = "HP nc6000",
1880 .type = AC97_TUNE_MUTE_LED
1881 },
1882 {
1883 .subvendor = 0x103c,
1884 .subdevice = 0x129d,
1885 .name = "HP xw8000",
1886 .type = AC97_TUNE_HP_ONLY
1887 },
1888 {
1889 .subvendor = 0x103c,
1890 .subdevice = 0x0938,
1891 .name = "HP nc4200",
1892 .type = AC97_TUNE_HP_MUTE_LED
1893 },
1894 {
1895 .subvendor = 0x103c,
1896 .subdevice = 0x099c,
1897 .name = "HP nx6110/nc6120",
1898 .type = AC97_TUNE_HP_MUTE_LED
1899 },
1900 {
1901 .subvendor = 0x103c,
1902 .subdevice = 0x0944,
1903 .name = "HP nc6220",
1904 .type = AC97_TUNE_HP_MUTE_LED
1905 },
1906 {
1907 .subvendor = 0x103c,
1908 .subdevice = 0x0934,
1909 .name = "HP nc8220",
1910 .type = AC97_TUNE_HP_MUTE_LED
1911 },
1912 {
1913 .subvendor = 0x103c,
1914 .subdevice = 0x12f1,
1915 .name = "HP xw8200", /* AD1981B*/
1916 .type = AC97_TUNE_HP_ONLY
1917 },
1918 {
1919 .subvendor = 0x103c,
1920 .subdevice = 0x12f2,
1921 .name = "HP xw6200",
1922 .type = AC97_TUNE_HP_ONLY
1923 },
1924 {
1925 .subvendor = 0x103c,
1926 .subdevice = 0x3008,
1927 .name = "HP xw4200", /* AD1981B*/
1928 .type = AC97_TUNE_HP_ONLY
1929 },
1930 {
1931 .subvendor = 0x104d,
1932 .subdevice = 0x8144,
1933 .name = "Sony",
1934 .type = AC97_TUNE_INV_EAPD
1935 },
1936 {
1937 .subvendor = 0x104d,
1938 .subdevice = 0x8197,
1939 .name = "Sony S1XP",
1940 .type = AC97_TUNE_INV_EAPD
1941 },
1942 {
1943 .subvendor = 0x104d,
1944 .subdevice = 0x81c0,
1945 .name = "Sony VAIO VGN-T350P", /*AD1981B*/
1946 .type = AC97_TUNE_INV_EAPD
1947 },
1948 {
1949 .subvendor = 0x104d,
1950 .subdevice = 0x81c5,
1951 .name = "Sony VAIO VGN-B1VP", /*AD1981B*/
1952 .type = AC97_TUNE_INV_EAPD
1953 },
1954 {
1955 .subvendor = 0x1043,
1956 .subdevice = 0x80f3,
1957 .name = "ASUS ICH5/AD1985",
1958 .type = AC97_TUNE_AD_SHARING
1959 },
1960 {
1961 .subvendor = 0x10cf,
1962 .subdevice = 0x11c3,
1963 .name = "Fujitsu-Siemens E4010",
1964 .type = AC97_TUNE_HP_ONLY
1965 },
1966 {
1967 .subvendor = 0x10cf,
1968 .subdevice = 0x1225,
1969 .name = "Fujitsu-Siemens T3010",
1970 .type = AC97_TUNE_HP_ONLY
1971 },
1972 {
1973 .subvendor = 0x10cf,
1974 .subdevice = 0x1253,
1975 .name = "Fujitsu S6210", /* STAC9750/51 */
1976 .type = AC97_TUNE_HP_ONLY
1977 },
1978 {
1979 .subvendor = 0x10cf,
1980 .subdevice = 0x127d,
1981 .name = "Fujitsu Lifebook P7010",
1982 .type = AC97_TUNE_HP_ONLY
1983 },
1984 {
1985 .subvendor = 0x10cf,
1986 .subdevice = 0x127e,
1987 .name = "Fujitsu Lifebook C1211D",
1988 .type = AC97_TUNE_HP_ONLY
1989 },
1990 {
1991 .subvendor = 0x10cf,
1992 .subdevice = 0x12ec,
1993 .name = "Fujitsu-Siemens 4010",
1994 .type = AC97_TUNE_HP_ONLY
1995 },
1996 {
1997 .subvendor = 0x10cf,
1998 .subdevice = 0x12f2,
1999 .name = "Fujitsu-Siemens Celsius H320",
2000 .type = AC97_TUNE_SWAP_HP
2001 },
2002 {
2003 .subvendor = 0x10f1,
2004 .subdevice = 0x2665,
2005 .name = "Fujitsu-Siemens Celsius", /* AD1981? */
2006 .type = AC97_TUNE_HP_ONLY
2007 },
2008 {
2009 .subvendor = 0x10f1,
2010 .subdevice = 0x2885,
2011 .name = "AMD64 Mobo", /* ALC650 */
2012 .type = AC97_TUNE_HP_ONLY
2013 },
2014 {
2015 .subvendor = 0x10f1,
2016 .subdevice = 0x2895,
2017 .name = "Tyan Thunder K8WE",
2018 .type = AC97_TUNE_HP_ONLY
2019 },
2020 {
2021 .subvendor = 0x10f7,
2022 .subdevice = 0x834c,
2023 .name = "Panasonic CF-R4",
2024 .type = AC97_TUNE_HP_ONLY,
2025 },
2026 {
2027 .subvendor = 0x110a,
2028 .subdevice = 0x0056,
2029 .name = "Fujitsu-Siemens Scenic", /* AD1981? */
2030 .type = AC97_TUNE_HP_ONLY
2031 },
2032 {
2033 .subvendor = 0x11d4,
2034 .subdevice = 0x5375,
2035 .name = "ADI AD1985 (discrete)",
2036 .type = AC97_TUNE_HP_ONLY
2037 },
2038 {
2039 .subvendor = 0x1462,
2040 .subdevice = 0x5470,
2041 .name = "MSI P4 ATX 645 Ultra",
2042 .type = AC97_TUNE_HP_ONLY
2043 },
2044 {
2045 .subvendor = 0x161f,
2046 .subdevice = 0x202f,
2047 .name = "Gateway M520",
2048 .type = AC97_TUNE_INV_EAPD
2049 },
2050 {
2051 .subvendor = 0x161f,
2052 .subdevice = 0x203a,
2053 .name = "Gateway 4525GZ", /* AD1981B */
2054 .type = AC97_TUNE_INV_EAPD
2055 },
2056 {
2057 .subvendor = 0x1734,
2058 .subdevice = 0x0088,
2059 .name = "Fujitsu-Siemens D1522", /* AD1981 */
2060 .type = AC97_TUNE_HP_ONLY
2061 },
2062 {
2063 .subvendor = 0x8086,
2064 .subdevice = 0x2000,
2065 .mask = 0xfff0,
2066 .name = "Intel ICH5/AD1985",
2067 .type = AC97_TUNE_AD_SHARING
2068 },
2069 {
2070 .subvendor = 0x8086,
2071 .subdevice = 0x4000,
2072 .mask = 0xfff0,
2073 .name = "Intel ICH5/AD1985",
2074 .type = AC97_TUNE_AD_SHARING
2075 },
2076 {
2077 .subvendor = 0x8086,
2078 .subdevice = 0x4856,
2079 .name = "Intel D845WN (82801BA)",
2080 .type = AC97_TUNE_SWAP_HP
2081 },
2082 {
2083 .subvendor = 0x8086,
2084 .subdevice = 0x4d44,
2085 .name = "Intel D850EMV2", /* AD1885 */
2086 .type = AC97_TUNE_HP_ONLY
2087 },
2088 {
2089 .subvendor = 0x8086,
2090 .subdevice = 0x4d56,
2091 .name = "Intel ICH/AD1885",
2092 .type = AC97_TUNE_HP_ONLY
2093 },
2094 {
2095 .subvendor = 0x8086,
2096 .subdevice = 0x6000,
2097 .mask = 0xfff0,
2098 .name = "Intel ICH5/AD1985",
2099 .type = AC97_TUNE_AD_SHARING
2100 },
2101 {
2102 .subvendor = 0x8086,
2103 .subdevice = 0xe000,
2104 .mask = 0xfff0,
2105 .name = "Intel ICH5/AD1985",
2106 .type = AC97_TUNE_AD_SHARING
2107 },
2108#if 0 /* FIXME: this seems wrong on most boards */
2109 {
2110 .subvendor = 0x8086,
2111 .subdevice = 0xa000,
2112 .mask = 0xfff0,
2113 .name = "Intel ICH5/AD1985",
2114 .type = AC97_TUNE_HP_ONLY
2115 },
2116#endif
2117 { } /* terminator */
2118};
2119
2120static int snd_intel8x0_mixer(struct intel8x0 *chip, int ac97_clock,
2121 const char *quirk_override)
2122{
2123 struct snd_ac97_bus *pbus;
2124 struct snd_ac97_template ac97;
2125 int err;
2126 unsigned int i, codecs;
2127 unsigned int glob_sta = 0;
2128 const struct snd_ac97_bus_ops *ops;
2129 static const struct snd_ac97_bus_ops standard_bus_ops = {
2130 .write = snd_intel8x0_codec_write,
2131 .read = snd_intel8x0_codec_read,
2132 };
2133 static const struct snd_ac97_bus_ops ali_bus_ops = {
2134 .write = snd_intel8x0_ali_codec_write,
2135 .read = snd_intel8x0_ali_codec_read,
2136 };
2137
2138 chip->spdif_idx = -1; /* use PCMOUT (or disabled) */
2139 if (!spdif_aclink) {
2140 switch (chip->device_type) {
2141 case DEVICE_NFORCE:
2142 chip->spdif_idx = NVD_SPBAR;
2143 break;
2144 case DEVICE_ALI:
2145 chip->spdif_idx = ALID_AC97SPDIFOUT;
2146 break;
2147 case DEVICE_INTEL_ICH4:
2148 chip->spdif_idx = ICHD_SPBAR;
2149 break;
2150 }
2151 }
2152
2153 chip->in_ac97_init = 1;
2154
2155 memset(&ac97, 0, sizeof(ac97));
2156 ac97.private_data = chip;
2157 ac97.private_free = snd_intel8x0_mixer_free_ac97;
2158 ac97.scaps = AC97_SCAP_SKIP_MODEM | AC97_SCAP_POWER_SAVE;
2159 if (chip->xbox)
2160 ac97.scaps |= AC97_SCAP_DETECT_BY_VENDOR;
2161 if (chip->device_type != DEVICE_ALI) {
2162 glob_sta = igetdword(chip, ICHREG(GLOB_STA));
2163 ops = &standard_bus_ops;
2164 chip->in_sdin_init = 1;
2165 codecs = 0;
2166 for (i = 0; i < chip->max_codecs; i++) {
2167 if (! (glob_sta & chip->codec_bit[i]))
2168 continue;
2169 if (chip->device_type == DEVICE_INTEL_ICH4) {
2170 snd_intel8x0_codec_read_test(chip, codecs);
2171 chip->ac97_sdin[codecs] =
2172 igetbyte(chip, ICHREG(SDM)) & ICH_LDI_MASK;
2173 if (snd_BUG_ON(chip->ac97_sdin[codecs] >= 3))
2174 chip->ac97_sdin[codecs] = 0;
2175 } else
2176 chip->ac97_sdin[codecs] = i;
2177 codecs++;
2178 }
2179 chip->in_sdin_init = 0;
2180 if (! codecs)
2181 codecs = 1;
2182 } else {
2183 ops = &ali_bus_ops;
2184 codecs = 1;
2185 /* detect the secondary codec */
2186 for (i = 0; i < 100; i++) {
2187 unsigned int reg = igetdword(chip, ICHREG(ALI_RTSR));
2188 if (reg & 0x40) {
2189 codecs = 2;
2190 break;
2191 }
2192 iputdword(chip, ICHREG(ALI_RTSR), reg | 0x40);
2193 udelay(1);
2194 }
2195 }
2196 err = snd_ac97_bus(chip->card, 0, ops, chip, &pbus);
2197 if (err < 0)
2198 goto __err;
2199 pbus->private_free = snd_intel8x0_mixer_free_ac97_bus;
2200 if (ac97_clock >= 8000 && ac97_clock <= 48000)
2201 pbus->clock = ac97_clock;
2202 /* FIXME: my test board doesn't work well with VRA... */
2203 if (chip->device_type == DEVICE_ALI)
2204 pbus->no_vra = 1;
2205 else
2206 pbus->dra = 1;
2207 chip->ac97_bus = pbus;
2208 chip->ncodecs = codecs;
2209
2210 ac97.pci = chip->pci;
2211 for (i = 0; i < codecs; i++) {
2212 ac97.num = i;
2213 err = snd_ac97_mixer(pbus, &ac97, &chip->ac97[i]);
2214 if (err < 0) {
2215 if (err != -EACCES)
2216 dev_err(chip->card->dev,
2217 "Unable to initialize codec #%d\n", i);
2218 if (i == 0)
2219 goto __err;
2220 }
2221 }
2222 /* tune up the primary codec */
2223 snd_ac97_tune_hardware(chip->ac97[0], ac97_quirks, quirk_override);
2224 /* enable separate SDINs for ICH4 */
2225 if (chip->device_type == DEVICE_INTEL_ICH4)
2226 pbus->isdin = 1;
2227 /* find the available PCM streams */
2228 i = ARRAY_SIZE(ac97_pcm_defs);
2229 if (chip->device_type != DEVICE_INTEL_ICH4)
2230 i -= 2; /* do not allocate PCM2IN and MIC2 */
2231 if (chip->spdif_idx < 0)
2232 i--; /* do not allocate S/PDIF */
2233 err = snd_ac97_pcm_assign(pbus, i, ac97_pcm_defs);
2234 if (err < 0)
2235 goto __err;
2236 chip->ichd[ICHD_PCMOUT].pcm = &pbus->pcms[0];
2237 chip->ichd[ICHD_PCMIN].pcm = &pbus->pcms[1];
2238 chip->ichd[ICHD_MIC].pcm = &pbus->pcms[2];
2239 if (chip->spdif_idx >= 0)
2240 chip->ichd[chip->spdif_idx].pcm = &pbus->pcms[3];
2241 if (chip->device_type == DEVICE_INTEL_ICH4) {
2242 chip->ichd[ICHD_PCM2IN].pcm = &pbus->pcms[4];
2243 chip->ichd[ICHD_MIC2].pcm = &pbus->pcms[5];
2244 }
2245 /* enable separate SDINs for ICH4 */
2246 if (chip->device_type == DEVICE_INTEL_ICH4) {
2247 struct ac97_pcm *pcm = chip->ichd[ICHD_PCM2IN].pcm;
2248 u8 tmp = igetbyte(chip, ICHREG(SDM));
2249 tmp &= ~(ICH_DI2L_MASK|ICH_DI1L_MASK);
2250 if (pcm) {
2251 tmp |= ICH_SE; /* steer enable for multiple SDINs */
2252 tmp |= chip->ac97_sdin[0] << ICH_DI1L_SHIFT;
2253 for (i = 1; i < 4; i++) {
2254 if (pcm->r[0].codec[i]) {
2255 tmp |= chip->ac97_sdin[pcm->r[0].codec[1]->num] << ICH_DI2L_SHIFT;
2256 break;
2257 }
2258 }
2259 } else {
2260 tmp &= ~ICH_SE; /* steer disable */
2261 }
2262 iputbyte(chip, ICHREG(SDM), tmp);
2263 }
2264 if (pbus->pcms[0].r[0].slots & (1 << AC97_SLOT_PCM_SLEFT)) {
2265 chip->multi4 = 1;
2266 if (pbus->pcms[0].r[0].slots & (1 << AC97_SLOT_LFE)) {
2267 chip->multi6 = 1;
2268 if (chip->ac97[0]->flags & AC97_HAS_8CH)
2269 chip->multi8 = 1;
2270 }
2271 }
2272 if (pbus->pcms[0].r[1].rslots[0]) {
2273 chip->dra = 1;
2274 }
2275 if (chip->device_type == DEVICE_INTEL_ICH4) {
2276 if ((igetdword(chip, ICHREG(GLOB_STA)) & ICH_SAMPLE_CAP) == ICH_SAMPLE_16_20)
2277 chip->smp20bit = 1;
2278 }
2279 if (chip->device_type == DEVICE_NFORCE && !spdif_aclink) {
2280 /* 48kHz only */
2281 chip->ichd[chip->spdif_idx].pcm->rates = SNDRV_PCM_RATE_48000;
2282 }
2283 if (chip->device_type == DEVICE_INTEL_ICH4 && !spdif_aclink) {
2284 /* use slot 10/11 for SPDIF */
2285 u32 val;
2286 val = igetdword(chip, ICHREG(GLOB_CNT)) & ~ICH_PCM_SPDIF_MASK;
2287 val |= ICH_PCM_SPDIF_1011;
2288 iputdword(chip, ICHREG(GLOB_CNT), val);
2289 snd_ac97_update_bits(chip->ac97[0], AC97_EXTENDED_STATUS, 0x03 << 4, 0x03 << 4);
2290 }
2291 chip->in_ac97_init = 0;
2292 return 0;
2293
2294 __err:
2295 /* clear the cold-reset bit for the next chance */
2296 if (chip->device_type != DEVICE_ALI)
2297 iputdword(chip, ICHREG(GLOB_CNT),
2298 igetdword(chip, ICHREG(GLOB_CNT)) & ~ICH_AC97COLD);
2299 return err;
2300}
2301
2302
2303/*
2304 *
2305 */
2306
2307static void do_ali_reset(struct intel8x0 *chip)
2308{
2309 iputdword(chip, ICHREG(ALI_SCR), ICH_ALI_SC_RESET);
2310 iputdword(chip, ICHREG(ALI_FIFOCR1), 0x83838383);
2311 iputdword(chip, ICHREG(ALI_FIFOCR2), 0x83838383);
2312 iputdword(chip, ICHREG(ALI_FIFOCR3), 0x83838383);
2313 iputdword(chip, ICHREG(ALI_INTERFACECR),
2314 ICH_ALI_IF_PI|ICH_ALI_IF_PO);
2315 iputdword(chip, ICHREG(ALI_INTERRUPTCR), 0x00000000);
2316 iputdword(chip, ICHREG(ALI_INTERRUPTSR), 0x00000000);
2317}
2318
2319#ifdef CONFIG_SND_AC97_POWER_SAVE
2320static const struct snd_pci_quirk ich_chip_reset_mode[] = {
2321 SND_PCI_QUIRK(0x1014, 0x051f, "Thinkpad R32", 1),
2322 { } /* end */
2323};
2324
2325static int snd_intel8x0_ich_chip_cold_reset(struct intel8x0 *chip)
2326{
2327 unsigned int cnt;
2328 /* ACLink on, 2 channels */
2329
2330 if (snd_pci_quirk_lookup(chip->pci, ich_chip_reset_mode))
2331 return -EIO;
2332
2333 cnt = igetdword(chip, ICHREG(GLOB_CNT));
2334 cnt &= ~(ICH_ACLINK | ICH_PCM_246_MASK);
2335
2336 /* do cold reset - the full ac97 powerdown may leave the controller
2337 * in a warm state but actually it cannot communicate with the codec.
2338 */
2339 iputdword(chip, ICHREG(GLOB_CNT), cnt & ~ICH_AC97COLD);
2340 cnt = igetdword(chip, ICHREG(GLOB_CNT));
2341 udelay(10);
2342 iputdword(chip, ICHREG(GLOB_CNT), cnt | ICH_AC97COLD);
2343 msleep(1);
2344 return 0;
2345}
2346#define snd_intel8x0_ich_chip_can_cold_reset(chip) \
2347 (!snd_pci_quirk_lookup(chip->pci, ich_chip_reset_mode))
2348#else
2349#define snd_intel8x0_ich_chip_cold_reset(chip) 0
2350#define snd_intel8x0_ich_chip_can_cold_reset(chip) (0)
2351#endif
2352
2353static int snd_intel8x0_ich_chip_reset(struct intel8x0 *chip)
2354{
2355 unsigned long end_time;
2356 unsigned int cnt;
2357 /* ACLink on, 2 channels */
2358 cnt = igetdword(chip, ICHREG(GLOB_CNT));
2359 cnt &= ~(ICH_ACLINK | ICH_PCM_246_MASK);
2360 /* finish cold or do warm reset */
2361 cnt |= (cnt & ICH_AC97COLD) == 0 ? ICH_AC97COLD : ICH_AC97WARM;
2362 iputdword(chip, ICHREG(GLOB_CNT), cnt);
2363 end_time = (jiffies + (HZ / 4)) + 1;
2364 do {
2365 if ((igetdword(chip, ICHREG(GLOB_CNT)) & ICH_AC97WARM) == 0)
2366 return 0;
2367 schedule_timeout_uninterruptible(1);
2368 } while (time_after_eq(end_time, jiffies));
2369 dev_err(chip->card->dev, "AC'97 warm reset still in progress? [0x%x]\n",
2370 igetdword(chip, ICHREG(GLOB_CNT)));
2371 return -EIO;
2372}
2373
2374static int snd_intel8x0_ich_chip_init(struct intel8x0 *chip, int probing)
2375{
2376 unsigned long end_time;
2377 unsigned int status, nstatus;
2378 unsigned int cnt;
2379 int err;
2380
2381 /* put logic to right state */
2382 /* first clear status bits */
2383 status = ICH_RCS | ICH_MCINT | ICH_POINT | ICH_PIINT;
2384 if (chip->device_type == DEVICE_NFORCE)
2385 status |= ICH_NVSPINT;
2386 cnt = igetdword(chip, ICHREG(GLOB_STA));
2387 iputdword(chip, ICHREG(GLOB_STA), cnt & status);
2388
2389 if (snd_intel8x0_ich_chip_can_cold_reset(chip))
2390 err = snd_intel8x0_ich_chip_cold_reset(chip);
2391 else
2392 err = snd_intel8x0_ich_chip_reset(chip);
2393 if (err < 0)
2394 return err;
2395
2396 if (probing) {
2397 /* wait for any codec ready status.
2398 * Once it becomes ready it should remain ready
2399 * as long as we do not disable the ac97 link.
2400 */
2401 end_time = jiffies + HZ;
2402 do {
2403 status = igetdword(chip, ICHREG(GLOB_STA)) &
2404 chip->codec_isr_bits;
2405 if (status)
2406 break;
2407 schedule_timeout_uninterruptible(1);
2408 } while (time_after_eq(end_time, jiffies));
2409 if (! status) {
2410 /* no codec is found */
2411 dev_err(chip->card->dev,
2412 "codec_ready: codec is not ready [0x%x]\n",
2413 igetdword(chip, ICHREG(GLOB_STA)));
2414 return -EIO;
2415 }
2416
2417 /* wait for other codecs ready status. */
2418 end_time = jiffies + HZ / 4;
2419 while (status != chip->codec_isr_bits &&
2420 time_after_eq(end_time, jiffies)) {
2421 schedule_timeout_uninterruptible(1);
2422 status |= igetdword(chip, ICHREG(GLOB_STA)) &
2423 chip->codec_isr_bits;
2424 }
2425
2426 } else {
2427 /* resume phase */
2428 int i;
2429 status = 0;
2430 for (i = 0; i < chip->ncodecs; i++)
2431 if (chip->ac97[i])
2432 status |= chip->codec_bit[chip->ac97_sdin[i]];
2433 /* wait until all the probed codecs are ready */
2434 end_time = jiffies + HZ;
2435 do {
2436 nstatus = igetdword(chip, ICHREG(GLOB_STA)) &
2437 chip->codec_isr_bits;
2438 if (status == nstatus)
2439 break;
2440 schedule_timeout_uninterruptible(1);
2441 } while (time_after_eq(end_time, jiffies));
2442 }
2443
2444 if (chip->device_type == DEVICE_SIS) {
2445 /* unmute the output on SIS7012 */
2446 iputword(chip, 0x4c, igetword(chip, 0x4c) | 1);
2447 }
2448 if (chip->device_type == DEVICE_NFORCE && !spdif_aclink) {
2449 /* enable SPDIF interrupt */
2450 unsigned int val;
2451 pci_read_config_dword(chip->pci, 0x4c, &val);
2452 val |= 0x1000000;
2453 pci_write_config_dword(chip->pci, 0x4c, val);
2454 }
2455 return 0;
2456}
2457
2458static int snd_intel8x0_ali_chip_init(struct intel8x0 *chip, int probing)
2459{
2460 u32 reg;
2461 int i = 0;
2462
2463 reg = igetdword(chip, ICHREG(ALI_SCR));
2464 if ((reg & 2) == 0) /* Cold required */
2465 reg |= 2;
2466 else
2467 reg |= 1; /* Warm */
2468 reg &= ~0x80000000; /* ACLink on */
2469 iputdword(chip, ICHREG(ALI_SCR), reg);
2470
2471 for (i = 0; i < HZ / 2; i++) {
2472 if (! (igetdword(chip, ICHREG(ALI_INTERRUPTSR)) & ALI_INT_GPIO))
2473 goto __ok;
2474 schedule_timeout_uninterruptible(1);
2475 }
2476 dev_err(chip->card->dev, "AC'97 reset failed.\n");
2477 if (probing)
2478 return -EIO;
2479
2480 __ok:
2481 for (i = 0; i < HZ / 2; i++) {
2482 reg = igetdword(chip, ICHREG(ALI_RTSR));
2483 if (reg & 0x80) /* primary codec */
2484 break;
2485 iputdword(chip, ICHREG(ALI_RTSR), reg | 0x80);
2486 schedule_timeout_uninterruptible(1);
2487 }
2488
2489 do_ali_reset(chip);
2490 return 0;
2491}
2492
2493static int snd_intel8x0_chip_init(struct intel8x0 *chip, int probing)
2494{
2495 unsigned int i, timeout;
2496 int err;
2497
2498 if (chip->device_type != DEVICE_ALI) {
2499 err = snd_intel8x0_ich_chip_init(chip, probing);
2500 if (err < 0)
2501 return err;
2502 iagetword(chip, 0); /* clear semaphore flag */
2503 } else {
2504 err = snd_intel8x0_ali_chip_init(chip, probing);
2505 if (err < 0)
2506 return err;
2507 }
2508
2509 /* disable interrupts */
2510 for (i = 0; i < chip->bdbars_count; i++)
2511 iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, 0x00);
2512 /* reset channels */
2513 for (i = 0; i < chip->bdbars_count; i++)
2514 iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, ICH_RESETREGS);
2515 for (i = 0; i < chip->bdbars_count; i++) {
2516 timeout = 100000;
2517 while (--timeout != 0) {
2518 if ((igetbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset) & ICH_RESETREGS) == 0)
2519 break;
2520 }
2521 if (timeout == 0)
2522 dev_err(chip->card->dev, "reset of registers failed?\n");
2523 }
2524 /* initialize Buffer Descriptor Lists */
2525 for (i = 0; i < chip->bdbars_count; i++)
2526 iputdword(chip, ICH_REG_OFF_BDBAR + chip->ichd[i].reg_offset,
2527 chip->ichd[i].bdbar_addr);
2528 return 0;
2529}
2530
2531static int snd_intel8x0_free(struct intel8x0 *chip)
2532{
2533 unsigned int i;
2534
2535 if (chip->irq < 0)
2536 goto __hw_end;
2537 /* disable interrupts */
2538 for (i = 0; i < chip->bdbars_count; i++)
2539 iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, 0x00);
2540 /* reset channels */
2541 for (i = 0; i < chip->bdbars_count; i++)
2542 iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, ICH_RESETREGS);
2543 if (chip->device_type == DEVICE_NFORCE && !spdif_aclink) {
2544 /* stop the spdif interrupt */
2545 unsigned int val;
2546 pci_read_config_dword(chip->pci, 0x4c, &val);
2547 val &= ~0x1000000;
2548 pci_write_config_dword(chip->pci, 0x4c, val);
2549 }
2550 /* --- */
2551
2552 __hw_end:
2553 if (chip->irq >= 0)
2554 free_irq(chip->irq, chip);
2555 if (chip->bdbars.area)
2556 snd_dma_free_pages(&chip->bdbars);
2557 if (chip->addr)
2558 pci_iounmap(chip->pci, chip->addr);
2559 if (chip->bmaddr)
2560 pci_iounmap(chip->pci, chip->bmaddr);
2561 pci_release_regions(chip->pci);
2562 pci_disable_device(chip->pci);
2563 kfree(chip);
2564 return 0;
2565}
2566
2567#ifdef CONFIG_PM_SLEEP
2568/*
2569 * power management
2570 */
2571static int intel8x0_suspend(struct device *dev)
2572{
2573 struct snd_card *card = dev_get_drvdata(dev);
2574 struct intel8x0 *chip = card->private_data;
2575 int i;
2576
2577 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
2578 for (i = 0; i < chip->ncodecs; i++)
2579 snd_ac97_suspend(chip->ac97[i]);
2580 if (chip->device_type == DEVICE_INTEL_ICH4)
2581 chip->sdm_saved = igetbyte(chip, ICHREG(SDM));
2582
2583 if (chip->irq >= 0) {
2584 free_irq(chip->irq, chip);
2585 chip->irq = -1;
2586 card->sync_irq = -1;
2587 }
2588 return 0;
2589}
2590
2591static int intel8x0_resume(struct device *dev)
2592{
2593 struct pci_dev *pci = to_pci_dev(dev);
2594 struct snd_card *card = dev_get_drvdata(dev);
2595 struct intel8x0 *chip = card->private_data;
2596 int i;
2597
2598 snd_intel8x0_chip_init(chip, 0);
2599 if (request_irq(pci->irq, snd_intel8x0_interrupt,
2600 IRQF_SHARED, KBUILD_MODNAME, chip)) {
2601 dev_err(dev, "unable to grab IRQ %d, disabling device\n",
2602 pci->irq);
2603 snd_card_disconnect(card);
2604 return -EIO;
2605 }
2606 chip->irq = pci->irq;
2607 card->sync_irq = chip->irq;
2608
2609 /* re-initialize mixer stuff */
2610 if (chip->device_type == DEVICE_INTEL_ICH4 && !spdif_aclink) {
2611 /* enable separate SDINs for ICH4 */
2612 iputbyte(chip, ICHREG(SDM), chip->sdm_saved);
2613 /* use slot 10/11 for SPDIF */
2614 iputdword(chip, ICHREG(GLOB_CNT),
2615 (igetdword(chip, ICHREG(GLOB_CNT)) & ~ICH_PCM_SPDIF_MASK) |
2616 ICH_PCM_SPDIF_1011);
2617 }
2618
2619 for (i = 0; i < chip->ncodecs; i++)
2620 snd_ac97_resume(chip->ac97[i]);
2621
2622 /* resume status */
2623 for (i = 0; i < chip->bdbars_count; i++) {
2624 struct ichdev *ichdev = &chip->ichd[i];
2625 unsigned long port = ichdev->reg_offset;
2626 if (! ichdev->substream || ! ichdev->suspended)
2627 continue;
2628 if (ichdev->ichd == ICHD_PCMOUT)
2629 snd_intel8x0_setup_pcm_out(chip, ichdev->substream->runtime);
2630 iputdword(chip, port + ICH_REG_OFF_BDBAR, ichdev->bdbar_addr);
2631 iputbyte(chip, port + ICH_REG_OFF_LVI, ichdev->lvi);
2632 iputbyte(chip, port + ICH_REG_OFF_CIV, ichdev->civ);
2633 iputbyte(chip, port + ichdev->roff_sr, ICH_FIFOE | ICH_BCIS | ICH_LVBCI);
2634 }
2635
2636 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
2637 return 0;
2638}
2639
2640static SIMPLE_DEV_PM_OPS(intel8x0_pm, intel8x0_suspend, intel8x0_resume);
2641#define INTEL8X0_PM_OPS &intel8x0_pm
2642#else
2643#define INTEL8X0_PM_OPS NULL
2644#endif /* CONFIG_PM_SLEEP */
2645
2646#define INTEL8X0_TESTBUF_SIZE 32768 /* enough large for one shot */
2647
2648static void intel8x0_measure_ac97_clock(struct intel8x0 *chip)
2649{
2650 struct snd_pcm_substream *subs;
2651 struct ichdev *ichdev;
2652 unsigned long port;
2653 unsigned long pos, pos1, t;
2654 int civ, timeout = 1000, attempt = 1;
2655 ktime_t start_time, stop_time;
2656
2657 if (chip->ac97_bus->clock != 48000)
2658 return; /* specified in module option */
2659
2660 __again:
2661 subs = chip->pcm[0]->streams[0].substream;
2662 if (! subs || subs->dma_buffer.bytes < INTEL8X0_TESTBUF_SIZE) {
2663 dev_warn(chip->card->dev,
2664 "no playback buffer allocated - aborting measure ac97 clock\n");
2665 return;
2666 }
2667 ichdev = &chip->ichd[ICHD_PCMOUT];
2668 ichdev->physbuf = subs->dma_buffer.addr;
2669 ichdev->size = ichdev->fragsize = INTEL8X0_TESTBUF_SIZE;
2670 ichdev->substream = NULL; /* don't process interrupts */
2671
2672 /* set rate */
2673 if (snd_ac97_set_rate(chip->ac97[0], AC97_PCM_FRONT_DAC_RATE, 48000) < 0) {
2674 dev_err(chip->card->dev, "cannot set ac97 rate: clock = %d\n",
2675 chip->ac97_bus->clock);
2676 return;
2677 }
2678 snd_intel8x0_setup_periods(chip, ichdev);
2679 port = ichdev->reg_offset;
2680 spin_lock_irq(&chip->reg_lock);
2681 chip->in_measurement = 1;
2682 /* trigger */
2683 if (chip->device_type != DEVICE_ALI)
2684 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_IOCE | ICH_STARTBM);
2685 else {
2686 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_IOCE);
2687 iputdword(chip, ICHREG(ALI_DMACR), 1 << ichdev->ali_slot);
2688 }
2689 start_time = ktime_get();
2690 spin_unlock_irq(&chip->reg_lock);
2691 msleep(50);
2692 spin_lock_irq(&chip->reg_lock);
2693 /* check the position */
2694 do {
2695 civ = igetbyte(chip, ichdev->reg_offset + ICH_REG_OFF_CIV);
2696 pos1 = igetword(chip, ichdev->reg_offset + ichdev->roff_picb);
2697 if (pos1 == 0) {
2698 udelay(10);
2699 continue;
2700 }
2701 if (civ == igetbyte(chip, ichdev->reg_offset + ICH_REG_OFF_CIV) &&
2702 pos1 == igetword(chip, ichdev->reg_offset + ichdev->roff_picb))
2703 break;
2704 } while (timeout--);
2705 if (pos1 == 0) { /* oops, this value is not reliable */
2706 pos = 0;
2707 } else {
2708 pos = ichdev->fragsize1;
2709 pos -= pos1 << ichdev->pos_shift;
2710 pos += ichdev->position;
2711 }
2712 chip->in_measurement = 0;
2713 stop_time = ktime_get();
2714 /* stop */
2715 if (chip->device_type == DEVICE_ALI) {
2716 iputdword(chip, ICHREG(ALI_DMACR), 1 << (ichdev->ali_slot + 16));
2717 iputbyte(chip, port + ICH_REG_OFF_CR, 0);
2718 while (igetbyte(chip, port + ICH_REG_OFF_CR))
2719 ;
2720 } else {
2721 iputbyte(chip, port + ICH_REG_OFF_CR, 0);
2722 while (!(igetbyte(chip, port + ichdev->roff_sr) & ICH_DCH))
2723 ;
2724 }
2725 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_RESETREGS);
2726 spin_unlock_irq(&chip->reg_lock);
2727
2728 if (pos == 0) {
2729 dev_err(chip->card->dev,
2730 "measure - unreliable DMA position..\n");
2731 __retry:
2732 if (attempt < 3) {
2733 msleep(300);
2734 attempt++;
2735 goto __again;
2736 }
2737 goto __end;
2738 }
2739
2740 pos /= 4;
2741 t = ktime_us_delta(stop_time, start_time);
2742 dev_info(chip->card->dev,
2743 "%s: measured %lu usecs (%lu samples)\n", __func__, t, pos);
2744 if (t == 0) {
2745 dev_err(chip->card->dev, "?? calculation error..\n");
2746 goto __retry;
2747 }
2748 pos *= 1000;
2749 pos = (pos / t) * 1000 + ((pos % t) * 1000) / t;
2750 if (pos < 40000 || pos >= 60000) {
2751 /* abnormal value. hw problem? */
2752 dev_info(chip->card->dev, "measured clock %ld rejected\n", pos);
2753 goto __retry;
2754 } else if (pos > 40500 && pos < 41500)
2755 /* first exception - 41000Hz reference clock */
2756 chip->ac97_bus->clock = 41000;
2757 else if (pos > 43600 && pos < 44600)
2758 /* second exception - 44100HZ reference clock */
2759 chip->ac97_bus->clock = 44100;
2760 else if (pos < 47500 || pos > 48500)
2761 /* not 48000Hz, tuning the clock.. */
2762 chip->ac97_bus->clock = (chip->ac97_bus->clock * 48000) / pos;
2763 __end:
2764 dev_info(chip->card->dev, "clocking to %d\n", chip->ac97_bus->clock);
2765 snd_ac97_update_power(chip->ac97[0], AC97_PCM_FRONT_DAC_RATE, 0);
2766}
2767
2768static const struct snd_pci_quirk intel8x0_clock_list[] = {
2769 SND_PCI_QUIRK(0x0e11, 0x008a, "AD1885", 41000),
2770 SND_PCI_QUIRK(0x1014, 0x0581, "AD1981B", 48000),
2771 SND_PCI_QUIRK(0x1028, 0x00be, "AD1885", 44100),
2772 SND_PCI_QUIRK(0x1028, 0x0177, "AD1980", 48000),
2773 SND_PCI_QUIRK(0x1028, 0x01ad, "AD1981B", 48000),
2774 SND_PCI_QUIRK(0x1043, 0x80f3, "AD1985", 48000),
2775 { } /* terminator */
2776};
2777
2778static int intel8x0_in_clock_list(struct intel8x0 *chip)
2779{
2780 struct pci_dev *pci = chip->pci;
2781 const struct snd_pci_quirk *wl;
2782
2783 wl = snd_pci_quirk_lookup(pci, intel8x0_clock_list);
2784 if (!wl)
2785 return 0;
2786 dev_info(chip->card->dev, "allow list rate for %04x:%04x is %i\n",
2787 pci->subsystem_vendor, pci->subsystem_device, wl->value);
2788 chip->ac97_bus->clock = wl->value;
2789 return 1;
2790}
2791
2792static void snd_intel8x0_proc_read(struct snd_info_entry * entry,
2793 struct snd_info_buffer *buffer)
2794{
2795 struct intel8x0 *chip = entry->private_data;
2796 unsigned int tmp;
2797
2798 snd_iprintf(buffer, "Intel8x0\n\n");
2799 if (chip->device_type == DEVICE_ALI)
2800 return;
2801 tmp = igetdword(chip, ICHREG(GLOB_STA));
2802 snd_iprintf(buffer, "Global control : 0x%08x\n", igetdword(chip, ICHREG(GLOB_CNT)));
2803 snd_iprintf(buffer, "Global status : 0x%08x\n", tmp);
2804 if (chip->device_type == DEVICE_INTEL_ICH4)
2805 snd_iprintf(buffer, "SDM : 0x%08x\n", igetdword(chip, ICHREG(SDM)));
2806 snd_iprintf(buffer, "AC'97 codecs ready :");
2807 if (tmp & chip->codec_isr_bits) {
2808 int i;
2809 static const char *codecs[3] = {
2810 "primary", "secondary", "tertiary"
2811 };
2812 for (i = 0; i < chip->max_codecs; i++)
2813 if (tmp & chip->codec_bit[i])
2814 snd_iprintf(buffer, " %s", codecs[i]);
2815 } else
2816 snd_iprintf(buffer, " none");
2817 snd_iprintf(buffer, "\n");
2818 if (chip->device_type == DEVICE_INTEL_ICH4 ||
2819 chip->device_type == DEVICE_SIS)
2820 snd_iprintf(buffer, "AC'97 codecs SDIN : %i %i %i\n",
2821 chip->ac97_sdin[0],
2822 chip->ac97_sdin[1],
2823 chip->ac97_sdin[2]);
2824}
2825
2826static void snd_intel8x0_proc_init(struct intel8x0 *chip)
2827{
2828 snd_card_ro_proc_new(chip->card, "intel8x0", chip,
2829 snd_intel8x0_proc_read);
2830}
2831
2832static int snd_intel8x0_dev_free(struct snd_device *device)
2833{
2834 struct intel8x0 *chip = device->device_data;
2835 return snd_intel8x0_free(chip);
2836}
2837
2838struct ich_reg_info {
2839 unsigned int int_sta_mask;
2840 unsigned int offset;
2841};
2842
2843static const unsigned int ich_codec_bits[3] = {
2844 ICH_PCR, ICH_SCR, ICH_TCR
2845};
2846static const unsigned int sis_codec_bits[3] = {
2847 ICH_PCR, ICH_SCR, ICH_SIS_TCR
2848};
2849
2850static int snd_intel8x0_inside_vm(struct pci_dev *pci)
2851{
2852 int result = inside_vm;
2853 char *msg = NULL;
2854
2855 /* check module parameter first (override detection) */
2856 if (result >= 0) {
2857 msg = result ? "enable (forced) VM" : "disable (forced) VM";
2858 goto fini;
2859 }
2860
2861 /* check for known (emulated) devices */
2862 result = 0;
2863 if (pci->subsystem_vendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
2864 pci->subsystem_device == PCI_SUBDEVICE_ID_QEMU) {
2865 /* KVM emulated sound, PCI SSID: 1af4:1100 */
2866 msg = "enable KVM";
2867 result = 1;
2868 } else if (pci->subsystem_vendor == 0x1ab8) {
2869 /* Parallels VM emulated sound, PCI SSID: 1ab8:xxxx */
2870 msg = "enable Parallels VM";
2871 result = 1;
2872 }
2873
2874fini:
2875 if (msg != NULL)
2876 dev_info(&pci->dev, "%s optimization\n", msg);
2877
2878 return result;
2879}
2880
2881static int snd_intel8x0_create(struct snd_card *card,
2882 struct pci_dev *pci,
2883 unsigned long device_type,
2884 struct intel8x0 **r_intel8x0)
2885{
2886 struct intel8x0 *chip;
2887 int err;
2888 unsigned int i;
2889 unsigned int int_sta_masks;
2890 struct ichdev *ichdev;
2891 static const struct snd_device_ops ops = {
2892 .dev_free = snd_intel8x0_dev_free,
2893 };
2894
2895 static const unsigned int bdbars[] = {
2896 3, /* DEVICE_INTEL */
2897 6, /* DEVICE_INTEL_ICH4 */
2898 3, /* DEVICE_SIS */
2899 6, /* DEVICE_ALI */
2900 4, /* DEVICE_NFORCE */
2901 };
2902 static const struct ich_reg_info intel_regs[6] = {
2903 { ICH_PIINT, 0 },
2904 { ICH_POINT, 0x10 },
2905 { ICH_MCINT, 0x20 },
2906 { ICH_M2INT, 0x40 },
2907 { ICH_P2INT, 0x50 },
2908 { ICH_SPINT, 0x60 },
2909 };
2910 static const struct ich_reg_info nforce_regs[4] = {
2911 { ICH_PIINT, 0 },
2912 { ICH_POINT, 0x10 },
2913 { ICH_MCINT, 0x20 },
2914 { ICH_NVSPINT, 0x70 },
2915 };
2916 static const struct ich_reg_info ali_regs[6] = {
2917 { ALI_INT_PCMIN, 0x40 },
2918 { ALI_INT_PCMOUT, 0x50 },
2919 { ALI_INT_MICIN, 0x60 },
2920 { ALI_INT_CODECSPDIFOUT, 0x70 },
2921 { ALI_INT_SPDIFIN, 0xa0 },
2922 { ALI_INT_SPDIFOUT, 0xb0 },
2923 };
2924 const struct ich_reg_info *tbl;
2925
2926 *r_intel8x0 = NULL;
2927
2928 err = pci_enable_device(pci);
2929 if (err < 0)
2930 return err;
2931
2932 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
2933 if (chip == NULL) {
2934 pci_disable_device(pci);
2935 return -ENOMEM;
2936 }
2937 spin_lock_init(&chip->reg_lock);
2938 chip->device_type = device_type;
2939 chip->card = card;
2940 chip->pci = pci;
2941 chip->irq = -1;
2942
2943 /* module parameters */
2944 chip->buggy_irq = buggy_irq;
2945 chip->buggy_semaphore = buggy_semaphore;
2946 if (xbox)
2947 chip->xbox = 1;
2948
2949 chip->inside_vm = snd_intel8x0_inside_vm(pci);
2950
2951 /*
2952 * Intel 82443MX running a 100MHz processor system bus has a hardware
2953 * bug, which aborts PCI busmaster for audio transfer. A workaround
2954 * is to set the pages as non-cached. For details, see the errata in
2955 * http://download.intel.com/design/chipsets/specupdt/24505108.pdf
2956 */
2957 if (pci->vendor == PCI_VENDOR_ID_INTEL &&
2958 pci->device == PCI_DEVICE_ID_INTEL_440MX)
2959 chip->fix_nocache = 1; /* enable workaround */
2960
2961 err = pci_request_regions(pci, card->shortname);
2962 if (err < 0) {
2963 kfree(chip);
2964 pci_disable_device(pci);
2965 return err;
2966 }
2967
2968 if (device_type == DEVICE_ALI) {
2969 /* ALI5455 has no ac97 region */
2970 chip->bmaddr = pci_iomap(pci, 0, 0);
2971 goto port_inited;
2972 }
2973
2974 if (pci_resource_flags(pci, 2) & IORESOURCE_MEM) /* ICH4 and Nforce */
2975 chip->addr = pci_iomap(pci, 2, 0);
2976 else
2977 chip->addr = pci_iomap(pci, 0, 0);
2978 if (!chip->addr) {
2979 dev_err(card->dev, "AC'97 space ioremap problem\n");
2980 snd_intel8x0_free(chip);
2981 return -EIO;
2982 }
2983 if (pci_resource_flags(pci, 3) & IORESOURCE_MEM) /* ICH4 */
2984 chip->bmaddr = pci_iomap(pci, 3, 0);
2985 else
2986 chip->bmaddr = pci_iomap(pci, 1, 0);
2987
2988 port_inited:
2989 if (!chip->bmaddr) {
2990 dev_err(card->dev, "Controller space ioremap problem\n");
2991 snd_intel8x0_free(chip);
2992 return -EIO;
2993 }
2994 chip->bdbars_count = bdbars[device_type];
2995
2996 /* initialize offsets */
2997 switch (device_type) {
2998 case DEVICE_NFORCE:
2999 tbl = nforce_regs;
3000 break;
3001 case DEVICE_ALI:
3002 tbl = ali_regs;
3003 break;
3004 default:
3005 tbl = intel_regs;
3006 break;
3007 }
3008 for (i = 0; i < chip->bdbars_count; i++) {
3009 ichdev = &chip->ichd[i];
3010 ichdev->ichd = i;
3011 ichdev->reg_offset = tbl[i].offset;
3012 ichdev->int_sta_mask = tbl[i].int_sta_mask;
3013 if (device_type == DEVICE_SIS) {
3014 /* SiS 7012 swaps the registers */
3015 ichdev->roff_sr = ICH_REG_OFF_PICB;
3016 ichdev->roff_picb = ICH_REG_OFF_SR;
3017 } else {
3018 ichdev->roff_sr = ICH_REG_OFF_SR;
3019 ichdev->roff_picb = ICH_REG_OFF_PICB;
3020 }
3021 if (device_type == DEVICE_ALI)
3022 ichdev->ali_slot = (ichdev->reg_offset - 0x40) / 0x10;
3023 /* SIS7012 handles the pcm data in bytes, others are in samples */
3024 ichdev->pos_shift = (device_type == DEVICE_SIS) ? 0 : 1;
3025 }
3026
3027 /* allocate buffer descriptor lists */
3028 /* the start of each lists must be aligned to 8 bytes */
3029 if (snd_dma_alloc_pages(intel8x0_dma_type(chip), &pci->dev,
3030 chip->bdbars_count * sizeof(u32) * ICH_MAX_FRAGS * 2,
3031 &chip->bdbars) < 0) {
3032 snd_intel8x0_free(chip);
3033 dev_err(card->dev, "cannot allocate buffer descriptors\n");
3034 return -ENOMEM;
3035 }
3036 /* tables must be aligned to 8 bytes here, but the kernel pages
3037 are much bigger, so we don't care (on i386) */
3038 int_sta_masks = 0;
3039 for (i = 0; i < chip->bdbars_count; i++) {
3040 ichdev = &chip->ichd[i];
3041 ichdev->bdbar = ((__le32 *)chip->bdbars.area) +
3042 (i * ICH_MAX_FRAGS * 2);
3043 ichdev->bdbar_addr = chip->bdbars.addr +
3044 (i * sizeof(u32) * ICH_MAX_FRAGS * 2);
3045 int_sta_masks |= ichdev->int_sta_mask;
3046 }
3047 chip->int_sta_reg = device_type == DEVICE_ALI ?
3048 ICH_REG_ALI_INTERRUPTSR : ICH_REG_GLOB_STA;
3049 chip->int_sta_mask = int_sta_masks;
3050
3051 pci_set_master(pci);
3052
3053 switch(chip->device_type) {
3054 case DEVICE_INTEL_ICH4:
3055 /* ICH4 can have three codecs */
3056 chip->max_codecs = 3;
3057 chip->codec_bit = ich_codec_bits;
3058 chip->codec_ready_bits = ICH_PRI | ICH_SRI | ICH_TRI;
3059 break;
3060 case DEVICE_SIS:
3061 /* recent SIS7012 can have three codecs */
3062 chip->max_codecs = 3;
3063 chip->codec_bit = sis_codec_bits;
3064 chip->codec_ready_bits = ICH_PRI | ICH_SRI | ICH_SIS_TRI;
3065 break;
3066 default:
3067 /* others up to two codecs */
3068 chip->max_codecs = 2;
3069 chip->codec_bit = ich_codec_bits;
3070 chip->codec_ready_bits = ICH_PRI | ICH_SRI;
3071 break;
3072 }
3073 for (i = 0; i < chip->max_codecs; i++)
3074 chip->codec_isr_bits |= chip->codec_bit[i];
3075
3076 err = snd_intel8x0_chip_init(chip, 1);
3077 if (err < 0) {
3078 snd_intel8x0_free(chip);
3079 return err;
3080 }
3081
3082 /* request irq after initializaing int_sta_mask, etc */
3083 if (request_irq(pci->irq, snd_intel8x0_interrupt,
3084 IRQF_SHARED, KBUILD_MODNAME, chip)) {
3085 dev_err(card->dev, "unable to grab IRQ %d\n", pci->irq);
3086 snd_intel8x0_free(chip);
3087 return -EBUSY;
3088 }
3089 chip->irq = pci->irq;
3090 card->sync_irq = chip->irq;
3091
3092 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3093 if (err < 0) {
3094 snd_intel8x0_free(chip);
3095 return err;
3096 }
3097
3098 *r_intel8x0 = chip;
3099 return 0;
3100}
3101
3102static struct shortname_table {
3103 unsigned int id;
3104 const char *s;
3105} shortnames[] = {
3106 { PCI_DEVICE_ID_INTEL_82801AA_5, "Intel 82801AA-ICH" },
3107 { PCI_DEVICE_ID_INTEL_82801AB_5, "Intel 82901AB-ICH0" },
3108 { PCI_DEVICE_ID_INTEL_82801BA_4, "Intel 82801BA-ICH2" },
3109 { PCI_DEVICE_ID_INTEL_440MX, "Intel 440MX" },
3110 { PCI_DEVICE_ID_INTEL_82801CA_5, "Intel 82801CA-ICH3" },
3111 { PCI_DEVICE_ID_INTEL_82801DB_5, "Intel 82801DB-ICH4" },
3112 { PCI_DEVICE_ID_INTEL_82801EB_5, "Intel ICH5" },
3113 { PCI_DEVICE_ID_INTEL_ESB_5, "Intel 6300ESB" },
3114 { PCI_DEVICE_ID_INTEL_ICH6_18, "Intel ICH6" },
3115 { PCI_DEVICE_ID_INTEL_ICH7_20, "Intel ICH7" },
3116 { PCI_DEVICE_ID_INTEL_ESB2_14, "Intel ESB2" },
3117 { PCI_DEVICE_ID_SI_7012, "SiS SI7012" },
3118 { PCI_DEVICE_ID_NVIDIA_MCP1_AUDIO, "NVidia nForce" },
3119 { PCI_DEVICE_ID_NVIDIA_MCP2_AUDIO, "NVidia nForce2" },
3120 { PCI_DEVICE_ID_NVIDIA_MCP3_AUDIO, "NVidia nForce3" },
3121 { PCI_DEVICE_ID_NVIDIA_CK8S_AUDIO, "NVidia CK8S" },
3122 { PCI_DEVICE_ID_NVIDIA_CK804_AUDIO, "NVidia CK804" },
3123 { PCI_DEVICE_ID_NVIDIA_CK8_AUDIO, "NVidia CK8" },
3124 { 0x003a, "NVidia MCP04" },
3125 { 0x746d, "AMD AMD8111" },
3126 { 0x7445, "AMD AMD768" },
3127 { 0x5455, "ALi M5455" },
3128 { 0, NULL },
3129};
3130
3131static const struct snd_pci_quirk spdif_aclink_defaults[] = {
3132 SND_PCI_QUIRK(0x147b, 0x1c1a, "ASUS KN8", 1),
3133 { } /* end */
3134};
3135
3136/* look up allow/deny list for SPDIF over ac-link */
3137static int check_default_spdif_aclink(struct pci_dev *pci)
3138{
3139 const struct snd_pci_quirk *w;
3140
3141 w = snd_pci_quirk_lookup(pci, spdif_aclink_defaults);
3142 if (w) {
3143 if (w->value)
3144 dev_dbg(&pci->dev,
3145 "Using SPDIF over AC-Link for %s\n",
3146 snd_pci_quirk_name(w));
3147 else
3148 dev_dbg(&pci->dev,
3149 "Using integrated SPDIF DMA for %s\n",
3150 snd_pci_quirk_name(w));
3151 return w->value;
3152 }
3153 return 0;
3154}
3155
3156static int snd_intel8x0_probe(struct pci_dev *pci,
3157 const struct pci_device_id *pci_id)
3158{
3159 struct snd_card *card;
3160 struct intel8x0 *chip;
3161 int err;
3162 struct shortname_table *name;
3163
3164 err = snd_card_new(&pci->dev, index, id, THIS_MODULE, 0, &card);
3165 if (err < 0)
3166 return err;
3167
3168 if (spdif_aclink < 0)
3169 spdif_aclink = check_default_spdif_aclink(pci);
3170
3171 strcpy(card->driver, "ICH");
3172 if (!spdif_aclink) {
3173 switch (pci_id->driver_data) {
3174 case DEVICE_NFORCE:
3175 strcpy(card->driver, "NFORCE");
3176 break;
3177 case DEVICE_INTEL_ICH4:
3178 strcpy(card->driver, "ICH4");
3179 }
3180 }
3181
3182 strcpy(card->shortname, "Intel ICH");
3183 for (name = shortnames; name->id; name++) {
3184 if (pci->device == name->id) {
3185 strcpy(card->shortname, name->s);
3186 break;
3187 }
3188 }
3189
3190 if (buggy_irq < 0) {
3191 /* some Nforce[2] and ICH boards have problems with IRQ handling.
3192 * Needs to return IRQ_HANDLED for unknown irqs.
3193 */
3194 if (pci_id->driver_data == DEVICE_NFORCE)
3195 buggy_irq = 1;
3196 else
3197 buggy_irq = 0;
3198 }
3199
3200 err = snd_intel8x0_create(card, pci, pci_id->driver_data, &chip);
3201 if (err < 0) {
3202 snd_card_free(card);
3203 return err;
3204 }
3205 card->private_data = chip;
3206
3207 err = snd_intel8x0_mixer(chip, ac97_clock, ac97_quirk);
3208 if (err < 0) {
3209 snd_card_free(card);
3210 return err;
3211 }
3212 err = snd_intel8x0_pcm(chip);
3213 if (err < 0) {
3214 snd_card_free(card);
3215 return err;
3216 }
3217
3218 snd_intel8x0_proc_init(chip);
3219
3220 snprintf(card->longname, sizeof(card->longname),
3221 "%s with %s at irq %i", card->shortname,
3222 snd_ac97_get_short_name(chip->ac97[0]), chip->irq);
3223
3224 if (ac97_clock == 0 || ac97_clock == 1) {
3225 if (ac97_clock == 0) {
3226 if (intel8x0_in_clock_list(chip) == 0)
3227 intel8x0_measure_ac97_clock(chip);
3228 } else {
3229 intel8x0_measure_ac97_clock(chip);
3230 }
3231 }
3232
3233 err = snd_card_register(card);
3234 if (err < 0) {
3235 snd_card_free(card);
3236 return err;
3237 }
3238 pci_set_drvdata(pci, card);
3239 return 0;
3240}
3241
3242static void snd_intel8x0_remove(struct pci_dev *pci)
3243{
3244 snd_card_free(pci_get_drvdata(pci));
3245}
3246
3247static struct pci_driver intel8x0_driver = {
3248 .name = KBUILD_MODNAME,
3249 .id_table = snd_intel8x0_ids,
3250 .probe = snd_intel8x0_probe,
3251 .remove = snd_intel8x0_remove,
3252 .driver = {
3253 .pm = INTEL8X0_PM_OPS,
3254 },
3255};
3256
3257module_pci_driver(intel8x0_driver);
1/*
2 * ALSA driver for Intel ICH (i8x0) chipsets
3 *
4 * Copyright (c) 2000 Jaroslav Kysela <perex@perex.cz>
5 *
6 *
7 * This code also contains alpha support for SiS 735 chipsets provided
8 * by Mike Pieper <mptei@users.sourceforge.net>. We have no datasheet
9 * for SiS735, so the code is not fully functional.
10 *
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25
26 *
27 */
28
29#include <linux/io.h>
30#include <linux/delay.h>
31#include <linux/interrupt.h>
32#include <linux/init.h>
33#include <linux/pci.h>
34#include <linux/slab.h>
35#include <linux/module.h>
36#include <sound/core.h>
37#include <sound/pcm.h>
38#include <sound/ac97_codec.h>
39#include <sound/info.h>
40#include <sound/initval.h>
41/* for 440MX workaround */
42#include <asm/pgtable.h>
43#ifdef CONFIG_X86
44#include <asm/set_memory.h>
45#endif
46
47MODULE_AUTHOR("Jaroslav Kysela <perex@perex.cz>");
48MODULE_DESCRIPTION("Intel 82801AA,82901AB,i810,i820,i830,i840,i845,MX440; SiS 7012; Ali 5455");
49MODULE_LICENSE("GPL");
50MODULE_SUPPORTED_DEVICE("{{Intel,82801AA-ICH},"
51 "{Intel,82901AB-ICH0},"
52 "{Intel,82801BA-ICH2},"
53 "{Intel,82801CA-ICH3},"
54 "{Intel,82801DB-ICH4},"
55 "{Intel,ICH5},"
56 "{Intel,ICH6},"
57 "{Intel,ICH7},"
58 "{Intel,6300ESB},"
59 "{Intel,ESB2},"
60 "{Intel,MX440},"
61 "{SiS,SI7012},"
62 "{NVidia,nForce Audio},"
63 "{NVidia,nForce2 Audio},"
64 "{NVidia,nForce3 Audio},"
65 "{NVidia,MCP04},"
66 "{NVidia,MCP501},"
67 "{NVidia,CK804},"
68 "{NVidia,CK8},"
69 "{NVidia,CK8S},"
70 "{AMD,AMD768},"
71 "{AMD,AMD8111},"
72 "{ALI,M5455}}");
73
74static int index = SNDRV_DEFAULT_IDX1; /* Index 0-MAX */
75static char *id = SNDRV_DEFAULT_STR1; /* ID for this card */
76static int ac97_clock;
77static char *ac97_quirk;
78static bool buggy_semaphore;
79static int buggy_irq = -1; /* auto-check */
80static bool xbox;
81static int spdif_aclink = -1;
82static int inside_vm = -1;
83
84module_param(index, int, 0444);
85MODULE_PARM_DESC(index, "Index value for Intel i8x0 soundcard.");
86module_param(id, charp, 0444);
87MODULE_PARM_DESC(id, "ID string for Intel i8x0 soundcard.");
88module_param(ac97_clock, int, 0444);
89MODULE_PARM_DESC(ac97_clock, "AC'97 codec clock (0 = whitelist + auto-detect, 1 = force autodetect).");
90module_param(ac97_quirk, charp, 0444);
91MODULE_PARM_DESC(ac97_quirk, "AC'97 workaround for strange hardware.");
92module_param(buggy_semaphore, bool, 0444);
93MODULE_PARM_DESC(buggy_semaphore, "Enable workaround for hardwares with problematic codec semaphores.");
94module_param(buggy_irq, bint, 0444);
95MODULE_PARM_DESC(buggy_irq, "Enable workaround for buggy interrupts on some motherboards.");
96module_param(xbox, bool, 0444);
97MODULE_PARM_DESC(xbox, "Set to 1 for Xbox, if you have problems with the AC'97 codec detection.");
98module_param(spdif_aclink, int, 0444);
99MODULE_PARM_DESC(spdif_aclink, "S/PDIF over AC-link.");
100module_param(inside_vm, bint, 0444);
101MODULE_PARM_DESC(inside_vm, "KVM/Parallels optimization.");
102
103/* just for backward compatibility */
104static bool enable;
105module_param(enable, bool, 0444);
106static int joystick;
107module_param(joystick, int, 0444);
108
109/*
110 * Direct registers
111 */
112enum { DEVICE_INTEL, DEVICE_INTEL_ICH4, DEVICE_SIS, DEVICE_ALI, DEVICE_NFORCE };
113
114#define ICHREG(x) ICH_REG_##x
115
116#define DEFINE_REGSET(name,base) \
117enum { \
118 ICH_REG_##name##_BDBAR = base + 0x0, /* dword - buffer descriptor list base address */ \
119 ICH_REG_##name##_CIV = base + 0x04, /* byte - current index value */ \
120 ICH_REG_##name##_LVI = base + 0x05, /* byte - last valid index */ \
121 ICH_REG_##name##_SR = base + 0x06, /* byte - status register */ \
122 ICH_REG_##name##_PICB = base + 0x08, /* word - position in current buffer */ \
123 ICH_REG_##name##_PIV = base + 0x0a, /* byte - prefetched index value */ \
124 ICH_REG_##name##_CR = base + 0x0b, /* byte - control register */ \
125};
126
127/* busmaster blocks */
128DEFINE_REGSET(OFF, 0); /* offset */
129DEFINE_REGSET(PI, 0x00); /* PCM in */
130DEFINE_REGSET(PO, 0x10); /* PCM out */
131DEFINE_REGSET(MC, 0x20); /* Mic in */
132
133/* ICH4 busmaster blocks */
134DEFINE_REGSET(MC2, 0x40); /* Mic in 2 */
135DEFINE_REGSET(PI2, 0x50); /* PCM in 2 */
136DEFINE_REGSET(SP, 0x60); /* SPDIF out */
137
138/* values for each busmaster block */
139
140/* LVI */
141#define ICH_REG_LVI_MASK 0x1f
142
143/* SR */
144#define ICH_FIFOE 0x10 /* FIFO error */
145#define ICH_BCIS 0x08 /* buffer completion interrupt status */
146#define ICH_LVBCI 0x04 /* last valid buffer completion interrupt */
147#define ICH_CELV 0x02 /* current equals last valid */
148#define ICH_DCH 0x01 /* DMA controller halted */
149
150/* PIV */
151#define ICH_REG_PIV_MASK 0x1f /* mask */
152
153/* CR */
154#define ICH_IOCE 0x10 /* interrupt on completion enable */
155#define ICH_FEIE 0x08 /* fifo error interrupt enable */
156#define ICH_LVBIE 0x04 /* last valid buffer interrupt enable */
157#define ICH_RESETREGS 0x02 /* reset busmaster registers */
158#define ICH_STARTBM 0x01 /* start busmaster operation */
159
160
161/* global block */
162#define ICH_REG_GLOB_CNT 0x2c /* dword - global control */
163#define ICH_PCM_SPDIF_MASK 0xc0000000 /* s/pdif pcm slot mask (ICH4) */
164#define ICH_PCM_SPDIF_NONE 0x00000000 /* reserved - undefined */
165#define ICH_PCM_SPDIF_78 0x40000000 /* s/pdif pcm on slots 7&8 */
166#define ICH_PCM_SPDIF_69 0x80000000 /* s/pdif pcm on slots 6&9 */
167#define ICH_PCM_SPDIF_1011 0xc0000000 /* s/pdif pcm on slots 10&11 */
168#define ICH_PCM_20BIT 0x00400000 /* 20-bit samples (ICH4) */
169#define ICH_PCM_246_MASK 0x00300000 /* chan mask (not all chips) */
170#define ICH_PCM_8 0x00300000 /* 8 channels (not all chips) */
171#define ICH_PCM_6 0x00200000 /* 6 channels (not all chips) */
172#define ICH_PCM_4 0x00100000 /* 4 channels (not all chips) */
173#define ICH_PCM_2 0x00000000 /* 2 channels (stereo) */
174#define ICH_SIS_PCM_246_MASK 0x000000c0 /* 6 channels (SIS7012) */
175#define ICH_SIS_PCM_6 0x00000080 /* 6 channels (SIS7012) */
176#define ICH_SIS_PCM_4 0x00000040 /* 4 channels (SIS7012) */
177#define ICH_SIS_PCM_2 0x00000000 /* 2 channels (SIS7012) */
178#define ICH_TRIE 0x00000040 /* tertiary resume interrupt enable */
179#define ICH_SRIE 0x00000020 /* secondary resume interrupt enable */
180#define ICH_PRIE 0x00000010 /* primary resume interrupt enable */
181#define ICH_ACLINK 0x00000008 /* AClink shut off */
182#define ICH_AC97WARM 0x00000004 /* AC'97 warm reset */
183#define ICH_AC97COLD 0x00000002 /* AC'97 cold reset */
184#define ICH_GIE 0x00000001 /* GPI interrupt enable */
185#define ICH_REG_GLOB_STA 0x30 /* dword - global status */
186#define ICH_TRI 0x20000000 /* ICH4: tertiary (AC_SDIN2) resume interrupt */
187#define ICH_TCR 0x10000000 /* ICH4: tertiary (AC_SDIN2) codec ready */
188#define ICH_BCS 0x08000000 /* ICH4: bit clock stopped */
189#define ICH_SPINT 0x04000000 /* ICH4: S/PDIF interrupt */
190#define ICH_P2INT 0x02000000 /* ICH4: PCM2-In interrupt */
191#define ICH_M2INT 0x01000000 /* ICH4: Mic2-In interrupt */
192#define ICH_SAMPLE_CAP 0x00c00000 /* ICH4: sample capability bits (RO) */
193#define ICH_SAMPLE_16_20 0x00400000 /* ICH4: 16- and 20-bit samples */
194#define ICH_MULTICHAN_CAP 0x00300000 /* ICH4: multi-channel capability bits (RO) */
195#define ICH_SIS_TRI 0x00080000 /* SIS: tertiary resume irq */
196#define ICH_SIS_TCR 0x00040000 /* SIS: tertiary codec ready */
197#define ICH_MD3 0x00020000 /* modem power down semaphore */
198#define ICH_AD3 0x00010000 /* audio power down semaphore */
199#define ICH_RCS 0x00008000 /* read completion status */
200#define ICH_BIT3 0x00004000 /* bit 3 slot 12 */
201#define ICH_BIT2 0x00002000 /* bit 2 slot 12 */
202#define ICH_BIT1 0x00001000 /* bit 1 slot 12 */
203#define ICH_SRI 0x00000800 /* secondary (AC_SDIN1) resume interrupt */
204#define ICH_PRI 0x00000400 /* primary (AC_SDIN0) resume interrupt */
205#define ICH_SCR 0x00000200 /* secondary (AC_SDIN1) codec ready */
206#define ICH_PCR 0x00000100 /* primary (AC_SDIN0) codec ready */
207#define ICH_MCINT 0x00000080 /* MIC capture interrupt */
208#define ICH_POINT 0x00000040 /* playback interrupt */
209#define ICH_PIINT 0x00000020 /* capture interrupt */
210#define ICH_NVSPINT 0x00000010 /* nforce spdif interrupt */
211#define ICH_MOINT 0x00000004 /* modem playback interrupt */
212#define ICH_MIINT 0x00000002 /* modem capture interrupt */
213#define ICH_GSCI 0x00000001 /* GPI status change interrupt */
214#define ICH_REG_ACC_SEMA 0x34 /* byte - codec write semaphore */
215#define ICH_CAS 0x01 /* codec access semaphore */
216#define ICH_REG_SDM 0x80
217#define ICH_DI2L_MASK 0x000000c0 /* PCM In 2, Mic In 2 data in line */
218#define ICH_DI2L_SHIFT 6
219#define ICH_DI1L_MASK 0x00000030 /* PCM In 1, Mic In 1 data in line */
220#define ICH_DI1L_SHIFT 4
221#define ICH_SE 0x00000008 /* steer enable */
222#define ICH_LDI_MASK 0x00000003 /* last codec read data input */
223
224#define ICH_MAX_FRAGS 32 /* max hw frags */
225
226
227/*
228 * registers for Ali5455
229 */
230
231/* ALi 5455 busmaster blocks */
232DEFINE_REGSET(AL_PI, 0x40); /* ALi PCM in */
233DEFINE_REGSET(AL_PO, 0x50); /* Ali PCM out */
234DEFINE_REGSET(AL_MC, 0x60); /* Ali Mic in */
235DEFINE_REGSET(AL_CDC_SPO, 0x70); /* Ali Codec SPDIF out */
236DEFINE_REGSET(AL_CENTER, 0x80); /* Ali center out */
237DEFINE_REGSET(AL_LFE, 0x90); /* Ali center out */
238DEFINE_REGSET(AL_CLR_SPI, 0xa0); /* Ali Controller SPDIF in */
239DEFINE_REGSET(AL_CLR_SPO, 0xb0); /* Ali Controller SPDIF out */
240DEFINE_REGSET(AL_I2S, 0xc0); /* Ali I2S in */
241DEFINE_REGSET(AL_PI2, 0xd0); /* Ali PCM2 in */
242DEFINE_REGSET(AL_MC2, 0xe0); /* Ali Mic2 in */
243
244enum {
245 ICH_REG_ALI_SCR = 0x00, /* System Control Register */
246 ICH_REG_ALI_SSR = 0x04, /* System Status Register */
247 ICH_REG_ALI_DMACR = 0x08, /* DMA Control Register */
248 ICH_REG_ALI_FIFOCR1 = 0x0c, /* FIFO Control Register 1 */
249 ICH_REG_ALI_INTERFACECR = 0x10, /* Interface Control Register */
250 ICH_REG_ALI_INTERRUPTCR = 0x14, /* Interrupt control Register */
251 ICH_REG_ALI_INTERRUPTSR = 0x18, /* Interrupt Status Register */
252 ICH_REG_ALI_FIFOCR2 = 0x1c, /* FIFO Control Register 2 */
253 ICH_REG_ALI_CPR = 0x20, /* Command Port Register */
254 ICH_REG_ALI_CPR_ADDR = 0x22, /* ac97 addr write */
255 ICH_REG_ALI_SPR = 0x24, /* Status Port Register */
256 ICH_REG_ALI_SPR_ADDR = 0x26, /* ac97 addr read */
257 ICH_REG_ALI_FIFOCR3 = 0x2c, /* FIFO Control Register 3 */
258 ICH_REG_ALI_TTSR = 0x30, /* Transmit Tag Slot Register */
259 ICH_REG_ALI_RTSR = 0x34, /* Receive Tag Slot Register */
260 ICH_REG_ALI_CSPSR = 0x38, /* Command/Status Port Status Register */
261 ICH_REG_ALI_CAS = 0x3c, /* Codec Write Semaphore Register */
262 ICH_REG_ALI_HWVOL = 0xf0, /* hardware volume control/status */
263 ICH_REG_ALI_I2SCR = 0xf4, /* I2S control/status */
264 ICH_REG_ALI_SPDIFCSR = 0xf8, /* spdif channel status register */
265 ICH_REG_ALI_SPDIFICS = 0xfc, /* spdif interface control/status */
266};
267
268#define ALI_CAS_SEM_BUSY 0x80000000
269#define ALI_CPR_ADDR_SECONDARY 0x100
270#define ALI_CPR_ADDR_READ 0x80
271#define ALI_CSPSR_CODEC_READY 0x08
272#define ALI_CSPSR_READ_OK 0x02
273#define ALI_CSPSR_WRITE_OK 0x01
274
275/* interrupts for the whole chip by interrupt status register finish */
276
277#define ALI_INT_MICIN2 (1<<26)
278#define ALI_INT_PCMIN2 (1<<25)
279#define ALI_INT_I2SIN (1<<24)
280#define ALI_INT_SPDIFOUT (1<<23) /* controller spdif out INTERRUPT */
281#define ALI_INT_SPDIFIN (1<<22)
282#define ALI_INT_LFEOUT (1<<21)
283#define ALI_INT_CENTEROUT (1<<20)
284#define ALI_INT_CODECSPDIFOUT (1<<19)
285#define ALI_INT_MICIN (1<<18)
286#define ALI_INT_PCMOUT (1<<17)
287#define ALI_INT_PCMIN (1<<16)
288#define ALI_INT_CPRAIS (1<<7) /* command port available */
289#define ALI_INT_SPRAIS (1<<5) /* status port available */
290#define ALI_INT_GPIO (1<<1)
291#define ALI_INT_MASK (ALI_INT_SPDIFOUT|ALI_INT_CODECSPDIFOUT|\
292 ALI_INT_MICIN|ALI_INT_PCMOUT|ALI_INT_PCMIN)
293
294#define ICH_ALI_SC_RESET (1<<31) /* master reset */
295#define ICH_ALI_SC_AC97_DBL (1<<30)
296#define ICH_ALI_SC_CODEC_SPDF (3<<20) /* 1=7/8, 2=6/9, 3=10/11 */
297#define ICH_ALI_SC_IN_BITS (3<<18)
298#define ICH_ALI_SC_OUT_BITS (3<<16)
299#define ICH_ALI_SC_6CH_CFG (3<<14)
300#define ICH_ALI_SC_PCM_4 (1<<8)
301#define ICH_ALI_SC_PCM_6 (2<<8)
302#define ICH_ALI_SC_PCM_246_MASK (3<<8)
303
304#define ICH_ALI_SS_SEC_ID (3<<5)
305#define ICH_ALI_SS_PRI_ID (3<<3)
306
307#define ICH_ALI_IF_AC97SP (1<<21)
308#define ICH_ALI_IF_MC (1<<20)
309#define ICH_ALI_IF_PI (1<<19)
310#define ICH_ALI_IF_MC2 (1<<18)
311#define ICH_ALI_IF_PI2 (1<<17)
312#define ICH_ALI_IF_LINE_SRC (1<<15) /* 0/1 = slot 3/6 */
313#define ICH_ALI_IF_MIC_SRC (1<<14) /* 0/1 = slot 3/6 */
314#define ICH_ALI_IF_SPDF_SRC (3<<12) /* 00 = PCM, 01 = AC97-in, 10 = spdif-in, 11 = i2s */
315#define ICH_ALI_IF_AC97_OUT (3<<8) /* 00 = PCM, 10 = spdif-in, 11 = i2s */
316#define ICH_ALI_IF_PO_SPDF (1<<3)
317#define ICH_ALI_IF_PO (1<<1)
318
319/*
320 *
321 */
322
323enum {
324 ICHD_PCMIN,
325 ICHD_PCMOUT,
326 ICHD_MIC,
327 ICHD_MIC2,
328 ICHD_PCM2IN,
329 ICHD_SPBAR,
330 ICHD_LAST = ICHD_SPBAR
331};
332enum {
333 NVD_PCMIN,
334 NVD_PCMOUT,
335 NVD_MIC,
336 NVD_SPBAR,
337 NVD_LAST = NVD_SPBAR
338};
339enum {
340 ALID_PCMIN,
341 ALID_PCMOUT,
342 ALID_MIC,
343 ALID_AC97SPDIFOUT,
344 ALID_SPDIFIN,
345 ALID_SPDIFOUT,
346 ALID_LAST = ALID_SPDIFOUT
347};
348
349#define get_ichdev(substream) (substream->runtime->private_data)
350
351struct ichdev {
352 unsigned int ichd; /* ich device number */
353 unsigned long reg_offset; /* offset to bmaddr */
354 u32 *bdbar; /* CPU address (32bit) */
355 unsigned int bdbar_addr; /* PCI bus address (32bit) */
356 struct snd_pcm_substream *substream;
357 unsigned int physbuf; /* physical address (32bit) */
358 unsigned int size;
359 unsigned int fragsize;
360 unsigned int fragsize1;
361 unsigned int position;
362 unsigned int pos_shift;
363 unsigned int last_pos;
364 int frags;
365 int lvi;
366 int lvi_frag;
367 int civ;
368 int ack;
369 int ack_reload;
370 unsigned int ack_bit;
371 unsigned int roff_sr;
372 unsigned int roff_picb;
373 unsigned int int_sta_mask; /* interrupt status mask */
374 unsigned int ali_slot; /* ALI DMA slot */
375 struct ac97_pcm *pcm;
376 int pcm_open_flag;
377 unsigned int page_attr_changed: 1;
378 unsigned int suspended: 1;
379};
380
381struct intel8x0 {
382 unsigned int device_type;
383
384 int irq;
385
386 void __iomem *addr;
387 void __iomem *bmaddr;
388
389 struct pci_dev *pci;
390 struct snd_card *card;
391
392 int pcm_devs;
393 struct snd_pcm *pcm[6];
394 struct ichdev ichd[6];
395
396 unsigned multi4: 1,
397 multi6: 1,
398 multi8 :1,
399 dra: 1,
400 smp20bit: 1;
401 unsigned in_ac97_init: 1,
402 in_sdin_init: 1;
403 unsigned in_measurement: 1; /* during ac97 clock measurement */
404 unsigned fix_nocache: 1; /* workaround for 440MX */
405 unsigned buggy_irq: 1; /* workaround for buggy mobos */
406 unsigned xbox: 1; /* workaround for Xbox AC'97 detection */
407 unsigned buggy_semaphore: 1; /* workaround for buggy codec semaphore */
408 unsigned inside_vm: 1; /* enable VM optimization */
409
410 int spdif_idx; /* SPDIF BAR index; *_SPBAR or -1 if use PCMOUT */
411 unsigned int sdm_saved; /* SDM reg value */
412
413 struct snd_ac97_bus *ac97_bus;
414 struct snd_ac97 *ac97[3];
415 unsigned int ac97_sdin[3];
416 unsigned int max_codecs, ncodecs;
417 unsigned int *codec_bit;
418 unsigned int codec_isr_bits;
419 unsigned int codec_ready_bits;
420
421 spinlock_t reg_lock;
422
423 u32 bdbars_count;
424 struct snd_dma_buffer bdbars;
425 u32 int_sta_reg; /* interrupt status register */
426 u32 int_sta_mask; /* interrupt status mask */
427};
428
429static const struct pci_device_id snd_intel8x0_ids[] = {
430 { PCI_VDEVICE(INTEL, 0x2415), DEVICE_INTEL }, /* 82801AA */
431 { PCI_VDEVICE(INTEL, 0x2425), DEVICE_INTEL }, /* 82901AB */
432 { PCI_VDEVICE(INTEL, 0x2445), DEVICE_INTEL }, /* 82801BA */
433 { PCI_VDEVICE(INTEL, 0x2485), DEVICE_INTEL }, /* ICH3 */
434 { PCI_VDEVICE(INTEL, 0x24c5), DEVICE_INTEL_ICH4 }, /* ICH4 */
435 { PCI_VDEVICE(INTEL, 0x24d5), DEVICE_INTEL_ICH4 }, /* ICH5 */
436 { PCI_VDEVICE(INTEL, 0x25a6), DEVICE_INTEL_ICH4 }, /* ESB */
437 { PCI_VDEVICE(INTEL, 0x266e), DEVICE_INTEL_ICH4 }, /* ICH6 */
438 { PCI_VDEVICE(INTEL, 0x27de), DEVICE_INTEL_ICH4 }, /* ICH7 */
439 { PCI_VDEVICE(INTEL, 0x2698), DEVICE_INTEL_ICH4 }, /* ESB2 */
440 { PCI_VDEVICE(INTEL, 0x7195), DEVICE_INTEL }, /* 440MX */
441 { PCI_VDEVICE(SI, 0x7012), DEVICE_SIS }, /* SI7012 */
442 { PCI_VDEVICE(NVIDIA, 0x01b1), DEVICE_NFORCE }, /* NFORCE */
443 { PCI_VDEVICE(NVIDIA, 0x003a), DEVICE_NFORCE }, /* MCP04 */
444 { PCI_VDEVICE(NVIDIA, 0x006a), DEVICE_NFORCE }, /* NFORCE2 */
445 { PCI_VDEVICE(NVIDIA, 0x0059), DEVICE_NFORCE }, /* CK804 */
446 { PCI_VDEVICE(NVIDIA, 0x008a), DEVICE_NFORCE }, /* CK8 */
447 { PCI_VDEVICE(NVIDIA, 0x00da), DEVICE_NFORCE }, /* NFORCE3 */
448 { PCI_VDEVICE(NVIDIA, 0x00ea), DEVICE_NFORCE }, /* CK8S */
449 { PCI_VDEVICE(NVIDIA, 0x026b), DEVICE_NFORCE }, /* MCP51 */
450 { PCI_VDEVICE(AMD, 0x746d), DEVICE_INTEL }, /* AMD8111 */
451 { PCI_VDEVICE(AMD, 0x7445), DEVICE_INTEL }, /* AMD768 */
452 { PCI_VDEVICE(AL, 0x5455), DEVICE_ALI }, /* Ali5455 */
453 { 0, }
454};
455
456MODULE_DEVICE_TABLE(pci, snd_intel8x0_ids);
457
458/*
459 * Lowlevel I/O - busmaster
460 */
461
462static inline u8 igetbyte(struct intel8x0 *chip, u32 offset)
463{
464 return ioread8(chip->bmaddr + offset);
465}
466
467static inline u16 igetword(struct intel8x0 *chip, u32 offset)
468{
469 return ioread16(chip->bmaddr + offset);
470}
471
472static inline u32 igetdword(struct intel8x0 *chip, u32 offset)
473{
474 return ioread32(chip->bmaddr + offset);
475}
476
477static inline void iputbyte(struct intel8x0 *chip, u32 offset, u8 val)
478{
479 iowrite8(val, chip->bmaddr + offset);
480}
481
482static inline void iputword(struct intel8x0 *chip, u32 offset, u16 val)
483{
484 iowrite16(val, chip->bmaddr + offset);
485}
486
487static inline void iputdword(struct intel8x0 *chip, u32 offset, u32 val)
488{
489 iowrite32(val, chip->bmaddr + offset);
490}
491
492/*
493 * Lowlevel I/O - AC'97 registers
494 */
495
496static inline u16 iagetword(struct intel8x0 *chip, u32 offset)
497{
498 return ioread16(chip->addr + offset);
499}
500
501static inline void iaputword(struct intel8x0 *chip, u32 offset, u16 val)
502{
503 iowrite16(val, chip->addr + offset);
504}
505
506/*
507 * Basic I/O
508 */
509
510/*
511 * access to AC97 codec via normal i/o (for ICH and SIS7012)
512 */
513
514static int snd_intel8x0_codec_semaphore(struct intel8x0 *chip, unsigned int codec)
515{
516 int time;
517
518 if (codec > 2)
519 return -EIO;
520 if (chip->in_sdin_init) {
521 /* we don't know the ready bit assignment at the moment */
522 /* so we check any */
523 codec = chip->codec_isr_bits;
524 } else {
525 codec = chip->codec_bit[chip->ac97_sdin[codec]];
526 }
527
528 /* codec ready ? */
529 if ((igetdword(chip, ICHREG(GLOB_STA)) & codec) == 0)
530 return -EIO;
531
532 if (chip->buggy_semaphore)
533 return 0; /* just ignore ... */
534
535 /* Anyone holding a semaphore for 1 msec should be shot... */
536 time = 100;
537 do {
538 if (!(igetbyte(chip, ICHREG(ACC_SEMA)) & ICH_CAS))
539 return 0;
540 udelay(10);
541 } while (time--);
542
543 /* access to some forbidden (non existent) ac97 registers will not
544 * reset the semaphore. So even if you don't get the semaphore, still
545 * continue the access. We don't need the semaphore anyway. */
546 dev_err(chip->card->dev,
547 "codec_semaphore: semaphore is not ready [0x%x][0x%x]\n",
548 igetbyte(chip, ICHREG(ACC_SEMA)), igetdword(chip, ICHREG(GLOB_STA)));
549 iagetword(chip, 0); /* clear semaphore flag */
550 /* I don't care about the semaphore */
551 return -EBUSY;
552}
553
554static void snd_intel8x0_codec_write(struct snd_ac97 *ac97,
555 unsigned short reg,
556 unsigned short val)
557{
558 struct intel8x0 *chip = ac97->private_data;
559
560 if (snd_intel8x0_codec_semaphore(chip, ac97->num) < 0) {
561 if (! chip->in_ac97_init)
562 dev_err(chip->card->dev,
563 "codec_write %d: semaphore is not ready for register 0x%x\n",
564 ac97->num, reg);
565 }
566 iaputword(chip, reg + ac97->num * 0x80, val);
567}
568
569static unsigned short snd_intel8x0_codec_read(struct snd_ac97 *ac97,
570 unsigned short reg)
571{
572 struct intel8x0 *chip = ac97->private_data;
573 unsigned short res;
574 unsigned int tmp;
575
576 if (snd_intel8x0_codec_semaphore(chip, ac97->num) < 0) {
577 if (! chip->in_ac97_init)
578 dev_err(chip->card->dev,
579 "codec_read %d: semaphore is not ready for register 0x%x\n",
580 ac97->num, reg);
581 res = 0xffff;
582 } else {
583 res = iagetword(chip, reg + ac97->num * 0x80);
584 if ((tmp = igetdword(chip, ICHREG(GLOB_STA))) & ICH_RCS) {
585 /* reset RCS and preserve other R/WC bits */
586 iputdword(chip, ICHREG(GLOB_STA), tmp &
587 ~(chip->codec_ready_bits | ICH_GSCI));
588 if (! chip->in_ac97_init)
589 dev_err(chip->card->dev,
590 "codec_read %d: read timeout for register 0x%x\n",
591 ac97->num, reg);
592 res = 0xffff;
593 }
594 }
595 return res;
596}
597
598static void snd_intel8x0_codec_read_test(struct intel8x0 *chip,
599 unsigned int codec)
600{
601 unsigned int tmp;
602
603 if (snd_intel8x0_codec_semaphore(chip, codec) >= 0) {
604 iagetword(chip, codec * 0x80);
605 if ((tmp = igetdword(chip, ICHREG(GLOB_STA))) & ICH_RCS) {
606 /* reset RCS and preserve other R/WC bits */
607 iputdword(chip, ICHREG(GLOB_STA), tmp &
608 ~(chip->codec_ready_bits | ICH_GSCI));
609 }
610 }
611}
612
613/*
614 * access to AC97 for Ali5455
615 */
616static int snd_intel8x0_ali_codec_ready(struct intel8x0 *chip, int mask)
617{
618 int count = 0;
619 for (count = 0; count < 0x7f; count++) {
620 int val = igetbyte(chip, ICHREG(ALI_CSPSR));
621 if (val & mask)
622 return 0;
623 }
624 if (! chip->in_ac97_init)
625 dev_warn(chip->card->dev, "AC97 codec ready timeout.\n");
626 return -EBUSY;
627}
628
629static int snd_intel8x0_ali_codec_semaphore(struct intel8x0 *chip)
630{
631 int time = 100;
632 if (chip->buggy_semaphore)
633 return 0; /* just ignore ... */
634 while (--time && (igetdword(chip, ICHREG(ALI_CAS)) & ALI_CAS_SEM_BUSY))
635 udelay(1);
636 if (! time && ! chip->in_ac97_init)
637 dev_warn(chip->card->dev, "ali_codec_semaphore timeout\n");
638 return snd_intel8x0_ali_codec_ready(chip, ALI_CSPSR_CODEC_READY);
639}
640
641static unsigned short snd_intel8x0_ali_codec_read(struct snd_ac97 *ac97, unsigned short reg)
642{
643 struct intel8x0 *chip = ac97->private_data;
644 unsigned short data = 0xffff;
645
646 if (snd_intel8x0_ali_codec_semaphore(chip))
647 goto __err;
648 reg |= ALI_CPR_ADDR_READ;
649 if (ac97->num)
650 reg |= ALI_CPR_ADDR_SECONDARY;
651 iputword(chip, ICHREG(ALI_CPR_ADDR), reg);
652 if (snd_intel8x0_ali_codec_ready(chip, ALI_CSPSR_READ_OK))
653 goto __err;
654 data = igetword(chip, ICHREG(ALI_SPR));
655 __err:
656 return data;
657}
658
659static void snd_intel8x0_ali_codec_write(struct snd_ac97 *ac97, unsigned short reg,
660 unsigned short val)
661{
662 struct intel8x0 *chip = ac97->private_data;
663
664 if (snd_intel8x0_ali_codec_semaphore(chip))
665 return;
666 iputword(chip, ICHREG(ALI_CPR), val);
667 if (ac97->num)
668 reg |= ALI_CPR_ADDR_SECONDARY;
669 iputword(chip, ICHREG(ALI_CPR_ADDR), reg);
670 snd_intel8x0_ali_codec_ready(chip, ALI_CSPSR_WRITE_OK);
671}
672
673
674/*
675 * DMA I/O
676 */
677static void snd_intel8x0_setup_periods(struct intel8x0 *chip, struct ichdev *ichdev)
678{
679 int idx;
680 u32 *bdbar = ichdev->bdbar;
681 unsigned long port = ichdev->reg_offset;
682
683 iputdword(chip, port + ICH_REG_OFF_BDBAR, ichdev->bdbar_addr);
684 if (ichdev->size == ichdev->fragsize) {
685 ichdev->ack_reload = ichdev->ack = 2;
686 ichdev->fragsize1 = ichdev->fragsize >> 1;
687 for (idx = 0; idx < (ICH_REG_LVI_MASK + 1) * 2; idx += 4) {
688 bdbar[idx + 0] = cpu_to_le32(ichdev->physbuf);
689 bdbar[idx + 1] = cpu_to_le32(0x80000000 | /* interrupt on completion */
690 ichdev->fragsize1 >> ichdev->pos_shift);
691 bdbar[idx + 2] = cpu_to_le32(ichdev->physbuf + (ichdev->size >> 1));
692 bdbar[idx + 3] = cpu_to_le32(0x80000000 | /* interrupt on completion */
693 ichdev->fragsize1 >> ichdev->pos_shift);
694 }
695 ichdev->frags = 2;
696 } else {
697 ichdev->ack_reload = ichdev->ack = 1;
698 ichdev->fragsize1 = ichdev->fragsize;
699 for (idx = 0; idx < (ICH_REG_LVI_MASK + 1) * 2; idx += 2) {
700 bdbar[idx + 0] = cpu_to_le32(ichdev->physbuf +
701 (((idx >> 1) * ichdev->fragsize) %
702 ichdev->size));
703 bdbar[idx + 1] = cpu_to_le32(0x80000000 | /* interrupt on completion */
704 ichdev->fragsize >> ichdev->pos_shift);
705#if 0
706 dev_dbg(chip->card->dev, "bdbar[%i] = 0x%x [0x%x]\n",
707 idx + 0, bdbar[idx + 0], bdbar[idx + 1]);
708#endif
709 }
710 ichdev->frags = ichdev->size / ichdev->fragsize;
711 }
712 iputbyte(chip, port + ICH_REG_OFF_LVI, ichdev->lvi = ICH_REG_LVI_MASK);
713 ichdev->civ = 0;
714 iputbyte(chip, port + ICH_REG_OFF_CIV, 0);
715 ichdev->lvi_frag = ICH_REG_LVI_MASK % ichdev->frags;
716 ichdev->position = 0;
717#if 0
718 dev_dbg(chip->card->dev,
719 "lvi_frag = %i, frags = %i, period_size = 0x%x, period_size1 = 0x%x\n",
720 ichdev->lvi_frag, ichdev->frags, ichdev->fragsize,
721 ichdev->fragsize1);
722#endif
723 /* clear interrupts */
724 iputbyte(chip, port + ichdev->roff_sr, ICH_FIFOE | ICH_BCIS | ICH_LVBCI);
725}
726
727#ifdef __i386__
728/*
729 * Intel 82443MX running a 100MHz processor system bus has a hardware bug,
730 * which aborts PCI busmaster for audio transfer. A workaround is to set
731 * the pages as non-cached. For details, see the errata in
732 * http://download.intel.com/design/chipsets/specupdt/24505108.pdf
733 */
734static void fill_nocache(void *buf, int size, int nocache)
735{
736 size = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
737 if (nocache)
738 set_pages_uc(virt_to_page(buf), size);
739 else
740 set_pages_wb(virt_to_page(buf), size);
741}
742#else
743#define fill_nocache(buf, size, nocache) do { ; } while (0)
744#endif
745
746/*
747 * Interrupt handler
748 */
749
750static inline void snd_intel8x0_update(struct intel8x0 *chip, struct ichdev *ichdev)
751{
752 unsigned long port = ichdev->reg_offset;
753 unsigned long flags;
754 int status, civ, i, step;
755 int ack = 0;
756
757 spin_lock_irqsave(&chip->reg_lock, flags);
758 status = igetbyte(chip, port + ichdev->roff_sr);
759 civ = igetbyte(chip, port + ICH_REG_OFF_CIV);
760 if (!(status & ICH_BCIS)) {
761 step = 0;
762 } else if (civ == ichdev->civ) {
763 // snd_printd("civ same %d\n", civ);
764 step = 1;
765 ichdev->civ++;
766 ichdev->civ &= ICH_REG_LVI_MASK;
767 } else {
768 step = civ - ichdev->civ;
769 if (step < 0)
770 step += ICH_REG_LVI_MASK + 1;
771 // if (step != 1)
772 // snd_printd("step = %d, %d -> %d\n", step, ichdev->civ, civ);
773 ichdev->civ = civ;
774 }
775
776 ichdev->position += step * ichdev->fragsize1;
777 if (! chip->in_measurement)
778 ichdev->position %= ichdev->size;
779 ichdev->lvi += step;
780 ichdev->lvi &= ICH_REG_LVI_MASK;
781 iputbyte(chip, port + ICH_REG_OFF_LVI, ichdev->lvi);
782 for (i = 0; i < step; i++) {
783 ichdev->lvi_frag++;
784 ichdev->lvi_frag %= ichdev->frags;
785 ichdev->bdbar[ichdev->lvi * 2] = cpu_to_le32(ichdev->physbuf + ichdev->lvi_frag * ichdev->fragsize1);
786#if 0
787 dev_dbg(chip->card->dev,
788 "new: bdbar[%i] = 0x%x [0x%x], prefetch = %i, all = 0x%x, 0x%x\n",
789 ichdev->lvi * 2, ichdev->bdbar[ichdev->lvi * 2],
790 ichdev->bdbar[ichdev->lvi * 2 + 1], inb(ICH_REG_OFF_PIV + port),
791 inl(port + 4), inb(port + ICH_REG_OFF_CR));
792#endif
793 if (--ichdev->ack == 0) {
794 ichdev->ack = ichdev->ack_reload;
795 ack = 1;
796 }
797 }
798 spin_unlock_irqrestore(&chip->reg_lock, flags);
799 if (ack && ichdev->substream) {
800 snd_pcm_period_elapsed(ichdev->substream);
801 }
802 iputbyte(chip, port + ichdev->roff_sr,
803 status & (ICH_FIFOE | ICH_BCIS | ICH_LVBCI));
804}
805
806static irqreturn_t snd_intel8x0_interrupt(int irq, void *dev_id)
807{
808 struct intel8x0 *chip = dev_id;
809 struct ichdev *ichdev;
810 unsigned int status;
811 unsigned int i;
812
813 status = igetdword(chip, chip->int_sta_reg);
814 if (status == 0xffffffff) /* we are not yet resumed */
815 return IRQ_NONE;
816
817 if ((status & chip->int_sta_mask) == 0) {
818 if (status) {
819 /* ack */
820 iputdword(chip, chip->int_sta_reg, status);
821 if (! chip->buggy_irq)
822 status = 0;
823 }
824 return IRQ_RETVAL(status);
825 }
826
827 for (i = 0; i < chip->bdbars_count; i++) {
828 ichdev = &chip->ichd[i];
829 if (status & ichdev->int_sta_mask)
830 snd_intel8x0_update(chip, ichdev);
831 }
832
833 /* ack them */
834 iputdword(chip, chip->int_sta_reg, status & chip->int_sta_mask);
835
836 return IRQ_HANDLED;
837}
838
839/*
840 * PCM part
841 */
842
843static int snd_intel8x0_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
844{
845 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
846 struct ichdev *ichdev = get_ichdev(substream);
847 unsigned char val = 0;
848 unsigned long port = ichdev->reg_offset;
849
850 switch (cmd) {
851 case SNDRV_PCM_TRIGGER_RESUME:
852 ichdev->suspended = 0;
853 /* fallthru */
854 case SNDRV_PCM_TRIGGER_START:
855 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
856 val = ICH_IOCE | ICH_STARTBM;
857 ichdev->last_pos = ichdev->position;
858 break;
859 case SNDRV_PCM_TRIGGER_SUSPEND:
860 ichdev->suspended = 1;
861 /* fallthru */
862 case SNDRV_PCM_TRIGGER_STOP:
863 val = 0;
864 break;
865 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
866 val = ICH_IOCE;
867 break;
868 default:
869 return -EINVAL;
870 }
871 iputbyte(chip, port + ICH_REG_OFF_CR, val);
872 if (cmd == SNDRV_PCM_TRIGGER_STOP) {
873 /* wait until DMA stopped */
874 while (!(igetbyte(chip, port + ichdev->roff_sr) & ICH_DCH)) ;
875 /* reset whole DMA things */
876 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_RESETREGS);
877 }
878 return 0;
879}
880
881static int snd_intel8x0_ali_trigger(struct snd_pcm_substream *substream, int cmd)
882{
883 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
884 struct ichdev *ichdev = get_ichdev(substream);
885 unsigned long port = ichdev->reg_offset;
886 static int fiforeg[] = {
887 ICHREG(ALI_FIFOCR1), ICHREG(ALI_FIFOCR2), ICHREG(ALI_FIFOCR3)
888 };
889 unsigned int val, fifo;
890
891 val = igetdword(chip, ICHREG(ALI_DMACR));
892 switch (cmd) {
893 case SNDRV_PCM_TRIGGER_RESUME:
894 ichdev->suspended = 0;
895 /* fallthru */
896 case SNDRV_PCM_TRIGGER_START:
897 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
898 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
899 /* clear FIFO for synchronization of channels */
900 fifo = igetdword(chip, fiforeg[ichdev->ali_slot / 4]);
901 fifo &= ~(0xff << (ichdev->ali_slot % 4));
902 fifo |= 0x83 << (ichdev->ali_slot % 4);
903 iputdword(chip, fiforeg[ichdev->ali_slot / 4], fifo);
904 }
905 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_IOCE);
906 val &= ~(1 << (ichdev->ali_slot + 16)); /* clear PAUSE flag */
907 /* start DMA */
908 iputdword(chip, ICHREG(ALI_DMACR), val | (1 << ichdev->ali_slot));
909 break;
910 case SNDRV_PCM_TRIGGER_SUSPEND:
911 ichdev->suspended = 1;
912 /* fallthru */
913 case SNDRV_PCM_TRIGGER_STOP:
914 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
915 /* pause */
916 iputdword(chip, ICHREG(ALI_DMACR), val | (1 << (ichdev->ali_slot + 16)));
917 iputbyte(chip, port + ICH_REG_OFF_CR, 0);
918 while (igetbyte(chip, port + ICH_REG_OFF_CR))
919 ;
920 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH)
921 break;
922 /* reset whole DMA things */
923 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_RESETREGS);
924 /* clear interrupts */
925 iputbyte(chip, port + ICH_REG_OFF_SR,
926 igetbyte(chip, port + ICH_REG_OFF_SR) | 0x1e);
927 iputdword(chip, ICHREG(ALI_INTERRUPTSR),
928 igetdword(chip, ICHREG(ALI_INTERRUPTSR)) & ichdev->int_sta_mask);
929 break;
930 default:
931 return -EINVAL;
932 }
933 return 0;
934}
935
936static int snd_intel8x0_hw_params(struct snd_pcm_substream *substream,
937 struct snd_pcm_hw_params *hw_params)
938{
939 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
940 struct ichdev *ichdev = get_ichdev(substream);
941 struct snd_pcm_runtime *runtime = substream->runtime;
942 int dbl = params_rate(hw_params) > 48000;
943 int err;
944
945 if (chip->fix_nocache && ichdev->page_attr_changed) {
946 fill_nocache(runtime->dma_area, runtime->dma_bytes, 0); /* clear */
947 ichdev->page_attr_changed = 0;
948 }
949 err = snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
950 if (err < 0)
951 return err;
952 if (chip->fix_nocache) {
953 if (runtime->dma_area && ! ichdev->page_attr_changed) {
954 fill_nocache(runtime->dma_area, runtime->dma_bytes, 1);
955 ichdev->page_attr_changed = 1;
956 }
957 }
958 if (ichdev->pcm_open_flag) {
959 snd_ac97_pcm_close(ichdev->pcm);
960 ichdev->pcm_open_flag = 0;
961 }
962 err = snd_ac97_pcm_open(ichdev->pcm, params_rate(hw_params),
963 params_channels(hw_params),
964 ichdev->pcm->r[dbl].slots);
965 if (err >= 0) {
966 ichdev->pcm_open_flag = 1;
967 /* Force SPDIF setting */
968 if (ichdev->ichd == ICHD_PCMOUT && chip->spdif_idx < 0)
969 snd_ac97_set_rate(ichdev->pcm->r[0].codec[0], AC97_SPDIF,
970 params_rate(hw_params));
971 }
972 return err;
973}
974
975static int snd_intel8x0_hw_free(struct snd_pcm_substream *substream)
976{
977 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
978 struct ichdev *ichdev = get_ichdev(substream);
979
980 if (ichdev->pcm_open_flag) {
981 snd_ac97_pcm_close(ichdev->pcm);
982 ichdev->pcm_open_flag = 0;
983 }
984 if (chip->fix_nocache && ichdev->page_attr_changed) {
985 fill_nocache(substream->runtime->dma_area, substream->runtime->dma_bytes, 0);
986 ichdev->page_attr_changed = 0;
987 }
988 return snd_pcm_lib_free_pages(substream);
989}
990
991static void snd_intel8x0_setup_pcm_out(struct intel8x0 *chip,
992 struct snd_pcm_runtime *runtime)
993{
994 unsigned int cnt;
995 int dbl = runtime->rate > 48000;
996
997 spin_lock_irq(&chip->reg_lock);
998 switch (chip->device_type) {
999 case DEVICE_ALI:
1000 cnt = igetdword(chip, ICHREG(ALI_SCR));
1001 cnt &= ~ICH_ALI_SC_PCM_246_MASK;
1002 if (runtime->channels == 4 || dbl)
1003 cnt |= ICH_ALI_SC_PCM_4;
1004 else if (runtime->channels == 6)
1005 cnt |= ICH_ALI_SC_PCM_6;
1006 iputdword(chip, ICHREG(ALI_SCR), cnt);
1007 break;
1008 case DEVICE_SIS:
1009 cnt = igetdword(chip, ICHREG(GLOB_CNT));
1010 cnt &= ~ICH_SIS_PCM_246_MASK;
1011 if (runtime->channels == 4 || dbl)
1012 cnt |= ICH_SIS_PCM_4;
1013 else if (runtime->channels == 6)
1014 cnt |= ICH_SIS_PCM_6;
1015 iputdword(chip, ICHREG(GLOB_CNT), cnt);
1016 break;
1017 default:
1018 cnt = igetdword(chip, ICHREG(GLOB_CNT));
1019 cnt &= ~(ICH_PCM_246_MASK | ICH_PCM_20BIT);
1020 if (runtime->channels == 4 || dbl)
1021 cnt |= ICH_PCM_4;
1022 else if (runtime->channels == 6)
1023 cnt |= ICH_PCM_6;
1024 else if (runtime->channels == 8)
1025 cnt |= ICH_PCM_8;
1026 if (chip->device_type == DEVICE_NFORCE) {
1027 /* reset to 2ch once to keep the 6 channel data in alignment,
1028 * to start from Front Left always
1029 */
1030 if (cnt & ICH_PCM_246_MASK) {
1031 iputdword(chip, ICHREG(GLOB_CNT), cnt & ~ICH_PCM_246_MASK);
1032 spin_unlock_irq(&chip->reg_lock);
1033 msleep(50); /* grrr... */
1034 spin_lock_irq(&chip->reg_lock);
1035 }
1036 } else if (chip->device_type == DEVICE_INTEL_ICH4) {
1037 if (runtime->sample_bits > 16)
1038 cnt |= ICH_PCM_20BIT;
1039 }
1040 iputdword(chip, ICHREG(GLOB_CNT), cnt);
1041 break;
1042 }
1043 spin_unlock_irq(&chip->reg_lock);
1044}
1045
1046static int snd_intel8x0_pcm_prepare(struct snd_pcm_substream *substream)
1047{
1048 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1049 struct snd_pcm_runtime *runtime = substream->runtime;
1050 struct ichdev *ichdev = get_ichdev(substream);
1051
1052 ichdev->physbuf = runtime->dma_addr;
1053 ichdev->size = snd_pcm_lib_buffer_bytes(substream);
1054 ichdev->fragsize = snd_pcm_lib_period_bytes(substream);
1055 if (ichdev->ichd == ICHD_PCMOUT) {
1056 snd_intel8x0_setup_pcm_out(chip, runtime);
1057 if (chip->device_type == DEVICE_INTEL_ICH4)
1058 ichdev->pos_shift = (runtime->sample_bits > 16) ? 2 : 1;
1059 }
1060 snd_intel8x0_setup_periods(chip, ichdev);
1061 return 0;
1062}
1063
1064static snd_pcm_uframes_t snd_intel8x0_pcm_pointer(struct snd_pcm_substream *substream)
1065{
1066 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1067 struct ichdev *ichdev = get_ichdev(substream);
1068 size_t ptr1, ptr;
1069 int civ, timeout = 10;
1070 unsigned int position;
1071
1072 spin_lock(&chip->reg_lock);
1073 do {
1074 civ = igetbyte(chip, ichdev->reg_offset + ICH_REG_OFF_CIV);
1075 ptr1 = igetword(chip, ichdev->reg_offset + ichdev->roff_picb);
1076 position = ichdev->position;
1077 if (ptr1 == 0) {
1078 udelay(10);
1079 continue;
1080 }
1081 if (civ != igetbyte(chip, ichdev->reg_offset + ICH_REG_OFF_CIV))
1082 continue;
1083
1084 /* IO read operation is very expensive inside virtual machine
1085 * as it is emulated. The probability that subsequent PICB read
1086 * will return different result is high enough to loop till
1087 * timeout here.
1088 * Same CIV is strict enough condition to be sure that PICB
1089 * is valid inside VM on emulated card. */
1090 if (chip->inside_vm)
1091 break;
1092 if (ptr1 == igetword(chip, ichdev->reg_offset + ichdev->roff_picb))
1093 break;
1094 } while (timeout--);
1095 ptr = ichdev->last_pos;
1096 if (ptr1 != 0) {
1097 ptr1 <<= ichdev->pos_shift;
1098 ptr = ichdev->fragsize1 - ptr1;
1099 ptr += position;
1100 if (ptr < ichdev->last_pos) {
1101 unsigned int pos_base, last_base;
1102 pos_base = position / ichdev->fragsize1;
1103 last_base = ichdev->last_pos / ichdev->fragsize1;
1104 /* another sanity check; ptr1 can go back to full
1105 * before the base position is updated
1106 */
1107 if (pos_base == last_base)
1108 ptr = ichdev->last_pos;
1109 }
1110 }
1111 ichdev->last_pos = ptr;
1112 spin_unlock(&chip->reg_lock);
1113 if (ptr >= ichdev->size)
1114 return 0;
1115 return bytes_to_frames(substream->runtime, ptr);
1116}
1117
1118static const struct snd_pcm_hardware snd_intel8x0_stream =
1119{
1120 .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1121 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1122 SNDRV_PCM_INFO_MMAP_VALID |
1123 SNDRV_PCM_INFO_PAUSE |
1124 SNDRV_PCM_INFO_RESUME),
1125 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1126 .rates = SNDRV_PCM_RATE_48000,
1127 .rate_min = 48000,
1128 .rate_max = 48000,
1129 .channels_min = 2,
1130 .channels_max = 2,
1131 .buffer_bytes_max = 128 * 1024,
1132 .period_bytes_min = 32,
1133 .period_bytes_max = 128 * 1024,
1134 .periods_min = 1,
1135 .periods_max = 1024,
1136 .fifo_size = 0,
1137};
1138
1139static const unsigned int channels4[] = {
1140 2, 4,
1141};
1142
1143static const struct snd_pcm_hw_constraint_list hw_constraints_channels4 = {
1144 .count = ARRAY_SIZE(channels4),
1145 .list = channels4,
1146 .mask = 0,
1147};
1148
1149static const unsigned int channels6[] = {
1150 2, 4, 6,
1151};
1152
1153static const struct snd_pcm_hw_constraint_list hw_constraints_channels6 = {
1154 .count = ARRAY_SIZE(channels6),
1155 .list = channels6,
1156 .mask = 0,
1157};
1158
1159static const unsigned int channels8[] = {
1160 2, 4, 6, 8,
1161};
1162
1163static const struct snd_pcm_hw_constraint_list hw_constraints_channels8 = {
1164 .count = ARRAY_SIZE(channels8),
1165 .list = channels8,
1166 .mask = 0,
1167};
1168
1169static int snd_intel8x0_pcm_open(struct snd_pcm_substream *substream, struct ichdev *ichdev)
1170{
1171 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1172 struct snd_pcm_runtime *runtime = substream->runtime;
1173 int err;
1174
1175 ichdev->substream = substream;
1176 runtime->hw = snd_intel8x0_stream;
1177 runtime->hw.rates = ichdev->pcm->rates;
1178 snd_pcm_limit_hw_rates(runtime);
1179 if (chip->device_type == DEVICE_SIS) {
1180 runtime->hw.buffer_bytes_max = 64*1024;
1181 runtime->hw.period_bytes_max = 64*1024;
1182 }
1183 if ((err = snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS)) < 0)
1184 return err;
1185 runtime->private_data = ichdev;
1186 return 0;
1187}
1188
1189static int snd_intel8x0_playback_open(struct snd_pcm_substream *substream)
1190{
1191 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1192 struct snd_pcm_runtime *runtime = substream->runtime;
1193 int err;
1194
1195 err = snd_intel8x0_pcm_open(substream, &chip->ichd[ICHD_PCMOUT]);
1196 if (err < 0)
1197 return err;
1198
1199 if (chip->multi8) {
1200 runtime->hw.channels_max = 8;
1201 snd_pcm_hw_constraint_list(runtime, 0,
1202 SNDRV_PCM_HW_PARAM_CHANNELS,
1203 &hw_constraints_channels8);
1204 } else if (chip->multi6) {
1205 runtime->hw.channels_max = 6;
1206 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
1207 &hw_constraints_channels6);
1208 } else if (chip->multi4) {
1209 runtime->hw.channels_max = 4;
1210 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
1211 &hw_constraints_channels4);
1212 }
1213 if (chip->dra) {
1214 snd_ac97_pcm_double_rate_rules(runtime);
1215 }
1216 if (chip->smp20bit) {
1217 runtime->hw.formats |= SNDRV_PCM_FMTBIT_S32_LE;
1218 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 20);
1219 }
1220 return 0;
1221}
1222
1223static int snd_intel8x0_playback_close(struct snd_pcm_substream *substream)
1224{
1225 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1226
1227 chip->ichd[ICHD_PCMOUT].substream = NULL;
1228 return 0;
1229}
1230
1231static int snd_intel8x0_capture_open(struct snd_pcm_substream *substream)
1232{
1233 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1234
1235 return snd_intel8x0_pcm_open(substream, &chip->ichd[ICHD_PCMIN]);
1236}
1237
1238static int snd_intel8x0_capture_close(struct snd_pcm_substream *substream)
1239{
1240 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1241
1242 chip->ichd[ICHD_PCMIN].substream = NULL;
1243 return 0;
1244}
1245
1246static int snd_intel8x0_mic_open(struct snd_pcm_substream *substream)
1247{
1248 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1249
1250 return snd_intel8x0_pcm_open(substream, &chip->ichd[ICHD_MIC]);
1251}
1252
1253static int snd_intel8x0_mic_close(struct snd_pcm_substream *substream)
1254{
1255 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1256
1257 chip->ichd[ICHD_MIC].substream = NULL;
1258 return 0;
1259}
1260
1261static int snd_intel8x0_mic2_open(struct snd_pcm_substream *substream)
1262{
1263 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1264
1265 return snd_intel8x0_pcm_open(substream, &chip->ichd[ICHD_MIC2]);
1266}
1267
1268static int snd_intel8x0_mic2_close(struct snd_pcm_substream *substream)
1269{
1270 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1271
1272 chip->ichd[ICHD_MIC2].substream = NULL;
1273 return 0;
1274}
1275
1276static int snd_intel8x0_capture2_open(struct snd_pcm_substream *substream)
1277{
1278 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1279
1280 return snd_intel8x0_pcm_open(substream, &chip->ichd[ICHD_PCM2IN]);
1281}
1282
1283static int snd_intel8x0_capture2_close(struct snd_pcm_substream *substream)
1284{
1285 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1286
1287 chip->ichd[ICHD_PCM2IN].substream = NULL;
1288 return 0;
1289}
1290
1291static int snd_intel8x0_spdif_open(struct snd_pcm_substream *substream)
1292{
1293 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1294 int idx = chip->device_type == DEVICE_NFORCE ? NVD_SPBAR : ICHD_SPBAR;
1295
1296 return snd_intel8x0_pcm_open(substream, &chip->ichd[idx]);
1297}
1298
1299static int snd_intel8x0_spdif_close(struct snd_pcm_substream *substream)
1300{
1301 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1302 int idx = chip->device_type == DEVICE_NFORCE ? NVD_SPBAR : ICHD_SPBAR;
1303
1304 chip->ichd[idx].substream = NULL;
1305 return 0;
1306}
1307
1308static int snd_intel8x0_ali_ac97spdifout_open(struct snd_pcm_substream *substream)
1309{
1310 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1311 unsigned int val;
1312
1313 spin_lock_irq(&chip->reg_lock);
1314 val = igetdword(chip, ICHREG(ALI_INTERFACECR));
1315 val |= ICH_ALI_IF_AC97SP;
1316 iputdword(chip, ICHREG(ALI_INTERFACECR), val);
1317 /* also needs to set ALI_SC_CODEC_SPDF correctly */
1318 spin_unlock_irq(&chip->reg_lock);
1319
1320 return snd_intel8x0_pcm_open(substream, &chip->ichd[ALID_AC97SPDIFOUT]);
1321}
1322
1323static int snd_intel8x0_ali_ac97spdifout_close(struct snd_pcm_substream *substream)
1324{
1325 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1326 unsigned int val;
1327
1328 chip->ichd[ALID_AC97SPDIFOUT].substream = NULL;
1329 spin_lock_irq(&chip->reg_lock);
1330 val = igetdword(chip, ICHREG(ALI_INTERFACECR));
1331 val &= ~ICH_ALI_IF_AC97SP;
1332 iputdword(chip, ICHREG(ALI_INTERFACECR), val);
1333 spin_unlock_irq(&chip->reg_lock);
1334
1335 return 0;
1336}
1337
1338#if 0 // NYI
1339static int snd_intel8x0_ali_spdifin_open(struct snd_pcm_substream *substream)
1340{
1341 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1342
1343 return snd_intel8x0_pcm_open(substream, &chip->ichd[ALID_SPDIFIN]);
1344}
1345
1346static int snd_intel8x0_ali_spdifin_close(struct snd_pcm_substream *substream)
1347{
1348 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1349
1350 chip->ichd[ALID_SPDIFIN].substream = NULL;
1351 return 0;
1352}
1353
1354static int snd_intel8x0_ali_spdifout_open(struct snd_pcm_substream *substream)
1355{
1356 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1357
1358 return snd_intel8x0_pcm_open(substream, &chip->ichd[ALID_SPDIFOUT]);
1359}
1360
1361static int snd_intel8x0_ali_spdifout_close(struct snd_pcm_substream *substream)
1362{
1363 struct intel8x0 *chip = snd_pcm_substream_chip(substream);
1364
1365 chip->ichd[ALID_SPDIFOUT].substream = NULL;
1366 return 0;
1367}
1368#endif
1369
1370static const struct snd_pcm_ops snd_intel8x0_playback_ops = {
1371 .open = snd_intel8x0_playback_open,
1372 .close = snd_intel8x0_playback_close,
1373 .ioctl = snd_pcm_lib_ioctl,
1374 .hw_params = snd_intel8x0_hw_params,
1375 .hw_free = snd_intel8x0_hw_free,
1376 .prepare = snd_intel8x0_pcm_prepare,
1377 .trigger = snd_intel8x0_pcm_trigger,
1378 .pointer = snd_intel8x0_pcm_pointer,
1379};
1380
1381static const struct snd_pcm_ops snd_intel8x0_capture_ops = {
1382 .open = snd_intel8x0_capture_open,
1383 .close = snd_intel8x0_capture_close,
1384 .ioctl = snd_pcm_lib_ioctl,
1385 .hw_params = snd_intel8x0_hw_params,
1386 .hw_free = snd_intel8x0_hw_free,
1387 .prepare = snd_intel8x0_pcm_prepare,
1388 .trigger = snd_intel8x0_pcm_trigger,
1389 .pointer = snd_intel8x0_pcm_pointer,
1390};
1391
1392static const struct snd_pcm_ops snd_intel8x0_capture_mic_ops = {
1393 .open = snd_intel8x0_mic_open,
1394 .close = snd_intel8x0_mic_close,
1395 .ioctl = snd_pcm_lib_ioctl,
1396 .hw_params = snd_intel8x0_hw_params,
1397 .hw_free = snd_intel8x0_hw_free,
1398 .prepare = snd_intel8x0_pcm_prepare,
1399 .trigger = snd_intel8x0_pcm_trigger,
1400 .pointer = snd_intel8x0_pcm_pointer,
1401};
1402
1403static const struct snd_pcm_ops snd_intel8x0_capture_mic2_ops = {
1404 .open = snd_intel8x0_mic2_open,
1405 .close = snd_intel8x0_mic2_close,
1406 .ioctl = snd_pcm_lib_ioctl,
1407 .hw_params = snd_intel8x0_hw_params,
1408 .hw_free = snd_intel8x0_hw_free,
1409 .prepare = snd_intel8x0_pcm_prepare,
1410 .trigger = snd_intel8x0_pcm_trigger,
1411 .pointer = snd_intel8x0_pcm_pointer,
1412};
1413
1414static const struct snd_pcm_ops snd_intel8x0_capture2_ops = {
1415 .open = snd_intel8x0_capture2_open,
1416 .close = snd_intel8x0_capture2_close,
1417 .ioctl = snd_pcm_lib_ioctl,
1418 .hw_params = snd_intel8x0_hw_params,
1419 .hw_free = snd_intel8x0_hw_free,
1420 .prepare = snd_intel8x0_pcm_prepare,
1421 .trigger = snd_intel8x0_pcm_trigger,
1422 .pointer = snd_intel8x0_pcm_pointer,
1423};
1424
1425static const struct snd_pcm_ops snd_intel8x0_spdif_ops = {
1426 .open = snd_intel8x0_spdif_open,
1427 .close = snd_intel8x0_spdif_close,
1428 .ioctl = snd_pcm_lib_ioctl,
1429 .hw_params = snd_intel8x0_hw_params,
1430 .hw_free = snd_intel8x0_hw_free,
1431 .prepare = snd_intel8x0_pcm_prepare,
1432 .trigger = snd_intel8x0_pcm_trigger,
1433 .pointer = snd_intel8x0_pcm_pointer,
1434};
1435
1436static const struct snd_pcm_ops snd_intel8x0_ali_playback_ops = {
1437 .open = snd_intel8x0_playback_open,
1438 .close = snd_intel8x0_playback_close,
1439 .ioctl = snd_pcm_lib_ioctl,
1440 .hw_params = snd_intel8x0_hw_params,
1441 .hw_free = snd_intel8x0_hw_free,
1442 .prepare = snd_intel8x0_pcm_prepare,
1443 .trigger = snd_intel8x0_ali_trigger,
1444 .pointer = snd_intel8x0_pcm_pointer,
1445};
1446
1447static const struct snd_pcm_ops snd_intel8x0_ali_capture_ops = {
1448 .open = snd_intel8x0_capture_open,
1449 .close = snd_intel8x0_capture_close,
1450 .ioctl = snd_pcm_lib_ioctl,
1451 .hw_params = snd_intel8x0_hw_params,
1452 .hw_free = snd_intel8x0_hw_free,
1453 .prepare = snd_intel8x0_pcm_prepare,
1454 .trigger = snd_intel8x0_ali_trigger,
1455 .pointer = snd_intel8x0_pcm_pointer,
1456};
1457
1458static const struct snd_pcm_ops snd_intel8x0_ali_capture_mic_ops = {
1459 .open = snd_intel8x0_mic_open,
1460 .close = snd_intel8x0_mic_close,
1461 .ioctl = snd_pcm_lib_ioctl,
1462 .hw_params = snd_intel8x0_hw_params,
1463 .hw_free = snd_intel8x0_hw_free,
1464 .prepare = snd_intel8x0_pcm_prepare,
1465 .trigger = snd_intel8x0_ali_trigger,
1466 .pointer = snd_intel8x0_pcm_pointer,
1467};
1468
1469static const struct snd_pcm_ops snd_intel8x0_ali_ac97spdifout_ops = {
1470 .open = snd_intel8x0_ali_ac97spdifout_open,
1471 .close = snd_intel8x0_ali_ac97spdifout_close,
1472 .ioctl = snd_pcm_lib_ioctl,
1473 .hw_params = snd_intel8x0_hw_params,
1474 .hw_free = snd_intel8x0_hw_free,
1475 .prepare = snd_intel8x0_pcm_prepare,
1476 .trigger = snd_intel8x0_ali_trigger,
1477 .pointer = snd_intel8x0_pcm_pointer,
1478};
1479
1480#if 0 // NYI
1481static struct snd_pcm_ops snd_intel8x0_ali_spdifin_ops = {
1482 .open = snd_intel8x0_ali_spdifin_open,
1483 .close = snd_intel8x0_ali_spdifin_close,
1484 .ioctl = snd_pcm_lib_ioctl,
1485 .hw_params = snd_intel8x0_hw_params,
1486 .hw_free = snd_intel8x0_hw_free,
1487 .prepare = snd_intel8x0_pcm_prepare,
1488 .trigger = snd_intel8x0_pcm_trigger,
1489 .pointer = snd_intel8x0_pcm_pointer,
1490};
1491
1492static struct snd_pcm_ops snd_intel8x0_ali_spdifout_ops = {
1493 .open = snd_intel8x0_ali_spdifout_open,
1494 .close = snd_intel8x0_ali_spdifout_close,
1495 .ioctl = snd_pcm_lib_ioctl,
1496 .hw_params = snd_intel8x0_hw_params,
1497 .hw_free = snd_intel8x0_hw_free,
1498 .prepare = snd_intel8x0_pcm_prepare,
1499 .trigger = snd_intel8x0_pcm_trigger,
1500 .pointer = snd_intel8x0_pcm_pointer,
1501};
1502#endif // NYI
1503
1504struct ich_pcm_table {
1505 char *suffix;
1506 const struct snd_pcm_ops *playback_ops;
1507 const struct snd_pcm_ops *capture_ops;
1508 size_t prealloc_size;
1509 size_t prealloc_max_size;
1510 int ac97_idx;
1511};
1512
1513static int snd_intel8x0_pcm1(struct intel8x0 *chip, int device,
1514 struct ich_pcm_table *rec)
1515{
1516 struct snd_pcm *pcm;
1517 int err;
1518 char name[32];
1519
1520 if (rec->suffix)
1521 sprintf(name, "Intel ICH - %s", rec->suffix);
1522 else
1523 strcpy(name, "Intel ICH");
1524 err = snd_pcm_new(chip->card, name, device,
1525 rec->playback_ops ? 1 : 0,
1526 rec->capture_ops ? 1 : 0, &pcm);
1527 if (err < 0)
1528 return err;
1529
1530 if (rec->playback_ops)
1531 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, rec->playback_ops);
1532 if (rec->capture_ops)
1533 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, rec->capture_ops);
1534
1535 pcm->private_data = chip;
1536 pcm->info_flags = 0;
1537 if (rec->suffix)
1538 sprintf(pcm->name, "%s - %s", chip->card->shortname, rec->suffix);
1539 else
1540 strcpy(pcm->name, chip->card->shortname);
1541 chip->pcm[device] = pcm;
1542
1543 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1544 snd_dma_pci_data(chip->pci),
1545 rec->prealloc_size, rec->prealloc_max_size);
1546
1547 if (rec->playback_ops &&
1548 rec->playback_ops->open == snd_intel8x0_playback_open) {
1549 struct snd_pcm_chmap *chmap;
1550 int chs = 2;
1551 if (chip->multi8)
1552 chs = 8;
1553 else if (chip->multi6)
1554 chs = 6;
1555 else if (chip->multi4)
1556 chs = 4;
1557 err = snd_pcm_add_chmap_ctls(pcm, SNDRV_PCM_STREAM_PLAYBACK,
1558 snd_pcm_alt_chmaps, chs, 0,
1559 &chmap);
1560 if (err < 0)
1561 return err;
1562 chmap->channel_mask = SND_PCM_CHMAP_MASK_2468;
1563 chip->ac97[0]->chmaps[SNDRV_PCM_STREAM_PLAYBACK] = chmap;
1564 }
1565
1566 return 0;
1567}
1568
1569static struct ich_pcm_table intel_pcms[] = {
1570 {
1571 .playback_ops = &snd_intel8x0_playback_ops,
1572 .capture_ops = &snd_intel8x0_capture_ops,
1573 .prealloc_size = 64 * 1024,
1574 .prealloc_max_size = 128 * 1024,
1575 },
1576 {
1577 .suffix = "MIC ADC",
1578 .capture_ops = &snd_intel8x0_capture_mic_ops,
1579 .prealloc_size = 0,
1580 .prealloc_max_size = 128 * 1024,
1581 .ac97_idx = ICHD_MIC,
1582 },
1583 {
1584 .suffix = "MIC2 ADC",
1585 .capture_ops = &snd_intel8x0_capture_mic2_ops,
1586 .prealloc_size = 0,
1587 .prealloc_max_size = 128 * 1024,
1588 .ac97_idx = ICHD_MIC2,
1589 },
1590 {
1591 .suffix = "ADC2",
1592 .capture_ops = &snd_intel8x0_capture2_ops,
1593 .prealloc_size = 0,
1594 .prealloc_max_size = 128 * 1024,
1595 .ac97_idx = ICHD_PCM2IN,
1596 },
1597 {
1598 .suffix = "IEC958",
1599 .playback_ops = &snd_intel8x0_spdif_ops,
1600 .prealloc_size = 64 * 1024,
1601 .prealloc_max_size = 128 * 1024,
1602 .ac97_idx = ICHD_SPBAR,
1603 },
1604};
1605
1606static struct ich_pcm_table nforce_pcms[] = {
1607 {
1608 .playback_ops = &snd_intel8x0_playback_ops,
1609 .capture_ops = &snd_intel8x0_capture_ops,
1610 .prealloc_size = 64 * 1024,
1611 .prealloc_max_size = 128 * 1024,
1612 },
1613 {
1614 .suffix = "MIC ADC",
1615 .capture_ops = &snd_intel8x0_capture_mic_ops,
1616 .prealloc_size = 0,
1617 .prealloc_max_size = 128 * 1024,
1618 .ac97_idx = NVD_MIC,
1619 },
1620 {
1621 .suffix = "IEC958",
1622 .playback_ops = &snd_intel8x0_spdif_ops,
1623 .prealloc_size = 64 * 1024,
1624 .prealloc_max_size = 128 * 1024,
1625 .ac97_idx = NVD_SPBAR,
1626 },
1627};
1628
1629static struct ich_pcm_table ali_pcms[] = {
1630 {
1631 .playback_ops = &snd_intel8x0_ali_playback_ops,
1632 .capture_ops = &snd_intel8x0_ali_capture_ops,
1633 .prealloc_size = 64 * 1024,
1634 .prealloc_max_size = 128 * 1024,
1635 },
1636 {
1637 .suffix = "MIC ADC",
1638 .capture_ops = &snd_intel8x0_ali_capture_mic_ops,
1639 .prealloc_size = 0,
1640 .prealloc_max_size = 128 * 1024,
1641 .ac97_idx = ALID_MIC,
1642 },
1643 {
1644 .suffix = "IEC958",
1645 .playback_ops = &snd_intel8x0_ali_ac97spdifout_ops,
1646 /* .capture_ops = &snd_intel8x0_ali_spdifin_ops, */
1647 .prealloc_size = 64 * 1024,
1648 .prealloc_max_size = 128 * 1024,
1649 .ac97_idx = ALID_AC97SPDIFOUT,
1650 },
1651#if 0 // NYI
1652 {
1653 .suffix = "HW IEC958",
1654 .playback_ops = &snd_intel8x0_ali_spdifout_ops,
1655 .prealloc_size = 64 * 1024,
1656 .prealloc_max_size = 128 * 1024,
1657 },
1658#endif
1659};
1660
1661static int snd_intel8x0_pcm(struct intel8x0 *chip)
1662{
1663 int i, tblsize, device, err;
1664 struct ich_pcm_table *tbl, *rec;
1665
1666 switch (chip->device_type) {
1667 case DEVICE_INTEL_ICH4:
1668 tbl = intel_pcms;
1669 tblsize = ARRAY_SIZE(intel_pcms);
1670 if (spdif_aclink)
1671 tblsize--;
1672 break;
1673 case DEVICE_NFORCE:
1674 tbl = nforce_pcms;
1675 tblsize = ARRAY_SIZE(nforce_pcms);
1676 if (spdif_aclink)
1677 tblsize--;
1678 break;
1679 case DEVICE_ALI:
1680 tbl = ali_pcms;
1681 tblsize = ARRAY_SIZE(ali_pcms);
1682 break;
1683 default:
1684 tbl = intel_pcms;
1685 tblsize = 2;
1686 break;
1687 }
1688
1689 device = 0;
1690 for (i = 0; i < tblsize; i++) {
1691 rec = tbl + i;
1692 if (i > 0 && rec->ac97_idx) {
1693 /* activate PCM only when associated AC'97 codec */
1694 if (! chip->ichd[rec->ac97_idx].pcm)
1695 continue;
1696 }
1697 err = snd_intel8x0_pcm1(chip, device, rec);
1698 if (err < 0)
1699 return err;
1700 device++;
1701 }
1702
1703 chip->pcm_devs = device;
1704 return 0;
1705}
1706
1707
1708/*
1709 * Mixer part
1710 */
1711
1712static void snd_intel8x0_mixer_free_ac97_bus(struct snd_ac97_bus *bus)
1713{
1714 struct intel8x0 *chip = bus->private_data;
1715 chip->ac97_bus = NULL;
1716}
1717
1718static void snd_intel8x0_mixer_free_ac97(struct snd_ac97 *ac97)
1719{
1720 struct intel8x0 *chip = ac97->private_data;
1721 chip->ac97[ac97->num] = NULL;
1722}
1723
1724static const struct ac97_pcm ac97_pcm_defs[] = {
1725 /* front PCM */
1726 {
1727 .exclusive = 1,
1728 .r = { {
1729 .slots = (1 << AC97_SLOT_PCM_LEFT) |
1730 (1 << AC97_SLOT_PCM_RIGHT) |
1731 (1 << AC97_SLOT_PCM_CENTER) |
1732 (1 << AC97_SLOT_PCM_SLEFT) |
1733 (1 << AC97_SLOT_PCM_SRIGHT) |
1734 (1 << AC97_SLOT_LFE)
1735 },
1736 {
1737 .slots = (1 << AC97_SLOT_PCM_LEFT) |
1738 (1 << AC97_SLOT_PCM_RIGHT) |
1739 (1 << AC97_SLOT_PCM_LEFT_0) |
1740 (1 << AC97_SLOT_PCM_RIGHT_0)
1741 }
1742 }
1743 },
1744 /* PCM IN #1 */
1745 {
1746 .stream = 1,
1747 .exclusive = 1,
1748 .r = { {
1749 .slots = (1 << AC97_SLOT_PCM_LEFT) |
1750 (1 << AC97_SLOT_PCM_RIGHT)
1751 }
1752 }
1753 },
1754 /* MIC IN #1 */
1755 {
1756 .stream = 1,
1757 .exclusive = 1,
1758 .r = { {
1759 .slots = (1 << AC97_SLOT_MIC)
1760 }
1761 }
1762 },
1763 /* S/PDIF PCM */
1764 {
1765 .exclusive = 1,
1766 .spdif = 1,
1767 .r = { {
1768 .slots = (1 << AC97_SLOT_SPDIF_LEFT2) |
1769 (1 << AC97_SLOT_SPDIF_RIGHT2)
1770 }
1771 }
1772 },
1773 /* PCM IN #2 */
1774 {
1775 .stream = 1,
1776 .exclusive = 1,
1777 .r = { {
1778 .slots = (1 << AC97_SLOT_PCM_LEFT) |
1779 (1 << AC97_SLOT_PCM_RIGHT)
1780 }
1781 }
1782 },
1783 /* MIC IN #2 */
1784 {
1785 .stream = 1,
1786 .exclusive = 1,
1787 .r = { {
1788 .slots = (1 << AC97_SLOT_MIC)
1789 }
1790 }
1791 },
1792};
1793
1794static const struct ac97_quirk ac97_quirks[] = {
1795 {
1796 .subvendor = 0x0e11,
1797 .subdevice = 0x000e,
1798 .name = "Compaq Deskpro EN", /* AD1885 */
1799 .type = AC97_TUNE_HP_ONLY
1800 },
1801 {
1802 .subvendor = 0x0e11,
1803 .subdevice = 0x008a,
1804 .name = "Compaq Evo W4000", /* AD1885 */
1805 .type = AC97_TUNE_HP_ONLY
1806 },
1807 {
1808 .subvendor = 0x0e11,
1809 .subdevice = 0x00b8,
1810 .name = "Compaq Evo D510C",
1811 .type = AC97_TUNE_HP_ONLY
1812 },
1813 {
1814 .subvendor = 0x0e11,
1815 .subdevice = 0x0860,
1816 .name = "HP/Compaq nx7010",
1817 .type = AC97_TUNE_MUTE_LED
1818 },
1819 {
1820 .subvendor = 0x1014,
1821 .subdevice = 0x0534,
1822 .name = "ThinkPad X31",
1823 .type = AC97_TUNE_INV_EAPD
1824 },
1825 {
1826 .subvendor = 0x1014,
1827 .subdevice = 0x1f00,
1828 .name = "MS-9128",
1829 .type = AC97_TUNE_ALC_JACK
1830 },
1831 {
1832 .subvendor = 0x1014,
1833 .subdevice = 0x0267,
1834 .name = "IBM NetVista A30p", /* AD1981B */
1835 .type = AC97_TUNE_HP_ONLY
1836 },
1837 {
1838 .subvendor = 0x1025,
1839 .subdevice = 0x0082,
1840 .name = "Acer Travelmate 2310",
1841 .type = AC97_TUNE_HP_ONLY
1842 },
1843 {
1844 .subvendor = 0x1025,
1845 .subdevice = 0x0083,
1846 .name = "Acer Aspire 3003LCi",
1847 .type = AC97_TUNE_HP_ONLY
1848 },
1849 {
1850 .subvendor = 0x1028,
1851 .subdevice = 0x00d8,
1852 .name = "Dell Precision 530", /* AD1885 */
1853 .type = AC97_TUNE_HP_ONLY
1854 },
1855 {
1856 .subvendor = 0x1028,
1857 .subdevice = 0x010d,
1858 .name = "Dell", /* which model? AD1885 */
1859 .type = AC97_TUNE_HP_ONLY
1860 },
1861 {
1862 .subvendor = 0x1028,
1863 .subdevice = 0x0126,
1864 .name = "Dell Optiplex GX260", /* AD1981A */
1865 .type = AC97_TUNE_HP_ONLY
1866 },
1867 {
1868 .subvendor = 0x1028,
1869 .subdevice = 0x012c,
1870 .name = "Dell Precision 650", /* AD1981A */
1871 .type = AC97_TUNE_HP_ONLY
1872 },
1873 {
1874 .subvendor = 0x1028,
1875 .subdevice = 0x012d,
1876 .name = "Dell Precision 450", /* AD1981B*/
1877 .type = AC97_TUNE_HP_ONLY
1878 },
1879 {
1880 .subvendor = 0x1028,
1881 .subdevice = 0x0147,
1882 .name = "Dell", /* which model? AD1981B*/
1883 .type = AC97_TUNE_HP_ONLY
1884 },
1885 {
1886 .subvendor = 0x1028,
1887 .subdevice = 0x0151,
1888 .name = "Dell Optiplex GX270", /* AD1981B */
1889 .type = AC97_TUNE_HP_ONLY
1890 },
1891 {
1892 .subvendor = 0x1028,
1893 .subdevice = 0x014e,
1894 .name = "Dell D800", /* STAC9750/51 */
1895 .type = AC97_TUNE_HP_ONLY
1896 },
1897 {
1898 .subvendor = 0x1028,
1899 .subdevice = 0x0163,
1900 .name = "Dell Unknown", /* STAC9750/51 */
1901 .type = AC97_TUNE_HP_ONLY
1902 },
1903 {
1904 .subvendor = 0x1028,
1905 .subdevice = 0x016a,
1906 .name = "Dell Inspiron 8600", /* STAC9750/51 */
1907 .type = AC97_TUNE_HP_ONLY
1908 },
1909 {
1910 .subvendor = 0x1028,
1911 .subdevice = 0x0182,
1912 .name = "Dell Latitude D610", /* STAC9750/51 */
1913 .type = AC97_TUNE_HP_ONLY
1914 },
1915 {
1916 .subvendor = 0x1028,
1917 .subdevice = 0x0186,
1918 .name = "Dell Latitude D810", /* cf. Malone #41015 */
1919 .type = AC97_TUNE_HP_MUTE_LED
1920 },
1921 {
1922 .subvendor = 0x1028,
1923 .subdevice = 0x0188,
1924 .name = "Dell Inspiron 6000",
1925 .type = AC97_TUNE_HP_MUTE_LED /* cf. Malone #41015 */
1926 },
1927 {
1928 .subvendor = 0x1028,
1929 .subdevice = 0x0189,
1930 .name = "Dell Inspiron 9300",
1931 .type = AC97_TUNE_HP_MUTE_LED
1932 },
1933 {
1934 .subvendor = 0x1028,
1935 .subdevice = 0x0191,
1936 .name = "Dell Inspiron 8600",
1937 .type = AC97_TUNE_HP_ONLY
1938 },
1939 {
1940 .subvendor = 0x103c,
1941 .subdevice = 0x006d,
1942 .name = "HP zv5000",
1943 .type = AC97_TUNE_MUTE_LED /*AD1981B*/
1944 },
1945 { /* FIXME: which codec? */
1946 .subvendor = 0x103c,
1947 .subdevice = 0x00c3,
1948 .name = "HP xw6000",
1949 .type = AC97_TUNE_HP_ONLY
1950 },
1951 {
1952 .subvendor = 0x103c,
1953 .subdevice = 0x088c,
1954 .name = "HP nc8000",
1955 .type = AC97_TUNE_HP_MUTE_LED
1956 },
1957 {
1958 .subvendor = 0x103c,
1959 .subdevice = 0x0890,
1960 .name = "HP nc6000",
1961 .type = AC97_TUNE_MUTE_LED
1962 },
1963 {
1964 .subvendor = 0x103c,
1965 .subdevice = 0x129d,
1966 .name = "HP xw8000",
1967 .type = AC97_TUNE_HP_ONLY
1968 },
1969 {
1970 .subvendor = 0x103c,
1971 .subdevice = 0x0938,
1972 .name = "HP nc4200",
1973 .type = AC97_TUNE_HP_MUTE_LED
1974 },
1975 {
1976 .subvendor = 0x103c,
1977 .subdevice = 0x099c,
1978 .name = "HP nx6110/nc6120",
1979 .type = AC97_TUNE_HP_MUTE_LED
1980 },
1981 {
1982 .subvendor = 0x103c,
1983 .subdevice = 0x0944,
1984 .name = "HP nc6220",
1985 .type = AC97_TUNE_HP_MUTE_LED
1986 },
1987 {
1988 .subvendor = 0x103c,
1989 .subdevice = 0x0934,
1990 .name = "HP nc8220",
1991 .type = AC97_TUNE_HP_MUTE_LED
1992 },
1993 {
1994 .subvendor = 0x103c,
1995 .subdevice = 0x12f1,
1996 .name = "HP xw8200", /* AD1981B*/
1997 .type = AC97_TUNE_HP_ONLY
1998 },
1999 {
2000 .subvendor = 0x103c,
2001 .subdevice = 0x12f2,
2002 .name = "HP xw6200",
2003 .type = AC97_TUNE_HP_ONLY
2004 },
2005 {
2006 .subvendor = 0x103c,
2007 .subdevice = 0x3008,
2008 .name = "HP xw4200", /* AD1981B*/
2009 .type = AC97_TUNE_HP_ONLY
2010 },
2011 {
2012 .subvendor = 0x104d,
2013 .subdevice = 0x8144,
2014 .name = "Sony",
2015 .type = AC97_TUNE_INV_EAPD
2016 },
2017 {
2018 .subvendor = 0x104d,
2019 .subdevice = 0x8197,
2020 .name = "Sony S1XP",
2021 .type = AC97_TUNE_INV_EAPD
2022 },
2023 {
2024 .subvendor = 0x104d,
2025 .subdevice = 0x81c0,
2026 .name = "Sony VAIO VGN-T350P", /*AD1981B*/
2027 .type = AC97_TUNE_INV_EAPD
2028 },
2029 {
2030 .subvendor = 0x104d,
2031 .subdevice = 0x81c5,
2032 .name = "Sony VAIO VGN-B1VP", /*AD1981B*/
2033 .type = AC97_TUNE_INV_EAPD
2034 },
2035 {
2036 .subvendor = 0x1043,
2037 .subdevice = 0x80f3,
2038 .name = "ASUS ICH5/AD1985",
2039 .type = AC97_TUNE_AD_SHARING
2040 },
2041 {
2042 .subvendor = 0x10cf,
2043 .subdevice = 0x11c3,
2044 .name = "Fujitsu-Siemens E4010",
2045 .type = AC97_TUNE_HP_ONLY
2046 },
2047 {
2048 .subvendor = 0x10cf,
2049 .subdevice = 0x1225,
2050 .name = "Fujitsu-Siemens T3010",
2051 .type = AC97_TUNE_HP_ONLY
2052 },
2053 {
2054 .subvendor = 0x10cf,
2055 .subdevice = 0x1253,
2056 .name = "Fujitsu S6210", /* STAC9750/51 */
2057 .type = AC97_TUNE_HP_ONLY
2058 },
2059 {
2060 .subvendor = 0x10cf,
2061 .subdevice = 0x127d,
2062 .name = "Fujitsu Lifebook P7010",
2063 .type = AC97_TUNE_HP_ONLY
2064 },
2065 {
2066 .subvendor = 0x10cf,
2067 .subdevice = 0x127e,
2068 .name = "Fujitsu Lifebook C1211D",
2069 .type = AC97_TUNE_HP_ONLY
2070 },
2071 {
2072 .subvendor = 0x10cf,
2073 .subdevice = 0x12ec,
2074 .name = "Fujitsu-Siemens 4010",
2075 .type = AC97_TUNE_HP_ONLY
2076 },
2077 {
2078 .subvendor = 0x10cf,
2079 .subdevice = 0x12f2,
2080 .name = "Fujitsu-Siemens Celsius H320",
2081 .type = AC97_TUNE_SWAP_HP
2082 },
2083 {
2084 .subvendor = 0x10f1,
2085 .subdevice = 0x2665,
2086 .name = "Fujitsu-Siemens Celsius", /* AD1981? */
2087 .type = AC97_TUNE_HP_ONLY
2088 },
2089 {
2090 .subvendor = 0x10f1,
2091 .subdevice = 0x2885,
2092 .name = "AMD64 Mobo", /* ALC650 */
2093 .type = AC97_TUNE_HP_ONLY
2094 },
2095 {
2096 .subvendor = 0x10f1,
2097 .subdevice = 0x2895,
2098 .name = "Tyan Thunder K8WE",
2099 .type = AC97_TUNE_HP_ONLY
2100 },
2101 {
2102 .subvendor = 0x10f7,
2103 .subdevice = 0x834c,
2104 .name = "Panasonic CF-R4",
2105 .type = AC97_TUNE_HP_ONLY,
2106 },
2107 {
2108 .subvendor = 0x110a,
2109 .subdevice = 0x0056,
2110 .name = "Fujitsu-Siemens Scenic", /* AD1981? */
2111 .type = AC97_TUNE_HP_ONLY
2112 },
2113 {
2114 .subvendor = 0x11d4,
2115 .subdevice = 0x5375,
2116 .name = "ADI AD1985 (discrete)",
2117 .type = AC97_TUNE_HP_ONLY
2118 },
2119 {
2120 .subvendor = 0x1462,
2121 .subdevice = 0x5470,
2122 .name = "MSI P4 ATX 645 Ultra",
2123 .type = AC97_TUNE_HP_ONLY
2124 },
2125 {
2126 .subvendor = 0x161f,
2127 .subdevice = 0x202f,
2128 .name = "Gateway M520",
2129 .type = AC97_TUNE_INV_EAPD
2130 },
2131 {
2132 .subvendor = 0x161f,
2133 .subdevice = 0x203a,
2134 .name = "Gateway 4525GZ", /* AD1981B */
2135 .type = AC97_TUNE_INV_EAPD
2136 },
2137 {
2138 .subvendor = 0x1734,
2139 .subdevice = 0x0088,
2140 .name = "Fujitsu-Siemens D1522", /* AD1981 */
2141 .type = AC97_TUNE_HP_ONLY
2142 },
2143 {
2144 .subvendor = 0x8086,
2145 .subdevice = 0x2000,
2146 .mask = 0xfff0,
2147 .name = "Intel ICH5/AD1985",
2148 .type = AC97_TUNE_AD_SHARING
2149 },
2150 {
2151 .subvendor = 0x8086,
2152 .subdevice = 0x4000,
2153 .mask = 0xfff0,
2154 .name = "Intel ICH5/AD1985",
2155 .type = AC97_TUNE_AD_SHARING
2156 },
2157 {
2158 .subvendor = 0x8086,
2159 .subdevice = 0x4856,
2160 .name = "Intel D845WN (82801BA)",
2161 .type = AC97_TUNE_SWAP_HP
2162 },
2163 {
2164 .subvendor = 0x8086,
2165 .subdevice = 0x4d44,
2166 .name = "Intel D850EMV2", /* AD1885 */
2167 .type = AC97_TUNE_HP_ONLY
2168 },
2169 {
2170 .subvendor = 0x8086,
2171 .subdevice = 0x4d56,
2172 .name = "Intel ICH/AD1885",
2173 .type = AC97_TUNE_HP_ONLY
2174 },
2175 {
2176 .subvendor = 0x8086,
2177 .subdevice = 0x6000,
2178 .mask = 0xfff0,
2179 .name = "Intel ICH5/AD1985",
2180 .type = AC97_TUNE_AD_SHARING
2181 },
2182 {
2183 .subvendor = 0x8086,
2184 .subdevice = 0xe000,
2185 .mask = 0xfff0,
2186 .name = "Intel ICH5/AD1985",
2187 .type = AC97_TUNE_AD_SHARING
2188 },
2189#if 0 /* FIXME: this seems wrong on most boards */
2190 {
2191 .subvendor = 0x8086,
2192 .subdevice = 0xa000,
2193 .mask = 0xfff0,
2194 .name = "Intel ICH5/AD1985",
2195 .type = AC97_TUNE_HP_ONLY
2196 },
2197#endif
2198 { } /* terminator */
2199};
2200
2201static int snd_intel8x0_mixer(struct intel8x0 *chip, int ac97_clock,
2202 const char *quirk_override)
2203{
2204 struct snd_ac97_bus *pbus;
2205 struct snd_ac97_template ac97;
2206 int err;
2207 unsigned int i, codecs;
2208 unsigned int glob_sta = 0;
2209 struct snd_ac97_bus_ops *ops;
2210 static struct snd_ac97_bus_ops standard_bus_ops = {
2211 .write = snd_intel8x0_codec_write,
2212 .read = snd_intel8x0_codec_read,
2213 };
2214 static struct snd_ac97_bus_ops ali_bus_ops = {
2215 .write = snd_intel8x0_ali_codec_write,
2216 .read = snd_intel8x0_ali_codec_read,
2217 };
2218
2219 chip->spdif_idx = -1; /* use PCMOUT (or disabled) */
2220 if (!spdif_aclink) {
2221 switch (chip->device_type) {
2222 case DEVICE_NFORCE:
2223 chip->spdif_idx = NVD_SPBAR;
2224 break;
2225 case DEVICE_ALI:
2226 chip->spdif_idx = ALID_AC97SPDIFOUT;
2227 break;
2228 case DEVICE_INTEL_ICH4:
2229 chip->spdif_idx = ICHD_SPBAR;
2230 break;
2231 }
2232 }
2233
2234 chip->in_ac97_init = 1;
2235
2236 memset(&ac97, 0, sizeof(ac97));
2237 ac97.private_data = chip;
2238 ac97.private_free = snd_intel8x0_mixer_free_ac97;
2239 ac97.scaps = AC97_SCAP_SKIP_MODEM | AC97_SCAP_POWER_SAVE;
2240 if (chip->xbox)
2241 ac97.scaps |= AC97_SCAP_DETECT_BY_VENDOR;
2242 if (chip->device_type != DEVICE_ALI) {
2243 glob_sta = igetdword(chip, ICHREG(GLOB_STA));
2244 ops = &standard_bus_ops;
2245 chip->in_sdin_init = 1;
2246 codecs = 0;
2247 for (i = 0; i < chip->max_codecs; i++) {
2248 if (! (glob_sta & chip->codec_bit[i]))
2249 continue;
2250 if (chip->device_type == DEVICE_INTEL_ICH4) {
2251 snd_intel8x0_codec_read_test(chip, codecs);
2252 chip->ac97_sdin[codecs] =
2253 igetbyte(chip, ICHREG(SDM)) & ICH_LDI_MASK;
2254 if (snd_BUG_ON(chip->ac97_sdin[codecs] >= 3))
2255 chip->ac97_sdin[codecs] = 0;
2256 } else
2257 chip->ac97_sdin[codecs] = i;
2258 codecs++;
2259 }
2260 chip->in_sdin_init = 0;
2261 if (! codecs)
2262 codecs = 1;
2263 } else {
2264 ops = &ali_bus_ops;
2265 codecs = 1;
2266 /* detect the secondary codec */
2267 for (i = 0; i < 100; i++) {
2268 unsigned int reg = igetdword(chip, ICHREG(ALI_RTSR));
2269 if (reg & 0x40) {
2270 codecs = 2;
2271 break;
2272 }
2273 iputdword(chip, ICHREG(ALI_RTSR), reg | 0x40);
2274 udelay(1);
2275 }
2276 }
2277 if ((err = snd_ac97_bus(chip->card, 0, ops, chip, &pbus)) < 0)
2278 goto __err;
2279 pbus->private_free = snd_intel8x0_mixer_free_ac97_bus;
2280 if (ac97_clock >= 8000 && ac97_clock <= 48000)
2281 pbus->clock = ac97_clock;
2282 /* FIXME: my test board doesn't work well with VRA... */
2283 if (chip->device_type == DEVICE_ALI)
2284 pbus->no_vra = 1;
2285 else
2286 pbus->dra = 1;
2287 chip->ac97_bus = pbus;
2288 chip->ncodecs = codecs;
2289
2290 ac97.pci = chip->pci;
2291 for (i = 0; i < codecs; i++) {
2292 ac97.num = i;
2293 if ((err = snd_ac97_mixer(pbus, &ac97, &chip->ac97[i])) < 0) {
2294 if (err != -EACCES)
2295 dev_err(chip->card->dev,
2296 "Unable to initialize codec #%d\n", i);
2297 if (i == 0)
2298 goto __err;
2299 }
2300 }
2301 /* tune up the primary codec */
2302 snd_ac97_tune_hardware(chip->ac97[0], ac97_quirks, quirk_override);
2303 /* enable separate SDINs for ICH4 */
2304 if (chip->device_type == DEVICE_INTEL_ICH4)
2305 pbus->isdin = 1;
2306 /* find the available PCM streams */
2307 i = ARRAY_SIZE(ac97_pcm_defs);
2308 if (chip->device_type != DEVICE_INTEL_ICH4)
2309 i -= 2; /* do not allocate PCM2IN and MIC2 */
2310 if (chip->spdif_idx < 0)
2311 i--; /* do not allocate S/PDIF */
2312 err = snd_ac97_pcm_assign(pbus, i, ac97_pcm_defs);
2313 if (err < 0)
2314 goto __err;
2315 chip->ichd[ICHD_PCMOUT].pcm = &pbus->pcms[0];
2316 chip->ichd[ICHD_PCMIN].pcm = &pbus->pcms[1];
2317 chip->ichd[ICHD_MIC].pcm = &pbus->pcms[2];
2318 if (chip->spdif_idx >= 0)
2319 chip->ichd[chip->spdif_idx].pcm = &pbus->pcms[3];
2320 if (chip->device_type == DEVICE_INTEL_ICH4) {
2321 chip->ichd[ICHD_PCM2IN].pcm = &pbus->pcms[4];
2322 chip->ichd[ICHD_MIC2].pcm = &pbus->pcms[5];
2323 }
2324 /* enable separate SDINs for ICH4 */
2325 if (chip->device_type == DEVICE_INTEL_ICH4) {
2326 struct ac97_pcm *pcm = chip->ichd[ICHD_PCM2IN].pcm;
2327 u8 tmp = igetbyte(chip, ICHREG(SDM));
2328 tmp &= ~(ICH_DI2L_MASK|ICH_DI1L_MASK);
2329 if (pcm) {
2330 tmp |= ICH_SE; /* steer enable for multiple SDINs */
2331 tmp |= chip->ac97_sdin[0] << ICH_DI1L_SHIFT;
2332 for (i = 1; i < 4; i++) {
2333 if (pcm->r[0].codec[i]) {
2334 tmp |= chip->ac97_sdin[pcm->r[0].codec[1]->num] << ICH_DI2L_SHIFT;
2335 break;
2336 }
2337 }
2338 } else {
2339 tmp &= ~ICH_SE; /* steer disable */
2340 }
2341 iputbyte(chip, ICHREG(SDM), tmp);
2342 }
2343 if (pbus->pcms[0].r[0].slots & (1 << AC97_SLOT_PCM_SLEFT)) {
2344 chip->multi4 = 1;
2345 if (pbus->pcms[0].r[0].slots & (1 << AC97_SLOT_LFE)) {
2346 chip->multi6 = 1;
2347 if (chip->ac97[0]->flags & AC97_HAS_8CH)
2348 chip->multi8 = 1;
2349 }
2350 }
2351 if (pbus->pcms[0].r[1].rslots[0]) {
2352 chip->dra = 1;
2353 }
2354 if (chip->device_type == DEVICE_INTEL_ICH4) {
2355 if ((igetdword(chip, ICHREG(GLOB_STA)) & ICH_SAMPLE_CAP) == ICH_SAMPLE_16_20)
2356 chip->smp20bit = 1;
2357 }
2358 if (chip->device_type == DEVICE_NFORCE && !spdif_aclink) {
2359 /* 48kHz only */
2360 chip->ichd[chip->spdif_idx].pcm->rates = SNDRV_PCM_RATE_48000;
2361 }
2362 if (chip->device_type == DEVICE_INTEL_ICH4 && !spdif_aclink) {
2363 /* use slot 10/11 for SPDIF */
2364 u32 val;
2365 val = igetdword(chip, ICHREG(GLOB_CNT)) & ~ICH_PCM_SPDIF_MASK;
2366 val |= ICH_PCM_SPDIF_1011;
2367 iputdword(chip, ICHREG(GLOB_CNT), val);
2368 snd_ac97_update_bits(chip->ac97[0], AC97_EXTENDED_STATUS, 0x03 << 4, 0x03 << 4);
2369 }
2370 chip->in_ac97_init = 0;
2371 return 0;
2372
2373 __err:
2374 /* clear the cold-reset bit for the next chance */
2375 if (chip->device_type != DEVICE_ALI)
2376 iputdword(chip, ICHREG(GLOB_CNT),
2377 igetdword(chip, ICHREG(GLOB_CNT)) & ~ICH_AC97COLD);
2378 return err;
2379}
2380
2381
2382/*
2383 *
2384 */
2385
2386static void do_ali_reset(struct intel8x0 *chip)
2387{
2388 iputdword(chip, ICHREG(ALI_SCR), ICH_ALI_SC_RESET);
2389 iputdword(chip, ICHREG(ALI_FIFOCR1), 0x83838383);
2390 iputdword(chip, ICHREG(ALI_FIFOCR2), 0x83838383);
2391 iputdword(chip, ICHREG(ALI_FIFOCR3), 0x83838383);
2392 iputdword(chip, ICHREG(ALI_INTERFACECR),
2393 ICH_ALI_IF_PI|ICH_ALI_IF_PO);
2394 iputdword(chip, ICHREG(ALI_INTERRUPTCR), 0x00000000);
2395 iputdword(chip, ICHREG(ALI_INTERRUPTSR), 0x00000000);
2396}
2397
2398#ifdef CONFIG_SND_AC97_POWER_SAVE
2399static struct snd_pci_quirk ich_chip_reset_mode[] = {
2400 SND_PCI_QUIRK(0x1014, 0x051f, "Thinkpad R32", 1),
2401 { } /* end */
2402};
2403
2404static int snd_intel8x0_ich_chip_cold_reset(struct intel8x0 *chip)
2405{
2406 unsigned int cnt;
2407 /* ACLink on, 2 channels */
2408
2409 if (snd_pci_quirk_lookup(chip->pci, ich_chip_reset_mode))
2410 return -EIO;
2411
2412 cnt = igetdword(chip, ICHREG(GLOB_CNT));
2413 cnt &= ~(ICH_ACLINK | ICH_PCM_246_MASK);
2414
2415 /* do cold reset - the full ac97 powerdown may leave the controller
2416 * in a warm state but actually it cannot communicate with the codec.
2417 */
2418 iputdword(chip, ICHREG(GLOB_CNT), cnt & ~ICH_AC97COLD);
2419 cnt = igetdword(chip, ICHREG(GLOB_CNT));
2420 udelay(10);
2421 iputdword(chip, ICHREG(GLOB_CNT), cnt | ICH_AC97COLD);
2422 msleep(1);
2423 return 0;
2424}
2425#define snd_intel8x0_ich_chip_can_cold_reset(chip) \
2426 (!snd_pci_quirk_lookup(chip->pci, ich_chip_reset_mode))
2427#else
2428#define snd_intel8x0_ich_chip_cold_reset(chip) 0
2429#define snd_intel8x0_ich_chip_can_cold_reset(chip) (0)
2430#endif
2431
2432static int snd_intel8x0_ich_chip_reset(struct intel8x0 *chip)
2433{
2434 unsigned long end_time;
2435 unsigned int cnt;
2436 /* ACLink on, 2 channels */
2437 cnt = igetdword(chip, ICHREG(GLOB_CNT));
2438 cnt &= ~(ICH_ACLINK | ICH_PCM_246_MASK);
2439 /* finish cold or do warm reset */
2440 cnt |= (cnt & ICH_AC97COLD) == 0 ? ICH_AC97COLD : ICH_AC97WARM;
2441 iputdword(chip, ICHREG(GLOB_CNT), cnt);
2442 end_time = (jiffies + (HZ / 4)) + 1;
2443 do {
2444 if ((igetdword(chip, ICHREG(GLOB_CNT)) & ICH_AC97WARM) == 0)
2445 return 0;
2446 schedule_timeout_uninterruptible(1);
2447 } while (time_after_eq(end_time, jiffies));
2448 dev_err(chip->card->dev, "AC'97 warm reset still in progress? [0x%x]\n",
2449 igetdword(chip, ICHREG(GLOB_CNT)));
2450 return -EIO;
2451}
2452
2453static int snd_intel8x0_ich_chip_init(struct intel8x0 *chip, int probing)
2454{
2455 unsigned long end_time;
2456 unsigned int status, nstatus;
2457 unsigned int cnt;
2458 int err;
2459
2460 /* put logic to right state */
2461 /* first clear status bits */
2462 status = ICH_RCS | ICH_MCINT | ICH_POINT | ICH_PIINT;
2463 if (chip->device_type == DEVICE_NFORCE)
2464 status |= ICH_NVSPINT;
2465 cnt = igetdword(chip, ICHREG(GLOB_STA));
2466 iputdword(chip, ICHREG(GLOB_STA), cnt & status);
2467
2468 if (snd_intel8x0_ich_chip_can_cold_reset(chip))
2469 err = snd_intel8x0_ich_chip_cold_reset(chip);
2470 else
2471 err = snd_intel8x0_ich_chip_reset(chip);
2472 if (err < 0)
2473 return err;
2474
2475 if (probing) {
2476 /* wait for any codec ready status.
2477 * Once it becomes ready it should remain ready
2478 * as long as we do not disable the ac97 link.
2479 */
2480 end_time = jiffies + HZ;
2481 do {
2482 status = igetdword(chip, ICHREG(GLOB_STA)) &
2483 chip->codec_isr_bits;
2484 if (status)
2485 break;
2486 schedule_timeout_uninterruptible(1);
2487 } while (time_after_eq(end_time, jiffies));
2488 if (! status) {
2489 /* no codec is found */
2490 dev_err(chip->card->dev,
2491 "codec_ready: codec is not ready [0x%x]\n",
2492 igetdword(chip, ICHREG(GLOB_STA)));
2493 return -EIO;
2494 }
2495
2496 /* wait for other codecs ready status. */
2497 end_time = jiffies + HZ / 4;
2498 while (status != chip->codec_isr_bits &&
2499 time_after_eq(end_time, jiffies)) {
2500 schedule_timeout_uninterruptible(1);
2501 status |= igetdword(chip, ICHREG(GLOB_STA)) &
2502 chip->codec_isr_bits;
2503 }
2504
2505 } else {
2506 /* resume phase */
2507 int i;
2508 status = 0;
2509 for (i = 0; i < chip->ncodecs; i++)
2510 if (chip->ac97[i])
2511 status |= chip->codec_bit[chip->ac97_sdin[i]];
2512 /* wait until all the probed codecs are ready */
2513 end_time = jiffies + HZ;
2514 do {
2515 nstatus = igetdword(chip, ICHREG(GLOB_STA)) &
2516 chip->codec_isr_bits;
2517 if (status == nstatus)
2518 break;
2519 schedule_timeout_uninterruptible(1);
2520 } while (time_after_eq(end_time, jiffies));
2521 }
2522
2523 if (chip->device_type == DEVICE_SIS) {
2524 /* unmute the output on SIS7012 */
2525 iputword(chip, 0x4c, igetword(chip, 0x4c) | 1);
2526 }
2527 if (chip->device_type == DEVICE_NFORCE && !spdif_aclink) {
2528 /* enable SPDIF interrupt */
2529 unsigned int val;
2530 pci_read_config_dword(chip->pci, 0x4c, &val);
2531 val |= 0x1000000;
2532 pci_write_config_dword(chip->pci, 0x4c, val);
2533 }
2534 return 0;
2535}
2536
2537static int snd_intel8x0_ali_chip_init(struct intel8x0 *chip, int probing)
2538{
2539 u32 reg;
2540 int i = 0;
2541
2542 reg = igetdword(chip, ICHREG(ALI_SCR));
2543 if ((reg & 2) == 0) /* Cold required */
2544 reg |= 2;
2545 else
2546 reg |= 1; /* Warm */
2547 reg &= ~0x80000000; /* ACLink on */
2548 iputdword(chip, ICHREG(ALI_SCR), reg);
2549
2550 for (i = 0; i < HZ / 2; i++) {
2551 if (! (igetdword(chip, ICHREG(ALI_INTERRUPTSR)) & ALI_INT_GPIO))
2552 goto __ok;
2553 schedule_timeout_uninterruptible(1);
2554 }
2555 dev_err(chip->card->dev, "AC'97 reset failed.\n");
2556 if (probing)
2557 return -EIO;
2558
2559 __ok:
2560 for (i = 0; i < HZ / 2; i++) {
2561 reg = igetdword(chip, ICHREG(ALI_RTSR));
2562 if (reg & 0x80) /* primary codec */
2563 break;
2564 iputdword(chip, ICHREG(ALI_RTSR), reg | 0x80);
2565 schedule_timeout_uninterruptible(1);
2566 }
2567
2568 do_ali_reset(chip);
2569 return 0;
2570}
2571
2572static int snd_intel8x0_chip_init(struct intel8x0 *chip, int probing)
2573{
2574 unsigned int i, timeout;
2575 int err;
2576
2577 if (chip->device_type != DEVICE_ALI) {
2578 if ((err = snd_intel8x0_ich_chip_init(chip, probing)) < 0)
2579 return err;
2580 iagetword(chip, 0); /* clear semaphore flag */
2581 } else {
2582 if ((err = snd_intel8x0_ali_chip_init(chip, probing)) < 0)
2583 return err;
2584 }
2585
2586 /* disable interrupts */
2587 for (i = 0; i < chip->bdbars_count; i++)
2588 iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, 0x00);
2589 /* reset channels */
2590 for (i = 0; i < chip->bdbars_count; i++)
2591 iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, ICH_RESETREGS);
2592 for (i = 0; i < chip->bdbars_count; i++) {
2593 timeout = 100000;
2594 while (--timeout != 0) {
2595 if ((igetbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset) & ICH_RESETREGS) == 0)
2596 break;
2597 }
2598 if (timeout == 0)
2599 dev_err(chip->card->dev, "reset of registers failed?\n");
2600 }
2601 /* initialize Buffer Descriptor Lists */
2602 for (i = 0; i < chip->bdbars_count; i++)
2603 iputdword(chip, ICH_REG_OFF_BDBAR + chip->ichd[i].reg_offset,
2604 chip->ichd[i].bdbar_addr);
2605 return 0;
2606}
2607
2608static int snd_intel8x0_free(struct intel8x0 *chip)
2609{
2610 unsigned int i;
2611
2612 if (chip->irq < 0)
2613 goto __hw_end;
2614 /* disable interrupts */
2615 for (i = 0; i < chip->bdbars_count; i++)
2616 iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, 0x00);
2617 /* reset channels */
2618 for (i = 0; i < chip->bdbars_count; i++)
2619 iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, ICH_RESETREGS);
2620 if (chip->device_type == DEVICE_NFORCE && !spdif_aclink) {
2621 /* stop the spdif interrupt */
2622 unsigned int val;
2623 pci_read_config_dword(chip->pci, 0x4c, &val);
2624 val &= ~0x1000000;
2625 pci_write_config_dword(chip->pci, 0x4c, val);
2626 }
2627 /* --- */
2628
2629 __hw_end:
2630 if (chip->irq >= 0)
2631 free_irq(chip->irq, chip);
2632 if (chip->bdbars.area) {
2633 if (chip->fix_nocache)
2634 fill_nocache(chip->bdbars.area, chip->bdbars.bytes, 0);
2635 snd_dma_free_pages(&chip->bdbars);
2636 }
2637 if (chip->addr)
2638 pci_iounmap(chip->pci, chip->addr);
2639 if (chip->bmaddr)
2640 pci_iounmap(chip->pci, chip->bmaddr);
2641 pci_release_regions(chip->pci);
2642 pci_disable_device(chip->pci);
2643 kfree(chip);
2644 return 0;
2645}
2646
2647#ifdef CONFIG_PM_SLEEP
2648/*
2649 * power management
2650 */
2651static int intel8x0_suspend(struct device *dev)
2652{
2653 struct snd_card *card = dev_get_drvdata(dev);
2654 struct intel8x0 *chip = card->private_data;
2655 int i;
2656
2657 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
2658 for (i = 0; i < chip->pcm_devs; i++)
2659 snd_pcm_suspend_all(chip->pcm[i]);
2660 /* clear nocache */
2661 if (chip->fix_nocache) {
2662 for (i = 0; i < chip->bdbars_count; i++) {
2663 struct ichdev *ichdev = &chip->ichd[i];
2664 if (ichdev->substream && ichdev->page_attr_changed) {
2665 struct snd_pcm_runtime *runtime = ichdev->substream->runtime;
2666 if (runtime->dma_area)
2667 fill_nocache(runtime->dma_area, runtime->dma_bytes, 0);
2668 }
2669 }
2670 }
2671 for (i = 0; i < chip->ncodecs; i++)
2672 snd_ac97_suspend(chip->ac97[i]);
2673 if (chip->device_type == DEVICE_INTEL_ICH4)
2674 chip->sdm_saved = igetbyte(chip, ICHREG(SDM));
2675
2676 if (chip->irq >= 0) {
2677 free_irq(chip->irq, chip);
2678 chip->irq = -1;
2679 }
2680 return 0;
2681}
2682
2683static int intel8x0_resume(struct device *dev)
2684{
2685 struct pci_dev *pci = to_pci_dev(dev);
2686 struct snd_card *card = dev_get_drvdata(dev);
2687 struct intel8x0 *chip = card->private_data;
2688 int i;
2689
2690 snd_intel8x0_chip_init(chip, 0);
2691 if (request_irq(pci->irq, snd_intel8x0_interrupt,
2692 IRQF_SHARED, KBUILD_MODNAME, chip)) {
2693 dev_err(dev, "unable to grab IRQ %d, disabling device\n",
2694 pci->irq);
2695 snd_card_disconnect(card);
2696 return -EIO;
2697 }
2698 chip->irq = pci->irq;
2699 synchronize_irq(chip->irq);
2700
2701 /* re-initialize mixer stuff */
2702 if (chip->device_type == DEVICE_INTEL_ICH4 && !spdif_aclink) {
2703 /* enable separate SDINs for ICH4 */
2704 iputbyte(chip, ICHREG(SDM), chip->sdm_saved);
2705 /* use slot 10/11 for SPDIF */
2706 iputdword(chip, ICHREG(GLOB_CNT),
2707 (igetdword(chip, ICHREG(GLOB_CNT)) & ~ICH_PCM_SPDIF_MASK) |
2708 ICH_PCM_SPDIF_1011);
2709 }
2710
2711 /* refill nocache */
2712 if (chip->fix_nocache)
2713 fill_nocache(chip->bdbars.area, chip->bdbars.bytes, 1);
2714
2715 for (i = 0; i < chip->ncodecs; i++)
2716 snd_ac97_resume(chip->ac97[i]);
2717
2718 /* refill nocache */
2719 if (chip->fix_nocache) {
2720 for (i = 0; i < chip->bdbars_count; i++) {
2721 struct ichdev *ichdev = &chip->ichd[i];
2722 if (ichdev->substream && ichdev->page_attr_changed) {
2723 struct snd_pcm_runtime *runtime = ichdev->substream->runtime;
2724 if (runtime->dma_area)
2725 fill_nocache(runtime->dma_area, runtime->dma_bytes, 1);
2726 }
2727 }
2728 }
2729
2730 /* resume status */
2731 for (i = 0; i < chip->bdbars_count; i++) {
2732 struct ichdev *ichdev = &chip->ichd[i];
2733 unsigned long port = ichdev->reg_offset;
2734 if (! ichdev->substream || ! ichdev->suspended)
2735 continue;
2736 if (ichdev->ichd == ICHD_PCMOUT)
2737 snd_intel8x0_setup_pcm_out(chip, ichdev->substream->runtime);
2738 iputdword(chip, port + ICH_REG_OFF_BDBAR, ichdev->bdbar_addr);
2739 iputbyte(chip, port + ICH_REG_OFF_LVI, ichdev->lvi);
2740 iputbyte(chip, port + ICH_REG_OFF_CIV, ichdev->civ);
2741 iputbyte(chip, port + ichdev->roff_sr, ICH_FIFOE | ICH_BCIS | ICH_LVBCI);
2742 }
2743
2744 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
2745 return 0;
2746}
2747
2748static SIMPLE_DEV_PM_OPS(intel8x0_pm, intel8x0_suspend, intel8x0_resume);
2749#define INTEL8X0_PM_OPS &intel8x0_pm
2750#else
2751#define INTEL8X0_PM_OPS NULL
2752#endif /* CONFIG_PM_SLEEP */
2753
2754#define INTEL8X0_TESTBUF_SIZE 32768 /* enough large for one shot */
2755
2756static void intel8x0_measure_ac97_clock(struct intel8x0 *chip)
2757{
2758 struct snd_pcm_substream *subs;
2759 struct ichdev *ichdev;
2760 unsigned long port;
2761 unsigned long pos, pos1, t;
2762 int civ, timeout = 1000, attempt = 1;
2763 ktime_t start_time, stop_time;
2764
2765 if (chip->ac97_bus->clock != 48000)
2766 return; /* specified in module option */
2767
2768 __again:
2769 subs = chip->pcm[0]->streams[0].substream;
2770 if (! subs || subs->dma_buffer.bytes < INTEL8X0_TESTBUF_SIZE) {
2771 dev_warn(chip->card->dev,
2772 "no playback buffer allocated - aborting measure ac97 clock\n");
2773 return;
2774 }
2775 ichdev = &chip->ichd[ICHD_PCMOUT];
2776 ichdev->physbuf = subs->dma_buffer.addr;
2777 ichdev->size = ichdev->fragsize = INTEL8X0_TESTBUF_SIZE;
2778 ichdev->substream = NULL; /* don't process interrupts */
2779
2780 /* set rate */
2781 if (snd_ac97_set_rate(chip->ac97[0], AC97_PCM_FRONT_DAC_RATE, 48000) < 0) {
2782 dev_err(chip->card->dev, "cannot set ac97 rate: clock = %d\n",
2783 chip->ac97_bus->clock);
2784 return;
2785 }
2786 snd_intel8x0_setup_periods(chip, ichdev);
2787 port = ichdev->reg_offset;
2788 spin_lock_irq(&chip->reg_lock);
2789 chip->in_measurement = 1;
2790 /* trigger */
2791 if (chip->device_type != DEVICE_ALI)
2792 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_IOCE | ICH_STARTBM);
2793 else {
2794 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_IOCE);
2795 iputdword(chip, ICHREG(ALI_DMACR), 1 << ichdev->ali_slot);
2796 }
2797 start_time = ktime_get();
2798 spin_unlock_irq(&chip->reg_lock);
2799 msleep(50);
2800 spin_lock_irq(&chip->reg_lock);
2801 /* check the position */
2802 do {
2803 civ = igetbyte(chip, ichdev->reg_offset + ICH_REG_OFF_CIV);
2804 pos1 = igetword(chip, ichdev->reg_offset + ichdev->roff_picb);
2805 if (pos1 == 0) {
2806 udelay(10);
2807 continue;
2808 }
2809 if (civ == igetbyte(chip, ichdev->reg_offset + ICH_REG_OFF_CIV) &&
2810 pos1 == igetword(chip, ichdev->reg_offset + ichdev->roff_picb))
2811 break;
2812 } while (timeout--);
2813 if (pos1 == 0) { /* oops, this value is not reliable */
2814 pos = 0;
2815 } else {
2816 pos = ichdev->fragsize1;
2817 pos -= pos1 << ichdev->pos_shift;
2818 pos += ichdev->position;
2819 }
2820 chip->in_measurement = 0;
2821 stop_time = ktime_get();
2822 /* stop */
2823 if (chip->device_type == DEVICE_ALI) {
2824 iputdword(chip, ICHREG(ALI_DMACR), 1 << (ichdev->ali_slot + 16));
2825 iputbyte(chip, port + ICH_REG_OFF_CR, 0);
2826 while (igetbyte(chip, port + ICH_REG_OFF_CR))
2827 ;
2828 } else {
2829 iputbyte(chip, port + ICH_REG_OFF_CR, 0);
2830 while (!(igetbyte(chip, port + ichdev->roff_sr) & ICH_DCH))
2831 ;
2832 }
2833 iputbyte(chip, port + ICH_REG_OFF_CR, ICH_RESETREGS);
2834 spin_unlock_irq(&chip->reg_lock);
2835
2836 if (pos == 0) {
2837 dev_err(chip->card->dev,
2838 "measure - unreliable DMA position..\n");
2839 __retry:
2840 if (attempt < 3) {
2841 msleep(300);
2842 attempt++;
2843 goto __again;
2844 }
2845 goto __end;
2846 }
2847
2848 pos /= 4;
2849 t = ktime_us_delta(stop_time, start_time);
2850 dev_info(chip->card->dev,
2851 "%s: measured %lu usecs (%lu samples)\n", __func__, t, pos);
2852 if (t == 0) {
2853 dev_err(chip->card->dev, "?? calculation error..\n");
2854 goto __retry;
2855 }
2856 pos *= 1000;
2857 pos = (pos / t) * 1000 + ((pos % t) * 1000) / t;
2858 if (pos < 40000 || pos >= 60000) {
2859 /* abnormal value. hw problem? */
2860 dev_info(chip->card->dev, "measured clock %ld rejected\n", pos);
2861 goto __retry;
2862 } else if (pos > 40500 && pos < 41500)
2863 /* first exception - 41000Hz reference clock */
2864 chip->ac97_bus->clock = 41000;
2865 else if (pos > 43600 && pos < 44600)
2866 /* second exception - 44100HZ reference clock */
2867 chip->ac97_bus->clock = 44100;
2868 else if (pos < 47500 || pos > 48500)
2869 /* not 48000Hz, tuning the clock.. */
2870 chip->ac97_bus->clock = (chip->ac97_bus->clock * 48000) / pos;
2871 __end:
2872 dev_info(chip->card->dev, "clocking to %d\n", chip->ac97_bus->clock);
2873 snd_ac97_update_power(chip->ac97[0], AC97_PCM_FRONT_DAC_RATE, 0);
2874}
2875
2876static struct snd_pci_quirk intel8x0_clock_list[] = {
2877 SND_PCI_QUIRK(0x0e11, 0x008a, "AD1885", 41000),
2878 SND_PCI_QUIRK(0x1014, 0x0581, "AD1981B", 48000),
2879 SND_PCI_QUIRK(0x1028, 0x00be, "AD1885", 44100),
2880 SND_PCI_QUIRK(0x1028, 0x0177, "AD1980", 48000),
2881 SND_PCI_QUIRK(0x1028, 0x01ad, "AD1981B", 48000),
2882 SND_PCI_QUIRK(0x1043, 0x80f3, "AD1985", 48000),
2883 { } /* terminator */
2884};
2885
2886static int intel8x0_in_clock_list(struct intel8x0 *chip)
2887{
2888 struct pci_dev *pci = chip->pci;
2889 const struct snd_pci_quirk *wl;
2890
2891 wl = snd_pci_quirk_lookup(pci, intel8x0_clock_list);
2892 if (!wl)
2893 return 0;
2894 dev_info(chip->card->dev, "white list rate for %04x:%04x is %i\n",
2895 pci->subsystem_vendor, pci->subsystem_device, wl->value);
2896 chip->ac97_bus->clock = wl->value;
2897 return 1;
2898}
2899
2900static void snd_intel8x0_proc_read(struct snd_info_entry * entry,
2901 struct snd_info_buffer *buffer)
2902{
2903 struct intel8x0 *chip = entry->private_data;
2904 unsigned int tmp;
2905
2906 snd_iprintf(buffer, "Intel8x0\n\n");
2907 if (chip->device_type == DEVICE_ALI)
2908 return;
2909 tmp = igetdword(chip, ICHREG(GLOB_STA));
2910 snd_iprintf(buffer, "Global control : 0x%08x\n", igetdword(chip, ICHREG(GLOB_CNT)));
2911 snd_iprintf(buffer, "Global status : 0x%08x\n", tmp);
2912 if (chip->device_type == DEVICE_INTEL_ICH4)
2913 snd_iprintf(buffer, "SDM : 0x%08x\n", igetdword(chip, ICHREG(SDM)));
2914 snd_iprintf(buffer, "AC'97 codecs ready :");
2915 if (tmp & chip->codec_isr_bits) {
2916 int i;
2917 static const char *codecs[3] = {
2918 "primary", "secondary", "tertiary"
2919 };
2920 for (i = 0; i < chip->max_codecs; i++)
2921 if (tmp & chip->codec_bit[i])
2922 snd_iprintf(buffer, " %s", codecs[i]);
2923 } else
2924 snd_iprintf(buffer, " none");
2925 snd_iprintf(buffer, "\n");
2926 if (chip->device_type == DEVICE_INTEL_ICH4 ||
2927 chip->device_type == DEVICE_SIS)
2928 snd_iprintf(buffer, "AC'97 codecs SDIN : %i %i %i\n",
2929 chip->ac97_sdin[0],
2930 chip->ac97_sdin[1],
2931 chip->ac97_sdin[2]);
2932}
2933
2934static void snd_intel8x0_proc_init(struct intel8x0 *chip)
2935{
2936 struct snd_info_entry *entry;
2937
2938 if (! snd_card_proc_new(chip->card, "intel8x0", &entry))
2939 snd_info_set_text_ops(entry, chip, snd_intel8x0_proc_read);
2940}
2941
2942static int snd_intel8x0_dev_free(struct snd_device *device)
2943{
2944 struct intel8x0 *chip = device->device_data;
2945 return snd_intel8x0_free(chip);
2946}
2947
2948struct ich_reg_info {
2949 unsigned int int_sta_mask;
2950 unsigned int offset;
2951};
2952
2953static unsigned int ich_codec_bits[3] = {
2954 ICH_PCR, ICH_SCR, ICH_TCR
2955};
2956static unsigned int sis_codec_bits[3] = {
2957 ICH_PCR, ICH_SCR, ICH_SIS_TCR
2958};
2959
2960static int snd_intel8x0_inside_vm(struct pci_dev *pci)
2961{
2962 int result = inside_vm;
2963 char *msg = NULL;
2964
2965 /* check module parameter first (override detection) */
2966 if (result >= 0) {
2967 msg = result ? "enable (forced) VM" : "disable (forced) VM";
2968 goto fini;
2969 }
2970
2971 /* check for known (emulated) devices */
2972 result = 0;
2973 if (pci->subsystem_vendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
2974 pci->subsystem_device == PCI_SUBDEVICE_ID_QEMU) {
2975 /* KVM emulated sound, PCI SSID: 1af4:1100 */
2976 msg = "enable KVM";
2977 result = 1;
2978 } else if (pci->subsystem_vendor == 0x1ab8) {
2979 /* Parallels VM emulated sound, PCI SSID: 1ab8:xxxx */
2980 msg = "enable Parallels VM";
2981 result = 1;
2982 }
2983
2984fini:
2985 if (msg != NULL)
2986 dev_info(&pci->dev, "%s optimization\n", msg);
2987
2988 return result;
2989}
2990
2991static int snd_intel8x0_create(struct snd_card *card,
2992 struct pci_dev *pci,
2993 unsigned long device_type,
2994 struct intel8x0 **r_intel8x0)
2995{
2996 struct intel8x0 *chip;
2997 int err;
2998 unsigned int i;
2999 unsigned int int_sta_masks;
3000 struct ichdev *ichdev;
3001 static struct snd_device_ops ops = {
3002 .dev_free = snd_intel8x0_dev_free,
3003 };
3004
3005 static unsigned int bdbars[] = {
3006 3, /* DEVICE_INTEL */
3007 6, /* DEVICE_INTEL_ICH4 */
3008 3, /* DEVICE_SIS */
3009 6, /* DEVICE_ALI */
3010 4, /* DEVICE_NFORCE */
3011 };
3012 static struct ich_reg_info intel_regs[6] = {
3013 { ICH_PIINT, 0 },
3014 { ICH_POINT, 0x10 },
3015 { ICH_MCINT, 0x20 },
3016 { ICH_M2INT, 0x40 },
3017 { ICH_P2INT, 0x50 },
3018 { ICH_SPINT, 0x60 },
3019 };
3020 static struct ich_reg_info nforce_regs[4] = {
3021 { ICH_PIINT, 0 },
3022 { ICH_POINT, 0x10 },
3023 { ICH_MCINT, 0x20 },
3024 { ICH_NVSPINT, 0x70 },
3025 };
3026 static struct ich_reg_info ali_regs[6] = {
3027 { ALI_INT_PCMIN, 0x40 },
3028 { ALI_INT_PCMOUT, 0x50 },
3029 { ALI_INT_MICIN, 0x60 },
3030 { ALI_INT_CODECSPDIFOUT, 0x70 },
3031 { ALI_INT_SPDIFIN, 0xa0 },
3032 { ALI_INT_SPDIFOUT, 0xb0 },
3033 };
3034 struct ich_reg_info *tbl;
3035
3036 *r_intel8x0 = NULL;
3037
3038 if ((err = pci_enable_device(pci)) < 0)
3039 return err;
3040
3041 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
3042 if (chip == NULL) {
3043 pci_disable_device(pci);
3044 return -ENOMEM;
3045 }
3046 spin_lock_init(&chip->reg_lock);
3047 chip->device_type = device_type;
3048 chip->card = card;
3049 chip->pci = pci;
3050 chip->irq = -1;
3051
3052 /* module parameters */
3053 chip->buggy_irq = buggy_irq;
3054 chip->buggy_semaphore = buggy_semaphore;
3055 if (xbox)
3056 chip->xbox = 1;
3057
3058 chip->inside_vm = snd_intel8x0_inside_vm(pci);
3059
3060 if (pci->vendor == PCI_VENDOR_ID_INTEL &&
3061 pci->device == PCI_DEVICE_ID_INTEL_440MX)
3062 chip->fix_nocache = 1; /* enable workaround */
3063
3064 if ((err = pci_request_regions(pci, card->shortname)) < 0) {
3065 kfree(chip);
3066 pci_disable_device(pci);
3067 return err;
3068 }
3069
3070 if (device_type == DEVICE_ALI) {
3071 /* ALI5455 has no ac97 region */
3072 chip->bmaddr = pci_iomap(pci, 0, 0);
3073 goto port_inited;
3074 }
3075
3076 if (pci_resource_flags(pci, 2) & IORESOURCE_MEM) /* ICH4 and Nforce */
3077 chip->addr = pci_iomap(pci, 2, 0);
3078 else
3079 chip->addr = pci_iomap(pci, 0, 0);
3080 if (!chip->addr) {
3081 dev_err(card->dev, "AC'97 space ioremap problem\n");
3082 snd_intel8x0_free(chip);
3083 return -EIO;
3084 }
3085 if (pci_resource_flags(pci, 3) & IORESOURCE_MEM) /* ICH4 */
3086 chip->bmaddr = pci_iomap(pci, 3, 0);
3087 else
3088 chip->bmaddr = pci_iomap(pci, 1, 0);
3089
3090 port_inited:
3091 if (!chip->bmaddr) {
3092 dev_err(card->dev, "Controller space ioremap problem\n");
3093 snd_intel8x0_free(chip);
3094 return -EIO;
3095 }
3096 chip->bdbars_count = bdbars[device_type];
3097
3098 /* initialize offsets */
3099 switch (device_type) {
3100 case DEVICE_NFORCE:
3101 tbl = nforce_regs;
3102 break;
3103 case DEVICE_ALI:
3104 tbl = ali_regs;
3105 break;
3106 default:
3107 tbl = intel_regs;
3108 break;
3109 }
3110 for (i = 0; i < chip->bdbars_count; i++) {
3111 ichdev = &chip->ichd[i];
3112 ichdev->ichd = i;
3113 ichdev->reg_offset = tbl[i].offset;
3114 ichdev->int_sta_mask = tbl[i].int_sta_mask;
3115 if (device_type == DEVICE_SIS) {
3116 /* SiS 7012 swaps the registers */
3117 ichdev->roff_sr = ICH_REG_OFF_PICB;
3118 ichdev->roff_picb = ICH_REG_OFF_SR;
3119 } else {
3120 ichdev->roff_sr = ICH_REG_OFF_SR;
3121 ichdev->roff_picb = ICH_REG_OFF_PICB;
3122 }
3123 if (device_type == DEVICE_ALI)
3124 ichdev->ali_slot = (ichdev->reg_offset - 0x40) / 0x10;
3125 /* SIS7012 handles the pcm data in bytes, others are in samples */
3126 ichdev->pos_shift = (device_type == DEVICE_SIS) ? 0 : 1;
3127 }
3128
3129 /* allocate buffer descriptor lists */
3130 /* the start of each lists must be aligned to 8 bytes */
3131 if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
3132 chip->bdbars_count * sizeof(u32) * ICH_MAX_FRAGS * 2,
3133 &chip->bdbars) < 0) {
3134 snd_intel8x0_free(chip);
3135 dev_err(card->dev, "cannot allocate buffer descriptors\n");
3136 return -ENOMEM;
3137 }
3138 /* tables must be aligned to 8 bytes here, but the kernel pages
3139 are much bigger, so we don't care (on i386) */
3140 /* workaround for 440MX */
3141 if (chip->fix_nocache)
3142 fill_nocache(chip->bdbars.area, chip->bdbars.bytes, 1);
3143 int_sta_masks = 0;
3144 for (i = 0; i < chip->bdbars_count; i++) {
3145 ichdev = &chip->ichd[i];
3146 ichdev->bdbar = ((u32 *)chip->bdbars.area) +
3147 (i * ICH_MAX_FRAGS * 2);
3148 ichdev->bdbar_addr = chip->bdbars.addr +
3149 (i * sizeof(u32) * ICH_MAX_FRAGS * 2);
3150 int_sta_masks |= ichdev->int_sta_mask;
3151 }
3152 chip->int_sta_reg = device_type == DEVICE_ALI ?
3153 ICH_REG_ALI_INTERRUPTSR : ICH_REG_GLOB_STA;
3154 chip->int_sta_mask = int_sta_masks;
3155
3156 pci_set_master(pci);
3157
3158 switch(chip->device_type) {
3159 case DEVICE_INTEL_ICH4:
3160 /* ICH4 can have three codecs */
3161 chip->max_codecs = 3;
3162 chip->codec_bit = ich_codec_bits;
3163 chip->codec_ready_bits = ICH_PRI | ICH_SRI | ICH_TRI;
3164 break;
3165 case DEVICE_SIS:
3166 /* recent SIS7012 can have three codecs */
3167 chip->max_codecs = 3;
3168 chip->codec_bit = sis_codec_bits;
3169 chip->codec_ready_bits = ICH_PRI | ICH_SRI | ICH_SIS_TRI;
3170 break;
3171 default:
3172 /* others up to two codecs */
3173 chip->max_codecs = 2;
3174 chip->codec_bit = ich_codec_bits;
3175 chip->codec_ready_bits = ICH_PRI | ICH_SRI;
3176 break;
3177 }
3178 for (i = 0; i < chip->max_codecs; i++)
3179 chip->codec_isr_bits |= chip->codec_bit[i];
3180
3181 if ((err = snd_intel8x0_chip_init(chip, 1)) < 0) {
3182 snd_intel8x0_free(chip);
3183 return err;
3184 }
3185
3186 /* request irq after initializaing int_sta_mask, etc */
3187 if (request_irq(pci->irq, snd_intel8x0_interrupt,
3188 IRQF_SHARED, KBUILD_MODNAME, chip)) {
3189 dev_err(card->dev, "unable to grab IRQ %d\n", pci->irq);
3190 snd_intel8x0_free(chip);
3191 return -EBUSY;
3192 }
3193 chip->irq = pci->irq;
3194
3195 if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
3196 snd_intel8x0_free(chip);
3197 return err;
3198 }
3199
3200 *r_intel8x0 = chip;
3201 return 0;
3202}
3203
3204static struct shortname_table {
3205 unsigned int id;
3206 const char *s;
3207} shortnames[] = {
3208 { PCI_DEVICE_ID_INTEL_82801AA_5, "Intel 82801AA-ICH" },
3209 { PCI_DEVICE_ID_INTEL_82801AB_5, "Intel 82901AB-ICH0" },
3210 { PCI_DEVICE_ID_INTEL_82801BA_4, "Intel 82801BA-ICH2" },
3211 { PCI_DEVICE_ID_INTEL_440MX, "Intel 440MX" },
3212 { PCI_DEVICE_ID_INTEL_82801CA_5, "Intel 82801CA-ICH3" },
3213 { PCI_DEVICE_ID_INTEL_82801DB_5, "Intel 82801DB-ICH4" },
3214 { PCI_DEVICE_ID_INTEL_82801EB_5, "Intel ICH5" },
3215 { PCI_DEVICE_ID_INTEL_ESB_5, "Intel 6300ESB" },
3216 { PCI_DEVICE_ID_INTEL_ICH6_18, "Intel ICH6" },
3217 { PCI_DEVICE_ID_INTEL_ICH7_20, "Intel ICH7" },
3218 { PCI_DEVICE_ID_INTEL_ESB2_14, "Intel ESB2" },
3219 { PCI_DEVICE_ID_SI_7012, "SiS SI7012" },
3220 { PCI_DEVICE_ID_NVIDIA_MCP1_AUDIO, "NVidia nForce" },
3221 { PCI_DEVICE_ID_NVIDIA_MCP2_AUDIO, "NVidia nForce2" },
3222 { PCI_DEVICE_ID_NVIDIA_MCP3_AUDIO, "NVidia nForce3" },
3223 { PCI_DEVICE_ID_NVIDIA_CK8S_AUDIO, "NVidia CK8S" },
3224 { PCI_DEVICE_ID_NVIDIA_CK804_AUDIO, "NVidia CK804" },
3225 { PCI_DEVICE_ID_NVIDIA_CK8_AUDIO, "NVidia CK8" },
3226 { 0x003a, "NVidia MCP04" },
3227 { 0x746d, "AMD AMD8111" },
3228 { 0x7445, "AMD AMD768" },
3229 { 0x5455, "ALi M5455" },
3230 { 0, NULL },
3231};
3232
3233static struct snd_pci_quirk spdif_aclink_defaults[] = {
3234 SND_PCI_QUIRK(0x147b, 0x1c1a, "ASUS KN8", 1),
3235 { } /* end */
3236};
3237
3238/* look up white/black list for SPDIF over ac-link */
3239static int check_default_spdif_aclink(struct pci_dev *pci)
3240{
3241 const struct snd_pci_quirk *w;
3242
3243 w = snd_pci_quirk_lookup(pci, spdif_aclink_defaults);
3244 if (w) {
3245 if (w->value)
3246 dev_dbg(&pci->dev,
3247 "Using SPDIF over AC-Link for %s\n",
3248 snd_pci_quirk_name(w));
3249 else
3250 dev_dbg(&pci->dev,
3251 "Using integrated SPDIF DMA for %s\n",
3252 snd_pci_quirk_name(w));
3253 return w->value;
3254 }
3255 return 0;
3256}
3257
3258static int snd_intel8x0_probe(struct pci_dev *pci,
3259 const struct pci_device_id *pci_id)
3260{
3261 struct snd_card *card;
3262 struct intel8x0 *chip;
3263 int err;
3264 struct shortname_table *name;
3265
3266 err = snd_card_new(&pci->dev, index, id, THIS_MODULE, 0, &card);
3267 if (err < 0)
3268 return err;
3269
3270 if (spdif_aclink < 0)
3271 spdif_aclink = check_default_spdif_aclink(pci);
3272
3273 strcpy(card->driver, "ICH");
3274 if (!spdif_aclink) {
3275 switch (pci_id->driver_data) {
3276 case DEVICE_NFORCE:
3277 strcpy(card->driver, "NFORCE");
3278 break;
3279 case DEVICE_INTEL_ICH4:
3280 strcpy(card->driver, "ICH4");
3281 }
3282 }
3283
3284 strcpy(card->shortname, "Intel ICH");
3285 for (name = shortnames; name->id; name++) {
3286 if (pci->device == name->id) {
3287 strcpy(card->shortname, name->s);
3288 break;
3289 }
3290 }
3291
3292 if (buggy_irq < 0) {
3293 /* some Nforce[2] and ICH boards have problems with IRQ handling.
3294 * Needs to return IRQ_HANDLED for unknown irqs.
3295 */
3296 if (pci_id->driver_data == DEVICE_NFORCE)
3297 buggy_irq = 1;
3298 else
3299 buggy_irq = 0;
3300 }
3301
3302 if ((err = snd_intel8x0_create(card, pci, pci_id->driver_data,
3303 &chip)) < 0) {
3304 snd_card_free(card);
3305 return err;
3306 }
3307 card->private_data = chip;
3308
3309 if ((err = snd_intel8x0_mixer(chip, ac97_clock, ac97_quirk)) < 0) {
3310 snd_card_free(card);
3311 return err;
3312 }
3313 if ((err = snd_intel8x0_pcm(chip)) < 0) {
3314 snd_card_free(card);
3315 return err;
3316 }
3317
3318 snd_intel8x0_proc_init(chip);
3319
3320 snprintf(card->longname, sizeof(card->longname),
3321 "%s with %s at irq %i", card->shortname,
3322 snd_ac97_get_short_name(chip->ac97[0]), chip->irq);
3323
3324 if (ac97_clock == 0 || ac97_clock == 1) {
3325 if (ac97_clock == 0) {
3326 if (intel8x0_in_clock_list(chip) == 0)
3327 intel8x0_measure_ac97_clock(chip);
3328 } else {
3329 intel8x0_measure_ac97_clock(chip);
3330 }
3331 }
3332
3333 if ((err = snd_card_register(card)) < 0) {
3334 snd_card_free(card);
3335 return err;
3336 }
3337 pci_set_drvdata(pci, card);
3338 return 0;
3339}
3340
3341static void snd_intel8x0_remove(struct pci_dev *pci)
3342{
3343 snd_card_free(pci_get_drvdata(pci));
3344}
3345
3346static struct pci_driver intel8x0_driver = {
3347 .name = KBUILD_MODNAME,
3348 .id_table = snd_intel8x0_ids,
3349 .probe = snd_intel8x0_probe,
3350 .remove = snd_intel8x0_remove,
3351 .driver = {
3352 .pm = INTEL8X0_PM_OPS,
3353 },
3354};
3355
3356module_pci_driver(intel8x0_driver);