Loading...
1/* SPDX-License-Identifier: GPL-2.0-or-later */
2/*
3 * Boot code and exception vectors for Book3E processors
4 *
5 * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
6 */
7
8#include <linux/threads.h>
9#include <asm/reg.h>
10#include <asm/page.h>
11#include <asm/ppc_asm.h>
12#include <asm/asm-offsets.h>
13#include <asm/cputable.h>
14#include <asm/setup.h>
15#include <asm/thread_info.h>
16#include <asm/reg_a2.h>
17#include <asm/exception-64e.h>
18#include <asm/bug.h>
19#include <asm/irqflags.h>
20#include <asm/ptrace.h>
21#include <asm/ppc-opcode.h>
22#include <asm/mmu.h>
23#include <asm/hw_irq.h>
24#include <asm/kvm_asm.h>
25#include <asm/kvm_booke_hv_asm.h>
26#include <asm/feature-fixups.h>
27#include <asm/context_tracking.h>
28
29/* 64e interrupt returns always use SRR registers */
30#define fast_interrupt_return fast_interrupt_return_srr
31#define interrupt_return interrupt_return_srr
32
33/* XXX This will ultimately add space for a special exception save
34 * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
35 * when taking special interrupts. For now we don't support that,
36 * special interrupts from within a non-standard level will probably
37 * blow you up
38 */
39#define SPECIAL_EXC_SRR0 0
40#define SPECIAL_EXC_SRR1 1
41#define SPECIAL_EXC_SPRG_GEN 2
42#define SPECIAL_EXC_SPRG_TLB 3
43#define SPECIAL_EXC_MAS0 4
44#define SPECIAL_EXC_MAS1 5
45#define SPECIAL_EXC_MAS2 6
46#define SPECIAL_EXC_MAS3 7
47#define SPECIAL_EXC_MAS6 8
48#define SPECIAL_EXC_MAS7 9
49#define SPECIAL_EXC_MAS5 10 /* E.HV only */
50#define SPECIAL_EXC_MAS8 11 /* E.HV only */
51#define SPECIAL_EXC_IRQHAPPENED 12
52#define SPECIAL_EXC_DEAR 13
53#define SPECIAL_EXC_ESR 14
54#define SPECIAL_EXC_SOFTE 15
55#define SPECIAL_EXC_CSRR0 16
56#define SPECIAL_EXC_CSRR1 17
57/* must be even to keep 16-byte stack alignment */
58#define SPECIAL_EXC_END 18
59
60#define SPECIAL_EXC_FRAME_SIZE (INT_FRAME_SIZE + SPECIAL_EXC_END * 8)
61#define SPECIAL_EXC_FRAME_OFFS (INT_FRAME_SIZE - 288)
62
63#define SPECIAL_EXC_STORE(reg, name) \
64 std reg, (SPECIAL_EXC_##name * 8 + SPECIAL_EXC_FRAME_OFFS)(r1)
65
66#define SPECIAL_EXC_LOAD(reg, name) \
67 ld reg, (SPECIAL_EXC_##name * 8 + SPECIAL_EXC_FRAME_OFFS)(r1)
68
69special_reg_save:
70 /*
71 * We only need (or have stack space) to save this stuff if
72 * we interrupted the kernel.
73 */
74 ld r3,_MSR(r1)
75 andi. r3,r3,MSR_PR
76 bnelr
77
78 /*
79 * Advance to the next TLB exception frame for handler
80 * types that don't do it automatically.
81 */
82 LOAD_REG_ADDR(r11,extlb_level_exc)
83 lwz r12,0(r11)
84 mfspr r10,SPRN_SPRG_TLB_EXFRAME
85 add r10,r10,r12
86 mtspr SPRN_SPRG_TLB_EXFRAME,r10
87
88 /*
89 * Save registers needed to allow nesting of certain exceptions
90 * (such as TLB misses) inside special exception levels
91 */
92 mfspr r10,SPRN_SRR0
93 SPECIAL_EXC_STORE(r10,SRR0)
94 mfspr r10,SPRN_SRR1
95 SPECIAL_EXC_STORE(r10,SRR1)
96 mfspr r10,SPRN_SPRG_GEN_SCRATCH
97 SPECIAL_EXC_STORE(r10,SPRG_GEN)
98 mfspr r10,SPRN_SPRG_TLB_SCRATCH
99 SPECIAL_EXC_STORE(r10,SPRG_TLB)
100 mfspr r10,SPRN_MAS0
101 SPECIAL_EXC_STORE(r10,MAS0)
102 mfspr r10,SPRN_MAS1
103 SPECIAL_EXC_STORE(r10,MAS1)
104 mfspr r10,SPRN_MAS2
105 SPECIAL_EXC_STORE(r10,MAS2)
106 mfspr r10,SPRN_MAS3
107 SPECIAL_EXC_STORE(r10,MAS3)
108 mfspr r10,SPRN_MAS6
109 SPECIAL_EXC_STORE(r10,MAS6)
110 mfspr r10,SPRN_MAS7
111 SPECIAL_EXC_STORE(r10,MAS7)
112BEGIN_FTR_SECTION
113 mfspr r10,SPRN_MAS5
114 SPECIAL_EXC_STORE(r10,MAS5)
115 mfspr r10,SPRN_MAS8
116 SPECIAL_EXC_STORE(r10,MAS8)
117
118 /* MAS5/8 could have inappropriate values if we interrupted KVM code */
119 li r10,0
120 mtspr SPRN_MAS5,r10
121 mtspr SPRN_MAS8,r10
122END_FTR_SECTION_IFSET(CPU_FTR_EMB_HV)
123 mfspr r10,SPRN_DEAR
124 SPECIAL_EXC_STORE(r10,DEAR)
125 mfspr r10,SPRN_ESR
126 SPECIAL_EXC_STORE(r10,ESR)
127
128 ld r10,_NIP(r1)
129 SPECIAL_EXC_STORE(r10,CSRR0)
130 ld r10,_MSR(r1)
131 SPECIAL_EXC_STORE(r10,CSRR1)
132
133 blr
134
135ret_from_level_except:
136 ld r3,_MSR(r1)
137 andi. r3,r3,MSR_PR
138 beq 1f
139 REST_NVGPRS(r1)
140 b interrupt_return
1411:
142
143 LOAD_REG_ADDR(r11,extlb_level_exc)
144 lwz r12,0(r11)
145 mfspr r10,SPRN_SPRG_TLB_EXFRAME
146 sub r10,r10,r12
147 mtspr SPRN_SPRG_TLB_EXFRAME,r10
148
149 /*
150 * It's possible that the special level exception interrupted a
151 * TLB miss handler, and inserted the same entry that the
152 * interrupted handler was about to insert. On CPUs without TLB
153 * write conditional, this can result in a duplicate TLB entry.
154 * Wipe all non-bolted entries to be safe.
155 *
156 * Note that this doesn't protect against any TLB misses
157 * we may take accessing the stack from here to the end of
158 * the special level exception. It's not clear how we can
159 * reasonably protect against that, but only CPUs with
160 * neither TLB write conditional nor bolted kernel memory
161 * are affected. Do any such CPUs even exist?
162 */
163 PPC_TLBILX_ALL(0,R0)
164
165 REST_NVGPRS(r1)
166
167 SPECIAL_EXC_LOAD(r10,SRR0)
168 mtspr SPRN_SRR0,r10
169 SPECIAL_EXC_LOAD(r10,SRR1)
170 mtspr SPRN_SRR1,r10
171 SPECIAL_EXC_LOAD(r10,SPRG_GEN)
172 mtspr SPRN_SPRG_GEN_SCRATCH,r10
173 SPECIAL_EXC_LOAD(r10,SPRG_TLB)
174 mtspr SPRN_SPRG_TLB_SCRATCH,r10
175 SPECIAL_EXC_LOAD(r10,MAS0)
176 mtspr SPRN_MAS0,r10
177 SPECIAL_EXC_LOAD(r10,MAS1)
178 mtspr SPRN_MAS1,r10
179 SPECIAL_EXC_LOAD(r10,MAS2)
180 mtspr SPRN_MAS2,r10
181 SPECIAL_EXC_LOAD(r10,MAS3)
182 mtspr SPRN_MAS3,r10
183 SPECIAL_EXC_LOAD(r10,MAS6)
184 mtspr SPRN_MAS6,r10
185 SPECIAL_EXC_LOAD(r10,MAS7)
186 mtspr SPRN_MAS7,r10
187BEGIN_FTR_SECTION
188 SPECIAL_EXC_LOAD(r10,MAS5)
189 mtspr SPRN_MAS5,r10
190 SPECIAL_EXC_LOAD(r10,MAS8)
191 mtspr SPRN_MAS8,r10
192END_FTR_SECTION_IFSET(CPU_FTR_EMB_HV)
193
194 SPECIAL_EXC_LOAD(r10,DEAR)
195 mtspr SPRN_DEAR,r10
196 SPECIAL_EXC_LOAD(r10,ESR)
197 mtspr SPRN_ESR,r10
198
199 stdcx. r0,0,r1 /* to clear the reservation */
200
201 REST_4GPRS(2, r1)
202 REST_4GPRS(6, r1)
203
204 ld r10,_CTR(r1)
205 ld r11,_XER(r1)
206 mtctr r10
207 mtxer r11
208
209 blr
210
211.macro ret_from_level srr0 srr1 paca_ex scratch
212 bl ret_from_level_except
213
214 ld r10,_LINK(r1)
215 ld r11,_CCR(r1)
216 ld r0,GPR13(r1)
217 mtlr r10
218 mtcr r11
219
220 ld r10,GPR10(r1)
221 ld r11,GPR11(r1)
222 ld r12,GPR12(r1)
223 mtspr \scratch,r0
224
225 std r10,\paca_ex+EX_R10(r13);
226 std r11,\paca_ex+EX_R11(r13);
227 ld r10,_NIP(r1)
228 ld r11,_MSR(r1)
229 ld r0,GPR0(r1)
230 ld r1,GPR1(r1)
231 mtspr \srr0,r10
232 mtspr \srr1,r11
233 ld r10,\paca_ex+EX_R10(r13)
234 ld r11,\paca_ex+EX_R11(r13)
235 mfspr r13,\scratch
236.endm
237
238ret_from_crit_except:
239 ret_from_level SPRN_CSRR0 SPRN_CSRR1 PACA_EXCRIT SPRN_SPRG_CRIT_SCRATCH
240 rfci
241
242ret_from_mc_except:
243 ret_from_level SPRN_MCSRR0 SPRN_MCSRR1 PACA_EXMC SPRN_SPRG_MC_SCRATCH
244 rfmci
245
246/* Exception prolog code for all exceptions */
247#define EXCEPTION_PROLOG(n, intnum, type, addition) \
248 mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
249 mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
250 std r10,PACA_EX##type+EX_R10(r13); \
251 std r11,PACA_EX##type+EX_R11(r13); \
252 mfcr r10; /* save CR */ \
253 mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
254 DO_KVM intnum,SPRN_##type##_SRR1; /* KVM hook */ \
255 stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
256 addition; /* additional code for that exc. */ \
257 std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
258 type##_SET_KSTACK; /* get special stack if necessary */\
259 andi. r10,r11,MSR_PR; /* save stack pointer */ \
260 beq 1f; /* branch around if supervisor */ \
261 ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
2621: type##_BTB_FLUSH \
263 cmpdi cr1,r1,0; /* check if SP makes sense */ \
264 bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
265 mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
266
267/* Exception type-specific macros */
268#define GEN_SET_KSTACK \
269 subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
270#define SPRN_GEN_SRR0 SPRN_SRR0
271#define SPRN_GEN_SRR1 SPRN_SRR1
272
273#define GDBELL_SET_KSTACK GEN_SET_KSTACK
274#define SPRN_GDBELL_SRR0 SPRN_GSRR0
275#define SPRN_GDBELL_SRR1 SPRN_GSRR1
276
277#define CRIT_SET_KSTACK \
278 ld r1,PACA_CRIT_STACK(r13); \
279 subi r1,r1,SPECIAL_EXC_FRAME_SIZE
280#define SPRN_CRIT_SRR0 SPRN_CSRR0
281#define SPRN_CRIT_SRR1 SPRN_CSRR1
282
283#define DBG_SET_KSTACK \
284 ld r1,PACA_DBG_STACK(r13); \
285 subi r1,r1,SPECIAL_EXC_FRAME_SIZE
286#define SPRN_DBG_SRR0 SPRN_DSRR0
287#define SPRN_DBG_SRR1 SPRN_DSRR1
288
289#define MC_SET_KSTACK \
290 ld r1,PACA_MC_STACK(r13); \
291 subi r1,r1,SPECIAL_EXC_FRAME_SIZE
292#define SPRN_MC_SRR0 SPRN_MCSRR0
293#define SPRN_MC_SRR1 SPRN_MCSRR1
294
295#ifdef CONFIG_PPC_FSL_BOOK3E
296#define GEN_BTB_FLUSH \
297 START_BTB_FLUSH_SECTION \
298 beq 1f; \
299 BTB_FLUSH(r10) \
300 1: \
301 END_BTB_FLUSH_SECTION
302
303#define CRIT_BTB_FLUSH \
304 START_BTB_FLUSH_SECTION \
305 BTB_FLUSH(r10) \
306 END_BTB_FLUSH_SECTION
307
308#define DBG_BTB_FLUSH CRIT_BTB_FLUSH
309#define MC_BTB_FLUSH CRIT_BTB_FLUSH
310#define GDBELL_BTB_FLUSH GEN_BTB_FLUSH
311#else
312#define GEN_BTB_FLUSH
313#define CRIT_BTB_FLUSH
314#define DBG_BTB_FLUSH
315#define MC_BTB_FLUSH
316#define GDBELL_BTB_FLUSH
317#endif
318
319#define NORMAL_EXCEPTION_PROLOG(n, intnum, addition) \
320 EXCEPTION_PROLOG(n, intnum, GEN, addition##_GEN(n))
321
322#define CRIT_EXCEPTION_PROLOG(n, intnum, addition) \
323 EXCEPTION_PROLOG(n, intnum, CRIT, addition##_CRIT(n))
324
325#define DBG_EXCEPTION_PROLOG(n, intnum, addition) \
326 EXCEPTION_PROLOG(n, intnum, DBG, addition##_DBG(n))
327
328#define MC_EXCEPTION_PROLOG(n, intnum, addition) \
329 EXCEPTION_PROLOG(n, intnum, MC, addition##_MC(n))
330
331#define GDBELL_EXCEPTION_PROLOG(n, intnum, addition) \
332 EXCEPTION_PROLOG(n, intnum, GDBELL, addition##_GDBELL(n))
333
334/* Variants of the "addition" argument for the prolog
335 */
336#define PROLOG_ADDITION_NONE_GEN(n)
337#define PROLOG_ADDITION_NONE_GDBELL(n)
338#define PROLOG_ADDITION_NONE_CRIT(n)
339#define PROLOG_ADDITION_NONE_DBG(n)
340#define PROLOG_ADDITION_NONE_MC(n)
341
342#define PROLOG_ADDITION_MASKABLE_GEN(n) \
343 lbz r10,PACAIRQSOFTMASK(r13); /* are irqs soft-masked? */ \
344 andi. r10,r10,IRQS_DISABLED; /* yes -> go out of line */ \
345 bne masked_interrupt_book3e_##n
346
347/*
348 * Additional regs must be re-loaded from paca before EXCEPTION_COMMON* is
349 * called, because that does SAVE_NVGPRS which must see the original register
350 * values, otherwise the scratch values might be restored when exiting the
351 * interrupt.
352 */
353#define PROLOG_ADDITION_2REGS_GEN(n) \
354 std r14,PACA_EXGEN+EX_R14(r13); \
355 std r15,PACA_EXGEN+EX_R15(r13)
356
357#define PROLOG_ADDITION_1REG_GEN(n) \
358 std r14,PACA_EXGEN+EX_R14(r13);
359
360#define PROLOG_ADDITION_2REGS_CRIT(n) \
361 std r14,PACA_EXCRIT+EX_R14(r13); \
362 std r15,PACA_EXCRIT+EX_R15(r13)
363
364#define PROLOG_ADDITION_2REGS_DBG(n) \
365 std r14,PACA_EXDBG+EX_R14(r13); \
366 std r15,PACA_EXDBG+EX_R15(r13)
367
368#define PROLOG_ADDITION_2REGS_MC(n) \
369 std r14,PACA_EXMC+EX_R14(r13); \
370 std r15,PACA_EXMC+EX_R15(r13)
371
372
373/* Core exception code for all exceptions except TLB misses. */
374#define EXCEPTION_COMMON_LVL(n, scratch, excf) \
375exc_##n##_common: \
376 std r0,GPR0(r1); /* save r0 in stackframe */ \
377 std r2,GPR2(r1); /* save r2 in stackframe */ \
378 SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
379 SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
380 std r9,GPR9(r1); /* save r9 in stackframe */ \
381 std r10,_NIP(r1); /* save SRR0 to stackframe */ \
382 std r11,_MSR(r1); /* save SRR1 to stackframe */ \
383 beq 2f; /* if from kernel mode */ \
3842: ld r3,excf+EX_R10(r13); /* get back r10 */ \
385 ld r4,excf+EX_R11(r13); /* get back r11 */ \
386 mfspr r5,scratch; /* get back r13 */ \
387 std r12,GPR12(r1); /* save r12 in stackframe */ \
388 ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
389 mflr r6; /* save LR in stackframe */ \
390 mfctr r7; /* save CTR in stackframe */ \
391 mfspr r8,SPRN_XER; /* save XER in stackframe */ \
392 ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
393 lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
394 lbz r11,PACAIRQSOFTMASK(r13); /* get current IRQ softe */ \
395 ld r12,exception_marker@toc(r2); \
396 li r0,0; \
397 std r3,GPR10(r1); /* save r10 to stackframe */ \
398 std r4,GPR11(r1); /* save r11 to stackframe */ \
399 std r5,GPR13(r1); /* save it to stackframe */ \
400 std r6,_LINK(r1); \
401 std r7,_CTR(r1); \
402 std r8,_XER(r1); \
403 li r3,(n); /* regs.trap vector */ \
404 std r9,0(r1); /* store stack frame back link */ \
405 std r10,_CCR(r1); /* store orig CR in stackframe */ \
406 std r9,GPR1(r1); /* store stack frame back link */ \
407 std r11,SOFTE(r1); /* and save it to stackframe */ \
408 std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
409 std r3,_TRAP(r1); /* set trap number */ \
410 std r0,RESULT(r1); /* clear regs->result */ \
411 SAVE_NVGPRS(r1);
412
413#define EXCEPTION_COMMON(n) \
414 EXCEPTION_COMMON_LVL(n, SPRN_SPRG_GEN_SCRATCH, PACA_EXGEN)
415#define EXCEPTION_COMMON_CRIT(n) \
416 EXCEPTION_COMMON_LVL(n, SPRN_SPRG_CRIT_SCRATCH, PACA_EXCRIT)
417#define EXCEPTION_COMMON_MC(n) \
418 EXCEPTION_COMMON_LVL(n, SPRN_SPRG_MC_SCRATCH, PACA_EXMC)
419#define EXCEPTION_COMMON_DBG(n) \
420 EXCEPTION_COMMON_LVL(n, SPRN_SPRG_DBG_SCRATCH, PACA_EXDBG)
421
422/* XXX FIXME: Restore r14/r15 when necessary */
423#define BAD_STACK_TRAMPOLINE(n) \
424exc_##n##_bad_stack: \
425 li r1,(n); /* get exception number */ \
426 sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
427 b bad_stack_book3e; /* bad stack error */
428
429/* WARNING: If you change the layout of this stub, make sure you check
430 * the debug exception handler which handles single stepping
431 * into exceptions from userspace, and the MM code in
432 * arch/powerpc/mm/tlb_nohash.c which patches the branch here
433 * and would need to be updated if that branch is moved
434 */
435#define EXCEPTION_STUB(loc, label) \
436 . = interrupt_base_book3e + loc; \
437 nop; /* To make debug interrupts happy */ \
438 b exc_##label##_book3e;
439
440#define ACK_NONE(r)
441#define ACK_DEC(r) \
442 lis r,TSR_DIS@h; \
443 mtspr SPRN_TSR,r
444#define ACK_FIT(r) \
445 lis r,TSR_FIS@h; \
446 mtspr SPRN_TSR,r
447
448/* Used by asynchronous interrupt that may happen in the idle loop.
449 *
450 * This check if the thread was in the idle loop, and if yes, returns
451 * to the caller rather than the PC. This is to avoid a race if
452 * interrupts happen before the wait instruction.
453 */
454#define CHECK_NAPPING() \
455 ld r11, PACA_THREAD_INFO(r13); \
456 ld r10,TI_LOCAL_FLAGS(r11); \
457 andi. r9,r10,_TLF_NAPPING; \
458 beq+ 1f; \
459 ld r8,_LINK(r1); \
460 rlwinm r7,r10,0,~_TLF_NAPPING; \
461 std r8,_NIP(r1); \
462 std r7,TI_LOCAL_FLAGS(r11); \
4631:
464
465
466#define MASKABLE_EXCEPTION(trapnum, intnum, label, hdlr, ack) \
467 START_EXCEPTION(label); \
468 NORMAL_EXCEPTION_PROLOG(trapnum, intnum, PROLOG_ADDITION_MASKABLE)\
469 EXCEPTION_COMMON(trapnum) \
470 ack(r8); \
471 CHECK_NAPPING(); \
472 addi r3,r1,STACK_FRAME_OVERHEAD; \
473 bl hdlr; \
474 b interrupt_return
475
476/* This value is used to mark exception frames on the stack. */
477 .section ".toc","aw"
478exception_marker:
479 .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
480
481
482/*
483 * And here we have the exception vectors !
484 */
485
486 .text
487 .balign 0x1000
488 .globl interrupt_base_book3e
489interrupt_base_book3e: /* fake trap */
490 EXCEPTION_STUB(0x000, machine_check)
491 EXCEPTION_STUB(0x020, critical_input) /* 0x0100 */
492 EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
493 EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
494 EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
495 EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
496 EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
497 EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
498 EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
499 EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
500 EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
501 EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
502 EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
503 EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
504 EXCEPTION_STUB(0x1c0, data_tlb_miss)
505 EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
506 EXCEPTION_STUB(0x200, altivec_unavailable)
507 EXCEPTION_STUB(0x220, altivec_assist)
508 EXCEPTION_STUB(0x260, perfmon)
509 EXCEPTION_STUB(0x280, doorbell)
510 EXCEPTION_STUB(0x2a0, doorbell_crit)
511 EXCEPTION_STUB(0x2c0, guest_doorbell)
512 EXCEPTION_STUB(0x2e0, guest_doorbell_crit)
513 EXCEPTION_STUB(0x300, hypercall)
514 EXCEPTION_STUB(0x320, ehpriv)
515 EXCEPTION_STUB(0x340, lrat_error)
516
517 .globl __end_interrupts
518__end_interrupts:
519
520/* Critical Input Interrupt */
521 START_EXCEPTION(critical_input);
522 CRIT_EXCEPTION_PROLOG(0x100, BOOKE_INTERRUPT_CRITICAL,
523 PROLOG_ADDITION_NONE)
524 EXCEPTION_COMMON_CRIT(0x100)
525 bl special_reg_save
526 CHECK_NAPPING();
527 addi r3,r1,STACK_FRAME_OVERHEAD
528 bl unknown_nmi_exception
529 b ret_from_crit_except
530
531/* Machine Check Interrupt */
532 START_EXCEPTION(machine_check);
533 MC_EXCEPTION_PROLOG(0x000, BOOKE_INTERRUPT_MACHINE_CHECK,
534 PROLOG_ADDITION_NONE)
535 EXCEPTION_COMMON_MC(0x000)
536 bl special_reg_save
537 CHECK_NAPPING();
538 addi r3,r1,STACK_FRAME_OVERHEAD
539 bl machine_check_exception
540 b ret_from_mc_except
541
542/* Data Storage Interrupt */
543 START_EXCEPTION(data_storage)
544 NORMAL_EXCEPTION_PROLOG(0x300, BOOKE_INTERRUPT_DATA_STORAGE,
545 PROLOG_ADDITION_2REGS)
546 mfspr r14,SPRN_DEAR
547 mfspr r15,SPRN_ESR
548 std r14,_DAR(r1)
549 std r15,_DSISR(r1)
550 ld r14,PACA_EXGEN+EX_R14(r13)
551 ld r15,PACA_EXGEN+EX_R15(r13)
552 EXCEPTION_COMMON(0x300)
553 b storage_fault_common
554
555/* Instruction Storage Interrupt */
556 START_EXCEPTION(instruction_storage);
557 NORMAL_EXCEPTION_PROLOG(0x400, BOOKE_INTERRUPT_INST_STORAGE,
558 PROLOG_ADDITION_2REGS)
559 li r15,0
560 mr r14,r10
561 std r14,_DAR(r1)
562 std r15,_DSISR(r1)
563 ld r14,PACA_EXGEN+EX_R14(r13)
564 ld r15,PACA_EXGEN+EX_R15(r13)
565 EXCEPTION_COMMON(0x400)
566 b storage_fault_common
567
568/* External Input Interrupt */
569 MASKABLE_EXCEPTION(0x500, BOOKE_INTERRUPT_EXTERNAL,
570 external_input, do_IRQ, ACK_NONE)
571
572/* Alignment */
573 START_EXCEPTION(alignment);
574 NORMAL_EXCEPTION_PROLOG(0x600, BOOKE_INTERRUPT_ALIGNMENT,
575 PROLOG_ADDITION_2REGS)
576 mfspr r14,SPRN_DEAR
577 mfspr r15,SPRN_ESR
578 std r14,_DAR(r1)
579 std r15,_DSISR(r1)
580 ld r14,PACA_EXGEN+EX_R14(r13)
581 ld r15,PACA_EXGEN+EX_R15(r13)
582 EXCEPTION_COMMON(0x600)
583 b alignment_more /* no room, go out of line */
584
585/* Program Interrupt */
586 START_EXCEPTION(program);
587 NORMAL_EXCEPTION_PROLOG(0x700, BOOKE_INTERRUPT_PROGRAM,
588 PROLOG_ADDITION_1REG)
589 mfspr r14,SPRN_ESR
590 std r14,_DSISR(r1)
591 ld r14,PACA_EXGEN+EX_R14(r13)
592 EXCEPTION_COMMON(0x700)
593 addi r3,r1,STACK_FRAME_OVERHEAD
594 bl program_check_exception
595 REST_NVGPRS(r1)
596 b interrupt_return
597
598/* Floating Point Unavailable Interrupt */
599 START_EXCEPTION(fp_unavailable);
600 NORMAL_EXCEPTION_PROLOG(0x800, BOOKE_INTERRUPT_FP_UNAVAIL,
601 PROLOG_ADDITION_NONE)
602 /* we can probably do a shorter exception entry for that one... */
603 EXCEPTION_COMMON(0x800)
604 ld r12,_MSR(r1)
605 andi. r0,r12,MSR_PR;
606 beq- 1f
607 bl load_up_fpu
608 b fast_interrupt_return
6091: addi r3,r1,STACK_FRAME_OVERHEAD
610 bl kernel_fp_unavailable_exception
611 b interrupt_return
612
613/* Altivec Unavailable Interrupt */
614 START_EXCEPTION(altivec_unavailable);
615 NORMAL_EXCEPTION_PROLOG(0x200, BOOKE_INTERRUPT_ALTIVEC_UNAVAIL,
616 PROLOG_ADDITION_NONE)
617 /* we can probably do a shorter exception entry for that one... */
618 EXCEPTION_COMMON(0x200)
619#ifdef CONFIG_ALTIVEC
620BEGIN_FTR_SECTION
621 ld r12,_MSR(r1)
622 andi. r0,r12,MSR_PR;
623 beq- 1f
624 bl load_up_altivec
625 b fast_interrupt_return
6261:
627END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
628#endif
629 addi r3,r1,STACK_FRAME_OVERHEAD
630 bl altivec_unavailable_exception
631 b interrupt_return
632
633/* AltiVec Assist */
634 START_EXCEPTION(altivec_assist);
635 NORMAL_EXCEPTION_PROLOG(0x220,
636 BOOKE_INTERRUPT_ALTIVEC_ASSIST,
637 PROLOG_ADDITION_NONE)
638 EXCEPTION_COMMON(0x220)
639 addi r3,r1,STACK_FRAME_OVERHEAD
640#ifdef CONFIG_ALTIVEC
641BEGIN_FTR_SECTION
642 bl altivec_assist_exception
643END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
644 REST_NVGPRS(r1)
645#else
646 bl unknown_exception
647#endif
648 b interrupt_return
649
650
651/* Decrementer Interrupt */
652 MASKABLE_EXCEPTION(0x900, BOOKE_INTERRUPT_DECREMENTER,
653 decrementer, timer_interrupt, ACK_DEC)
654
655/* Fixed Interval Timer Interrupt */
656 MASKABLE_EXCEPTION(0x980, BOOKE_INTERRUPT_FIT,
657 fixed_interval, unknown_exception, ACK_FIT)
658
659/* Watchdog Timer Interrupt */
660 START_EXCEPTION(watchdog);
661 CRIT_EXCEPTION_PROLOG(0x9f0, BOOKE_INTERRUPT_WATCHDOG,
662 PROLOG_ADDITION_NONE)
663 EXCEPTION_COMMON_CRIT(0x9f0)
664 bl special_reg_save
665 CHECK_NAPPING();
666 addi r3,r1,STACK_FRAME_OVERHEAD
667#ifdef CONFIG_BOOKE_WDT
668 bl WatchdogException
669#else
670 bl unknown_nmi_exception
671#endif
672 b ret_from_crit_except
673
674/* System Call Interrupt */
675 START_EXCEPTION(system_call)
676 mr r9,r13 /* keep a copy of userland r13 */
677 mfspr r11,SPRN_SRR0 /* get return address */
678 mfspr r12,SPRN_SRR1 /* get previous MSR */
679 mfspr r13,SPRN_SPRG_PACA /* get our PACA */
680 b system_call_common
681
682/* Auxiliary Processor Unavailable Interrupt */
683 START_EXCEPTION(ap_unavailable);
684 NORMAL_EXCEPTION_PROLOG(0xf20, BOOKE_INTERRUPT_AP_UNAVAIL,
685 PROLOG_ADDITION_NONE)
686 EXCEPTION_COMMON(0xf20)
687 addi r3,r1,STACK_FRAME_OVERHEAD
688 bl unknown_exception
689 b interrupt_return
690
691/* Debug exception as a critical interrupt*/
692 START_EXCEPTION(debug_crit);
693 CRIT_EXCEPTION_PROLOG(0xd00, BOOKE_INTERRUPT_DEBUG,
694 PROLOG_ADDITION_2REGS)
695
696 /*
697 * If there is a single step or branch-taken exception in an
698 * exception entry sequence, it was probably meant to apply to
699 * the code where the exception occurred (since exception entry
700 * doesn't turn off DE automatically). We simulate the effect
701 * of turning off DE on entry to an exception handler by turning
702 * off DE in the CSRR1 value and clearing the debug status.
703 */
704
705 mfspr r14,SPRN_DBSR /* check single-step/branch taken */
706 andis. r15,r14,(DBSR_IC|DBSR_BT)@h
707 beq+ 1f
708
709#ifdef CONFIG_RELOCATABLE
710 ld r15,PACATOC(r13)
711 ld r14,interrupt_base_book3e@got(r15)
712 ld r15,__end_interrupts@got(r15)
713 cmpld cr0,r10,r14
714 cmpld cr1,r10,r15
715#else
716 LOAD_REG_IMMEDIATE_SYM(r14, r15, interrupt_base_book3e)
717 cmpld cr0, r10, r14
718 LOAD_REG_IMMEDIATE_SYM(r14, r15, __end_interrupts)
719 cmpld cr1, r10, r14
720#endif
721 blt+ cr0,1f
722 bge+ cr1,1f
723
724 /* here it looks like we got an inappropriate debug exception. */
725 lis r14,(DBSR_IC|DBSR_BT)@h /* clear the event */
726 rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
727 mtspr SPRN_DBSR,r14
728 mtspr SPRN_CSRR1,r11
729 lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
730 ld r1,PACA_EXCRIT+EX_R1(r13)
731 ld r14,PACA_EXCRIT+EX_R14(r13)
732 ld r15,PACA_EXCRIT+EX_R15(r13)
733 mtcr r10
734 ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
735 ld r11,PACA_EXCRIT+EX_R11(r13)
736 mfspr r13,SPRN_SPRG_CRIT_SCRATCH
737 rfci
738
739 /* Normal debug exception */
740 /* XXX We only handle coming from userspace for now since we can't
741 * quite save properly an interrupted kernel state yet
742 */
7431: andi. r14,r11,MSR_PR; /* check for userspace again */
744 beq kernel_dbg_exc; /* if from kernel mode */
745
746 /* Now we mash up things to make it look like we are coming on a
747 * normal exception
748 */
749 mfspr r14,SPRN_DBSR
750 std r14,_DSISR(r1)
751 ld r14,PACA_EXCRIT+EX_R14(r13)
752 ld r15,PACA_EXCRIT+EX_R15(r13)
753 EXCEPTION_COMMON_CRIT(0xd00)
754 addi r3,r1,STACK_FRAME_OVERHEAD
755 bl DebugException
756 REST_NVGPRS(r1)
757 b interrupt_return
758
759kernel_dbg_exc:
760 b . /* NYI */
761
762/* Debug exception as a debug interrupt*/
763 START_EXCEPTION(debug_debug);
764 DBG_EXCEPTION_PROLOG(0xd00, BOOKE_INTERRUPT_DEBUG,
765 PROLOG_ADDITION_2REGS)
766
767 /*
768 * If there is a single step or branch-taken exception in an
769 * exception entry sequence, it was probably meant to apply to
770 * the code where the exception occurred (since exception entry
771 * doesn't turn off DE automatically). We simulate the effect
772 * of turning off DE on entry to an exception handler by turning
773 * off DE in the DSRR1 value and clearing the debug status.
774 */
775
776 mfspr r14,SPRN_DBSR /* check single-step/branch taken */
777 andis. r15,r14,(DBSR_IC|DBSR_BT)@h
778 beq+ 1f
779
780#ifdef CONFIG_RELOCATABLE
781 ld r15,PACATOC(r13)
782 ld r14,interrupt_base_book3e@got(r15)
783 ld r15,__end_interrupts@got(r15)
784 cmpld cr0,r10,r14
785 cmpld cr1,r10,r15
786#else
787 LOAD_REG_IMMEDIATE_SYM(r14, r15, interrupt_base_book3e)
788 cmpld cr0, r10, r14
789 LOAD_REG_IMMEDIATE_SYM(r14, r15,__end_interrupts)
790 cmpld cr1, r10, r14
791#endif
792 blt+ cr0,1f
793 bge+ cr1,1f
794
795 /* here it looks like we got an inappropriate debug exception. */
796 lis r14,(DBSR_IC|DBSR_BT)@h /* clear the event */
797 rlwinm r11,r11,0,~MSR_DE /* clear DE in the DSRR1 value */
798 mtspr SPRN_DBSR,r14
799 mtspr SPRN_DSRR1,r11
800 lwz r10,PACA_EXDBG+EX_CR(r13) /* restore registers */
801 ld r1,PACA_EXDBG+EX_R1(r13)
802 ld r14,PACA_EXDBG+EX_R14(r13)
803 ld r15,PACA_EXDBG+EX_R15(r13)
804 mtcr r10
805 ld r10,PACA_EXDBG+EX_R10(r13) /* restore registers */
806 ld r11,PACA_EXDBG+EX_R11(r13)
807 mfspr r13,SPRN_SPRG_DBG_SCRATCH
808 rfdi
809
810 /* Normal debug exception */
811 /* XXX We only handle coming from userspace for now since we can't
812 * quite save properly an interrupted kernel state yet
813 */
8141: andi. r14,r11,MSR_PR; /* check for userspace again */
815 beq kernel_dbg_exc; /* if from kernel mode */
816
817 /* Now we mash up things to make it look like we are coming on a
818 * normal exception
819 */
820 mfspr r14,SPRN_DBSR
821 std r14,_DSISR(r1)
822 ld r14,PACA_EXDBG+EX_R14(r13)
823 ld r15,PACA_EXDBG+EX_R15(r13)
824 EXCEPTION_COMMON_DBG(0xd08)
825 addi r3,r1,STACK_FRAME_OVERHEAD
826 bl DebugException
827 REST_NVGPRS(r1)
828 b interrupt_return
829
830 START_EXCEPTION(perfmon);
831 NORMAL_EXCEPTION_PROLOG(0x260, BOOKE_INTERRUPT_PERFORMANCE_MONITOR,
832 PROLOG_ADDITION_NONE)
833 EXCEPTION_COMMON(0x260)
834 CHECK_NAPPING()
835 addi r3,r1,STACK_FRAME_OVERHEAD
836 bl performance_monitor_exception
837 b interrupt_return
838
839/* Doorbell interrupt */
840 MASKABLE_EXCEPTION(0x280, BOOKE_INTERRUPT_DOORBELL,
841 doorbell, doorbell_exception, ACK_NONE)
842
843/* Doorbell critical Interrupt */
844 START_EXCEPTION(doorbell_crit);
845 CRIT_EXCEPTION_PROLOG(0x2a0, BOOKE_INTERRUPT_DOORBELL_CRITICAL,
846 PROLOG_ADDITION_NONE)
847 EXCEPTION_COMMON_CRIT(0x2a0)
848 bl special_reg_save
849 CHECK_NAPPING();
850 addi r3,r1,STACK_FRAME_OVERHEAD
851 bl unknown_nmi_exception
852 b ret_from_crit_except
853
854/*
855 * Guest doorbell interrupt
856 * This general exception use GSRRx save/restore registers
857 */
858 START_EXCEPTION(guest_doorbell);
859 GDBELL_EXCEPTION_PROLOG(0x2c0, BOOKE_INTERRUPT_GUEST_DBELL,
860 PROLOG_ADDITION_NONE)
861 EXCEPTION_COMMON(0x2c0)
862 addi r3,r1,STACK_FRAME_OVERHEAD
863 bl unknown_exception
864 b interrupt_return
865
866/* Guest Doorbell critical Interrupt */
867 START_EXCEPTION(guest_doorbell_crit);
868 CRIT_EXCEPTION_PROLOG(0x2e0, BOOKE_INTERRUPT_GUEST_DBELL_CRIT,
869 PROLOG_ADDITION_NONE)
870 EXCEPTION_COMMON_CRIT(0x2e0)
871 bl special_reg_save
872 CHECK_NAPPING();
873 addi r3,r1,STACK_FRAME_OVERHEAD
874 bl unknown_nmi_exception
875 b ret_from_crit_except
876
877/* Hypervisor call */
878 START_EXCEPTION(hypercall);
879 NORMAL_EXCEPTION_PROLOG(0x310, BOOKE_INTERRUPT_HV_SYSCALL,
880 PROLOG_ADDITION_NONE)
881 EXCEPTION_COMMON(0x310)
882 addi r3,r1,STACK_FRAME_OVERHEAD
883 bl unknown_exception
884 b interrupt_return
885
886/* Embedded Hypervisor priviledged */
887 START_EXCEPTION(ehpriv);
888 NORMAL_EXCEPTION_PROLOG(0x320, BOOKE_INTERRUPT_HV_PRIV,
889 PROLOG_ADDITION_NONE)
890 EXCEPTION_COMMON(0x320)
891 addi r3,r1,STACK_FRAME_OVERHEAD
892 bl unknown_exception
893 b interrupt_return
894
895/* LRAT Error interrupt */
896 START_EXCEPTION(lrat_error);
897 NORMAL_EXCEPTION_PROLOG(0x340, BOOKE_INTERRUPT_LRAT_ERROR,
898 PROLOG_ADDITION_NONE)
899 EXCEPTION_COMMON(0x340)
900 addi r3,r1,STACK_FRAME_OVERHEAD
901 bl unknown_exception
902 b interrupt_return
903
904.macro SEARCH_RESTART_TABLE
905#ifdef CONFIG_RELOCATABLE
906 ld r11,PACATOC(r13)
907 ld r14,__start___restart_table@got(r11)
908 ld r15,__stop___restart_table@got(r11)
909#else
910 LOAD_REG_IMMEDIATE_SYM(r14, r11, __start___restart_table)
911 LOAD_REG_IMMEDIATE_SYM(r15, r11, __stop___restart_table)
912#endif
913300:
914 cmpd r14,r15
915 beq 302f
916 ld r11,0(r14)
917 cmpld r10,r11
918 blt 301f
919 ld r11,8(r14)
920 cmpld r10,r11
921 bge 301f
922 ld r11,16(r14)
923 b 303f
924301:
925 addi r14,r14,24
926 b 300b
927302:
928 li r11,0
929303:
930.endm
931
932/*
933 * An interrupt came in while soft-disabled; We mark paca->irq_happened
934 * accordingly and if the interrupt is level sensitive, we hard disable
935 * hard disable (full_mask) corresponds to PACA_IRQ_MUST_HARD_MASK, so
936 * keep these in synch.
937 */
938
939.macro masked_interrupt_book3e paca_irq full_mask
940 std r14,PACA_EXGEN+EX_R14(r13)
941 std r15,PACA_EXGEN+EX_R15(r13)
942
943 lbz r10,PACAIRQHAPPENED(r13)
944 .if \full_mask == 1
945 ori r10,r10,\paca_irq | PACA_IRQ_HARD_DIS
946 .else
947 ori r10,r10,\paca_irq
948 .endif
949 stb r10,PACAIRQHAPPENED(r13)
950
951 .if \full_mask == 1
952 xori r11,r11,MSR_EE /* clear MSR_EE */
953 mtspr SPRN_SRR1,r11
954 .endif
955
956 mfspr r10,SPRN_SRR0
957 SEARCH_RESTART_TABLE
958 cmpdi r11,0
959 beq 1f
960 mtspr SPRN_SRR0,r11 /* return to restart address */
9611:
962
963 lwz r11,PACA_EXGEN+EX_CR(r13)
964 mtcr r11
965 ld r10,PACA_EXGEN+EX_R10(r13)
966 ld r11,PACA_EXGEN+EX_R11(r13)
967 ld r14,PACA_EXGEN+EX_R14(r13)
968 ld r15,PACA_EXGEN+EX_R15(r13)
969 mfspr r13,SPRN_SPRG_GEN_SCRATCH
970 rfi
971 b .
972.endm
973
974masked_interrupt_book3e_0x500:
975 masked_interrupt_book3e PACA_IRQ_EE 1
976
977masked_interrupt_book3e_0x900:
978 ACK_DEC(r10);
979 masked_interrupt_book3e PACA_IRQ_DEC 0
980
981masked_interrupt_book3e_0x980:
982 ACK_FIT(r10);
983 masked_interrupt_book3e PACA_IRQ_DEC 0
984
985masked_interrupt_book3e_0x280:
986masked_interrupt_book3e_0x2c0:
987 masked_interrupt_book3e PACA_IRQ_DBELL 0
988
989/*
990 * This is called from 0x300 and 0x400 handlers after the prologs with
991 * r14 and r15 containing the fault address and error code, with the
992 * original values stashed away in the PACA
993 */
994storage_fault_common:
995 addi r3,r1,STACK_FRAME_OVERHEAD
996 bl do_page_fault
997 b interrupt_return
998
999/*
1000 * Alignment exception doesn't fit entirely in the 0x100 bytes so it
1001 * continues here.
1002 */
1003alignment_more:
1004 addi r3,r1,STACK_FRAME_OVERHEAD
1005 bl alignment_exception
1006 REST_NVGPRS(r1)
1007 b interrupt_return
1008
1009/*
1010 * Trampolines used when spotting a bad kernel stack pointer in
1011 * the exception entry code.
1012 *
1013 * TODO: move some bits like SRR0 read to trampoline, pass PACA
1014 * index around, etc... to handle crit & mcheck
1015 */
1016BAD_STACK_TRAMPOLINE(0x000)
1017BAD_STACK_TRAMPOLINE(0x100)
1018BAD_STACK_TRAMPOLINE(0x200)
1019BAD_STACK_TRAMPOLINE(0x220)
1020BAD_STACK_TRAMPOLINE(0x260)
1021BAD_STACK_TRAMPOLINE(0x280)
1022BAD_STACK_TRAMPOLINE(0x2a0)
1023BAD_STACK_TRAMPOLINE(0x2c0)
1024BAD_STACK_TRAMPOLINE(0x2e0)
1025BAD_STACK_TRAMPOLINE(0x300)
1026BAD_STACK_TRAMPOLINE(0x310)
1027BAD_STACK_TRAMPOLINE(0x320)
1028BAD_STACK_TRAMPOLINE(0x340)
1029BAD_STACK_TRAMPOLINE(0x400)
1030BAD_STACK_TRAMPOLINE(0x500)
1031BAD_STACK_TRAMPOLINE(0x600)
1032BAD_STACK_TRAMPOLINE(0x700)
1033BAD_STACK_TRAMPOLINE(0x800)
1034BAD_STACK_TRAMPOLINE(0x900)
1035BAD_STACK_TRAMPOLINE(0x980)
1036BAD_STACK_TRAMPOLINE(0x9f0)
1037BAD_STACK_TRAMPOLINE(0xa00)
1038BAD_STACK_TRAMPOLINE(0xb00)
1039BAD_STACK_TRAMPOLINE(0xc00)
1040BAD_STACK_TRAMPOLINE(0xd00)
1041BAD_STACK_TRAMPOLINE(0xd08)
1042BAD_STACK_TRAMPOLINE(0xe00)
1043BAD_STACK_TRAMPOLINE(0xf00)
1044BAD_STACK_TRAMPOLINE(0xf20)
1045
1046 .globl bad_stack_book3e
1047bad_stack_book3e:
1048 /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
1049 mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
1050 ld r1,PACAEMERGSP(r13)
1051 subi r1,r1,64+INT_FRAME_SIZE
1052 std r10,_NIP(r1)
1053 std r11,_MSR(r1)
1054 ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
1055 lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
1056 std r10,GPR1(r1)
1057 std r11,_CCR(r1)
1058 mfspr r10,SPRN_DEAR
1059 mfspr r11,SPRN_ESR
1060 std r10,_DAR(r1)
1061 std r11,_DSISR(r1)
1062 std r0,GPR0(r1); /* save r0 in stackframe */ \
1063 std r2,GPR2(r1); /* save r2 in stackframe */ \
1064 SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
1065 SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
1066 std r9,GPR9(r1); /* save r9 in stackframe */ \
1067 ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
1068 ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
1069 mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
1070 std r3,GPR10(r1); /* save r10 to stackframe */ \
1071 std r4,GPR11(r1); /* save r11 to stackframe */ \
1072 std r12,GPR12(r1); /* save r12 in stackframe */ \
1073 std r5,GPR13(r1); /* save it to stackframe */ \
1074 mflr r10
1075 mfctr r11
1076 mfxer r12
1077 std r10,_LINK(r1)
1078 std r11,_CTR(r1)
1079 std r12,_XER(r1)
1080 SAVE_10GPRS(14,r1)
1081 SAVE_8GPRS(24,r1)
1082 lhz r12,PACA_TRAP_SAVE(r13)
1083 std r12,_TRAP(r1)
1084 addi r11,r1,INT_FRAME_SIZE
1085 std r11,0(r1)
1086 li r12,0
1087 std r12,0(r11)
1088 ld r2,PACATOC(r13)
10891: addi r3,r1,STACK_FRAME_OVERHEAD
1090 bl kernel_bad_stack
1091 b 1b
1092
1093/*
1094 * Setup the initial TLB for a core. This current implementation
1095 * assume that whatever we are running off will not conflict with
1096 * the new mapping at PAGE_OFFSET.
1097 */
1098_GLOBAL(initial_tlb_book3e)
1099
1100 /* Look for the first TLB with IPROT set */
1101 mfspr r4,SPRN_TLB0CFG
1102 andi. r3,r4,TLBnCFG_IPROT
1103 lis r3,MAS0_TLBSEL(0)@h
1104 bne found_iprot
1105
1106 mfspr r4,SPRN_TLB1CFG
1107 andi. r3,r4,TLBnCFG_IPROT
1108 lis r3,MAS0_TLBSEL(1)@h
1109 bne found_iprot
1110
1111 mfspr r4,SPRN_TLB2CFG
1112 andi. r3,r4,TLBnCFG_IPROT
1113 lis r3,MAS0_TLBSEL(2)@h
1114 bne found_iprot
1115
1116 lis r3,MAS0_TLBSEL(3)@h
1117 mfspr r4,SPRN_TLB3CFG
1118 /* fall through */
1119
1120found_iprot:
1121 andi. r5,r4,TLBnCFG_HES
1122 bne have_hes
1123
1124 mflr r8 /* save LR */
1125/* 1. Find the index of the entry we're executing in
1126 *
1127 * r3 = MAS0_TLBSEL (for the iprot array)
1128 * r4 = SPRN_TLBnCFG
1129 */
1130 bl invstr /* Find our address */
1131invstr: mflr r6 /* Make it accessible */
1132 mfmsr r7
1133 rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
1134 mfspr r7,SPRN_PID
1135 slwi r7,r7,16
1136 or r7,r7,r5
1137 mtspr SPRN_MAS6,r7
1138 tlbsx 0,r6 /* search MSR[IS], SPID=PID */
1139
1140 mfspr r3,SPRN_MAS0
1141 rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
1142
1143 mfspr r7,SPRN_MAS1 /* Insure IPROT set */
1144 oris r7,r7,MAS1_IPROT@h
1145 mtspr SPRN_MAS1,r7
1146 tlbwe
1147
1148/* 2. Invalidate all entries except the entry we're executing in
1149 *
1150 * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
1151 * r4 = SPRN_TLBnCFG
1152 * r5 = ESEL of entry we are running in
1153 */
1154 andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
1155 li r6,0 /* Set Entry counter to 0 */
11561: mr r7,r3 /* Set MAS0(TLBSEL) */
1157 rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
1158 mtspr SPRN_MAS0,r7
1159 tlbre
1160 mfspr r7,SPRN_MAS1
1161 rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
1162 cmpw r5,r6
1163 beq skpinv /* Dont update the current execution TLB */
1164 mtspr SPRN_MAS1,r7
1165 tlbwe
1166 isync
1167skpinv: addi r6,r6,1 /* Increment */
1168 cmpw r6,r4 /* Are we done? */
1169 bne 1b /* If not, repeat */
1170
1171 /* Invalidate all TLBs */
1172 PPC_TLBILX_ALL(0,R0)
1173 sync
1174 isync
1175
1176/* 3. Setup a temp mapping and jump to it
1177 *
1178 * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
1179 * r5 = ESEL of entry we are running in
1180 */
1181 andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
1182 addi r7,r7,0x1
1183 mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
1184 mtspr SPRN_MAS0,r4
1185 tlbre
1186
1187 rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
1188 mtspr SPRN_MAS0,r4
1189
1190 mfspr r7,SPRN_MAS1
1191 xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
1192 mtspr SPRN_MAS1,r6
1193
1194 tlbwe
1195
1196 mfmsr r6
1197 xori r6,r6,MSR_IS
1198 mtspr SPRN_SRR1,r6
1199 bl 1f /* Find our address */
12001: mflr r6
1201 addi r6,r6,(2f - 1b)
1202 mtspr SPRN_SRR0,r6
1203 rfi
12042:
1205
1206/* 4. Clear out PIDs & Search info
1207 *
1208 * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
1209 * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
1210 * r5 = MAS3
1211 */
1212 li r6,0
1213 mtspr SPRN_MAS6,r6
1214 mtspr SPRN_PID,r6
1215
1216/* 5. Invalidate mapping we started in
1217 *
1218 * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
1219 * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
1220 * r5 = MAS3
1221 */
1222 mtspr SPRN_MAS0,r3
1223 tlbre
1224 mfspr r6,SPRN_MAS1
1225 rlwinm r6,r6,0,2,31 /* clear IPROT and VALID */
1226 mtspr SPRN_MAS1,r6
1227 tlbwe
1228 sync
1229 isync
1230
1231/* 6. Setup KERNELBASE mapping in TLB[0]
1232 *
1233 * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
1234 * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
1235 * r5 = MAS3
1236 */
1237 rlwinm r3,r3,0,16,3 /* clear ESEL */
1238 mtspr SPRN_MAS0,r3
1239 lis r6,(MAS1_VALID|MAS1_IPROT)@h
1240 ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
1241 mtspr SPRN_MAS1,r6
1242
1243 LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | MAS2_M_IF_NEEDED)
1244 mtspr SPRN_MAS2,r6
1245
1246 rlwinm r5,r5,0,0,25
1247 ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
1248 mtspr SPRN_MAS3,r5
1249 li r5,-1
1250 rlwinm r5,r5,0,0,25
1251
1252 tlbwe
1253
1254/* 7. Jump to KERNELBASE mapping
1255 *
1256 * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
1257 */
1258 /* Now we branch the new virtual address mapped by this entry */
1259 bl 1f /* Find our address */
12601: mflr r6
1261 addi r6,r6,(2f - 1b)
1262 tovirt(r6,r6)
1263 lis r7,MSR_KERNEL@h
1264 ori r7,r7,MSR_KERNEL@l
1265 mtspr SPRN_SRR0,r6
1266 mtspr SPRN_SRR1,r7
1267 rfi /* start execution out of TLB1[0] entry */
12682:
1269
1270/* 8. Clear out the temp mapping
1271 *
1272 * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
1273 */
1274 mtspr SPRN_MAS0,r4
1275 tlbre
1276 mfspr r5,SPRN_MAS1
1277 rlwinm r5,r5,0,2,31 /* clear IPROT and VALID */
1278 mtspr SPRN_MAS1,r5
1279 tlbwe
1280 sync
1281 isync
1282
1283 /* We translate LR and return */
1284 tovirt(r8,r8)
1285 mtlr r8
1286 blr
1287
1288have_hes:
1289 /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
1290 * kernel linear mapping. We also set MAS8 once for all here though
1291 * that will have to be made dependent on whether we are running under
1292 * a hypervisor I suppose.
1293 */
1294
1295 /* BEWARE, MAGIC
1296 * This code is called as an ordinary function on the boot CPU. But to
1297 * avoid duplication, this code is also used in SCOM bringup of
1298 * secondary CPUs. We read the code between the initial_tlb_code_start
1299 * and initial_tlb_code_end labels one instruction at a time and RAM it
1300 * into the new core via SCOM. That doesn't process branches, so there
1301 * must be none between those two labels. It also means if this code
1302 * ever takes any parameters, the SCOM code must also be updated to
1303 * provide them.
1304 */
1305 .globl a2_tlbinit_code_start
1306a2_tlbinit_code_start:
1307
1308 ori r11,r3,MAS0_WQ_ALLWAYS
1309 oris r11,r11,MAS0_ESEL(3)@h /* Use way 3: workaround A2 erratum 376 */
1310 mtspr SPRN_MAS0,r11
1311 lis r3,(MAS1_VALID | MAS1_IPROT)@h
1312 ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
1313 mtspr SPRN_MAS1,r3
1314 LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
1315 mtspr SPRN_MAS2,r3
1316 li r3,MAS3_SR | MAS3_SW | MAS3_SX
1317 mtspr SPRN_MAS7_MAS3,r3
1318 li r3,0
1319 mtspr SPRN_MAS8,r3
1320
1321 /* Write the TLB entry */
1322 tlbwe
1323
1324 .globl a2_tlbinit_after_linear_map
1325a2_tlbinit_after_linear_map:
1326
1327 /* Now we branch the new virtual address mapped by this entry */
1328#ifdef CONFIG_RELOCATABLE
1329 ld r5,PACATOC(r13)
1330 ld r3,1f@got(r5)
1331#else
1332 LOAD_REG_IMMEDIATE_SYM(r3, r5, 1f)
1333#endif
1334 mtctr r3
1335 bctr
1336
13371: /* We are now running at PAGE_OFFSET, clean the TLB of everything
1338 * else (including IPROTed things left by firmware)
1339 * r4 = TLBnCFG
1340 * r3 = current address (more or less)
1341 */
1342
1343 li r5,0
1344 mtspr SPRN_MAS6,r5
1345 tlbsx 0,r3
1346
1347 rlwinm r9,r4,0,TLBnCFG_N_ENTRY
1348 rlwinm r10,r4,8,0xff
1349 addi r10,r10,-1 /* Get inner loop mask */
1350
1351 li r3,1
1352
1353 mfspr r5,SPRN_MAS1
1354 rlwinm r5,r5,0,(~(MAS1_VALID|MAS1_IPROT))
1355
1356 mfspr r6,SPRN_MAS2
1357 rldicr r6,r6,0,51 /* Extract EPN */
1358
1359 mfspr r7,SPRN_MAS0
1360 rlwinm r7,r7,0,0xffff0fff /* Clear HES and WQ */
1361
1362 rlwinm r8,r7,16,0xfff /* Extract ESEL */
1363
13642: add r4,r3,r8
1365 and r4,r4,r10
1366
1367 rlwimi r7,r4,16,MAS0_ESEL_MASK
1368
1369 mtspr SPRN_MAS0,r7
1370 mtspr SPRN_MAS1,r5
1371 mtspr SPRN_MAS2,r6
1372 tlbwe
1373
1374 addi r3,r3,1
1375 and. r4,r3,r10
1376
1377 bne 3f
1378 addis r6,r6,(1<<30)@h
13793:
1380 cmpw r3,r9
1381 blt 2b
1382
1383 .globl a2_tlbinit_after_iprot_flush
1384a2_tlbinit_after_iprot_flush:
1385
1386 PPC_TLBILX(0,0,R0)
1387 sync
1388 isync
1389
1390 .globl a2_tlbinit_code_end
1391a2_tlbinit_code_end:
1392
1393 /* We translate LR and return */
1394 mflr r3
1395 tovirt(r3,r3)
1396 mtlr r3
1397 blr
1398
1399/*
1400 * Main entry (boot CPU, thread 0)
1401 *
1402 * We enter here from head_64.S, possibly after the prom_init trampoline
1403 * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
1404 * mode. Anything else is as it was left by the bootloader
1405 *
1406 * Initial requirements of this port:
1407 *
1408 * - Kernel loaded at 0 physical
1409 * - A good lump of memory mapped 0:0 by UTLB entry 0
1410 * - MSR:IS & MSR:DS set to 0
1411 *
1412 * Note that some of the above requirements will be relaxed in the future
1413 * as the kernel becomes smarter at dealing with different initial conditions
1414 * but for now you have to be careful
1415 */
1416_GLOBAL(start_initialization_book3e)
1417 mflr r28
1418
1419 /* First, we need to setup some initial TLBs to map the kernel
1420 * text, data and bss at PAGE_OFFSET. We don't have a real mode
1421 * and always use AS 0, so we just set it up to match our link
1422 * address and never use 0 based addresses.
1423 */
1424 bl initial_tlb_book3e
1425
1426 /* Init global core bits */
1427 bl init_core_book3e
1428
1429 /* Init per-thread bits */
1430 bl init_thread_book3e
1431
1432 /* Return to common init code */
1433 tovirt(r28,r28)
1434 mtlr r28
1435 blr
1436
1437
1438/*
1439 * Secondary core/processor entry
1440 *
1441 * This is entered for thread 0 of a secondary core, all other threads
1442 * are expected to be stopped. It's similar to start_initialization_book3e
1443 * except that it's generally entered from the holding loop in head_64.S
1444 * after CPUs have been gathered by Open Firmware.
1445 *
1446 * We assume we are in 32 bits mode running with whatever TLB entry was
1447 * set for us by the firmware or POR engine.
1448 */
1449_GLOBAL(book3e_secondary_core_init_tlb_set)
1450 li r4,1
1451 b generic_secondary_smp_init
1452
1453_GLOBAL(book3e_secondary_core_init)
1454 mflr r28
1455
1456 /* Do we need to setup initial TLB entry ? */
1457 cmplwi r4,0
1458 bne 2f
1459
1460 /* Setup TLB for this core */
1461 bl initial_tlb_book3e
1462
1463 /* We can return from the above running at a different
1464 * address, so recalculate r2 (TOC)
1465 */
1466 bl relative_toc
1467
1468 /* Init global core bits */
14692: bl init_core_book3e
1470
1471 /* Init per-thread bits */
14723: bl init_thread_book3e
1473
1474 /* Return to common init code at proper virtual address.
1475 *
1476 * Due to various previous assumptions, we know we entered this
1477 * function at either the final PAGE_OFFSET mapping or using a
1478 * 1:1 mapping at 0, so we don't bother doing a complicated check
1479 * here, we just ensure the return address has the right top bits.
1480 *
1481 * Note that if we ever want to be smarter about where we can be
1482 * started from, we have to be careful that by the time we reach
1483 * the code below we may already be running at a different location
1484 * than the one we were called from since initial_tlb_book3e can
1485 * have moved us already.
1486 */
1487 cmpdi cr0,r28,0
1488 blt 1f
1489 lis r3,PAGE_OFFSET@highest
1490 sldi r3,r3,32
1491 or r28,r28,r3
14921: mtlr r28
1493 blr
1494
1495_GLOBAL(book3e_secondary_thread_init)
1496 mflr r28
1497 b 3b
1498
1499 .globl init_core_book3e
1500init_core_book3e:
1501 /* Establish the interrupt vector base */
1502 tovirt(r2,r2)
1503 LOAD_REG_ADDR(r3, interrupt_base_book3e)
1504 mtspr SPRN_IVPR,r3
1505 sync
1506 blr
1507
1508init_thread_book3e:
1509 lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
1510 mtspr SPRN_EPCR,r3
1511
1512 /* Make sure interrupts are off */
1513 wrteei 0
1514
1515 /* disable all timers and clear out status */
1516 li r3,0
1517 mtspr SPRN_TCR,r3
1518 mfspr r3,SPRN_TSR
1519 mtspr SPRN_TSR,r3
1520
1521 blr
1522
1523_GLOBAL(__setup_base_ivors)
1524 SET_IVOR(0, 0x020) /* Critical Input */
1525 SET_IVOR(1, 0x000) /* Machine Check */
1526 SET_IVOR(2, 0x060) /* Data Storage */
1527 SET_IVOR(3, 0x080) /* Instruction Storage */
1528 SET_IVOR(4, 0x0a0) /* External Input */
1529 SET_IVOR(5, 0x0c0) /* Alignment */
1530 SET_IVOR(6, 0x0e0) /* Program */
1531 SET_IVOR(7, 0x100) /* FP Unavailable */
1532 SET_IVOR(8, 0x120) /* System Call */
1533 SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
1534 SET_IVOR(10, 0x160) /* Decrementer */
1535 SET_IVOR(11, 0x180) /* Fixed Interval Timer */
1536 SET_IVOR(12, 0x1a0) /* Watchdog Timer */
1537 SET_IVOR(13, 0x1c0) /* Data TLB Error */
1538 SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
1539 SET_IVOR(15, 0x040) /* Debug */
1540
1541 sync
1542
1543 blr
1544
1545_GLOBAL(setup_altivec_ivors)
1546 SET_IVOR(32, 0x200) /* AltiVec Unavailable */
1547 SET_IVOR(33, 0x220) /* AltiVec Assist */
1548 blr
1549
1550_GLOBAL(setup_perfmon_ivor)
1551 SET_IVOR(35, 0x260) /* Performance Monitor */
1552 blr
1553
1554_GLOBAL(setup_doorbell_ivors)
1555 SET_IVOR(36, 0x280) /* Processor Doorbell */
1556 SET_IVOR(37, 0x2a0) /* Processor Doorbell Crit */
1557 blr
1558
1559_GLOBAL(setup_ehv_ivors)
1560 SET_IVOR(40, 0x300) /* Embedded Hypervisor System Call */
1561 SET_IVOR(41, 0x320) /* Embedded Hypervisor Privilege */
1562 SET_IVOR(38, 0x2c0) /* Guest Processor Doorbell */
1563 SET_IVOR(39, 0x2e0) /* Guest Processor Doorbell Crit/MC */
1564 blr
1565
1566_GLOBAL(setup_lrat_ivor)
1567 SET_IVOR(42, 0x340) /* LRAT Error */
1568 blr
1/*
2 * Boot code and exception vectors for Book3E processors
3 *
4 * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#include <linux/threads.h>
13#include <asm/reg.h>
14#include <asm/page.h>
15#include <asm/ppc_asm.h>
16#include <asm/asm-offsets.h>
17#include <asm/cputable.h>
18#include <asm/setup.h>
19#include <asm/thread_info.h>
20#include <asm/reg_a2.h>
21#include <asm/exception-64e.h>
22#include <asm/bug.h>
23#include <asm/irqflags.h>
24#include <asm/ptrace.h>
25#include <asm/ppc-opcode.h>
26#include <asm/mmu.h>
27#include <asm/hw_irq.h>
28
29/* XXX This will ultimately add space for a special exception save
30 * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
31 * when taking special interrupts. For now we don't support that,
32 * special interrupts from within a non-standard level will probably
33 * blow you up
34 */
35#define SPECIAL_EXC_FRAME_SIZE INT_FRAME_SIZE
36
37/* Exception prolog code for all exceptions */
38#define EXCEPTION_PROLOG(n, type, addition) \
39 mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
40 mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
41 std r10,PACA_EX##type+EX_R10(r13); \
42 std r11,PACA_EX##type+EX_R11(r13); \
43 mfcr r10; /* save CR */ \
44 addition; /* additional code for that exc. */ \
45 std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
46 stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
47 mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
48 type##_SET_KSTACK; /* get special stack if necessary */\
49 andi. r10,r11,MSR_PR; /* save stack pointer */ \
50 beq 1f; /* branch around if supervisor */ \
51 ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
521: cmpdi cr1,r1,0; /* check if SP makes sense */ \
53 bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
54 mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
55
56/* Exception type-specific macros */
57#define GEN_SET_KSTACK \
58 subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
59#define SPRN_GEN_SRR0 SPRN_SRR0
60#define SPRN_GEN_SRR1 SPRN_SRR1
61
62#define CRIT_SET_KSTACK \
63 ld r1,PACA_CRIT_STACK(r13); \
64 subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
65#define SPRN_CRIT_SRR0 SPRN_CSRR0
66#define SPRN_CRIT_SRR1 SPRN_CSRR1
67
68#define DBG_SET_KSTACK \
69 ld r1,PACA_DBG_STACK(r13); \
70 subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
71#define SPRN_DBG_SRR0 SPRN_DSRR0
72#define SPRN_DBG_SRR1 SPRN_DSRR1
73
74#define MC_SET_KSTACK \
75 ld r1,PACA_MC_STACK(r13); \
76 subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
77#define SPRN_MC_SRR0 SPRN_MCSRR0
78#define SPRN_MC_SRR1 SPRN_MCSRR1
79
80#define NORMAL_EXCEPTION_PROLOG(n, addition) \
81 EXCEPTION_PROLOG(n, GEN, addition##_GEN(n))
82
83#define CRIT_EXCEPTION_PROLOG(n, addition) \
84 EXCEPTION_PROLOG(n, CRIT, addition##_CRIT(n))
85
86#define DBG_EXCEPTION_PROLOG(n, addition) \
87 EXCEPTION_PROLOG(n, DBG, addition##_DBG(n))
88
89#define MC_EXCEPTION_PROLOG(n, addition) \
90 EXCEPTION_PROLOG(n, MC, addition##_MC(n))
91
92
93/* Variants of the "addition" argument for the prolog
94 */
95#define PROLOG_ADDITION_NONE_GEN(n)
96#define PROLOG_ADDITION_NONE_CRIT(n)
97#define PROLOG_ADDITION_NONE_DBG(n)
98#define PROLOG_ADDITION_NONE_MC(n)
99
100#define PROLOG_ADDITION_MASKABLE_GEN(n) \
101 lbz r11,PACASOFTIRQEN(r13); /* are irqs soft-disabled ? */ \
102 cmpwi cr0,r11,0; /* yes -> go out of line */ \
103 beq masked_interrupt_book3e_##n
104
105#define PROLOG_ADDITION_2REGS_GEN(n) \
106 std r14,PACA_EXGEN+EX_R14(r13); \
107 std r15,PACA_EXGEN+EX_R15(r13)
108
109#define PROLOG_ADDITION_1REG_GEN(n) \
110 std r14,PACA_EXGEN+EX_R14(r13);
111
112#define PROLOG_ADDITION_2REGS_CRIT(n) \
113 std r14,PACA_EXCRIT+EX_R14(r13); \
114 std r15,PACA_EXCRIT+EX_R15(r13)
115
116#define PROLOG_ADDITION_2REGS_DBG(n) \
117 std r14,PACA_EXDBG+EX_R14(r13); \
118 std r15,PACA_EXDBG+EX_R15(r13)
119
120#define PROLOG_ADDITION_2REGS_MC(n) \
121 std r14,PACA_EXMC+EX_R14(r13); \
122 std r15,PACA_EXMC+EX_R15(r13)
123
124
125/* Core exception code for all exceptions except TLB misses.
126 * XXX: Needs to make SPRN_SPRG_GEN depend on exception type
127 */
128#define EXCEPTION_COMMON(n, excf, ints) \
129exc_##n##_common: \
130 std r0,GPR0(r1); /* save r0 in stackframe */ \
131 std r2,GPR2(r1); /* save r2 in stackframe */ \
132 SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
133 SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
134 std r9,GPR9(r1); /* save r9 in stackframe */ \
135 std r10,_NIP(r1); /* save SRR0 to stackframe */ \
136 std r11,_MSR(r1); /* save SRR1 to stackframe */ \
137 ACCOUNT_CPU_USER_ENTRY(r10,r11);/* accounting (uses cr0+eq) */ \
138 ld r3,excf+EX_R10(r13); /* get back r10 */ \
139 ld r4,excf+EX_R11(r13); /* get back r11 */ \
140 mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 */ \
141 std r12,GPR12(r1); /* save r12 in stackframe */ \
142 ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
143 mflr r6; /* save LR in stackframe */ \
144 mfctr r7; /* save CTR in stackframe */ \
145 mfspr r8,SPRN_XER; /* save XER in stackframe */ \
146 ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
147 lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
148 lbz r11,PACASOFTIRQEN(r13); /* get current IRQ softe */ \
149 ld r12,exception_marker@toc(r2); \
150 li r0,0; \
151 std r3,GPR10(r1); /* save r10 to stackframe */ \
152 std r4,GPR11(r1); /* save r11 to stackframe */ \
153 std r5,GPR13(r1); /* save it to stackframe */ \
154 std r6,_LINK(r1); \
155 std r7,_CTR(r1); \
156 std r8,_XER(r1); \
157 li r3,(n)+1; /* indicate partial regs in trap */ \
158 std r9,0(r1); /* store stack frame back link */ \
159 std r10,_CCR(r1); /* store orig CR in stackframe */ \
160 std r9,GPR1(r1); /* store stack frame back link */ \
161 std r11,SOFTE(r1); /* and save it to stackframe */ \
162 std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
163 std r3,_TRAP(r1); /* set trap number */ \
164 std r0,RESULT(r1); /* clear regs->result */ \
165 ints;
166
167/* Variants for the "ints" argument. This one does nothing when we want
168 * to keep interrupts in their original state
169 */
170#define INTS_KEEP
171
172/* This second version is meant for exceptions that don't immediately
173 * hard-enable. We set a bit in paca->irq_happened to ensure that
174 * a subsequent call to arch_local_irq_restore() will properly
175 * hard-enable and avoid the fast-path
176 */
177#define INTS_DISABLE SOFT_DISABLE_INTS(r3,r4)
178
179/* This is called by exceptions that used INTS_KEEP (that did not touch
180 * irq indicators in the PACA). This will restore MSR:EE to it's previous
181 * value
182 *
183 * XXX In the long run, we may want to open-code it in order to separate the
184 * load from the wrtee, thus limiting the latency caused by the dependency
185 * but at this point, I'll favor code clarity until we have a near to final
186 * implementation
187 */
188#define INTS_RESTORE_HARD \
189 ld r11,_MSR(r1); \
190 wrtee r11;
191
192/* XXX FIXME: Restore r14/r15 when necessary */
193#define BAD_STACK_TRAMPOLINE(n) \
194exc_##n##_bad_stack: \
195 li r1,(n); /* get exception number */ \
196 sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
197 b bad_stack_book3e; /* bad stack error */
198
199/* WARNING: If you change the layout of this stub, make sure you chcek
200 * the debug exception handler which handles single stepping
201 * into exceptions from userspace, and the MM code in
202 * arch/powerpc/mm/tlb_nohash.c which patches the branch here
203 * and would need to be updated if that branch is moved
204 */
205#define EXCEPTION_STUB(loc, label) \
206 . = interrupt_base_book3e + loc; \
207 nop; /* To make debug interrupts happy */ \
208 b exc_##label##_book3e;
209
210#define ACK_NONE(r)
211#define ACK_DEC(r) \
212 lis r,TSR_DIS@h; \
213 mtspr SPRN_TSR,r
214#define ACK_FIT(r) \
215 lis r,TSR_FIS@h; \
216 mtspr SPRN_TSR,r
217
218/* Used by asynchronous interrupt that may happen in the idle loop.
219 *
220 * This check if the thread was in the idle loop, and if yes, returns
221 * to the caller rather than the PC. This is to avoid a race if
222 * interrupts happen before the wait instruction.
223 */
224#define CHECK_NAPPING() \
225 clrrdi r11,r1,THREAD_SHIFT; \
226 ld r10,TI_LOCAL_FLAGS(r11); \
227 andi. r9,r10,_TLF_NAPPING; \
228 beq+ 1f; \
229 ld r8,_LINK(r1); \
230 rlwinm r7,r10,0,~_TLF_NAPPING; \
231 std r8,_NIP(r1); \
232 std r7,TI_LOCAL_FLAGS(r11); \
2331:
234
235
236#define MASKABLE_EXCEPTION(trapnum, label, hdlr, ack) \
237 START_EXCEPTION(label); \
238 NORMAL_EXCEPTION_PROLOG(trapnum, PROLOG_ADDITION_MASKABLE) \
239 EXCEPTION_COMMON(trapnum, PACA_EXGEN, INTS_DISABLE) \
240 ack(r8); \
241 CHECK_NAPPING(); \
242 addi r3,r1,STACK_FRAME_OVERHEAD; \
243 bl hdlr; \
244 b .ret_from_except_lite;
245
246/* This value is used to mark exception frames on the stack. */
247 .section ".toc","aw"
248exception_marker:
249 .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
250
251
252/*
253 * And here we have the exception vectors !
254 */
255
256 .text
257 .balign 0x1000
258 .globl interrupt_base_book3e
259interrupt_base_book3e: /* fake trap */
260 EXCEPTION_STUB(0x000, machine_check) /* 0x0200 */
261 EXCEPTION_STUB(0x020, critical_input) /* 0x0580 */
262 EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
263 EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
264 EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
265 EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
266 EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
267 EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
268 EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
269 EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
270 EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
271 EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
272 EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
273 EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
274 EXCEPTION_STUB(0x1c0, data_tlb_miss)
275 EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
276 EXCEPTION_STUB(0x260, perfmon)
277 EXCEPTION_STUB(0x280, doorbell)
278 EXCEPTION_STUB(0x2a0, doorbell_crit)
279 EXCEPTION_STUB(0x2c0, guest_doorbell)
280 EXCEPTION_STUB(0x2e0, guest_doorbell_crit)
281 EXCEPTION_STUB(0x300, hypercall)
282 EXCEPTION_STUB(0x320, ehpriv)
283
284 .globl interrupt_end_book3e
285interrupt_end_book3e:
286
287/* Critical Input Interrupt */
288 START_EXCEPTION(critical_input);
289 CRIT_EXCEPTION_PROLOG(0x100, PROLOG_ADDITION_NONE)
290// EXCEPTION_COMMON(0x100, PACA_EXCRIT, INTS_DISABLE)
291// bl special_reg_save_crit
292// CHECK_NAPPING();
293// addi r3,r1,STACK_FRAME_OVERHEAD
294// bl .critical_exception
295// b ret_from_crit_except
296 b .
297
298/* Machine Check Interrupt */
299 START_EXCEPTION(machine_check);
300 CRIT_EXCEPTION_PROLOG(0x200, PROLOG_ADDITION_NONE)
301// EXCEPTION_COMMON(0x200, PACA_EXMC, INTS_DISABLE)
302// bl special_reg_save_mc
303// addi r3,r1,STACK_FRAME_OVERHEAD
304// CHECK_NAPPING();
305// bl .machine_check_exception
306// b ret_from_mc_except
307 b .
308
309/* Data Storage Interrupt */
310 START_EXCEPTION(data_storage)
311 NORMAL_EXCEPTION_PROLOG(0x300, PROLOG_ADDITION_2REGS)
312 mfspr r14,SPRN_DEAR
313 mfspr r15,SPRN_ESR
314 EXCEPTION_COMMON(0x300, PACA_EXGEN, INTS_DISABLE)
315 b storage_fault_common
316
317/* Instruction Storage Interrupt */
318 START_EXCEPTION(instruction_storage);
319 NORMAL_EXCEPTION_PROLOG(0x400, PROLOG_ADDITION_2REGS)
320 li r15,0
321 mr r14,r10
322 EXCEPTION_COMMON(0x400, PACA_EXGEN, INTS_DISABLE)
323 b storage_fault_common
324
325/* External Input Interrupt */
326 MASKABLE_EXCEPTION(0x500, external_input, .do_IRQ, ACK_NONE)
327
328/* Alignment */
329 START_EXCEPTION(alignment);
330 NORMAL_EXCEPTION_PROLOG(0x600, PROLOG_ADDITION_2REGS)
331 mfspr r14,SPRN_DEAR
332 mfspr r15,SPRN_ESR
333 EXCEPTION_COMMON(0x600, PACA_EXGEN, INTS_KEEP)
334 b alignment_more /* no room, go out of line */
335
336/* Program Interrupt */
337 START_EXCEPTION(program);
338 NORMAL_EXCEPTION_PROLOG(0x700, PROLOG_ADDITION_1REG)
339 mfspr r14,SPRN_ESR
340 EXCEPTION_COMMON(0x700, PACA_EXGEN, INTS_DISABLE)
341 std r14,_DSISR(r1)
342 addi r3,r1,STACK_FRAME_OVERHEAD
343 ld r14,PACA_EXGEN+EX_R14(r13)
344 bl .save_nvgprs
345 bl .program_check_exception
346 b .ret_from_except
347
348/* Floating Point Unavailable Interrupt */
349 START_EXCEPTION(fp_unavailable);
350 NORMAL_EXCEPTION_PROLOG(0x800, PROLOG_ADDITION_NONE)
351 /* we can probably do a shorter exception entry for that one... */
352 EXCEPTION_COMMON(0x800, PACA_EXGEN, INTS_KEEP)
353 ld r12,_MSR(r1)
354 andi. r0,r12,MSR_PR;
355 beq- 1f
356 bl .load_up_fpu
357 b fast_exception_return
3581: INTS_DISABLE
359 bl .save_nvgprs
360 addi r3,r1,STACK_FRAME_OVERHEAD
361 bl .kernel_fp_unavailable_exception
362 b .ret_from_except
363
364/* Decrementer Interrupt */
365 MASKABLE_EXCEPTION(0x900, decrementer, .timer_interrupt, ACK_DEC)
366
367/* Fixed Interval Timer Interrupt */
368 MASKABLE_EXCEPTION(0x980, fixed_interval, .unknown_exception, ACK_FIT)
369
370/* Watchdog Timer Interrupt */
371 START_EXCEPTION(watchdog);
372 CRIT_EXCEPTION_PROLOG(0x9f0, PROLOG_ADDITION_NONE)
373// EXCEPTION_COMMON(0x9f0, PACA_EXCRIT, INTS_DISABLE)
374// bl special_reg_save_crit
375// CHECK_NAPPING();
376// addi r3,r1,STACK_FRAME_OVERHEAD
377// bl .unknown_exception
378// b ret_from_crit_except
379 b .
380
381/* System Call Interrupt */
382 START_EXCEPTION(system_call)
383 mr r9,r13 /* keep a copy of userland r13 */
384 mfspr r11,SPRN_SRR0 /* get return address */
385 mfspr r12,SPRN_SRR1 /* get previous MSR */
386 mfspr r13,SPRN_SPRG_PACA /* get our PACA */
387 b system_call_common
388
389/* Auxiliary Processor Unavailable Interrupt */
390 START_EXCEPTION(ap_unavailable);
391 NORMAL_EXCEPTION_PROLOG(0xf20, PROLOG_ADDITION_NONE)
392 EXCEPTION_COMMON(0xf20, PACA_EXGEN, INTS_DISABLE)
393 bl .save_nvgprs
394 addi r3,r1,STACK_FRAME_OVERHEAD
395 bl .unknown_exception
396 b .ret_from_except
397
398/* Debug exception as a critical interrupt*/
399 START_EXCEPTION(debug_crit);
400 CRIT_EXCEPTION_PROLOG(0xd00, PROLOG_ADDITION_2REGS)
401
402 /*
403 * If there is a single step or branch-taken exception in an
404 * exception entry sequence, it was probably meant to apply to
405 * the code where the exception occurred (since exception entry
406 * doesn't turn off DE automatically). We simulate the effect
407 * of turning off DE on entry to an exception handler by turning
408 * off DE in the CSRR1 value and clearing the debug status.
409 */
410
411 mfspr r14,SPRN_DBSR /* check single-step/branch taken */
412 andis. r15,r14,DBSR_IC@h
413 beq+ 1f
414
415 LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
416 LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
417 cmpld cr0,r10,r14
418 cmpld cr1,r10,r15
419 blt+ cr0,1f
420 bge+ cr1,1f
421
422 /* here it looks like we got an inappropriate debug exception. */
423 lis r14,DBSR_IC@h /* clear the IC event */
424 rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
425 mtspr SPRN_DBSR,r14
426 mtspr SPRN_CSRR1,r11
427 lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
428 ld r1,PACA_EXCRIT+EX_R1(r13)
429 ld r14,PACA_EXCRIT+EX_R14(r13)
430 ld r15,PACA_EXCRIT+EX_R15(r13)
431 mtcr r10
432 ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
433 ld r11,PACA_EXCRIT+EX_R11(r13)
434 mfspr r13,SPRN_SPRG_CRIT_SCRATCH
435 rfci
436
437 /* Normal debug exception */
438 /* XXX We only handle coming from userspace for now since we can't
439 * quite save properly an interrupted kernel state yet
440 */
4411: andi. r14,r11,MSR_PR; /* check for userspace again */
442 beq kernel_dbg_exc; /* if from kernel mode */
443
444 /* Now we mash up things to make it look like we are coming on a
445 * normal exception
446 */
447 mfspr r15,SPRN_SPRG_CRIT_SCRATCH
448 mtspr SPRN_SPRG_GEN_SCRATCH,r15
449 mfspr r14,SPRN_DBSR
450 EXCEPTION_COMMON(0xd00, PACA_EXCRIT, INTS_DISABLE)
451 std r14,_DSISR(r1)
452 addi r3,r1,STACK_FRAME_OVERHEAD
453 mr r4,r14
454 ld r14,PACA_EXCRIT+EX_R14(r13)
455 ld r15,PACA_EXCRIT+EX_R15(r13)
456 bl .save_nvgprs
457 bl .DebugException
458 b .ret_from_except
459
460kernel_dbg_exc:
461 b . /* NYI */
462
463/* Debug exception as a debug interrupt*/
464 START_EXCEPTION(debug_debug);
465 DBG_EXCEPTION_PROLOG(0xd08, PROLOG_ADDITION_2REGS)
466
467 /*
468 * If there is a single step or branch-taken exception in an
469 * exception entry sequence, it was probably meant to apply to
470 * the code where the exception occurred (since exception entry
471 * doesn't turn off DE automatically). We simulate the effect
472 * of turning off DE on entry to an exception handler by turning
473 * off DE in the DSRR1 value and clearing the debug status.
474 */
475
476 mfspr r14,SPRN_DBSR /* check single-step/branch taken */
477 andis. r15,r14,DBSR_IC@h
478 beq+ 1f
479
480 LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
481 LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
482 cmpld cr0,r10,r14
483 cmpld cr1,r10,r15
484 blt+ cr0,1f
485 bge+ cr1,1f
486
487 /* here it looks like we got an inappropriate debug exception. */
488 lis r14,DBSR_IC@h /* clear the IC event */
489 rlwinm r11,r11,0,~MSR_DE /* clear DE in the DSRR1 value */
490 mtspr SPRN_DBSR,r14
491 mtspr SPRN_DSRR1,r11
492 lwz r10,PACA_EXDBG+EX_CR(r13) /* restore registers */
493 ld r1,PACA_EXDBG+EX_R1(r13)
494 ld r14,PACA_EXDBG+EX_R14(r13)
495 ld r15,PACA_EXDBG+EX_R15(r13)
496 mtcr r10
497 ld r10,PACA_EXDBG+EX_R10(r13) /* restore registers */
498 ld r11,PACA_EXDBG+EX_R11(r13)
499 mfspr r13,SPRN_SPRG_DBG_SCRATCH
500 rfdi
501
502 /* Normal debug exception */
503 /* XXX We only handle coming from userspace for now since we can't
504 * quite save properly an interrupted kernel state yet
505 */
5061: andi. r14,r11,MSR_PR; /* check for userspace again */
507 beq kernel_dbg_exc; /* if from kernel mode */
508
509 /* Now we mash up things to make it look like we are coming on a
510 * normal exception
511 */
512 mfspr r15,SPRN_SPRG_DBG_SCRATCH
513 mtspr SPRN_SPRG_GEN_SCRATCH,r15
514 mfspr r14,SPRN_DBSR
515 EXCEPTION_COMMON(0xd08, PACA_EXDBG, INTS_DISABLE)
516 std r14,_DSISR(r1)
517 addi r3,r1,STACK_FRAME_OVERHEAD
518 mr r4,r14
519 ld r14,PACA_EXDBG+EX_R14(r13)
520 ld r15,PACA_EXDBG+EX_R15(r13)
521 bl .save_nvgprs
522 bl .DebugException
523 b .ret_from_except
524
525 START_EXCEPTION(perfmon);
526 NORMAL_EXCEPTION_PROLOG(0x260, PROLOG_ADDITION_NONE)
527 EXCEPTION_COMMON(0x260, PACA_EXGEN, INTS_DISABLE)
528 addi r3,r1,STACK_FRAME_OVERHEAD
529 bl .performance_monitor_exception
530 b .ret_from_except_lite
531
532/* Doorbell interrupt */
533 MASKABLE_EXCEPTION(0x280, doorbell, .doorbell_exception, ACK_NONE)
534
535/* Doorbell critical Interrupt */
536 START_EXCEPTION(doorbell_crit);
537 CRIT_EXCEPTION_PROLOG(0x2a0, PROLOG_ADDITION_NONE)
538// EXCEPTION_COMMON(0x2a0, PACA_EXCRIT, INTS_DISABLE)
539// bl special_reg_save_crit
540// CHECK_NAPPING();
541// addi r3,r1,STACK_FRAME_OVERHEAD
542// bl .doorbell_critical_exception
543// b ret_from_crit_except
544 b .
545
546/* Guest Doorbell */
547 MASKABLE_EXCEPTION(0x2c0, guest_doorbell, .unknown_exception, ACK_NONE)
548
549/* Guest Doorbell critical Interrupt */
550 START_EXCEPTION(guest_doorbell_crit);
551 CRIT_EXCEPTION_PROLOG(0x2e0, PROLOG_ADDITION_NONE)
552// EXCEPTION_COMMON(0x2e0, PACA_EXCRIT, INTS_DISABLE)
553// bl special_reg_save_crit
554// CHECK_NAPPING();
555// addi r3,r1,STACK_FRAME_OVERHEAD
556// bl .guest_doorbell_critical_exception
557// b ret_from_crit_except
558 b .
559
560/* Hypervisor call */
561 START_EXCEPTION(hypercall);
562 NORMAL_EXCEPTION_PROLOG(0x310, PROLOG_ADDITION_NONE)
563 EXCEPTION_COMMON(0x310, PACA_EXGEN, INTS_KEEP)
564 addi r3,r1,STACK_FRAME_OVERHEAD
565 bl .save_nvgprs
566 INTS_RESTORE_HARD
567 bl .unknown_exception
568 b .ret_from_except
569
570/* Embedded Hypervisor priviledged */
571 START_EXCEPTION(ehpriv);
572 NORMAL_EXCEPTION_PROLOG(0x320, PROLOG_ADDITION_NONE)
573 EXCEPTION_COMMON(0x320, PACA_EXGEN, INTS_KEEP)
574 addi r3,r1,STACK_FRAME_OVERHEAD
575 bl .save_nvgprs
576 INTS_RESTORE_HARD
577 bl .unknown_exception
578 b .ret_from_except
579
580/*
581 * An interrupt came in while soft-disabled; We mark paca->irq_happened
582 * accordingly and if the interrupt is level sensitive, we hard disable
583 */
584
585masked_interrupt_book3e_0x500:
586 /* XXX When adding support for EPR, use PACA_IRQ_EE_EDGE */
587 li r11,PACA_IRQ_EE
588 b masked_interrupt_book3e_full_mask
589
590masked_interrupt_book3e_0x900:
591 ACK_DEC(r11);
592 li r11,PACA_IRQ_DEC
593 b masked_interrupt_book3e_no_mask
594masked_interrupt_book3e_0x980:
595 ACK_FIT(r11);
596 li r11,PACA_IRQ_DEC
597 b masked_interrupt_book3e_no_mask
598masked_interrupt_book3e_0x280:
599masked_interrupt_book3e_0x2c0:
600 li r11,PACA_IRQ_DBELL
601 b masked_interrupt_book3e_no_mask
602
603masked_interrupt_book3e_no_mask:
604 mtcr r10
605 lbz r10,PACAIRQHAPPENED(r13)
606 or r10,r10,r11
607 stb r10,PACAIRQHAPPENED(r13)
608 b 1f
609masked_interrupt_book3e_full_mask:
610 mtcr r10
611 lbz r10,PACAIRQHAPPENED(r13)
612 or r10,r10,r11
613 stb r10,PACAIRQHAPPENED(r13)
614 mfspr r10,SPRN_SRR1
615 rldicl r11,r10,48,1 /* clear MSR_EE */
616 rotldi r10,r11,16
617 mtspr SPRN_SRR1,r10
6181: ld r10,PACA_EXGEN+EX_R10(r13);
619 ld r11,PACA_EXGEN+EX_R11(r13);
620 mfspr r13,SPRN_SPRG_GEN_SCRATCH;
621 rfi
622 b .
623/*
624 * Called from arch_local_irq_enable when an interrupt needs
625 * to be resent. r3 contains either 0x500,0x900,0x260 or 0x280
626 * to indicate the kind of interrupt. MSR:EE is already off.
627 * We generate a stackframe like if a real interrupt had happened.
628 *
629 * Note: While MSR:EE is off, we need to make sure that _MSR
630 * in the generated frame has EE set to 1 or the exception
631 * handler will not properly re-enable them.
632 */
633_GLOBAL(__replay_interrupt)
634 /* We are going to jump to the exception common code which
635 * will retrieve various register values from the PACA which
636 * we don't give a damn about.
637 */
638 mflr r10
639 mfmsr r11
640 mfcr r4
641 mtspr SPRN_SPRG_GEN_SCRATCH,r13;
642 std r1,PACA_EXGEN+EX_R1(r13);
643 stw r4,PACA_EXGEN+EX_CR(r13);
644 ori r11,r11,MSR_EE
645 subi r1,r1,INT_FRAME_SIZE;
646 cmpwi cr0,r3,0x500
647 beq exc_0x500_common
648 cmpwi cr0,r3,0x900
649 beq exc_0x900_common
650 cmpwi cr0,r3,0x280
651 beq exc_0x280_common
652 blr
653
654
655/*
656 * This is called from 0x300 and 0x400 handlers after the prologs with
657 * r14 and r15 containing the fault address and error code, with the
658 * original values stashed away in the PACA
659 */
660storage_fault_common:
661 std r14,_DAR(r1)
662 std r15,_DSISR(r1)
663 addi r3,r1,STACK_FRAME_OVERHEAD
664 mr r4,r14
665 mr r5,r15
666 ld r14,PACA_EXGEN+EX_R14(r13)
667 ld r15,PACA_EXGEN+EX_R15(r13)
668 bl .do_page_fault
669 cmpdi r3,0
670 bne- 1f
671 b .ret_from_except_lite
6721: bl .save_nvgprs
673 mr r5,r3
674 addi r3,r1,STACK_FRAME_OVERHEAD
675 ld r4,_DAR(r1)
676 bl .bad_page_fault
677 b .ret_from_except
678
679/*
680 * Alignment exception doesn't fit entirely in the 0x100 bytes so it
681 * continues here.
682 */
683alignment_more:
684 std r14,_DAR(r1)
685 std r15,_DSISR(r1)
686 addi r3,r1,STACK_FRAME_OVERHEAD
687 ld r14,PACA_EXGEN+EX_R14(r13)
688 ld r15,PACA_EXGEN+EX_R15(r13)
689 bl .save_nvgprs
690 INTS_RESTORE_HARD
691 bl .alignment_exception
692 b .ret_from_except
693
694/*
695 * We branch here from entry_64.S for the last stage of the exception
696 * return code path. MSR:EE is expected to be off at that point
697 */
698_GLOBAL(exception_return_book3e)
699 b 1f
700
701/* This is the return from load_up_fpu fast path which could do with
702 * less GPR restores in fact, but for now we have a single return path
703 */
704 .globl fast_exception_return
705fast_exception_return:
706 wrteei 0
7071: mr r0,r13
708 ld r10,_MSR(r1)
709 REST_4GPRS(2, r1)
710 andi. r6,r10,MSR_PR
711 REST_2GPRS(6, r1)
712 beq 1f
713 ACCOUNT_CPU_USER_EXIT(r10, r11)
714 ld r0,GPR13(r1)
715
7161: stdcx. r0,0,r1 /* to clear the reservation */
717
718 ld r8,_CCR(r1)
719 ld r9,_LINK(r1)
720 ld r10,_CTR(r1)
721 ld r11,_XER(r1)
722 mtcr r8
723 mtlr r9
724 mtctr r10
725 mtxer r11
726 REST_2GPRS(8, r1)
727 ld r10,GPR10(r1)
728 ld r11,GPR11(r1)
729 ld r12,GPR12(r1)
730 mtspr SPRN_SPRG_GEN_SCRATCH,r0
731
732 std r10,PACA_EXGEN+EX_R10(r13);
733 std r11,PACA_EXGEN+EX_R11(r13);
734 ld r10,_NIP(r1)
735 ld r11,_MSR(r1)
736 ld r0,GPR0(r1)
737 ld r1,GPR1(r1)
738 mtspr SPRN_SRR0,r10
739 mtspr SPRN_SRR1,r11
740 ld r10,PACA_EXGEN+EX_R10(r13)
741 ld r11,PACA_EXGEN+EX_R11(r13)
742 mfspr r13,SPRN_SPRG_GEN_SCRATCH
743 rfi
744
745/*
746 * Trampolines used when spotting a bad kernel stack pointer in
747 * the exception entry code.
748 *
749 * TODO: move some bits like SRR0 read to trampoline, pass PACA
750 * index around, etc... to handle crit & mcheck
751 */
752BAD_STACK_TRAMPOLINE(0x000)
753BAD_STACK_TRAMPOLINE(0x100)
754BAD_STACK_TRAMPOLINE(0x200)
755BAD_STACK_TRAMPOLINE(0x260)
756BAD_STACK_TRAMPOLINE(0x280)
757BAD_STACK_TRAMPOLINE(0x2a0)
758BAD_STACK_TRAMPOLINE(0x2c0)
759BAD_STACK_TRAMPOLINE(0x2e0)
760BAD_STACK_TRAMPOLINE(0x300)
761BAD_STACK_TRAMPOLINE(0x310)
762BAD_STACK_TRAMPOLINE(0x320)
763BAD_STACK_TRAMPOLINE(0x400)
764BAD_STACK_TRAMPOLINE(0x500)
765BAD_STACK_TRAMPOLINE(0x600)
766BAD_STACK_TRAMPOLINE(0x700)
767BAD_STACK_TRAMPOLINE(0x800)
768BAD_STACK_TRAMPOLINE(0x900)
769BAD_STACK_TRAMPOLINE(0x980)
770BAD_STACK_TRAMPOLINE(0x9f0)
771BAD_STACK_TRAMPOLINE(0xa00)
772BAD_STACK_TRAMPOLINE(0xb00)
773BAD_STACK_TRAMPOLINE(0xc00)
774BAD_STACK_TRAMPOLINE(0xd00)
775BAD_STACK_TRAMPOLINE(0xd08)
776BAD_STACK_TRAMPOLINE(0xe00)
777BAD_STACK_TRAMPOLINE(0xf00)
778BAD_STACK_TRAMPOLINE(0xf20)
779
780 .globl bad_stack_book3e
781bad_stack_book3e:
782 /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
783 mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
784 ld r1,PACAEMERGSP(r13)
785 subi r1,r1,64+INT_FRAME_SIZE
786 std r10,_NIP(r1)
787 std r11,_MSR(r1)
788 ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
789 lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
790 std r10,GPR1(r1)
791 std r11,_CCR(r1)
792 mfspr r10,SPRN_DEAR
793 mfspr r11,SPRN_ESR
794 std r10,_DAR(r1)
795 std r11,_DSISR(r1)
796 std r0,GPR0(r1); /* save r0 in stackframe */ \
797 std r2,GPR2(r1); /* save r2 in stackframe */ \
798 SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
799 SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
800 std r9,GPR9(r1); /* save r9 in stackframe */ \
801 ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
802 ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
803 mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
804 std r3,GPR10(r1); /* save r10 to stackframe */ \
805 std r4,GPR11(r1); /* save r11 to stackframe */ \
806 std r12,GPR12(r1); /* save r12 in stackframe */ \
807 std r5,GPR13(r1); /* save it to stackframe */ \
808 mflr r10
809 mfctr r11
810 mfxer r12
811 std r10,_LINK(r1)
812 std r11,_CTR(r1)
813 std r12,_XER(r1)
814 SAVE_10GPRS(14,r1)
815 SAVE_8GPRS(24,r1)
816 lhz r12,PACA_TRAP_SAVE(r13)
817 std r12,_TRAP(r1)
818 addi r11,r1,INT_FRAME_SIZE
819 std r11,0(r1)
820 li r12,0
821 std r12,0(r11)
822 ld r2,PACATOC(r13)
8231: addi r3,r1,STACK_FRAME_OVERHEAD
824 bl .kernel_bad_stack
825 b 1b
826
827/*
828 * Setup the initial TLB for a core. This current implementation
829 * assume that whatever we are running off will not conflict with
830 * the new mapping at PAGE_OFFSET.
831 */
832_GLOBAL(initial_tlb_book3e)
833
834 /* Look for the first TLB with IPROT set */
835 mfspr r4,SPRN_TLB0CFG
836 andi. r3,r4,TLBnCFG_IPROT
837 lis r3,MAS0_TLBSEL(0)@h
838 bne found_iprot
839
840 mfspr r4,SPRN_TLB1CFG
841 andi. r3,r4,TLBnCFG_IPROT
842 lis r3,MAS0_TLBSEL(1)@h
843 bne found_iprot
844
845 mfspr r4,SPRN_TLB2CFG
846 andi. r3,r4,TLBnCFG_IPROT
847 lis r3,MAS0_TLBSEL(2)@h
848 bne found_iprot
849
850 lis r3,MAS0_TLBSEL(3)@h
851 mfspr r4,SPRN_TLB3CFG
852 /* fall through */
853
854found_iprot:
855 andi. r5,r4,TLBnCFG_HES
856 bne have_hes
857
858 mflr r8 /* save LR */
859/* 1. Find the index of the entry we're executing in
860 *
861 * r3 = MAS0_TLBSEL (for the iprot array)
862 * r4 = SPRN_TLBnCFG
863 */
864 bl invstr /* Find our address */
865invstr: mflr r6 /* Make it accessible */
866 mfmsr r7
867 rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
868 mfspr r7,SPRN_PID
869 slwi r7,r7,16
870 or r7,r7,r5
871 mtspr SPRN_MAS6,r7
872 tlbsx 0,r6 /* search MSR[IS], SPID=PID */
873
874 mfspr r3,SPRN_MAS0
875 rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
876
877 mfspr r7,SPRN_MAS1 /* Insure IPROT set */
878 oris r7,r7,MAS1_IPROT@h
879 mtspr SPRN_MAS1,r7
880 tlbwe
881
882/* 2. Invalidate all entries except the entry we're executing in
883 *
884 * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
885 * r4 = SPRN_TLBnCFG
886 * r5 = ESEL of entry we are running in
887 */
888 andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
889 li r6,0 /* Set Entry counter to 0 */
8901: mr r7,r3 /* Set MAS0(TLBSEL) */
891 rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
892 mtspr SPRN_MAS0,r7
893 tlbre
894 mfspr r7,SPRN_MAS1
895 rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
896 cmpw r5,r6
897 beq skpinv /* Dont update the current execution TLB */
898 mtspr SPRN_MAS1,r7
899 tlbwe
900 isync
901skpinv: addi r6,r6,1 /* Increment */
902 cmpw r6,r4 /* Are we done? */
903 bne 1b /* If not, repeat */
904
905 /* Invalidate all TLBs */
906 PPC_TLBILX_ALL(0,0)
907 sync
908 isync
909
910/* 3. Setup a temp mapping and jump to it
911 *
912 * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
913 * r5 = ESEL of entry we are running in
914 */
915 andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
916 addi r7,r7,0x1
917 mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
918 mtspr SPRN_MAS0,r4
919 tlbre
920
921 rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
922 mtspr SPRN_MAS0,r4
923
924 mfspr r7,SPRN_MAS1
925 xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
926 mtspr SPRN_MAS1,r6
927
928 tlbwe
929
930 mfmsr r6
931 xori r6,r6,MSR_IS
932 mtspr SPRN_SRR1,r6
933 bl 1f /* Find our address */
9341: mflr r6
935 addi r6,r6,(2f - 1b)
936 mtspr SPRN_SRR0,r6
937 rfi
9382:
939
940/* 4. Clear out PIDs & Search info
941 *
942 * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
943 * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
944 * r5 = MAS3
945 */
946 li r6,0
947 mtspr SPRN_MAS6,r6
948 mtspr SPRN_PID,r6
949
950/* 5. Invalidate mapping we started in
951 *
952 * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
953 * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
954 * r5 = MAS3
955 */
956 mtspr SPRN_MAS0,r3
957 tlbre
958 mfspr r6,SPRN_MAS1
959 rlwinm r6,r6,0,2,0 /* clear IPROT */
960 mtspr SPRN_MAS1,r6
961 tlbwe
962
963 /* Invalidate TLB1 */
964 PPC_TLBILX_ALL(0,0)
965 sync
966 isync
967
968/* The mapping only needs to be cache-coherent on SMP */
969#ifdef CONFIG_SMP
970#define M_IF_SMP MAS2_M
971#else
972#define M_IF_SMP 0
973#endif
974
975/* 6. Setup KERNELBASE mapping in TLB[0]
976 *
977 * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
978 * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
979 * r5 = MAS3
980 */
981 rlwinm r3,r3,0,16,3 /* clear ESEL */
982 mtspr SPRN_MAS0,r3
983 lis r6,(MAS1_VALID|MAS1_IPROT)@h
984 ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
985 mtspr SPRN_MAS1,r6
986
987 LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | M_IF_SMP)
988 mtspr SPRN_MAS2,r6
989
990 rlwinm r5,r5,0,0,25
991 ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
992 mtspr SPRN_MAS3,r5
993 li r5,-1
994 rlwinm r5,r5,0,0,25
995
996 tlbwe
997
998/* 7. Jump to KERNELBASE mapping
999 *
1000 * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
1001 */
1002 /* Now we branch the new virtual address mapped by this entry */
1003 LOAD_REG_IMMEDIATE(r6,2f)
1004 lis r7,MSR_KERNEL@h
1005 ori r7,r7,MSR_KERNEL@l
1006 mtspr SPRN_SRR0,r6
1007 mtspr SPRN_SRR1,r7
1008 rfi /* start execution out of TLB1[0] entry */
10092:
1010
1011/* 8. Clear out the temp mapping
1012 *
1013 * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
1014 */
1015 mtspr SPRN_MAS0,r4
1016 tlbre
1017 mfspr r5,SPRN_MAS1
1018 rlwinm r5,r5,0,2,0 /* clear IPROT */
1019 mtspr SPRN_MAS1,r5
1020 tlbwe
1021
1022 /* Invalidate TLB1 */
1023 PPC_TLBILX_ALL(0,0)
1024 sync
1025 isync
1026
1027 /* We translate LR and return */
1028 tovirt(r8,r8)
1029 mtlr r8
1030 blr
1031
1032have_hes:
1033 /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
1034 * kernel linear mapping. We also set MAS8 once for all here though
1035 * that will have to be made dependent on whether we are running under
1036 * a hypervisor I suppose.
1037 */
1038
1039 /* BEWARE, MAGIC
1040 * This code is called as an ordinary function on the boot CPU. But to
1041 * avoid duplication, this code is also used in SCOM bringup of
1042 * secondary CPUs. We read the code between the initial_tlb_code_start
1043 * and initial_tlb_code_end labels one instruction at a time and RAM it
1044 * into the new core via SCOM. That doesn't process branches, so there
1045 * must be none between those two labels. It also means if this code
1046 * ever takes any parameters, the SCOM code must also be updated to
1047 * provide them.
1048 */
1049 .globl a2_tlbinit_code_start
1050a2_tlbinit_code_start:
1051
1052 ori r11,r3,MAS0_WQ_ALLWAYS
1053 oris r11,r11,MAS0_ESEL(3)@h /* Use way 3: workaround A2 erratum 376 */
1054 mtspr SPRN_MAS0,r11
1055 lis r3,(MAS1_VALID | MAS1_IPROT)@h
1056 ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
1057 mtspr SPRN_MAS1,r3
1058 LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
1059 mtspr SPRN_MAS2,r3
1060 li r3,MAS3_SR | MAS3_SW | MAS3_SX
1061 mtspr SPRN_MAS7_MAS3,r3
1062 li r3,0
1063 mtspr SPRN_MAS8,r3
1064
1065 /* Write the TLB entry */
1066 tlbwe
1067
1068 .globl a2_tlbinit_after_linear_map
1069a2_tlbinit_after_linear_map:
1070
1071 /* Now we branch the new virtual address mapped by this entry */
1072 LOAD_REG_IMMEDIATE(r3,1f)
1073 mtctr r3
1074 bctr
1075
10761: /* We are now running at PAGE_OFFSET, clean the TLB of everything
1077 * else (including IPROTed things left by firmware)
1078 * r4 = TLBnCFG
1079 * r3 = current address (more or less)
1080 */
1081
1082 li r5,0
1083 mtspr SPRN_MAS6,r5
1084 tlbsx 0,r3
1085
1086 rlwinm r9,r4,0,TLBnCFG_N_ENTRY
1087 rlwinm r10,r4,8,0xff
1088 addi r10,r10,-1 /* Get inner loop mask */
1089
1090 li r3,1
1091
1092 mfspr r5,SPRN_MAS1
1093 rlwinm r5,r5,0,(~(MAS1_VALID|MAS1_IPROT))
1094
1095 mfspr r6,SPRN_MAS2
1096 rldicr r6,r6,0,51 /* Extract EPN */
1097
1098 mfspr r7,SPRN_MAS0
1099 rlwinm r7,r7,0,0xffff0fff /* Clear HES and WQ */
1100
1101 rlwinm r8,r7,16,0xfff /* Extract ESEL */
1102
11032: add r4,r3,r8
1104 and r4,r4,r10
1105
1106 rlwimi r7,r4,16,MAS0_ESEL_MASK
1107
1108 mtspr SPRN_MAS0,r7
1109 mtspr SPRN_MAS1,r5
1110 mtspr SPRN_MAS2,r6
1111 tlbwe
1112
1113 addi r3,r3,1
1114 and. r4,r3,r10
1115
1116 bne 3f
1117 addis r6,r6,(1<<30)@h
11183:
1119 cmpw r3,r9
1120 blt 2b
1121
1122 .globl a2_tlbinit_after_iprot_flush
1123a2_tlbinit_after_iprot_flush:
1124
1125#ifdef CONFIG_PPC_EARLY_DEBUG_WSP
1126 /* Now establish early debug mappings if applicable */
1127 /* Restore the MAS0 we used for linear mapping load */
1128 mtspr SPRN_MAS0,r11
1129
1130 lis r3,(MAS1_VALID | MAS1_IPROT)@h
1131 ori r3,r3,(BOOK3E_PAGESZ_4K << MAS1_TSIZE_SHIFT)
1132 mtspr SPRN_MAS1,r3
1133 LOAD_REG_IMMEDIATE(r3, WSP_UART_VIRT | MAS2_I | MAS2_G)
1134 mtspr SPRN_MAS2,r3
1135 LOAD_REG_IMMEDIATE(r3, WSP_UART_PHYS | MAS3_SR | MAS3_SW)
1136 mtspr SPRN_MAS7_MAS3,r3
1137 /* re-use the MAS8 value from the linear mapping */
1138 tlbwe
1139#endif /* CONFIG_PPC_EARLY_DEBUG_WSP */
1140
1141 PPC_TLBILX(0,0,0)
1142 sync
1143 isync
1144
1145 .globl a2_tlbinit_code_end
1146a2_tlbinit_code_end:
1147
1148 /* We translate LR and return */
1149 mflr r3
1150 tovirt(r3,r3)
1151 mtlr r3
1152 blr
1153
1154/*
1155 * Main entry (boot CPU, thread 0)
1156 *
1157 * We enter here from head_64.S, possibly after the prom_init trampoline
1158 * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
1159 * mode. Anything else is as it was left by the bootloader
1160 *
1161 * Initial requirements of this port:
1162 *
1163 * - Kernel loaded at 0 physical
1164 * - A good lump of memory mapped 0:0 by UTLB entry 0
1165 * - MSR:IS & MSR:DS set to 0
1166 *
1167 * Note that some of the above requirements will be relaxed in the future
1168 * as the kernel becomes smarter at dealing with different initial conditions
1169 * but for now you have to be careful
1170 */
1171_GLOBAL(start_initialization_book3e)
1172 mflr r28
1173
1174 /* First, we need to setup some initial TLBs to map the kernel
1175 * text, data and bss at PAGE_OFFSET. We don't have a real mode
1176 * and always use AS 0, so we just set it up to match our link
1177 * address and never use 0 based addresses.
1178 */
1179 bl .initial_tlb_book3e
1180
1181 /* Init global core bits */
1182 bl .init_core_book3e
1183
1184 /* Init per-thread bits */
1185 bl .init_thread_book3e
1186
1187 /* Return to common init code */
1188 tovirt(r28,r28)
1189 mtlr r28
1190 blr
1191
1192
1193/*
1194 * Secondary core/processor entry
1195 *
1196 * This is entered for thread 0 of a secondary core, all other threads
1197 * are expected to be stopped. It's similar to start_initialization_book3e
1198 * except that it's generally entered from the holding loop in head_64.S
1199 * after CPUs have been gathered by Open Firmware.
1200 *
1201 * We assume we are in 32 bits mode running with whatever TLB entry was
1202 * set for us by the firmware or POR engine.
1203 */
1204_GLOBAL(book3e_secondary_core_init_tlb_set)
1205 li r4,1
1206 b .generic_secondary_smp_init
1207
1208_GLOBAL(book3e_secondary_core_init)
1209 mflr r28
1210
1211 /* Do we need to setup initial TLB entry ? */
1212 cmplwi r4,0
1213 bne 2f
1214
1215 /* Setup TLB for this core */
1216 bl .initial_tlb_book3e
1217
1218 /* We can return from the above running at a different
1219 * address, so recalculate r2 (TOC)
1220 */
1221 bl .relative_toc
1222
1223 /* Init global core bits */
12242: bl .init_core_book3e
1225
1226 /* Init per-thread bits */
12273: bl .init_thread_book3e
1228
1229 /* Return to common init code at proper virtual address.
1230 *
1231 * Due to various previous assumptions, we know we entered this
1232 * function at either the final PAGE_OFFSET mapping or using a
1233 * 1:1 mapping at 0, so we don't bother doing a complicated check
1234 * here, we just ensure the return address has the right top bits.
1235 *
1236 * Note that if we ever want to be smarter about where we can be
1237 * started from, we have to be careful that by the time we reach
1238 * the code below we may already be running at a different location
1239 * than the one we were called from since initial_tlb_book3e can
1240 * have moved us already.
1241 */
1242 cmpdi cr0,r28,0
1243 blt 1f
1244 lis r3,PAGE_OFFSET@highest
1245 sldi r3,r3,32
1246 or r28,r28,r3
12471: mtlr r28
1248 blr
1249
1250_GLOBAL(book3e_secondary_thread_init)
1251 mflr r28
1252 b 3b
1253
1254_STATIC(init_core_book3e)
1255 /* Establish the interrupt vector base */
1256 LOAD_REG_IMMEDIATE(r3, interrupt_base_book3e)
1257 mtspr SPRN_IVPR,r3
1258 sync
1259 blr
1260
1261_STATIC(init_thread_book3e)
1262 lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
1263 mtspr SPRN_EPCR,r3
1264
1265 /* Make sure interrupts are off */
1266 wrteei 0
1267
1268 /* disable all timers and clear out status */
1269 li r3,0
1270 mtspr SPRN_TCR,r3
1271 mfspr r3,SPRN_TSR
1272 mtspr SPRN_TSR,r3
1273
1274 blr
1275
1276_GLOBAL(__setup_base_ivors)
1277 SET_IVOR(0, 0x020) /* Critical Input */
1278 SET_IVOR(1, 0x000) /* Machine Check */
1279 SET_IVOR(2, 0x060) /* Data Storage */
1280 SET_IVOR(3, 0x080) /* Instruction Storage */
1281 SET_IVOR(4, 0x0a0) /* External Input */
1282 SET_IVOR(5, 0x0c0) /* Alignment */
1283 SET_IVOR(6, 0x0e0) /* Program */
1284 SET_IVOR(7, 0x100) /* FP Unavailable */
1285 SET_IVOR(8, 0x120) /* System Call */
1286 SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
1287 SET_IVOR(10, 0x160) /* Decrementer */
1288 SET_IVOR(11, 0x180) /* Fixed Interval Timer */
1289 SET_IVOR(12, 0x1a0) /* Watchdog Timer */
1290 SET_IVOR(13, 0x1c0) /* Data TLB Error */
1291 SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
1292 SET_IVOR(15, 0x040) /* Debug */
1293
1294 sync
1295
1296 blr
1297
1298_GLOBAL(setup_perfmon_ivor)
1299 SET_IVOR(35, 0x260) /* Performance Monitor */
1300 blr
1301
1302_GLOBAL(setup_doorbell_ivors)
1303 SET_IVOR(36, 0x280) /* Processor Doorbell */
1304 SET_IVOR(37, 0x2a0) /* Processor Doorbell Crit */
1305
1306 /* Check MMUCFG[LPIDSIZE] to determine if we have category E.HV */
1307 mfspr r10,SPRN_MMUCFG
1308 rlwinm. r10,r10,0,MMUCFG_LPIDSIZE
1309 beqlr
1310
1311 SET_IVOR(38, 0x2c0) /* Guest Processor Doorbell */
1312 SET_IVOR(39, 0x2e0) /* Guest Processor Doorbell Crit/MC */
1313 blr
1314
1315_GLOBAL(setup_ehv_ivors)
1316 /*
1317 * We may be running as a guest and lack E.HV even on a chip
1318 * that normally has it.
1319 */
1320 mfspr r10,SPRN_MMUCFG
1321 rlwinm. r10,r10,0,MMUCFG_LPIDSIZE
1322 beqlr
1323
1324 SET_IVOR(40, 0x300) /* Embedded Hypervisor System Call */
1325 SET_IVOR(41, 0x320) /* Embedded Hypervisor Privilege */
1326 blr