Loading...
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include <drm/radeon_drm.h>
30#include "radeon.h"
31
32void radeon_gem_object_free(struct drm_gem_object *gobj)
33{
34 struct radeon_bo *robj = gem_to_radeon_bo(gobj);
35
36 if (robj) {
37 if (robj->gem_base.import_attach)
38 drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
39 radeon_mn_unregister(robj);
40 radeon_bo_unref(&robj);
41 }
42}
43
44int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
45 int alignment, int initial_domain,
46 u32 flags, bool kernel,
47 struct drm_gem_object **obj)
48{
49 struct radeon_bo *robj;
50 unsigned long max_size;
51 int r;
52
53 *obj = NULL;
54 /* At least align on page size */
55 if (alignment < PAGE_SIZE) {
56 alignment = PAGE_SIZE;
57 }
58
59 /* Maximum bo size is the unpinned gtt size since we use the gtt to
60 * handle vram to system pool migrations.
61 */
62 max_size = rdev->mc.gtt_size - rdev->gart_pin_size;
63 if (size > max_size) {
64 DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
65 size >> 20, max_size >> 20);
66 return -ENOMEM;
67 }
68
69retry:
70 r = radeon_bo_create(rdev, size, alignment, kernel, initial_domain,
71 flags, NULL, NULL, &robj);
72 if (r) {
73 if (r != -ERESTARTSYS) {
74 if (initial_domain == RADEON_GEM_DOMAIN_VRAM) {
75 initial_domain |= RADEON_GEM_DOMAIN_GTT;
76 goto retry;
77 }
78 DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
79 size, initial_domain, alignment, r);
80 }
81 return r;
82 }
83 *obj = &robj->gem_base;
84 robj->pid = task_pid_nr(current);
85
86 mutex_lock(&rdev->gem.mutex);
87 list_add_tail(&robj->list, &rdev->gem.objects);
88 mutex_unlock(&rdev->gem.mutex);
89
90 return 0;
91}
92
93static int radeon_gem_set_domain(struct drm_gem_object *gobj,
94 uint32_t rdomain, uint32_t wdomain)
95{
96 struct radeon_bo *robj;
97 uint32_t domain;
98 long r;
99
100 /* FIXME: reeimplement */
101 robj = gem_to_radeon_bo(gobj);
102 /* work out where to validate the buffer to */
103 domain = wdomain;
104 if (!domain) {
105 domain = rdomain;
106 }
107 if (!domain) {
108 /* Do nothings */
109 printk(KERN_WARNING "Set domain without domain !\n");
110 return 0;
111 }
112 if (domain == RADEON_GEM_DOMAIN_CPU) {
113 /* Asking for cpu access wait for object idle */
114 r = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true, 30 * HZ);
115 if (!r)
116 r = -EBUSY;
117
118 if (r < 0 && r != -EINTR) {
119 printk(KERN_ERR "Failed to wait for object: %li\n", r);
120 return r;
121 }
122 }
123 return 0;
124}
125
126int radeon_gem_init(struct radeon_device *rdev)
127{
128 INIT_LIST_HEAD(&rdev->gem.objects);
129 return 0;
130}
131
132void radeon_gem_fini(struct radeon_device *rdev)
133{
134 radeon_bo_force_delete(rdev);
135}
136
137/*
138 * Call from drm_gem_handle_create which appear in both new and open ioctl
139 * case.
140 */
141int radeon_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
142{
143 struct radeon_bo *rbo = gem_to_radeon_bo(obj);
144 struct radeon_device *rdev = rbo->rdev;
145 struct radeon_fpriv *fpriv = file_priv->driver_priv;
146 struct radeon_vm *vm = &fpriv->vm;
147 struct radeon_bo_va *bo_va;
148 int r;
149
150 if ((rdev->family < CHIP_CAYMAN) ||
151 (!rdev->accel_working)) {
152 return 0;
153 }
154
155 r = radeon_bo_reserve(rbo, false);
156 if (r) {
157 return r;
158 }
159
160 bo_va = radeon_vm_bo_find(vm, rbo);
161 if (!bo_va) {
162 bo_va = radeon_vm_bo_add(rdev, vm, rbo);
163 } else {
164 ++bo_va->ref_count;
165 }
166 radeon_bo_unreserve(rbo);
167
168 return 0;
169}
170
171void radeon_gem_object_close(struct drm_gem_object *obj,
172 struct drm_file *file_priv)
173{
174 struct radeon_bo *rbo = gem_to_radeon_bo(obj);
175 struct radeon_device *rdev = rbo->rdev;
176 struct radeon_fpriv *fpriv = file_priv->driver_priv;
177 struct radeon_vm *vm = &fpriv->vm;
178 struct radeon_bo_va *bo_va;
179 int r;
180
181 if ((rdev->family < CHIP_CAYMAN) ||
182 (!rdev->accel_working)) {
183 return;
184 }
185
186 r = radeon_bo_reserve(rbo, true);
187 if (r) {
188 dev_err(rdev->dev, "leaking bo va because "
189 "we fail to reserve bo (%d)\n", r);
190 return;
191 }
192 bo_va = radeon_vm_bo_find(vm, rbo);
193 if (bo_va) {
194 if (--bo_va->ref_count == 0) {
195 radeon_vm_bo_rmv(rdev, bo_va);
196 }
197 }
198 radeon_bo_unreserve(rbo);
199}
200
201static int radeon_gem_handle_lockup(struct radeon_device *rdev, int r)
202{
203 if (r == -EDEADLK) {
204 r = radeon_gpu_reset(rdev);
205 if (!r)
206 r = -EAGAIN;
207 }
208 return r;
209}
210
211/*
212 * GEM ioctls.
213 */
214int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
215 struct drm_file *filp)
216{
217 struct radeon_device *rdev = dev->dev_private;
218 struct drm_radeon_gem_info *args = data;
219 struct ttm_mem_type_manager *man;
220
221 man = &rdev->mman.bdev.man[TTM_PL_VRAM];
222
223 args->vram_size = rdev->mc.real_vram_size;
224 args->vram_visible = (u64)man->size << PAGE_SHIFT;
225 args->vram_visible -= rdev->vram_pin_size;
226 args->gart_size = rdev->mc.gtt_size;
227 args->gart_size -= rdev->gart_pin_size;
228
229 return 0;
230}
231
232int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
233 struct drm_file *filp)
234{
235 /* TODO: implement */
236 DRM_ERROR("unimplemented %s\n", __func__);
237 return -ENOSYS;
238}
239
240int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
241 struct drm_file *filp)
242{
243 /* TODO: implement */
244 DRM_ERROR("unimplemented %s\n", __func__);
245 return -ENOSYS;
246}
247
248int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
249 struct drm_file *filp)
250{
251 struct radeon_device *rdev = dev->dev_private;
252 struct drm_radeon_gem_create *args = data;
253 struct drm_gem_object *gobj;
254 uint32_t handle;
255 int r;
256
257 down_read(&rdev->exclusive_lock);
258 /* create a gem object to contain this object in */
259 args->size = roundup(args->size, PAGE_SIZE);
260 r = radeon_gem_object_create(rdev, args->size, args->alignment,
261 args->initial_domain, args->flags,
262 false, &gobj);
263 if (r) {
264 up_read(&rdev->exclusive_lock);
265 r = radeon_gem_handle_lockup(rdev, r);
266 return r;
267 }
268 r = drm_gem_handle_create(filp, gobj, &handle);
269 /* drop reference from allocate - handle holds it now */
270 drm_gem_object_unreference_unlocked(gobj);
271 if (r) {
272 up_read(&rdev->exclusive_lock);
273 r = radeon_gem_handle_lockup(rdev, r);
274 return r;
275 }
276 args->handle = handle;
277 up_read(&rdev->exclusive_lock);
278 return 0;
279}
280
281int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
282 struct drm_file *filp)
283{
284 struct radeon_device *rdev = dev->dev_private;
285 struct drm_radeon_gem_userptr *args = data;
286 struct drm_gem_object *gobj;
287 struct radeon_bo *bo;
288 uint32_t handle;
289 int r;
290
291 if (offset_in_page(args->addr | args->size))
292 return -EINVAL;
293
294 /* reject unknown flag values */
295 if (args->flags & ~(RADEON_GEM_USERPTR_READONLY |
296 RADEON_GEM_USERPTR_ANONONLY | RADEON_GEM_USERPTR_VALIDATE |
297 RADEON_GEM_USERPTR_REGISTER))
298 return -EINVAL;
299
300 if (args->flags & RADEON_GEM_USERPTR_READONLY) {
301 /* readonly pages not tested on older hardware */
302 if (rdev->family < CHIP_R600)
303 return -EINVAL;
304
305 } else if (!(args->flags & RADEON_GEM_USERPTR_ANONONLY) ||
306 !(args->flags & RADEON_GEM_USERPTR_REGISTER)) {
307
308 /* if we want to write to it we must require anonymous
309 memory and install a MMU notifier */
310 return -EACCES;
311 }
312
313 down_read(&rdev->exclusive_lock);
314
315 /* create a gem object to contain this object in */
316 r = radeon_gem_object_create(rdev, args->size, 0,
317 RADEON_GEM_DOMAIN_CPU, 0,
318 false, &gobj);
319 if (r)
320 goto handle_lockup;
321
322 bo = gem_to_radeon_bo(gobj);
323 r = radeon_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
324 if (r)
325 goto release_object;
326
327 if (args->flags & RADEON_GEM_USERPTR_REGISTER) {
328 r = radeon_mn_register(bo, args->addr);
329 if (r)
330 goto release_object;
331 }
332
333 if (args->flags & RADEON_GEM_USERPTR_VALIDATE) {
334 down_read(¤t->mm->mmap_sem);
335 r = radeon_bo_reserve(bo, true);
336 if (r) {
337 up_read(¤t->mm->mmap_sem);
338 goto release_object;
339 }
340
341 radeon_ttm_placement_from_domain(bo, RADEON_GEM_DOMAIN_GTT);
342 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
343 radeon_bo_unreserve(bo);
344 up_read(¤t->mm->mmap_sem);
345 if (r)
346 goto release_object;
347 }
348
349 r = drm_gem_handle_create(filp, gobj, &handle);
350 /* drop reference from allocate - handle holds it now */
351 drm_gem_object_unreference_unlocked(gobj);
352 if (r)
353 goto handle_lockup;
354
355 args->handle = handle;
356 up_read(&rdev->exclusive_lock);
357 return 0;
358
359release_object:
360 drm_gem_object_unreference_unlocked(gobj);
361
362handle_lockup:
363 up_read(&rdev->exclusive_lock);
364 r = radeon_gem_handle_lockup(rdev, r);
365
366 return r;
367}
368
369int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
370 struct drm_file *filp)
371{
372 /* transition the BO to a domain -
373 * just validate the BO into a certain domain */
374 struct radeon_device *rdev = dev->dev_private;
375 struct drm_radeon_gem_set_domain *args = data;
376 struct drm_gem_object *gobj;
377 struct radeon_bo *robj;
378 int r;
379
380 /* for now if someone requests domain CPU -
381 * just make sure the buffer is finished with */
382 down_read(&rdev->exclusive_lock);
383
384 /* just do a BO wait for now */
385 gobj = drm_gem_object_lookup(dev, filp, args->handle);
386 if (gobj == NULL) {
387 up_read(&rdev->exclusive_lock);
388 return -ENOENT;
389 }
390 robj = gem_to_radeon_bo(gobj);
391
392 r = radeon_gem_set_domain(gobj, args->read_domains, args->write_domain);
393
394 drm_gem_object_unreference_unlocked(gobj);
395 up_read(&rdev->exclusive_lock);
396 r = radeon_gem_handle_lockup(robj->rdev, r);
397 return r;
398}
399
400int radeon_mode_dumb_mmap(struct drm_file *filp,
401 struct drm_device *dev,
402 uint32_t handle, uint64_t *offset_p)
403{
404 struct drm_gem_object *gobj;
405 struct radeon_bo *robj;
406
407 gobj = drm_gem_object_lookup(dev, filp, handle);
408 if (gobj == NULL) {
409 return -ENOENT;
410 }
411 robj = gem_to_radeon_bo(gobj);
412 if (radeon_ttm_tt_has_userptr(robj->tbo.ttm)) {
413 drm_gem_object_unreference_unlocked(gobj);
414 return -EPERM;
415 }
416 *offset_p = radeon_bo_mmap_offset(robj);
417 drm_gem_object_unreference_unlocked(gobj);
418 return 0;
419}
420
421int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
422 struct drm_file *filp)
423{
424 struct drm_radeon_gem_mmap *args = data;
425
426 return radeon_mode_dumb_mmap(filp, dev, args->handle, &args->addr_ptr);
427}
428
429int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
430 struct drm_file *filp)
431{
432 struct drm_radeon_gem_busy *args = data;
433 struct drm_gem_object *gobj;
434 struct radeon_bo *robj;
435 int r;
436 uint32_t cur_placement = 0;
437
438 gobj = drm_gem_object_lookup(dev, filp, args->handle);
439 if (gobj == NULL) {
440 return -ENOENT;
441 }
442 robj = gem_to_radeon_bo(gobj);
443
444 r = reservation_object_test_signaled_rcu(robj->tbo.resv, true);
445 if (r == 0)
446 r = -EBUSY;
447 else
448 r = 0;
449
450 cur_placement = ACCESS_ONCE(robj->tbo.mem.mem_type);
451 args->domain = radeon_mem_type_to_domain(cur_placement);
452 drm_gem_object_unreference_unlocked(gobj);
453 return r;
454}
455
456int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
457 struct drm_file *filp)
458{
459 struct radeon_device *rdev = dev->dev_private;
460 struct drm_radeon_gem_wait_idle *args = data;
461 struct drm_gem_object *gobj;
462 struct radeon_bo *robj;
463 int r = 0;
464 uint32_t cur_placement = 0;
465 long ret;
466
467 gobj = drm_gem_object_lookup(dev, filp, args->handle);
468 if (gobj == NULL) {
469 return -ENOENT;
470 }
471 robj = gem_to_radeon_bo(gobj);
472
473 ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true, 30 * HZ);
474 if (ret == 0)
475 r = -EBUSY;
476 else if (ret < 0)
477 r = ret;
478
479 /* Flush HDP cache via MMIO if necessary */
480 cur_placement = ACCESS_ONCE(robj->tbo.mem.mem_type);
481 if (rdev->asic->mmio_hdp_flush &&
482 radeon_mem_type_to_domain(cur_placement) == RADEON_GEM_DOMAIN_VRAM)
483 robj->rdev->asic->mmio_hdp_flush(rdev);
484 drm_gem_object_unreference_unlocked(gobj);
485 r = radeon_gem_handle_lockup(rdev, r);
486 return r;
487}
488
489int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
490 struct drm_file *filp)
491{
492 struct drm_radeon_gem_set_tiling *args = data;
493 struct drm_gem_object *gobj;
494 struct radeon_bo *robj;
495 int r = 0;
496
497 DRM_DEBUG("%d \n", args->handle);
498 gobj = drm_gem_object_lookup(dev, filp, args->handle);
499 if (gobj == NULL)
500 return -ENOENT;
501 robj = gem_to_radeon_bo(gobj);
502 r = radeon_bo_set_tiling_flags(robj, args->tiling_flags, args->pitch);
503 drm_gem_object_unreference_unlocked(gobj);
504 return r;
505}
506
507int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
508 struct drm_file *filp)
509{
510 struct drm_radeon_gem_get_tiling *args = data;
511 struct drm_gem_object *gobj;
512 struct radeon_bo *rbo;
513 int r = 0;
514
515 DRM_DEBUG("\n");
516 gobj = drm_gem_object_lookup(dev, filp, args->handle);
517 if (gobj == NULL)
518 return -ENOENT;
519 rbo = gem_to_radeon_bo(gobj);
520 r = radeon_bo_reserve(rbo, false);
521 if (unlikely(r != 0))
522 goto out;
523 radeon_bo_get_tiling_flags(rbo, &args->tiling_flags, &args->pitch);
524 radeon_bo_unreserve(rbo);
525out:
526 drm_gem_object_unreference_unlocked(gobj);
527 return r;
528}
529
530/**
531 * radeon_gem_va_update_vm -update the bo_va in its VM
532 *
533 * @rdev: radeon_device pointer
534 * @bo_va: bo_va to update
535 *
536 * Update the bo_va directly after setting it's address. Errors are not
537 * vital here, so they are not reported back to userspace.
538 */
539static void radeon_gem_va_update_vm(struct radeon_device *rdev,
540 struct radeon_bo_va *bo_va)
541{
542 struct ttm_validate_buffer tv, *entry;
543 struct radeon_bo_list *vm_bos;
544 struct ww_acquire_ctx ticket;
545 struct list_head list;
546 unsigned domain;
547 int r;
548
549 INIT_LIST_HEAD(&list);
550
551 tv.bo = &bo_va->bo->tbo;
552 tv.shared = true;
553 list_add(&tv.head, &list);
554
555 vm_bos = radeon_vm_get_bos(rdev, bo_va->vm, &list);
556 if (!vm_bos)
557 return;
558
559 r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
560 if (r)
561 goto error_free;
562
563 list_for_each_entry(entry, &list, head) {
564 domain = radeon_mem_type_to_domain(entry->bo->mem.mem_type);
565 /* if anything is swapped out don't swap it in here,
566 just abort and wait for the next CS */
567 if (domain == RADEON_GEM_DOMAIN_CPU)
568 goto error_unreserve;
569 }
570
571 mutex_lock(&bo_va->vm->mutex);
572 r = radeon_vm_clear_freed(rdev, bo_va->vm);
573 if (r)
574 goto error_unlock;
575
576 if (bo_va->it.start)
577 r = radeon_vm_bo_update(rdev, bo_va, &bo_va->bo->tbo.mem);
578
579error_unlock:
580 mutex_unlock(&bo_va->vm->mutex);
581
582error_unreserve:
583 ttm_eu_backoff_reservation(&ticket, &list);
584
585error_free:
586 drm_free_large(vm_bos);
587
588 if (r && r != -ERESTARTSYS)
589 DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
590}
591
592int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
593 struct drm_file *filp)
594{
595 struct drm_radeon_gem_va *args = data;
596 struct drm_gem_object *gobj;
597 struct radeon_device *rdev = dev->dev_private;
598 struct radeon_fpriv *fpriv = filp->driver_priv;
599 struct radeon_bo *rbo;
600 struct radeon_bo_va *bo_va;
601 u32 invalid_flags;
602 int r = 0;
603
604 if (!rdev->vm_manager.enabled) {
605 args->operation = RADEON_VA_RESULT_ERROR;
606 return -ENOTTY;
607 }
608
609 /* !! DONT REMOVE !!
610 * We don't support vm_id yet, to be sure we don't have have broken
611 * userspace, reject anyone trying to use non 0 value thus moving
612 * forward we can use those fields without breaking existant userspace
613 */
614 if (args->vm_id) {
615 args->operation = RADEON_VA_RESULT_ERROR;
616 return -EINVAL;
617 }
618
619 if (args->offset < RADEON_VA_RESERVED_SIZE) {
620 dev_err(&dev->pdev->dev,
621 "offset 0x%lX is in reserved area 0x%X\n",
622 (unsigned long)args->offset,
623 RADEON_VA_RESERVED_SIZE);
624 args->operation = RADEON_VA_RESULT_ERROR;
625 return -EINVAL;
626 }
627
628 /* don't remove, we need to enforce userspace to set the snooped flag
629 * otherwise we will endup with broken userspace and we won't be able
630 * to enable this feature without adding new interface
631 */
632 invalid_flags = RADEON_VM_PAGE_VALID | RADEON_VM_PAGE_SYSTEM;
633 if ((args->flags & invalid_flags)) {
634 dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
635 args->flags, invalid_flags);
636 args->operation = RADEON_VA_RESULT_ERROR;
637 return -EINVAL;
638 }
639
640 switch (args->operation) {
641 case RADEON_VA_MAP:
642 case RADEON_VA_UNMAP:
643 break;
644 default:
645 dev_err(&dev->pdev->dev, "unsupported operation %d\n",
646 args->operation);
647 args->operation = RADEON_VA_RESULT_ERROR;
648 return -EINVAL;
649 }
650
651 gobj = drm_gem_object_lookup(dev, filp, args->handle);
652 if (gobj == NULL) {
653 args->operation = RADEON_VA_RESULT_ERROR;
654 return -ENOENT;
655 }
656 rbo = gem_to_radeon_bo(gobj);
657 r = radeon_bo_reserve(rbo, false);
658 if (r) {
659 args->operation = RADEON_VA_RESULT_ERROR;
660 drm_gem_object_unreference_unlocked(gobj);
661 return r;
662 }
663 bo_va = radeon_vm_bo_find(&fpriv->vm, rbo);
664 if (!bo_va) {
665 args->operation = RADEON_VA_RESULT_ERROR;
666 radeon_bo_unreserve(rbo);
667 drm_gem_object_unreference_unlocked(gobj);
668 return -ENOENT;
669 }
670
671 switch (args->operation) {
672 case RADEON_VA_MAP:
673 if (bo_va->it.start) {
674 args->operation = RADEON_VA_RESULT_VA_EXIST;
675 args->offset = bo_va->it.start * RADEON_GPU_PAGE_SIZE;
676 radeon_bo_unreserve(rbo);
677 goto out;
678 }
679 r = radeon_vm_bo_set_addr(rdev, bo_va, args->offset, args->flags);
680 break;
681 case RADEON_VA_UNMAP:
682 r = radeon_vm_bo_set_addr(rdev, bo_va, 0, 0);
683 break;
684 default:
685 break;
686 }
687 if (!r)
688 radeon_gem_va_update_vm(rdev, bo_va);
689 args->operation = RADEON_VA_RESULT_OK;
690 if (r) {
691 args->operation = RADEON_VA_RESULT_ERROR;
692 }
693out:
694 drm_gem_object_unreference_unlocked(gobj);
695 return r;
696}
697
698int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
699 struct drm_file *filp)
700{
701 struct drm_radeon_gem_op *args = data;
702 struct drm_gem_object *gobj;
703 struct radeon_bo *robj;
704 int r;
705
706 gobj = drm_gem_object_lookup(dev, filp, args->handle);
707 if (gobj == NULL) {
708 return -ENOENT;
709 }
710 robj = gem_to_radeon_bo(gobj);
711
712 r = -EPERM;
713 if (radeon_ttm_tt_has_userptr(robj->tbo.ttm))
714 goto out;
715
716 r = radeon_bo_reserve(robj, false);
717 if (unlikely(r))
718 goto out;
719
720 switch (args->op) {
721 case RADEON_GEM_OP_GET_INITIAL_DOMAIN:
722 args->value = robj->initial_domain;
723 break;
724 case RADEON_GEM_OP_SET_INITIAL_DOMAIN:
725 robj->initial_domain = args->value & (RADEON_GEM_DOMAIN_VRAM |
726 RADEON_GEM_DOMAIN_GTT |
727 RADEON_GEM_DOMAIN_CPU);
728 break;
729 default:
730 r = -EINVAL;
731 }
732
733 radeon_bo_unreserve(robj);
734out:
735 drm_gem_object_unreference_unlocked(gobj);
736 return r;
737}
738
739int radeon_mode_dumb_create(struct drm_file *file_priv,
740 struct drm_device *dev,
741 struct drm_mode_create_dumb *args)
742{
743 struct radeon_device *rdev = dev->dev_private;
744 struct drm_gem_object *gobj;
745 uint32_t handle;
746 int r;
747
748 args->pitch = radeon_align_pitch(rdev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8);
749 args->size = args->pitch * args->height;
750 args->size = ALIGN(args->size, PAGE_SIZE);
751
752 r = radeon_gem_object_create(rdev, args->size, 0,
753 RADEON_GEM_DOMAIN_VRAM, 0,
754 false, &gobj);
755 if (r)
756 return -ENOMEM;
757
758 r = drm_gem_handle_create(file_priv, gobj, &handle);
759 /* drop reference from allocate - handle holds it now */
760 drm_gem_object_unreference_unlocked(gobj);
761 if (r) {
762 return r;
763 }
764 args->handle = handle;
765 return 0;
766}
767
768#if defined(CONFIG_DEBUG_FS)
769static int radeon_debugfs_gem_info(struct seq_file *m, void *data)
770{
771 struct drm_info_node *node = (struct drm_info_node *)m->private;
772 struct drm_device *dev = node->minor->dev;
773 struct radeon_device *rdev = dev->dev_private;
774 struct radeon_bo *rbo;
775 unsigned i = 0;
776
777 mutex_lock(&rdev->gem.mutex);
778 list_for_each_entry(rbo, &rdev->gem.objects, list) {
779 unsigned domain;
780 const char *placement;
781
782 domain = radeon_mem_type_to_domain(rbo->tbo.mem.mem_type);
783 switch (domain) {
784 case RADEON_GEM_DOMAIN_VRAM:
785 placement = "VRAM";
786 break;
787 case RADEON_GEM_DOMAIN_GTT:
788 placement = " GTT";
789 break;
790 case RADEON_GEM_DOMAIN_CPU:
791 default:
792 placement = " CPU";
793 break;
794 }
795 seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n",
796 i, radeon_bo_size(rbo) >> 10, radeon_bo_size(rbo) >> 20,
797 placement, (unsigned long)rbo->pid);
798 i++;
799 }
800 mutex_unlock(&rdev->gem.mutex);
801 return 0;
802}
803
804static struct drm_info_list radeon_debugfs_gem_list[] = {
805 {"radeon_gem_info", &radeon_debugfs_gem_info, 0, NULL},
806};
807#endif
808
809int radeon_gem_debugfs_init(struct radeon_device *rdev)
810{
811#if defined(CONFIG_DEBUG_FS)
812 return radeon_debugfs_add_files(rdev, radeon_debugfs_gem_list, 1);
813#endif
814 return 0;
815}
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/iosys-map.h>
30#include <linux/pci.h>
31
32#include <drm/drm_device.h>
33#include <drm/drm_file.h>
34#include <drm/drm_gem_ttm_helper.h>
35#include <drm/radeon_drm.h>
36
37#include "radeon.h"
38#include "radeon_prime.h"
39
40struct dma_buf *radeon_gem_prime_export(struct drm_gem_object *gobj,
41 int flags);
42struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj);
43int radeon_gem_prime_pin(struct drm_gem_object *obj);
44void radeon_gem_prime_unpin(struct drm_gem_object *obj);
45
46const struct drm_gem_object_funcs radeon_gem_object_funcs;
47
48static vm_fault_t radeon_gem_fault(struct vm_fault *vmf)
49{
50 struct ttm_buffer_object *bo = vmf->vma->vm_private_data;
51 struct radeon_device *rdev = radeon_get_rdev(bo->bdev);
52 vm_fault_t ret;
53
54 down_read(&rdev->pm.mclk_lock);
55
56 ret = ttm_bo_vm_reserve(bo, vmf);
57 if (ret)
58 goto unlock_mclk;
59
60 ret = radeon_bo_fault_reserve_notify(bo);
61 if (ret)
62 goto unlock_resv;
63
64 ret = ttm_bo_vm_fault_reserved(vmf, vmf->vma->vm_page_prot,
65 TTM_BO_VM_NUM_PREFAULT);
66 if (ret == VM_FAULT_RETRY && !(vmf->flags & FAULT_FLAG_RETRY_NOWAIT))
67 goto unlock_mclk;
68
69unlock_resv:
70 dma_resv_unlock(bo->base.resv);
71
72unlock_mclk:
73 up_read(&rdev->pm.mclk_lock);
74 return ret;
75}
76
77static const struct vm_operations_struct radeon_gem_vm_ops = {
78 .fault = radeon_gem_fault,
79 .open = ttm_bo_vm_open,
80 .close = ttm_bo_vm_close,
81 .access = ttm_bo_vm_access
82};
83
84static void radeon_gem_object_free(struct drm_gem_object *gobj)
85{
86 struct radeon_bo *robj = gem_to_radeon_bo(gobj);
87
88 if (robj) {
89 radeon_mn_unregister(robj);
90 radeon_bo_unref(&robj);
91 }
92}
93
94int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
95 int alignment, int initial_domain,
96 u32 flags, bool kernel,
97 struct drm_gem_object **obj)
98{
99 struct radeon_bo *robj;
100 unsigned long max_size;
101 int r;
102
103 *obj = NULL;
104 /* At least align on page size */
105 if (alignment < PAGE_SIZE) {
106 alignment = PAGE_SIZE;
107 }
108
109 /* Maximum bo size is the unpinned gtt size since we use the gtt to
110 * handle vram to system pool migrations.
111 */
112 max_size = rdev->mc.gtt_size - rdev->gart_pin_size;
113 if (size > max_size) {
114 DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
115 size >> 20, max_size >> 20);
116 return -ENOMEM;
117 }
118
119retry:
120 r = radeon_bo_create(rdev, size, alignment, kernel, initial_domain,
121 flags, NULL, NULL, &robj);
122 if (r) {
123 if (r != -ERESTARTSYS) {
124 if (initial_domain == RADEON_GEM_DOMAIN_VRAM) {
125 initial_domain |= RADEON_GEM_DOMAIN_GTT;
126 goto retry;
127 }
128 DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
129 size, initial_domain, alignment, r);
130 }
131 return r;
132 }
133 *obj = &robj->tbo.base;
134 (*obj)->funcs = &radeon_gem_object_funcs;
135 robj->pid = task_pid_nr(current);
136
137 mutex_lock(&rdev->gem.mutex);
138 list_add_tail(&robj->list, &rdev->gem.objects);
139 mutex_unlock(&rdev->gem.mutex);
140
141 return 0;
142}
143
144static int radeon_gem_set_domain(struct drm_gem_object *gobj,
145 uint32_t rdomain, uint32_t wdomain)
146{
147 struct radeon_bo *robj;
148 uint32_t domain;
149 long r;
150
151 /* FIXME: reeimplement */
152 robj = gem_to_radeon_bo(gobj);
153 /* work out where to validate the buffer to */
154 domain = wdomain;
155 if (!domain) {
156 domain = rdomain;
157 }
158 if (!domain) {
159 /* Do nothings */
160 pr_warn("Set domain without domain !\n");
161 return 0;
162 }
163 if (domain == RADEON_GEM_DOMAIN_CPU) {
164 /* Asking for cpu access wait for object idle */
165 r = dma_resv_wait_timeout(robj->tbo.base.resv,
166 DMA_RESV_USAGE_BOOKKEEP,
167 true, 30 * HZ);
168 if (!r)
169 r = -EBUSY;
170
171 if (r < 0 && r != -EINTR) {
172 pr_err("Failed to wait for object: %li\n", r);
173 return r;
174 }
175 }
176 if (domain == RADEON_GEM_DOMAIN_VRAM && robj->prime_shared_count) {
177 /* A BO that is associated with a dma-buf cannot be sensibly migrated to VRAM */
178 return -EINVAL;
179 }
180 return 0;
181}
182
183int radeon_gem_init(struct radeon_device *rdev)
184{
185 INIT_LIST_HEAD(&rdev->gem.objects);
186 return 0;
187}
188
189void radeon_gem_fini(struct radeon_device *rdev)
190{
191 radeon_bo_force_delete(rdev);
192}
193
194/*
195 * Call from drm_gem_handle_create which appear in both new and open ioctl
196 * case.
197 */
198static int radeon_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
199{
200 struct radeon_bo *rbo = gem_to_radeon_bo(obj);
201 struct radeon_device *rdev = rbo->rdev;
202 struct radeon_fpriv *fpriv = file_priv->driver_priv;
203 struct radeon_vm *vm = &fpriv->vm;
204 struct radeon_bo_va *bo_va;
205 int r;
206
207 if ((rdev->family < CHIP_CAYMAN) ||
208 (!rdev->accel_working)) {
209 return 0;
210 }
211
212 r = radeon_bo_reserve(rbo, false);
213 if (r) {
214 return r;
215 }
216
217 bo_va = radeon_vm_bo_find(vm, rbo);
218 if (!bo_va) {
219 bo_va = radeon_vm_bo_add(rdev, vm, rbo);
220 } else {
221 ++bo_va->ref_count;
222 }
223 radeon_bo_unreserve(rbo);
224
225 return 0;
226}
227
228static void radeon_gem_object_close(struct drm_gem_object *obj,
229 struct drm_file *file_priv)
230{
231 struct radeon_bo *rbo = gem_to_radeon_bo(obj);
232 struct radeon_device *rdev = rbo->rdev;
233 struct radeon_fpriv *fpriv = file_priv->driver_priv;
234 struct radeon_vm *vm = &fpriv->vm;
235 struct radeon_bo_va *bo_va;
236 int r;
237
238 if ((rdev->family < CHIP_CAYMAN) ||
239 (!rdev->accel_working)) {
240 return;
241 }
242
243 r = radeon_bo_reserve(rbo, true);
244 if (r) {
245 dev_err(rdev->dev, "leaking bo va because "
246 "we fail to reserve bo (%d)\n", r);
247 return;
248 }
249 bo_va = radeon_vm_bo_find(vm, rbo);
250 if (bo_va) {
251 if (--bo_va->ref_count == 0) {
252 radeon_vm_bo_rmv(rdev, bo_va);
253 }
254 }
255 radeon_bo_unreserve(rbo);
256}
257
258static int radeon_gem_handle_lockup(struct radeon_device *rdev, int r)
259{
260 if (r == -EDEADLK) {
261 r = radeon_gpu_reset(rdev);
262 if (!r)
263 r = -EAGAIN;
264 }
265 return r;
266}
267
268static int radeon_gem_object_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma)
269{
270 struct radeon_bo *bo = gem_to_radeon_bo(obj);
271 struct radeon_device *rdev = radeon_get_rdev(bo->tbo.bdev);
272
273 if (radeon_ttm_tt_has_userptr(rdev, bo->tbo.ttm))
274 return -EPERM;
275
276 return drm_gem_ttm_mmap(obj, vma);
277}
278
279const struct drm_gem_object_funcs radeon_gem_object_funcs = {
280 .free = radeon_gem_object_free,
281 .open = radeon_gem_object_open,
282 .close = radeon_gem_object_close,
283 .export = radeon_gem_prime_export,
284 .pin = radeon_gem_prime_pin,
285 .unpin = radeon_gem_prime_unpin,
286 .get_sg_table = radeon_gem_prime_get_sg_table,
287 .vmap = drm_gem_ttm_vmap,
288 .vunmap = drm_gem_ttm_vunmap,
289 .mmap = radeon_gem_object_mmap,
290 .vm_ops = &radeon_gem_vm_ops,
291};
292
293/*
294 * GEM ioctls.
295 */
296int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
297 struct drm_file *filp)
298{
299 struct radeon_device *rdev = dev->dev_private;
300 struct drm_radeon_gem_info *args = data;
301 struct ttm_resource_manager *man;
302
303 man = ttm_manager_type(&rdev->mman.bdev, TTM_PL_VRAM);
304
305 args->vram_size = (u64)man->size << PAGE_SHIFT;
306 args->vram_visible = rdev->mc.visible_vram_size;
307 args->vram_visible -= rdev->vram_pin_size;
308 args->gart_size = rdev->mc.gtt_size;
309 args->gart_size -= rdev->gart_pin_size;
310
311 return 0;
312}
313
314int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
315 struct drm_file *filp)
316{
317 struct radeon_device *rdev = dev->dev_private;
318 struct drm_radeon_gem_create *args = data;
319 struct drm_gem_object *gobj;
320 uint32_t handle;
321 int r;
322
323 down_read(&rdev->exclusive_lock);
324 /* create a gem object to contain this object in */
325 args->size = roundup(args->size, PAGE_SIZE);
326 r = radeon_gem_object_create(rdev, args->size, args->alignment,
327 args->initial_domain, args->flags,
328 false, &gobj);
329 if (r) {
330 up_read(&rdev->exclusive_lock);
331 r = radeon_gem_handle_lockup(rdev, r);
332 return r;
333 }
334 r = drm_gem_handle_create(filp, gobj, &handle);
335 /* drop reference from allocate - handle holds it now */
336 drm_gem_object_put(gobj);
337 if (r) {
338 up_read(&rdev->exclusive_lock);
339 r = radeon_gem_handle_lockup(rdev, r);
340 return r;
341 }
342 args->handle = handle;
343 up_read(&rdev->exclusive_lock);
344 return 0;
345}
346
347int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
348 struct drm_file *filp)
349{
350 struct ttm_operation_ctx ctx = { true, false };
351 struct radeon_device *rdev = dev->dev_private;
352 struct drm_radeon_gem_userptr *args = data;
353 struct drm_gem_object *gobj;
354 struct radeon_bo *bo;
355 uint32_t handle;
356 int r;
357
358 args->addr = untagged_addr(args->addr);
359
360 if (offset_in_page(args->addr | args->size))
361 return -EINVAL;
362
363 /* reject unknown flag values */
364 if (args->flags & ~(RADEON_GEM_USERPTR_READONLY |
365 RADEON_GEM_USERPTR_ANONONLY | RADEON_GEM_USERPTR_VALIDATE |
366 RADEON_GEM_USERPTR_REGISTER))
367 return -EINVAL;
368
369 if (args->flags & RADEON_GEM_USERPTR_READONLY) {
370 /* readonly pages not tested on older hardware */
371 if (rdev->family < CHIP_R600)
372 return -EINVAL;
373
374 } else if (!(args->flags & RADEON_GEM_USERPTR_ANONONLY) ||
375 !(args->flags & RADEON_GEM_USERPTR_REGISTER)) {
376
377 /* if we want to write to it we must require anonymous
378 memory and install a MMU notifier */
379 return -EACCES;
380 }
381
382 down_read(&rdev->exclusive_lock);
383
384 /* create a gem object to contain this object in */
385 r = radeon_gem_object_create(rdev, args->size, 0,
386 RADEON_GEM_DOMAIN_CPU, 0,
387 false, &gobj);
388 if (r)
389 goto handle_lockup;
390
391 bo = gem_to_radeon_bo(gobj);
392 r = radeon_ttm_tt_set_userptr(rdev, bo->tbo.ttm, args->addr, args->flags);
393 if (r)
394 goto release_object;
395
396 if (args->flags & RADEON_GEM_USERPTR_REGISTER) {
397 r = radeon_mn_register(bo, args->addr);
398 if (r)
399 goto release_object;
400 }
401
402 if (args->flags & RADEON_GEM_USERPTR_VALIDATE) {
403 mmap_read_lock(current->mm);
404 r = radeon_bo_reserve(bo, true);
405 if (r) {
406 mmap_read_unlock(current->mm);
407 goto release_object;
408 }
409
410 radeon_ttm_placement_from_domain(bo, RADEON_GEM_DOMAIN_GTT);
411 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
412 radeon_bo_unreserve(bo);
413 mmap_read_unlock(current->mm);
414 if (r)
415 goto release_object;
416 }
417
418 r = drm_gem_handle_create(filp, gobj, &handle);
419 /* drop reference from allocate - handle holds it now */
420 drm_gem_object_put(gobj);
421 if (r)
422 goto handle_lockup;
423
424 args->handle = handle;
425 up_read(&rdev->exclusive_lock);
426 return 0;
427
428release_object:
429 drm_gem_object_put(gobj);
430
431handle_lockup:
432 up_read(&rdev->exclusive_lock);
433 r = radeon_gem_handle_lockup(rdev, r);
434
435 return r;
436}
437
438int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
439 struct drm_file *filp)
440{
441 /* transition the BO to a domain -
442 * just validate the BO into a certain domain */
443 struct radeon_device *rdev = dev->dev_private;
444 struct drm_radeon_gem_set_domain *args = data;
445 struct drm_gem_object *gobj;
446 int r;
447
448 /* for now if someone requests domain CPU -
449 * just make sure the buffer is finished with */
450 down_read(&rdev->exclusive_lock);
451
452 /* just do a BO wait for now */
453 gobj = drm_gem_object_lookup(filp, args->handle);
454 if (gobj == NULL) {
455 up_read(&rdev->exclusive_lock);
456 return -ENOENT;
457 }
458
459 r = radeon_gem_set_domain(gobj, args->read_domains, args->write_domain);
460
461 drm_gem_object_put(gobj);
462 up_read(&rdev->exclusive_lock);
463 r = radeon_gem_handle_lockup(rdev, r);
464 return r;
465}
466
467int radeon_mode_dumb_mmap(struct drm_file *filp,
468 struct drm_device *dev,
469 uint32_t handle, uint64_t *offset_p)
470{
471 struct drm_gem_object *gobj;
472 struct radeon_bo *robj;
473
474 gobj = drm_gem_object_lookup(filp, handle);
475 if (gobj == NULL) {
476 return -ENOENT;
477 }
478 robj = gem_to_radeon_bo(gobj);
479 if (radeon_ttm_tt_has_userptr(robj->rdev, robj->tbo.ttm)) {
480 drm_gem_object_put(gobj);
481 return -EPERM;
482 }
483 *offset_p = radeon_bo_mmap_offset(robj);
484 drm_gem_object_put(gobj);
485 return 0;
486}
487
488int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
489 struct drm_file *filp)
490{
491 struct drm_radeon_gem_mmap *args = data;
492
493 return radeon_mode_dumb_mmap(filp, dev, args->handle, &args->addr_ptr);
494}
495
496int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
497 struct drm_file *filp)
498{
499 struct drm_radeon_gem_busy *args = data;
500 struct drm_gem_object *gobj;
501 struct radeon_bo *robj;
502 int r;
503 uint32_t cur_placement = 0;
504
505 gobj = drm_gem_object_lookup(filp, args->handle);
506 if (gobj == NULL) {
507 return -ENOENT;
508 }
509 robj = gem_to_radeon_bo(gobj);
510
511 r = dma_resv_test_signaled(robj->tbo.base.resv, DMA_RESV_USAGE_READ);
512 if (r == 0)
513 r = -EBUSY;
514 else
515 r = 0;
516
517 cur_placement = READ_ONCE(robj->tbo.resource->mem_type);
518 args->domain = radeon_mem_type_to_domain(cur_placement);
519 drm_gem_object_put(gobj);
520 return r;
521}
522
523int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
524 struct drm_file *filp)
525{
526 struct radeon_device *rdev = dev->dev_private;
527 struct drm_radeon_gem_wait_idle *args = data;
528 struct drm_gem_object *gobj;
529 struct radeon_bo *robj;
530 int r = 0;
531 uint32_t cur_placement = 0;
532 long ret;
533
534 gobj = drm_gem_object_lookup(filp, args->handle);
535 if (gobj == NULL) {
536 return -ENOENT;
537 }
538 robj = gem_to_radeon_bo(gobj);
539
540 ret = dma_resv_wait_timeout(robj->tbo.base.resv, DMA_RESV_USAGE_READ,
541 true, 30 * HZ);
542 if (ret == 0)
543 r = -EBUSY;
544 else if (ret < 0)
545 r = ret;
546
547 /* Flush HDP cache via MMIO if necessary */
548 cur_placement = READ_ONCE(robj->tbo.resource->mem_type);
549 if (rdev->asic->mmio_hdp_flush &&
550 radeon_mem_type_to_domain(cur_placement) == RADEON_GEM_DOMAIN_VRAM)
551 robj->rdev->asic->mmio_hdp_flush(rdev);
552 drm_gem_object_put(gobj);
553 r = radeon_gem_handle_lockup(rdev, r);
554 return r;
555}
556
557int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
558 struct drm_file *filp)
559{
560 struct drm_radeon_gem_set_tiling *args = data;
561 struct drm_gem_object *gobj;
562 struct radeon_bo *robj;
563 int r = 0;
564
565 DRM_DEBUG("%d \n", args->handle);
566 gobj = drm_gem_object_lookup(filp, args->handle);
567 if (gobj == NULL)
568 return -ENOENT;
569 robj = gem_to_radeon_bo(gobj);
570 r = radeon_bo_set_tiling_flags(robj, args->tiling_flags, args->pitch);
571 drm_gem_object_put(gobj);
572 return r;
573}
574
575int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
576 struct drm_file *filp)
577{
578 struct drm_radeon_gem_get_tiling *args = data;
579 struct drm_gem_object *gobj;
580 struct radeon_bo *rbo;
581 int r = 0;
582
583 DRM_DEBUG("\n");
584 gobj = drm_gem_object_lookup(filp, args->handle);
585 if (gobj == NULL)
586 return -ENOENT;
587 rbo = gem_to_radeon_bo(gobj);
588 r = radeon_bo_reserve(rbo, false);
589 if (unlikely(r != 0))
590 goto out;
591 radeon_bo_get_tiling_flags(rbo, &args->tiling_flags, &args->pitch);
592 radeon_bo_unreserve(rbo);
593out:
594 drm_gem_object_put(gobj);
595 return r;
596}
597
598/**
599 * radeon_gem_va_update_vm -update the bo_va in its VM
600 *
601 * @rdev: radeon_device pointer
602 * @bo_va: bo_va to update
603 *
604 * Update the bo_va directly after setting it's address. Errors are not
605 * vital here, so they are not reported back to userspace.
606 */
607static void radeon_gem_va_update_vm(struct radeon_device *rdev,
608 struct radeon_bo_va *bo_va)
609{
610 struct ttm_validate_buffer tv, *entry;
611 struct radeon_bo_list *vm_bos;
612 struct ww_acquire_ctx ticket;
613 struct list_head list;
614 unsigned domain;
615 int r;
616
617 INIT_LIST_HEAD(&list);
618
619 tv.bo = &bo_va->bo->tbo;
620 tv.num_shared = 1;
621 list_add(&tv.head, &list);
622
623 vm_bos = radeon_vm_get_bos(rdev, bo_va->vm, &list);
624 if (!vm_bos)
625 return;
626
627 r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
628 if (r)
629 goto error_free;
630
631 list_for_each_entry(entry, &list, head) {
632 domain = radeon_mem_type_to_domain(entry->bo->resource->mem_type);
633 /* if anything is swapped out don't swap it in here,
634 just abort and wait for the next CS */
635 if (domain == RADEON_GEM_DOMAIN_CPU)
636 goto error_unreserve;
637 }
638
639 mutex_lock(&bo_va->vm->mutex);
640 r = radeon_vm_clear_freed(rdev, bo_va->vm);
641 if (r)
642 goto error_unlock;
643
644 if (bo_va->it.start)
645 r = radeon_vm_bo_update(rdev, bo_va, bo_va->bo->tbo.resource);
646
647error_unlock:
648 mutex_unlock(&bo_va->vm->mutex);
649
650error_unreserve:
651 ttm_eu_backoff_reservation(&ticket, &list);
652
653error_free:
654 kvfree(vm_bos);
655
656 if (r && r != -ERESTARTSYS)
657 DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
658}
659
660int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
661 struct drm_file *filp)
662{
663 struct drm_radeon_gem_va *args = data;
664 struct drm_gem_object *gobj;
665 struct radeon_device *rdev = dev->dev_private;
666 struct radeon_fpriv *fpriv = filp->driver_priv;
667 struct radeon_bo *rbo;
668 struct radeon_bo_va *bo_va;
669 u32 invalid_flags;
670 int r = 0;
671
672 if (!rdev->vm_manager.enabled) {
673 args->operation = RADEON_VA_RESULT_ERROR;
674 return -ENOTTY;
675 }
676
677 /* !! DONT REMOVE !!
678 * We don't support vm_id yet, to be sure we don't have broken
679 * userspace, reject anyone trying to use non 0 value thus moving
680 * forward we can use those fields without breaking existant userspace
681 */
682 if (args->vm_id) {
683 args->operation = RADEON_VA_RESULT_ERROR;
684 return -EINVAL;
685 }
686
687 if (args->offset < RADEON_VA_RESERVED_SIZE) {
688 dev_err(dev->dev,
689 "offset 0x%lX is in reserved area 0x%X\n",
690 (unsigned long)args->offset,
691 RADEON_VA_RESERVED_SIZE);
692 args->operation = RADEON_VA_RESULT_ERROR;
693 return -EINVAL;
694 }
695
696 /* don't remove, we need to enforce userspace to set the snooped flag
697 * otherwise we will endup with broken userspace and we won't be able
698 * to enable this feature without adding new interface
699 */
700 invalid_flags = RADEON_VM_PAGE_VALID | RADEON_VM_PAGE_SYSTEM;
701 if ((args->flags & invalid_flags)) {
702 dev_err(dev->dev, "invalid flags 0x%08X vs 0x%08X\n",
703 args->flags, invalid_flags);
704 args->operation = RADEON_VA_RESULT_ERROR;
705 return -EINVAL;
706 }
707
708 switch (args->operation) {
709 case RADEON_VA_MAP:
710 case RADEON_VA_UNMAP:
711 break;
712 default:
713 dev_err(dev->dev, "unsupported operation %d\n",
714 args->operation);
715 args->operation = RADEON_VA_RESULT_ERROR;
716 return -EINVAL;
717 }
718
719 gobj = drm_gem_object_lookup(filp, args->handle);
720 if (gobj == NULL) {
721 args->operation = RADEON_VA_RESULT_ERROR;
722 return -ENOENT;
723 }
724 rbo = gem_to_radeon_bo(gobj);
725 r = radeon_bo_reserve(rbo, false);
726 if (r) {
727 args->operation = RADEON_VA_RESULT_ERROR;
728 drm_gem_object_put(gobj);
729 return r;
730 }
731 bo_va = radeon_vm_bo_find(&fpriv->vm, rbo);
732 if (!bo_va) {
733 args->operation = RADEON_VA_RESULT_ERROR;
734 radeon_bo_unreserve(rbo);
735 drm_gem_object_put(gobj);
736 return -ENOENT;
737 }
738
739 switch (args->operation) {
740 case RADEON_VA_MAP:
741 if (bo_va->it.start) {
742 args->operation = RADEON_VA_RESULT_VA_EXIST;
743 args->offset = bo_va->it.start * RADEON_GPU_PAGE_SIZE;
744 radeon_bo_unreserve(rbo);
745 goto out;
746 }
747 r = radeon_vm_bo_set_addr(rdev, bo_va, args->offset, args->flags);
748 break;
749 case RADEON_VA_UNMAP:
750 r = radeon_vm_bo_set_addr(rdev, bo_va, 0, 0);
751 break;
752 default:
753 break;
754 }
755 if (!r)
756 radeon_gem_va_update_vm(rdev, bo_va);
757 args->operation = RADEON_VA_RESULT_OK;
758 if (r) {
759 args->operation = RADEON_VA_RESULT_ERROR;
760 }
761out:
762 drm_gem_object_put(gobj);
763 return r;
764}
765
766int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
767 struct drm_file *filp)
768{
769 struct drm_radeon_gem_op *args = data;
770 struct drm_gem_object *gobj;
771 struct radeon_bo *robj;
772 int r;
773
774 gobj = drm_gem_object_lookup(filp, args->handle);
775 if (gobj == NULL) {
776 return -ENOENT;
777 }
778 robj = gem_to_radeon_bo(gobj);
779
780 r = -EPERM;
781 if (radeon_ttm_tt_has_userptr(robj->rdev, robj->tbo.ttm))
782 goto out;
783
784 r = radeon_bo_reserve(robj, false);
785 if (unlikely(r))
786 goto out;
787
788 switch (args->op) {
789 case RADEON_GEM_OP_GET_INITIAL_DOMAIN:
790 args->value = robj->initial_domain;
791 break;
792 case RADEON_GEM_OP_SET_INITIAL_DOMAIN:
793 robj->initial_domain = args->value & (RADEON_GEM_DOMAIN_VRAM |
794 RADEON_GEM_DOMAIN_GTT |
795 RADEON_GEM_DOMAIN_CPU);
796 break;
797 default:
798 r = -EINVAL;
799 }
800
801 radeon_bo_unreserve(robj);
802out:
803 drm_gem_object_put(gobj);
804 return r;
805}
806
807int radeon_align_pitch(struct radeon_device *rdev, int width, int cpp, bool tiled)
808{
809 int aligned = width;
810 int align_large = (ASIC_IS_AVIVO(rdev)) || tiled;
811 int pitch_mask = 0;
812
813 switch (cpp) {
814 case 1:
815 pitch_mask = align_large ? 255 : 127;
816 break;
817 case 2:
818 pitch_mask = align_large ? 127 : 31;
819 break;
820 case 3:
821 case 4:
822 pitch_mask = align_large ? 63 : 15;
823 break;
824 }
825
826 aligned += pitch_mask;
827 aligned &= ~pitch_mask;
828 return aligned * cpp;
829}
830
831int radeon_mode_dumb_create(struct drm_file *file_priv,
832 struct drm_device *dev,
833 struct drm_mode_create_dumb *args)
834{
835 struct radeon_device *rdev = dev->dev_private;
836 struct drm_gem_object *gobj;
837 uint32_t handle;
838 int r;
839
840 args->pitch = radeon_align_pitch(rdev, args->width,
841 DIV_ROUND_UP(args->bpp, 8), 0);
842 args->size = (u64)args->pitch * args->height;
843 args->size = ALIGN(args->size, PAGE_SIZE);
844
845 r = radeon_gem_object_create(rdev, args->size, 0,
846 RADEON_GEM_DOMAIN_VRAM, 0,
847 false, &gobj);
848 if (r)
849 return -ENOMEM;
850
851 r = drm_gem_handle_create(file_priv, gobj, &handle);
852 /* drop reference from allocate - handle holds it now */
853 drm_gem_object_put(gobj);
854 if (r) {
855 return r;
856 }
857 args->handle = handle;
858 return 0;
859}
860
861#if defined(CONFIG_DEBUG_FS)
862static int radeon_debugfs_gem_info_show(struct seq_file *m, void *unused)
863{
864 struct radeon_device *rdev = m->private;
865 struct radeon_bo *rbo;
866 unsigned i = 0;
867
868 mutex_lock(&rdev->gem.mutex);
869 list_for_each_entry(rbo, &rdev->gem.objects, list) {
870 unsigned domain;
871 const char *placement;
872
873 domain = radeon_mem_type_to_domain(rbo->tbo.resource->mem_type);
874 switch (domain) {
875 case RADEON_GEM_DOMAIN_VRAM:
876 placement = "VRAM";
877 break;
878 case RADEON_GEM_DOMAIN_GTT:
879 placement = " GTT";
880 break;
881 case RADEON_GEM_DOMAIN_CPU:
882 default:
883 placement = " CPU";
884 break;
885 }
886 seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n",
887 i, radeon_bo_size(rbo) >> 10, radeon_bo_size(rbo) >> 20,
888 placement, (unsigned long)rbo->pid);
889 i++;
890 }
891 mutex_unlock(&rdev->gem.mutex);
892 return 0;
893}
894
895DEFINE_SHOW_ATTRIBUTE(radeon_debugfs_gem_info);
896#endif
897
898void radeon_gem_debugfs_init(struct radeon_device *rdev)
899{
900#if defined(CONFIG_DEBUG_FS)
901 struct dentry *root = rdev->ddev->primary->debugfs_root;
902
903 debugfs_create_file("radeon_gem_info", 0444, root, rdev,
904 &radeon_debugfs_gem_info_fops);
905
906#endif
907}