Linux Audio

Check our new training course

Loading...
v4.6
 
  1/*
  2 *	Low-Level PCI Access for i386 machines.
  3 *
  4 *	(c) 1999 Martin Mares <mj@ucw.cz>
  5 */
  6
 
 
 
 
 
  7#undef DEBUG
  8
  9#ifdef DEBUG
 10#define DBG(fmt, ...) printk(fmt, ##__VA_ARGS__)
 11#else
 12#define DBG(fmt, ...)				\
 13do {						\
 14	if (0)					\
 15		printk(fmt, ##__VA_ARGS__);	\
 16} while (0)
 17#endif
 18
 19#define PCI_PROBE_BIOS		0x0001
 20#define PCI_PROBE_CONF1		0x0002
 21#define PCI_PROBE_CONF2		0x0004
 22#define PCI_PROBE_MMCONF	0x0008
 23#define PCI_PROBE_MASK		0x000f
 24#define PCI_PROBE_NOEARLY	0x0010
 25
 26#define PCI_NO_CHECKS		0x0400
 27#define PCI_USE_PIRQ_MASK	0x0800
 28#define PCI_ASSIGN_ROMS		0x1000
 29#define PCI_BIOS_IRQ_SCAN	0x2000
 30#define PCI_ASSIGN_ALL_BUSSES	0x4000
 31#define PCI_CAN_SKIP_ISA_ALIGN	0x8000
 32#define PCI_USE__CRS		0x10000
 33#define PCI_CHECK_ENABLE_AMD_MMCONF	0x20000
 34#define PCI_HAS_IO_ECS		0x40000
 35#define PCI_NOASSIGN_ROMS	0x80000
 36#define PCI_ROOT_NO_CRS		0x100000
 37#define PCI_NOASSIGN_BARS	0x200000
 
 
 
 38
 39extern unsigned int pci_probe;
 40extern unsigned long pirq_table_addr;
 41
 42enum pci_bf_sort_state {
 43	pci_bf_sort_default,
 44	pci_force_nobf,
 45	pci_force_bf,
 46	pci_dmi_bf,
 47};
 48
 49/* pci-i386.c */
 50
 51void pcibios_resource_survey(void);
 52void pcibios_set_cache_line_size(void);
 53
 54/* pci-pc.c */
 55
 56extern int pcibios_last_bus;
 57extern struct pci_ops pci_root_ops;
 58
 59void pcibios_scan_specific_bus(int busn);
 60
 61/* pci-irq.c */
 62
 
 
 63struct irq_info {
 64	u8 bus, devfn;			/* Bus, device and function */
 65	struct {
 66		u8 link;		/* IRQ line ID, chipset dependent,
 67					   0 = not routed */
 68		u16 bitmap;		/* Available IRQs */
 69	} __attribute__((packed)) irq[4];
 70	u8 slot;			/* Slot number, 0=onboard */
 71	u8 rfu;
 72} __attribute__((packed));
 73
 74struct irq_routing_table {
 75	u32 signature;			/* PIRQ_SIGNATURE should be here */
 76	u16 version;			/* PIRQ_VERSION */
 77	u16 size;			/* Table size in bytes */
 78	u8 rtr_bus, rtr_devfn;		/* Where the interrupt router lies */
 79	u16 exclusive_irqs;		/* IRQs devoted exclusively to
 80					   PCI usage */
 81	u16 rtr_vendor, rtr_device;	/* Vendor and device ID of
 82					   interrupt router */
 83	u32 miniport_data;		/* Crap */
 84	u8 rfu[11];
 85	u8 checksum;			/* Modulo 256 checksum must give 0 */
 86	struct irq_info slots[0];
 
 
 
 
 
 
 
 
 
 87} __attribute__((packed));
 88
 89extern unsigned int pcibios_irq_mask;
 90
 91extern raw_spinlock_t pci_config_lock;
 92
 93extern int (*pcibios_enable_irq)(struct pci_dev *dev);
 94extern void (*pcibios_disable_irq)(struct pci_dev *dev);
 95
 96extern bool mp_should_keep_irq(struct device *dev);
 97
 98struct pci_raw_ops {
 99	int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
100						int reg, int len, u32 *val);
101	int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
102						int reg, int len, u32 val);
103};
104
105extern const struct pci_raw_ops *raw_pci_ops;
106extern const struct pci_raw_ops *raw_pci_ext_ops;
107
108extern const struct pci_raw_ops pci_mmcfg;
109extern const struct pci_raw_ops pci_direct_conf1;
110extern bool port_cf9_safe;
111
112/* arch_initcall level */
 
113extern int pci_direct_probe(void);
114extern void pci_direct_init(int type);
 
 
 
 
 
 
115extern void pci_pcbios_init(void);
 
 
 
 
116extern void __init dmi_check_pciprobe(void);
117extern void __init dmi_check_skip_isa_align(void);
118
119/* some common used subsys_initcalls */
 
120extern int __init pci_acpi_init(void);
 
 
 
 
 
 
121extern void __init pcibios_irq_init(void);
122extern int __init pcibios_init(void);
123extern int pci_legacy_init(void);
124extern void pcibios_fixup_irqs(void);
125
126/* pci-mmconfig.c */
127
128/* "PCI MMCONFIG %04x [bus %02x-%02x]" */
129#define PCI_MMCFG_RESOURCE_NAME_LEN (22 + 4 + 2 + 2)
130
131struct pci_mmcfg_region {
132	struct list_head list;
133	struct resource res;
134	u64 address;
135	char __iomem *virt;
136	u16 segment;
137	u8 start_bus;
138	u8 end_bus;
139	char name[PCI_MMCFG_RESOURCE_NAME_LEN];
140};
141
142extern int __init pci_mmcfg_arch_init(void);
143extern void __init pci_mmcfg_arch_free(void);
144extern int pci_mmcfg_arch_map(struct pci_mmcfg_region *cfg);
145extern void pci_mmcfg_arch_unmap(struct pci_mmcfg_region *cfg);
146extern int pci_mmconfig_insert(struct device *dev, u16 seg, u8 start, u8 end,
147			       phys_addr_t addr);
148extern int pci_mmconfig_delete(u16 seg, u8 start, u8 end);
149extern struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus);
 
 
150
151extern struct list_head pci_mmcfg_list;
152
153#define PCI_MMCFG_BUS_OFFSET(bus)      ((bus) << 20)
154
155/*
156 * On AMD Fam10h CPUs, all PCI MMIO configuration space accesses must use
157 * %eax.  No other source or target registers may be used.  The following
158 * mmio_config_* accessors enforce this.  See "BIOS and Kernel Developer's
159 * Guide (BKDG) For AMD Family 10h Processors", rev. 3.48, sec 2.11.1,
160 * "MMIO Configuration Coding Requirements".
161 */
162static inline unsigned char mmio_config_readb(void __iomem *pos)
163{
164	u8 val;
165	asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
166	return val;
167}
168
169static inline unsigned short mmio_config_readw(void __iomem *pos)
170{
171	u16 val;
172	asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
173	return val;
174}
175
176static inline unsigned int mmio_config_readl(void __iomem *pos)
177{
178	u32 val;
179	asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
180	return val;
181}
182
183static inline void mmio_config_writeb(void __iomem *pos, u8 val)
184{
185	asm volatile("movb %%al,(%1)" : : "a" (val), "r" (pos) : "memory");
186}
187
188static inline void mmio_config_writew(void __iomem *pos, u16 val)
189{
190	asm volatile("movw %%ax,(%1)" : : "a" (val), "r" (pos) : "memory");
191}
192
193static inline void mmio_config_writel(void __iomem *pos, u32 val)
194{
195	asm volatile("movl %%eax,(%1)" : : "a" (val), "r" (pos) : "memory");
196}
197
198#ifdef CONFIG_PCI
199# ifdef CONFIG_ACPI
200#  define x86_default_pci_init		pci_acpi_init
201# else
202#  define x86_default_pci_init		pci_legacy_init
203# endif
204# define x86_default_pci_init_irq	pcibios_irq_init
205# define x86_default_pci_fixup_irqs	pcibios_fixup_irqs
206#else
207# define x86_default_pci_init		NULL
208# define x86_default_pci_init_irq	NULL
209# define x86_default_pci_fixup_irqs	NULL
 
 
 
 
 
 
210#endif
v6.8
  1/* SPDX-License-Identifier: GPL-2.0 */
  2/*
  3 *	Low-Level PCI Access for i386 machines.
  4 *
  5 *	(c) 1999 Martin Mares <mj@ucw.cz>
  6 */
  7
  8#include <linux/errno.h>
  9#include <linux/init.h>
 10#include <linux/ioport.h>
 11#include <linux/spinlock.h>
 12
 13#undef DEBUG
 14
 15#ifdef DEBUG
 16#define DBG(fmt, ...) printk(fmt, ##__VA_ARGS__)
 17#else
 18#define DBG(fmt, ...)				\
 19do {						\
 20	if (0)					\
 21		printk(fmt, ##__VA_ARGS__);	\
 22} while (0)
 23#endif
 24
 25#define PCI_PROBE_BIOS		0x0001
 26#define PCI_PROBE_CONF1		0x0002
 27#define PCI_PROBE_CONF2		0x0004
 28#define PCI_PROBE_MMCONF	0x0008
 29#define PCI_PROBE_MASK		0x000f
 30#define PCI_PROBE_NOEARLY	0x0010
 31
 32#define PCI_NO_CHECKS		0x0400
 33#define PCI_USE_PIRQ_MASK	0x0800
 34#define PCI_ASSIGN_ROMS		0x1000
 35#define PCI_BIOS_IRQ_SCAN	0x2000
 36#define PCI_ASSIGN_ALL_BUSSES	0x4000
 37#define PCI_CAN_SKIP_ISA_ALIGN	0x8000
 38#define PCI_USE__CRS		0x10000
 39#define PCI_CHECK_ENABLE_AMD_MMCONF	0x20000
 40#define PCI_HAS_IO_ECS		0x40000
 41#define PCI_NOASSIGN_ROMS	0x80000
 42#define PCI_ROOT_NO_CRS		0x100000
 43#define PCI_NOASSIGN_BARS	0x200000
 44#define PCI_BIG_ROOT_WINDOW	0x400000
 45#define PCI_USE_E820		0x800000
 46#define PCI_NO_E820		0x1000000
 47
 48extern unsigned int pci_probe;
 49extern unsigned long pirq_table_addr;
 50
 51enum pci_bf_sort_state {
 52	pci_bf_sort_default,
 53	pci_force_nobf,
 54	pci_force_bf,
 55	pci_dmi_bf,
 56};
 57
 58/* pci-i386.c */
 59
 60void pcibios_resource_survey(void);
 61void pcibios_set_cache_line_size(void);
 62
 63/* pci-pc.c */
 64
 65extern int pcibios_last_bus;
 66extern struct pci_ops pci_root_ops;
 67
 68void pcibios_scan_specific_bus(int busn);
 69
 70/* pci-irq.c */
 71
 72struct pci_dev;
 73
 74struct irq_info {
 75	u8 bus, devfn;			/* Bus, device and function */
 76	struct {
 77		u8 link;		/* IRQ line ID, chipset dependent,
 78					   0 = not routed */
 79		u16 bitmap;		/* Available IRQs */
 80	} __attribute__((packed)) irq[4];
 81	u8 slot;			/* Slot number, 0=onboard */
 82	u8 rfu;
 83} __attribute__((packed));
 84
 85struct irq_routing_table {
 86	u32 signature;			/* PIRQ_SIGNATURE should be here */
 87	u16 version;			/* PIRQ_VERSION */
 88	u16 size;			/* Table size in bytes */
 89	u8 rtr_bus, rtr_devfn;		/* Where the interrupt router lies */
 90	u16 exclusive_irqs;		/* IRQs devoted exclusively to
 91					   PCI usage */
 92	u16 rtr_vendor, rtr_device;	/* Vendor and device ID of
 93					   interrupt router */
 94	u32 miniport_data;		/* Crap */
 95	u8 rfu[11];
 96	u8 checksum;			/* Modulo 256 checksum must give 0 */
 97	struct irq_info slots[];
 98} __attribute__((packed));
 99
100struct irt_routing_table {
101	u32 signature;			/* IRT_SIGNATURE should be here */
102	u8 size;			/* Number of entries provided */
103	u8 used;			/* Number of entries actually used */
104	u16 exclusive_irqs;		/* IRQs devoted exclusively to
105					   PCI usage */
106	struct irq_info slots[];
107} __attribute__((packed));
108
109extern unsigned int pcibios_irq_mask;
110
111extern raw_spinlock_t pci_config_lock;
112
113extern int (*pcibios_enable_irq)(struct pci_dev *dev);
114extern void (*pcibios_disable_irq)(struct pci_dev *dev);
115
116extern bool mp_should_keep_irq(struct device *dev);
117
118struct pci_raw_ops {
119	int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
120						int reg, int len, u32 *val);
121	int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
122						int reg, int len, u32 val);
123};
124
125extern const struct pci_raw_ops *raw_pci_ops;
126extern const struct pci_raw_ops *raw_pci_ext_ops;
127
128extern const struct pci_raw_ops pci_mmcfg;
129extern const struct pci_raw_ops pci_direct_conf1;
130extern bool port_cf9_safe;
131
132/* arch_initcall level */
133#ifdef CONFIG_PCI_DIRECT
134extern int pci_direct_probe(void);
135extern void pci_direct_init(int type);
136#else
137static inline int pci_direct_probe(void) { return -1; }
138static inline  void pci_direct_init(int type) { }
139#endif
140
141#ifdef CONFIG_PCI_BIOS
142extern void pci_pcbios_init(void);
143#else
144static inline void pci_pcbios_init(void) { }
145#endif
146
147extern void __init dmi_check_pciprobe(void);
148extern void __init dmi_check_skip_isa_align(void);
149
150/* some common used subsys_initcalls */
151#ifdef CONFIG_PCI
152extern int __init pci_acpi_init(void);
153#else
154static inline int  __init pci_acpi_init(void)
155{
156	return -EINVAL;
157}
158#endif
159extern void __init pcibios_irq_init(void);
160extern int __init pcibios_init(void);
161extern int pci_legacy_init(void);
162extern void pcibios_fixup_irqs(void);
163
164/* pci-mmconfig.c */
165
166/* "PCI MMCONFIG %04x [bus %02x-%02x]" */
167#define PCI_MMCFG_RESOURCE_NAME_LEN (22 + 4 + 2 + 2)
168
169struct pci_mmcfg_region {
170	struct list_head list;
171	struct resource res;
172	u64 address;
173	char __iomem *virt;
174	u16 segment;
175	u8 start_bus;
176	u8 end_bus;
177	char name[PCI_MMCFG_RESOURCE_NAME_LEN];
178};
179
180extern int __init pci_mmcfg_arch_init(void);
181extern void __init pci_mmcfg_arch_free(void);
182extern int pci_mmcfg_arch_map(struct pci_mmcfg_region *cfg);
183extern void pci_mmcfg_arch_unmap(struct pci_mmcfg_region *cfg);
184extern int pci_mmconfig_insert(struct device *dev, u16 seg, u8 start, u8 end,
185			       phys_addr_t addr);
186extern int pci_mmconfig_delete(u16 seg, u8 start, u8 end);
187extern struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus);
188extern struct pci_mmcfg_region *__init pci_mmconfig_add(int segment, int start,
189							int end, u64 addr);
190
191extern struct list_head pci_mmcfg_list;
192
193#define PCI_MMCFG_BUS_OFFSET(bus)      ((bus) << 20)
194
195/*
196 * On AMD Fam10h CPUs, all PCI MMIO configuration space accesses must use
197 * %eax.  No other source or target registers may be used.  The following
198 * mmio_config_* accessors enforce this.  See "BIOS and Kernel Developer's
199 * Guide (BKDG) For AMD Family 10h Processors", rev. 3.48, sec 2.11.1,
200 * "MMIO Configuration Coding Requirements".
201 */
202static inline unsigned char mmio_config_readb(void __iomem *pos)
203{
204	u8 val;
205	asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
206	return val;
207}
208
209static inline unsigned short mmio_config_readw(void __iomem *pos)
210{
211	u16 val;
212	asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
213	return val;
214}
215
216static inline unsigned int mmio_config_readl(void __iomem *pos)
217{
218	u32 val;
219	asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
220	return val;
221}
222
223static inline void mmio_config_writeb(void __iomem *pos, u8 val)
224{
225	asm volatile("movb %%al,(%1)" : : "a" (val), "r" (pos) : "memory");
226}
227
228static inline void mmio_config_writew(void __iomem *pos, u16 val)
229{
230	asm volatile("movw %%ax,(%1)" : : "a" (val), "r" (pos) : "memory");
231}
232
233static inline void mmio_config_writel(void __iomem *pos, u32 val)
234{
235	asm volatile("movl %%eax,(%1)" : : "a" (val), "r" (pos) : "memory");
236}
237
238#ifdef CONFIG_PCI
239# ifdef CONFIG_ACPI
240#  define x86_default_pci_init		pci_acpi_init
241# else
242#  define x86_default_pci_init		pci_legacy_init
243# endif
244# define x86_default_pci_init_irq	pcibios_irq_init
245# define x86_default_pci_fixup_irqs	pcibios_fixup_irqs
246#else
247# define x86_default_pci_init		NULL
248# define x86_default_pci_init_irq	NULL
249# define x86_default_pci_fixup_irqs	NULL
250#endif
251
252#if defined(CONFIG_PCI) && defined(CONFIG_ACPI)
253extern bool pci_use_e820;
254#else
255#define pci_use_e820 false
256#endif