Loading...
1/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 */
22
23#include <linux/module.h>
24#include <linux/fdtable.h>
25#include <linux/uaccess.h>
26#include <linux/firmware.h>
27#include <drm/drmP.h>
28#include "amdgpu.h"
29#include "amdgpu_amdkfd.h"
30#include "amdgpu_ucode.h"
31#include "gca/gfx_8_0_sh_mask.h"
32#include "gca/gfx_8_0_d.h"
33#include "gca/gfx_8_0_enum.h"
34#include "oss/oss_3_0_sh_mask.h"
35#include "oss/oss_3_0_d.h"
36#include "gmc/gmc_8_1_sh_mask.h"
37#include "gmc/gmc_8_1_d.h"
38#include "vi_structs.h"
39#include "vid.h"
40
41#define VI_PIPE_PER_MEC (4)
42
43struct cik_sdma_rlc_registers;
44
45/*
46 * Register access functions
47 */
48
49static void kgd_program_sh_mem_settings(struct kgd_dev *kgd, uint32_t vmid,
50 uint32_t sh_mem_config,
51 uint32_t sh_mem_ape1_base, uint32_t sh_mem_ape1_limit,
52 uint32_t sh_mem_bases);
53static int kgd_set_pasid_vmid_mapping(struct kgd_dev *kgd, unsigned int pasid,
54 unsigned int vmid);
55static int kgd_init_pipeline(struct kgd_dev *kgd, uint32_t pipe_id,
56 uint32_t hpd_size, uint64_t hpd_gpu_addr);
57static int kgd_init_interrupts(struct kgd_dev *kgd, uint32_t pipe_id);
58static int kgd_hqd_load(struct kgd_dev *kgd, void *mqd, uint32_t pipe_id,
59 uint32_t queue_id, uint32_t __user *wptr);
60static int kgd_hqd_sdma_load(struct kgd_dev *kgd, void *mqd);
61static bool kgd_hqd_is_occupied(struct kgd_dev *kgd, uint64_t queue_address,
62 uint32_t pipe_id, uint32_t queue_id);
63static bool kgd_hqd_sdma_is_occupied(struct kgd_dev *kgd, void *mqd);
64static int kgd_hqd_destroy(struct kgd_dev *kgd, uint32_t reset_type,
65 unsigned int timeout, uint32_t pipe_id,
66 uint32_t queue_id);
67static int kgd_hqd_sdma_destroy(struct kgd_dev *kgd, void *mqd,
68 unsigned int timeout);
69static void write_vmid_invalidate_request(struct kgd_dev *kgd, uint8_t vmid);
70static int kgd_address_watch_disable(struct kgd_dev *kgd);
71static int kgd_address_watch_execute(struct kgd_dev *kgd,
72 unsigned int watch_point_id,
73 uint32_t cntl_val,
74 uint32_t addr_hi,
75 uint32_t addr_lo);
76static int kgd_wave_control_execute(struct kgd_dev *kgd,
77 uint32_t gfx_index_val,
78 uint32_t sq_cmd);
79static uint32_t kgd_address_watch_get_offset(struct kgd_dev *kgd,
80 unsigned int watch_point_id,
81 unsigned int reg_offset);
82
83static bool get_atc_vmid_pasid_mapping_valid(struct kgd_dev *kgd,
84 uint8_t vmid);
85static uint16_t get_atc_vmid_pasid_mapping_pasid(struct kgd_dev *kgd,
86 uint8_t vmid);
87static void write_vmid_invalidate_request(struct kgd_dev *kgd, uint8_t vmid);
88static uint16_t get_fw_version(struct kgd_dev *kgd, enum kgd_engine_type type);
89
90static const struct kfd2kgd_calls kfd2kgd = {
91 .init_gtt_mem_allocation = alloc_gtt_mem,
92 .free_gtt_mem = free_gtt_mem,
93 .get_vmem_size = get_vmem_size,
94 .get_gpu_clock_counter = get_gpu_clock_counter,
95 .get_max_engine_clock_in_mhz = get_max_engine_clock_in_mhz,
96 .program_sh_mem_settings = kgd_program_sh_mem_settings,
97 .set_pasid_vmid_mapping = kgd_set_pasid_vmid_mapping,
98 .init_pipeline = kgd_init_pipeline,
99 .init_interrupts = kgd_init_interrupts,
100 .hqd_load = kgd_hqd_load,
101 .hqd_sdma_load = kgd_hqd_sdma_load,
102 .hqd_is_occupied = kgd_hqd_is_occupied,
103 .hqd_sdma_is_occupied = kgd_hqd_sdma_is_occupied,
104 .hqd_destroy = kgd_hqd_destroy,
105 .hqd_sdma_destroy = kgd_hqd_sdma_destroy,
106 .address_watch_disable = kgd_address_watch_disable,
107 .address_watch_execute = kgd_address_watch_execute,
108 .wave_control_execute = kgd_wave_control_execute,
109 .address_watch_get_offset = kgd_address_watch_get_offset,
110 .get_atc_vmid_pasid_mapping_pasid =
111 get_atc_vmid_pasid_mapping_pasid,
112 .get_atc_vmid_pasid_mapping_valid =
113 get_atc_vmid_pasid_mapping_valid,
114 .write_vmid_invalidate_request = write_vmid_invalidate_request,
115 .get_fw_version = get_fw_version
116};
117
118struct kfd2kgd_calls *amdgpu_amdkfd_gfx_8_0_get_functions(void)
119{
120 return (struct kfd2kgd_calls *)&kfd2kgd;
121}
122
123static inline struct amdgpu_device *get_amdgpu_device(struct kgd_dev *kgd)
124{
125 return (struct amdgpu_device *)kgd;
126}
127
128static void lock_srbm(struct kgd_dev *kgd, uint32_t mec, uint32_t pipe,
129 uint32_t queue, uint32_t vmid)
130{
131 struct amdgpu_device *adev = get_amdgpu_device(kgd);
132 uint32_t value = PIPEID(pipe) | MEID(mec) | VMID(vmid) | QUEUEID(queue);
133
134 mutex_lock(&adev->srbm_mutex);
135 WREG32(mmSRBM_GFX_CNTL, value);
136}
137
138static void unlock_srbm(struct kgd_dev *kgd)
139{
140 struct amdgpu_device *adev = get_amdgpu_device(kgd);
141
142 WREG32(mmSRBM_GFX_CNTL, 0);
143 mutex_unlock(&adev->srbm_mutex);
144}
145
146static void acquire_queue(struct kgd_dev *kgd, uint32_t pipe_id,
147 uint32_t queue_id)
148{
149 uint32_t mec = (++pipe_id / VI_PIPE_PER_MEC) + 1;
150 uint32_t pipe = (pipe_id % VI_PIPE_PER_MEC);
151
152 lock_srbm(kgd, mec, pipe, queue_id, 0);
153}
154
155static void release_queue(struct kgd_dev *kgd)
156{
157 unlock_srbm(kgd);
158}
159
160static void kgd_program_sh_mem_settings(struct kgd_dev *kgd, uint32_t vmid,
161 uint32_t sh_mem_config,
162 uint32_t sh_mem_ape1_base,
163 uint32_t sh_mem_ape1_limit,
164 uint32_t sh_mem_bases)
165{
166 struct amdgpu_device *adev = get_amdgpu_device(kgd);
167
168 lock_srbm(kgd, 0, 0, 0, vmid);
169
170 WREG32(mmSH_MEM_CONFIG, sh_mem_config);
171 WREG32(mmSH_MEM_APE1_BASE, sh_mem_ape1_base);
172 WREG32(mmSH_MEM_APE1_LIMIT, sh_mem_ape1_limit);
173 WREG32(mmSH_MEM_BASES, sh_mem_bases);
174
175 unlock_srbm(kgd);
176}
177
178static int kgd_set_pasid_vmid_mapping(struct kgd_dev *kgd, unsigned int pasid,
179 unsigned int vmid)
180{
181 struct amdgpu_device *adev = get_amdgpu_device(kgd);
182
183 /*
184 * We have to assume that there is no outstanding mapping.
185 * The ATC_VMID_PASID_MAPPING_UPDATE_STATUS bit could be 0 because
186 * a mapping is in progress or because a mapping finished
187 * and the SW cleared it.
188 * So the protocol is to always wait & clear.
189 */
190 uint32_t pasid_mapping = (pasid == 0) ? 0 : (uint32_t)pasid |
191 ATC_VMID0_PASID_MAPPING__VALID_MASK;
192
193 WREG32(mmATC_VMID0_PASID_MAPPING + vmid, pasid_mapping);
194
195 while (!(RREG32(mmATC_VMID_PASID_MAPPING_UPDATE_STATUS) & (1U << vmid)))
196 cpu_relax();
197 WREG32(mmATC_VMID_PASID_MAPPING_UPDATE_STATUS, 1U << vmid);
198
199 /* Mapping vmid to pasid also for IH block */
200 WREG32(mmIH_VMID_0_LUT + vmid, pasid_mapping);
201
202 return 0;
203}
204
205static int kgd_init_pipeline(struct kgd_dev *kgd, uint32_t pipe_id,
206 uint32_t hpd_size, uint64_t hpd_gpu_addr)
207{
208 return 0;
209}
210
211static int kgd_init_interrupts(struct kgd_dev *kgd, uint32_t pipe_id)
212{
213 struct amdgpu_device *adev = get_amdgpu_device(kgd);
214 uint32_t mec;
215 uint32_t pipe;
216
217 mec = (++pipe_id / VI_PIPE_PER_MEC) + 1;
218 pipe = (pipe_id % VI_PIPE_PER_MEC);
219
220 lock_srbm(kgd, mec, pipe, 0, 0);
221
222 WREG32(mmCPC_INT_CNTL, CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK);
223
224 unlock_srbm(kgd);
225
226 return 0;
227}
228
229static inline uint32_t get_sdma_base_addr(struct cik_sdma_rlc_registers *m)
230{
231 return 0;
232}
233
234static inline struct vi_mqd *get_mqd(void *mqd)
235{
236 return (struct vi_mqd *)mqd;
237}
238
239static inline struct cik_sdma_rlc_registers *get_sdma_mqd(void *mqd)
240{
241 return (struct cik_sdma_rlc_registers *)mqd;
242}
243
244static int kgd_hqd_load(struct kgd_dev *kgd, void *mqd, uint32_t pipe_id,
245 uint32_t queue_id, uint32_t __user *wptr)
246{
247 struct vi_mqd *m;
248 uint32_t shadow_wptr, valid_wptr;
249 struct amdgpu_device *adev = get_amdgpu_device(kgd);
250
251 m = get_mqd(mqd);
252
253 valid_wptr = copy_from_user(&shadow_wptr, wptr, sizeof(shadow_wptr));
254 acquire_queue(kgd, pipe_id, queue_id);
255
256 WREG32(mmCP_MQD_CONTROL, m->cp_mqd_control);
257 WREG32(mmCP_MQD_BASE_ADDR, m->cp_mqd_base_addr_lo);
258 WREG32(mmCP_MQD_BASE_ADDR_HI, m->cp_mqd_base_addr_hi);
259
260 WREG32(mmCP_HQD_VMID, m->cp_hqd_vmid);
261 WREG32(mmCP_HQD_PERSISTENT_STATE, m->cp_hqd_persistent_state);
262 WREG32(mmCP_HQD_PIPE_PRIORITY, m->cp_hqd_pipe_priority);
263 WREG32(mmCP_HQD_QUEUE_PRIORITY, m->cp_hqd_queue_priority);
264 WREG32(mmCP_HQD_QUANTUM, m->cp_hqd_quantum);
265 WREG32(mmCP_HQD_PQ_BASE, m->cp_hqd_pq_base_lo);
266 WREG32(mmCP_HQD_PQ_BASE_HI, m->cp_hqd_pq_base_hi);
267 WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR, m->cp_hqd_pq_rptr_report_addr_lo);
268 WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
269 m->cp_hqd_pq_rptr_report_addr_hi);
270
271 if (valid_wptr > 0)
272 WREG32(mmCP_HQD_PQ_WPTR, shadow_wptr);
273
274 WREG32(mmCP_HQD_PQ_CONTROL, m->cp_hqd_pq_control);
275 WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, m->cp_hqd_pq_doorbell_control);
276
277 WREG32(mmCP_HQD_EOP_BASE_ADDR, m->cp_hqd_eop_base_addr_lo);
278 WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, m->cp_hqd_eop_base_addr_hi);
279 WREG32(mmCP_HQD_EOP_CONTROL, m->cp_hqd_eop_control);
280 WREG32(mmCP_HQD_EOP_RPTR, m->cp_hqd_eop_rptr);
281 WREG32(mmCP_HQD_EOP_WPTR, m->cp_hqd_eop_wptr);
282 WREG32(mmCP_HQD_EOP_EVENTS, m->cp_hqd_eop_done_events);
283
284 WREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO, m->cp_hqd_ctx_save_base_addr_lo);
285 WREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI, m->cp_hqd_ctx_save_base_addr_hi);
286 WREG32(mmCP_HQD_CTX_SAVE_CONTROL, m->cp_hqd_ctx_save_control);
287 WREG32(mmCP_HQD_CNTL_STACK_OFFSET, m->cp_hqd_cntl_stack_offset);
288 WREG32(mmCP_HQD_CNTL_STACK_SIZE, m->cp_hqd_cntl_stack_size);
289 WREG32(mmCP_HQD_WG_STATE_OFFSET, m->cp_hqd_wg_state_offset);
290 WREG32(mmCP_HQD_CTX_SAVE_SIZE, m->cp_hqd_ctx_save_size);
291
292 WREG32(mmCP_HQD_IB_CONTROL, m->cp_hqd_ib_control);
293
294 WREG32(mmCP_HQD_DEQUEUE_REQUEST, m->cp_hqd_dequeue_request);
295 WREG32(mmCP_HQD_ERROR, m->cp_hqd_error);
296 WREG32(mmCP_HQD_EOP_WPTR_MEM, m->cp_hqd_eop_wptr_mem);
297 WREG32(mmCP_HQD_EOP_DONES, m->cp_hqd_eop_dones);
298
299 WREG32(mmCP_HQD_ACTIVE, m->cp_hqd_active);
300
301 release_queue(kgd);
302
303 return 0;
304}
305
306static int kgd_hqd_sdma_load(struct kgd_dev *kgd, void *mqd)
307{
308 return 0;
309}
310
311static bool kgd_hqd_is_occupied(struct kgd_dev *kgd, uint64_t queue_address,
312 uint32_t pipe_id, uint32_t queue_id)
313{
314 struct amdgpu_device *adev = get_amdgpu_device(kgd);
315 uint32_t act;
316 bool retval = false;
317 uint32_t low, high;
318
319 acquire_queue(kgd, pipe_id, queue_id);
320 act = RREG32(mmCP_HQD_ACTIVE);
321 if (act) {
322 low = lower_32_bits(queue_address >> 8);
323 high = upper_32_bits(queue_address >> 8);
324
325 if (low == RREG32(mmCP_HQD_PQ_BASE) &&
326 high == RREG32(mmCP_HQD_PQ_BASE_HI))
327 retval = true;
328 }
329 release_queue(kgd);
330 return retval;
331}
332
333static bool kgd_hqd_sdma_is_occupied(struct kgd_dev *kgd, void *mqd)
334{
335 struct amdgpu_device *adev = get_amdgpu_device(kgd);
336 struct cik_sdma_rlc_registers *m;
337 uint32_t sdma_base_addr;
338 uint32_t sdma_rlc_rb_cntl;
339
340 m = get_sdma_mqd(mqd);
341 sdma_base_addr = get_sdma_base_addr(m);
342
343 sdma_rlc_rb_cntl = RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL);
344
345 if (sdma_rlc_rb_cntl & SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK)
346 return true;
347
348 return false;
349}
350
351static int kgd_hqd_destroy(struct kgd_dev *kgd, uint32_t reset_type,
352 unsigned int timeout, uint32_t pipe_id,
353 uint32_t queue_id)
354{
355 struct amdgpu_device *adev = get_amdgpu_device(kgd);
356 uint32_t temp;
357
358 acquire_queue(kgd, pipe_id, queue_id);
359
360 WREG32(mmCP_HQD_DEQUEUE_REQUEST, reset_type);
361
362 while (true) {
363 temp = RREG32(mmCP_HQD_ACTIVE);
364 if (temp & CP_HQD_ACTIVE__ACTIVE_MASK)
365 break;
366 if (timeout == 0) {
367 pr_err("kfd: cp queue preemption time out (%dms)\n",
368 temp);
369 release_queue(kgd);
370 return -ETIME;
371 }
372 msleep(20);
373 timeout -= 20;
374 }
375
376 release_queue(kgd);
377 return 0;
378}
379
380static int kgd_hqd_sdma_destroy(struct kgd_dev *kgd, void *mqd,
381 unsigned int timeout)
382{
383 struct amdgpu_device *adev = get_amdgpu_device(kgd);
384 struct cik_sdma_rlc_registers *m;
385 uint32_t sdma_base_addr;
386 uint32_t temp;
387
388 m = get_sdma_mqd(mqd);
389 sdma_base_addr = get_sdma_base_addr(m);
390
391 temp = RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL);
392 temp = temp & ~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK;
393 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL, temp);
394
395 while (true) {
396 temp = RREG32(sdma_base_addr + mmSDMA0_RLC0_CONTEXT_STATUS);
397 if (temp & SDMA0_STATUS_REG__RB_CMD_IDLE__SHIFT)
398 break;
399 if (timeout == 0)
400 return -ETIME;
401 msleep(20);
402 timeout -= 20;
403 }
404
405 WREG32(sdma_base_addr + mmSDMA0_RLC0_DOORBELL, 0);
406 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR, 0);
407 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_WPTR, 0);
408 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_BASE, 0);
409
410 return 0;
411}
412
413static bool get_atc_vmid_pasid_mapping_valid(struct kgd_dev *kgd,
414 uint8_t vmid)
415{
416 uint32_t reg;
417 struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
418
419 reg = RREG32(mmATC_VMID0_PASID_MAPPING + vmid);
420 return reg & ATC_VMID0_PASID_MAPPING__VALID_MASK;
421}
422
423static uint16_t get_atc_vmid_pasid_mapping_pasid(struct kgd_dev *kgd,
424 uint8_t vmid)
425{
426 uint32_t reg;
427 struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
428
429 reg = RREG32(mmATC_VMID0_PASID_MAPPING + vmid);
430 return reg & ATC_VMID0_PASID_MAPPING__VALID_MASK;
431}
432
433static void write_vmid_invalidate_request(struct kgd_dev *kgd, uint8_t vmid)
434{
435 struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
436
437 WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
438}
439
440static int kgd_address_watch_disable(struct kgd_dev *kgd)
441{
442 return 0;
443}
444
445static int kgd_address_watch_execute(struct kgd_dev *kgd,
446 unsigned int watch_point_id,
447 uint32_t cntl_val,
448 uint32_t addr_hi,
449 uint32_t addr_lo)
450{
451 return 0;
452}
453
454static int kgd_wave_control_execute(struct kgd_dev *kgd,
455 uint32_t gfx_index_val,
456 uint32_t sq_cmd)
457{
458 struct amdgpu_device *adev = get_amdgpu_device(kgd);
459 uint32_t data = 0;
460
461 mutex_lock(&adev->grbm_idx_mutex);
462
463 WREG32(mmGRBM_GFX_INDEX, gfx_index_val);
464 WREG32(mmSQ_CMD, sq_cmd);
465
466 data = REG_SET_FIELD(data, GRBM_GFX_INDEX,
467 INSTANCE_BROADCAST_WRITES, 1);
468 data = REG_SET_FIELD(data, GRBM_GFX_INDEX,
469 SH_BROADCAST_WRITES, 1);
470 data = REG_SET_FIELD(data, GRBM_GFX_INDEX,
471 SE_BROADCAST_WRITES, 1);
472
473 WREG32(mmGRBM_GFX_INDEX, data);
474 mutex_unlock(&adev->grbm_idx_mutex);
475
476 return 0;
477}
478
479static uint32_t kgd_address_watch_get_offset(struct kgd_dev *kgd,
480 unsigned int watch_point_id,
481 unsigned int reg_offset)
482{
483 return 0;
484}
485
486static uint16_t get_fw_version(struct kgd_dev *kgd, enum kgd_engine_type type)
487{
488 struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
489 const union amdgpu_firmware_header *hdr;
490
491 BUG_ON(kgd == NULL);
492
493 switch (type) {
494 case KGD_ENGINE_PFP:
495 hdr = (const union amdgpu_firmware_header *)
496 adev->gfx.pfp_fw->data;
497 break;
498
499 case KGD_ENGINE_ME:
500 hdr = (const union amdgpu_firmware_header *)
501 adev->gfx.me_fw->data;
502 break;
503
504 case KGD_ENGINE_CE:
505 hdr = (const union amdgpu_firmware_header *)
506 adev->gfx.ce_fw->data;
507 break;
508
509 case KGD_ENGINE_MEC1:
510 hdr = (const union amdgpu_firmware_header *)
511 adev->gfx.mec_fw->data;
512 break;
513
514 case KGD_ENGINE_MEC2:
515 hdr = (const union amdgpu_firmware_header *)
516 adev->gfx.mec2_fw->data;
517 break;
518
519 case KGD_ENGINE_RLC:
520 hdr = (const union amdgpu_firmware_header *)
521 adev->gfx.rlc_fw->data;
522 break;
523
524 case KGD_ENGINE_SDMA1:
525 hdr = (const union amdgpu_firmware_header *)
526 adev->sdma.instance[0].fw->data;
527 break;
528
529 case KGD_ENGINE_SDMA2:
530 hdr = (const union amdgpu_firmware_header *)
531 adev->sdma.instance[1].fw->data;
532 break;
533
534 default:
535 return 0;
536 }
537
538 if (hdr == NULL)
539 return 0;
540
541 /* Only 12 bit in use*/
542 return hdr->common.ucode_version;
543}
1/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 */
22
23#include "amdgpu.h"
24#include "amdgpu_amdkfd.h"
25#include "gfx_v8_0.h"
26#include "gca/gfx_8_0_sh_mask.h"
27#include "gca/gfx_8_0_d.h"
28#include "gca/gfx_8_0_enum.h"
29#include "oss/oss_3_0_sh_mask.h"
30#include "oss/oss_3_0_d.h"
31#include "gmc/gmc_8_1_sh_mask.h"
32#include "gmc/gmc_8_1_d.h"
33#include "vi_structs.h"
34#include "vid.h"
35
36enum hqd_dequeue_request_type {
37 NO_ACTION = 0,
38 DRAIN_PIPE,
39 RESET_WAVES
40};
41
42static void lock_srbm(struct amdgpu_device *adev, uint32_t mec, uint32_t pipe,
43 uint32_t queue, uint32_t vmid)
44{
45 uint32_t value = PIPEID(pipe) | MEID(mec) | VMID(vmid) | QUEUEID(queue);
46
47 mutex_lock(&adev->srbm_mutex);
48 WREG32(mmSRBM_GFX_CNTL, value);
49}
50
51static void unlock_srbm(struct amdgpu_device *adev)
52{
53 WREG32(mmSRBM_GFX_CNTL, 0);
54 mutex_unlock(&adev->srbm_mutex);
55}
56
57static void acquire_queue(struct amdgpu_device *adev, uint32_t pipe_id,
58 uint32_t queue_id)
59{
60 uint32_t mec = (pipe_id / adev->gfx.mec.num_pipe_per_mec) + 1;
61 uint32_t pipe = (pipe_id % adev->gfx.mec.num_pipe_per_mec);
62
63 lock_srbm(adev, mec, pipe, queue_id, 0);
64}
65
66static void release_queue(struct amdgpu_device *adev)
67{
68 unlock_srbm(adev);
69}
70
71static void kgd_program_sh_mem_settings(struct amdgpu_device *adev, uint32_t vmid,
72 uint32_t sh_mem_config,
73 uint32_t sh_mem_ape1_base,
74 uint32_t sh_mem_ape1_limit,
75 uint32_t sh_mem_bases)
76{
77 lock_srbm(adev, 0, 0, 0, vmid);
78
79 WREG32(mmSH_MEM_CONFIG, sh_mem_config);
80 WREG32(mmSH_MEM_APE1_BASE, sh_mem_ape1_base);
81 WREG32(mmSH_MEM_APE1_LIMIT, sh_mem_ape1_limit);
82 WREG32(mmSH_MEM_BASES, sh_mem_bases);
83
84 unlock_srbm(adev);
85}
86
87static int kgd_set_pasid_vmid_mapping(struct amdgpu_device *adev, u32 pasid,
88 unsigned int vmid)
89{
90 /*
91 * We have to assume that there is no outstanding mapping.
92 * The ATC_VMID_PASID_MAPPING_UPDATE_STATUS bit could be 0 because
93 * a mapping is in progress or because a mapping finished
94 * and the SW cleared it.
95 * So the protocol is to always wait & clear.
96 */
97 uint32_t pasid_mapping = (pasid == 0) ? 0 : (uint32_t)pasid |
98 ATC_VMID0_PASID_MAPPING__VALID_MASK;
99
100 WREG32(mmATC_VMID0_PASID_MAPPING + vmid, pasid_mapping);
101
102 while (!(RREG32(mmATC_VMID_PASID_MAPPING_UPDATE_STATUS) & (1U << vmid)))
103 cpu_relax();
104 WREG32(mmATC_VMID_PASID_MAPPING_UPDATE_STATUS, 1U << vmid);
105
106 /* Mapping vmid to pasid also for IH block */
107 WREG32(mmIH_VMID_0_LUT + vmid, pasid_mapping);
108
109 return 0;
110}
111
112static int kgd_init_interrupts(struct amdgpu_device *adev, uint32_t pipe_id)
113{
114 uint32_t mec;
115 uint32_t pipe;
116
117 mec = (pipe_id / adev->gfx.mec.num_pipe_per_mec) + 1;
118 pipe = (pipe_id % adev->gfx.mec.num_pipe_per_mec);
119
120 lock_srbm(adev, mec, pipe, 0, 0);
121
122 WREG32(mmCPC_INT_CNTL, CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK |
123 CP_INT_CNTL_RING0__OPCODE_ERROR_INT_ENABLE_MASK);
124
125 unlock_srbm(adev);
126
127 return 0;
128}
129
130static inline uint32_t get_sdma_rlc_reg_offset(struct vi_sdma_mqd *m)
131{
132 uint32_t retval;
133
134 retval = m->sdma_engine_id * SDMA1_REGISTER_OFFSET +
135 m->sdma_queue_id * KFD_VI_SDMA_QUEUE_OFFSET;
136
137 pr_debug("RLC register offset for SDMA%d RLC%d: 0x%x\n",
138 m->sdma_engine_id, m->sdma_queue_id, retval);
139
140 return retval;
141}
142
143static inline struct vi_mqd *get_mqd(void *mqd)
144{
145 return (struct vi_mqd *)mqd;
146}
147
148static inline struct vi_sdma_mqd *get_sdma_mqd(void *mqd)
149{
150 return (struct vi_sdma_mqd *)mqd;
151}
152
153static int kgd_hqd_load(struct amdgpu_device *adev, void *mqd,
154 uint32_t pipe_id, uint32_t queue_id,
155 uint32_t __user *wptr, uint32_t wptr_shift,
156 uint32_t wptr_mask, struct mm_struct *mm)
157{
158 struct vi_mqd *m;
159 uint32_t *mqd_hqd;
160 uint32_t reg, wptr_val, data;
161 bool valid_wptr = false;
162
163 m = get_mqd(mqd);
164
165 acquire_queue(adev, pipe_id, queue_id);
166
167 /* HIQ is set during driver init period with vmid set to 0*/
168 if (m->cp_hqd_vmid == 0) {
169 uint32_t value, mec, pipe;
170
171 mec = (pipe_id / adev->gfx.mec.num_pipe_per_mec) + 1;
172 pipe = (pipe_id % adev->gfx.mec.num_pipe_per_mec);
173
174 pr_debug("kfd: set HIQ, mec:%d, pipe:%d, queue:%d.\n",
175 mec, pipe, queue_id);
176 value = RREG32(mmRLC_CP_SCHEDULERS);
177 value = REG_SET_FIELD(value, RLC_CP_SCHEDULERS, scheduler1,
178 ((mec << 5) | (pipe << 3) | queue_id | 0x80));
179 WREG32(mmRLC_CP_SCHEDULERS, value);
180 }
181
182 /* HQD registers extend from CP_MQD_BASE_ADDR to CP_HQD_EOP_WPTR_MEM. */
183 mqd_hqd = &m->cp_mqd_base_addr_lo;
184
185 for (reg = mmCP_MQD_BASE_ADDR; reg <= mmCP_HQD_EOP_CONTROL; reg++)
186 WREG32(reg, mqd_hqd[reg - mmCP_MQD_BASE_ADDR]);
187
188 /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
189 * This is safe since EOP RPTR==WPTR for any inactive HQD
190 * on ASICs that do not support context-save.
191 * EOP writes/reads can start anywhere in the ring.
192 */
193 if (adev->asic_type != CHIP_TONGA) {
194 WREG32(mmCP_HQD_EOP_RPTR, m->cp_hqd_eop_rptr);
195 WREG32(mmCP_HQD_EOP_WPTR, m->cp_hqd_eop_wptr);
196 WREG32(mmCP_HQD_EOP_WPTR_MEM, m->cp_hqd_eop_wptr_mem);
197 }
198
199 for (reg = mmCP_HQD_EOP_EVENTS; reg <= mmCP_HQD_ERROR; reg++)
200 WREG32(reg, mqd_hqd[reg - mmCP_MQD_BASE_ADDR]);
201
202 /* Copy userspace write pointer value to register.
203 * Activate doorbell logic to monitor subsequent changes.
204 */
205 data = REG_SET_FIELD(m->cp_hqd_pq_doorbell_control,
206 CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
207 WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, data);
208
209 /* read_user_ptr may take the mm->mmap_lock.
210 * release srbm_mutex to avoid circular dependency between
211 * srbm_mutex->mmap_lock->reservation_ww_class_mutex->srbm_mutex.
212 */
213 release_queue(adev);
214 valid_wptr = read_user_wptr(mm, wptr, wptr_val);
215 acquire_queue(adev, pipe_id, queue_id);
216 if (valid_wptr)
217 WREG32(mmCP_HQD_PQ_WPTR, (wptr_val << wptr_shift) & wptr_mask);
218
219 data = REG_SET_FIELD(m->cp_hqd_active, CP_HQD_ACTIVE, ACTIVE, 1);
220 WREG32(mmCP_HQD_ACTIVE, data);
221
222 release_queue(adev);
223
224 return 0;
225}
226
227static int kgd_hqd_dump(struct amdgpu_device *adev,
228 uint32_t pipe_id, uint32_t queue_id,
229 uint32_t (**dump)[2], uint32_t *n_regs)
230{
231 uint32_t i = 0, reg;
232#define HQD_N_REGS (54+4)
233#define DUMP_REG(addr) do { \
234 if (WARN_ON_ONCE(i >= HQD_N_REGS)) \
235 break; \
236 (*dump)[i][0] = (addr) << 2; \
237 (*dump)[i++][1] = RREG32(addr); \
238 } while (0)
239
240 *dump = kmalloc_array(HQD_N_REGS * 2, sizeof(uint32_t), GFP_KERNEL);
241 if (*dump == NULL)
242 return -ENOMEM;
243
244 acquire_queue(adev, pipe_id, queue_id);
245
246 DUMP_REG(mmCOMPUTE_STATIC_THREAD_MGMT_SE0);
247 DUMP_REG(mmCOMPUTE_STATIC_THREAD_MGMT_SE1);
248 DUMP_REG(mmCOMPUTE_STATIC_THREAD_MGMT_SE2);
249 DUMP_REG(mmCOMPUTE_STATIC_THREAD_MGMT_SE3);
250
251 for (reg = mmCP_MQD_BASE_ADDR; reg <= mmCP_HQD_EOP_DONES; reg++)
252 DUMP_REG(reg);
253
254 release_queue(adev);
255
256 WARN_ON_ONCE(i != HQD_N_REGS);
257 *n_regs = i;
258
259 return 0;
260}
261
262static int kgd_hqd_sdma_load(struct amdgpu_device *adev, void *mqd,
263 uint32_t __user *wptr, struct mm_struct *mm)
264{
265 struct vi_sdma_mqd *m;
266 unsigned long end_jiffies;
267 uint32_t sdma_rlc_reg_offset;
268 uint32_t data;
269
270 m = get_sdma_mqd(mqd);
271 sdma_rlc_reg_offset = get_sdma_rlc_reg_offset(m);
272 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL,
273 m->sdmax_rlcx_rb_cntl & (~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK));
274
275 end_jiffies = msecs_to_jiffies(2000) + jiffies;
276 while (true) {
277 data = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_CONTEXT_STATUS);
278 if (data & SDMA0_RLC0_CONTEXT_STATUS__IDLE_MASK)
279 break;
280 if (time_after(jiffies, end_jiffies)) {
281 pr_err("SDMA RLC not idle in %s\n", __func__);
282 return -ETIME;
283 }
284 usleep_range(500, 1000);
285 }
286
287 data = REG_SET_FIELD(m->sdmax_rlcx_doorbell, SDMA0_RLC0_DOORBELL,
288 ENABLE, 1);
289 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_DOORBELL, data);
290 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR,
291 m->sdmax_rlcx_rb_rptr);
292
293 if (read_user_wptr(mm, wptr, data))
294 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_WPTR, data);
295 else
296 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_WPTR,
297 m->sdmax_rlcx_rb_rptr);
298
299 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_VIRTUAL_ADDR,
300 m->sdmax_rlcx_virtual_addr);
301 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_BASE, m->sdmax_rlcx_rb_base);
302 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_BASE_HI,
303 m->sdmax_rlcx_rb_base_hi);
304 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_ADDR_LO,
305 m->sdmax_rlcx_rb_rptr_addr_lo);
306 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_ADDR_HI,
307 m->sdmax_rlcx_rb_rptr_addr_hi);
308
309 data = REG_SET_FIELD(m->sdmax_rlcx_rb_cntl, SDMA0_RLC0_RB_CNTL,
310 RB_ENABLE, 1);
311 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL, data);
312
313 return 0;
314}
315
316static int kgd_hqd_sdma_dump(struct amdgpu_device *adev,
317 uint32_t engine_id, uint32_t queue_id,
318 uint32_t (**dump)[2], uint32_t *n_regs)
319{
320 uint32_t sdma_offset = engine_id * SDMA1_REGISTER_OFFSET +
321 queue_id * KFD_VI_SDMA_QUEUE_OFFSET;
322 uint32_t i = 0, reg;
323#undef HQD_N_REGS
324#define HQD_N_REGS (19+4+2+3+7)
325
326 *dump = kmalloc_array(HQD_N_REGS * 2, sizeof(uint32_t), GFP_KERNEL);
327 if (*dump == NULL)
328 return -ENOMEM;
329
330 for (reg = mmSDMA0_RLC0_RB_CNTL; reg <= mmSDMA0_RLC0_DOORBELL; reg++)
331 DUMP_REG(sdma_offset + reg);
332 for (reg = mmSDMA0_RLC0_VIRTUAL_ADDR; reg <= mmSDMA0_RLC0_WATERMARK;
333 reg++)
334 DUMP_REG(sdma_offset + reg);
335 for (reg = mmSDMA0_RLC0_CSA_ADDR_LO; reg <= mmSDMA0_RLC0_CSA_ADDR_HI;
336 reg++)
337 DUMP_REG(sdma_offset + reg);
338 for (reg = mmSDMA0_RLC0_IB_SUB_REMAIN; reg <= mmSDMA0_RLC0_DUMMY_REG;
339 reg++)
340 DUMP_REG(sdma_offset + reg);
341 for (reg = mmSDMA0_RLC0_MIDCMD_DATA0; reg <= mmSDMA0_RLC0_MIDCMD_CNTL;
342 reg++)
343 DUMP_REG(sdma_offset + reg);
344
345 WARN_ON_ONCE(i != HQD_N_REGS);
346 *n_regs = i;
347
348 return 0;
349}
350
351static bool kgd_hqd_is_occupied(struct amdgpu_device *adev,
352 uint64_t queue_address, uint32_t pipe_id,
353 uint32_t queue_id)
354{
355 uint32_t act;
356 bool retval = false;
357 uint32_t low, high;
358
359 acquire_queue(adev, pipe_id, queue_id);
360 act = RREG32(mmCP_HQD_ACTIVE);
361 if (act) {
362 low = lower_32_bits(queue_address >> 8);
363 high = upper_32_bits(queue_address >> 8);
364
365 if (low == RREG32(mmCP_HQD_PQ_BASE) &&
366 high == RREG32(mmCP_HQD_PQ_BASE_HI))
367 retval = true;
368 }
369 release_queue(adev);
370 return retval;
371}
372
373static bool kgd_hqd_sdma_is_occupied(struct amdgpu_device *adev, void *mqd)
374{
375 struct vi_sdma_mqd *m;
376 uint32_t sdma_rlc_reg_offset;
377 uint32_t sdma_rlc_rb_cntl;
378
379 m = get_sdma_mqd(mqd);
380 sdma_rlc_reg_offset = get_sdma_rlc_reg_offset(m);
381
382 sdma_rlc_rb_cntl = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL);
383
384 if (sdma_rlc_rb_cntl & SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK)
385 return true;
386
387 return false;
388}
389
390static int kgd_hqd_destroy(struct amdgpu_device *adev, void *mqd,
391 enum kfd_preempt_type reset_type,
392 unsigned int utimeout, uint32_t pipe_id,
393 uint32_t queue_id)
394{
395 uint32_t temp;
396 enum hqd_dequeue_request_type type;
397 unsigned long flags, end_jiffies;
398 int retry;
399 struct vi_mqd *m = get_mqd(mqd);
400
401 if (amdgpu_in_reset(adev))
402 return -EIO;
403
404 acquire_queue(adev, pipe_id, queue_id);
405
406 if (m->cp_hqd_vmid == 0)
407 WREG32_FIELD(RLC_CP_SCHEDULERS, scheduler1, 0);
408
409 switch (reset_type) {
410 case KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN:
411 type = DRAIN_PIPE;
412 break;
413 case KFD_PREEMPT_TYPE_WAVEFRONT_RESET:
414 type = RESET_WAVES;
415 break;
416 default:
417 type = DRAIN_PIPE;
418 break;
419 }
420
421 /* Workaround: If IQ timer is active and the wait time is close to or
422 * equal to 0, dequeueing is not safe. Wait until either the wait time
423 * is larger or timer is cleared. Also, ensure that IQ_REQ_PEND is
424 * cleared before continuing. Also, ensure wait times are set to at
425 * least 0x3.
426 */
427 local_irq_save(flags);
428 preempt_disable();
429 retry = 5000; /* wait for 500 usecs at maximum */
430 while (true) {
431 temp = RREG32(mmCP_HQD_IQ_TIMER);
432 if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, PROCESSING_IQ)) {
433 pr_debug("HW is processing IQ\n");
434 goto loop;
435 }
436 if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, ACTIVE)) {
437 if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, RETRY_TYPE)
438 == 3) /* SEM-rearm is safe */
439 break;
440 /* Wait time 3 is safe for CP, but our MMIO read/write
441 * time is close to 1 microsecond, so check for 10 to
442 * leave more buffer room
443 */
444 if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, WAIT_TIME)
445 >= 10)
446 break;
447 pr_debug("IQ timer is active\n");
448 } else
449 break;
450loop:
451 if (!retry) {
452 pr_err("CP HQD IQ timer status time out\n");
453 break;
454 }
455 ndelay(100);
456 --retry;
457 }
458 retry = 1000;
459 while (true) {
460 temp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
461 if (!(temp & CP_HQD_DEQUEUE_REQUEST__IQ_REQ_PEND_MASK))
462 break;
463 pr_debug("Dequeue request is pending\n");
464
465 if (!retry) {
466 pr_err("CP HQD dequeue request time out\n");
467 break;
468 }
469 ndelay(100);
470 --retry;
471 }
472 local_irq_restore(flags);
473 preempt_enable();
474
475 WREG32(mmCP_HQD_DEQUEUE_REQUEST, type);
476
477 end_jiffies = (utimeout * HZ / 1000) + jiffies;
478 while (true) {
479 temp = RREG32(mmCP_HQD_ACTIVE);
480 if (!(temp & CP_HQD_ACTIVE__ACTIVE_MASK))
481 break;
482 if (time_after(jiffies, end_jiffies)) {
483 pr_err("cp queue preemption time out.\n");
484 release_queue(adev);
485 return -ETIME;
486 }
487 usleep_range(500, 1000);
488 }
489
490 release_queue(adev);
491 return 0;
492}
493
494static int kgd_hqd_sdma_destroy(struct amdgpu_device *adev, void *mqd,
495 unsigned int utimeout)
496{
497 struct vi_sdma_mqd *m;
498 uint32_t sdma_rlc_reg_offset;
499 uint32_t temp;
500 unsigned long end_jiffies = (utimeout * HZ / 1000) + jiffies;
501
502 m = get_sdma_mqd(mqd);
503 sdma_rlc_reg_offset = get_sdma_rlc_reg_offset(m);
504
505 temp = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL);
506 temp = temp & ~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK;
507 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL, temp);
508
509 while (true) {
510 temp = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_CONTEXT_STATUS);
511 if (temp & SDMA0_RLC0_CONTEXT_STATUS__IDLE_MASK)
512 break;
513 if (time_after(jiffies, end_jiffies)) {
514 pr_err("SDMA RLC not idle in %s\n", __func__);
515 return -ETIME;
516 }
517 usleep_range(500, 1000);
518 }
519
520 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_DOORBELL, 0);
521 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL,
522 RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL) |
523 SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK);
524
525 m->sdmax_rlcx_rb_rptr = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR);
526
527 return 0;
528}
529
530static bool get_atc_vmid_pasid_mapping_info(struct amdgpu_device *adev,
531 uint8_t vmid, uint16_t *p_pasid)
532{
533 uint32_t value;
534
535 value = RREG32(mmATC_VMID0_PASID_MAPPING + vmid);
536 *p_pasid = value & ATC_VMID0_PASID_MAPPING__PASID_MASK;
537
538 return !!(value & ATC_VMID0_PASID_MAPPING__VALID_MASK);
539}
540
541static int kgd_wave_control_execute(struct amdgpu_device *adev,
542 uint32_t gfx_index_val,
543 uint32_t sq_cmd)
544{
545 uint32_t data = 0;
546
547 mutex_lock(&adev->grbm_idx_mutex);
548
549 WREG32(mmGRBM_GFX_INDEX, gfx_index_val);
550 WREG32(mmSQ_CMD, sq_cmd);
551
552 data = REG_SET_FIELD(data, GRBM_GFX_INDEX,
553 INSTANCE_BROADCAST_WRITES, 1);
554 data = REG_SET_FIELD(data, GRBM_GFX_INDEX,
555 SH_BROADCAST_WRITES, 1);
556 data = REG_SET_FIELD(data, GRBM_GFX_INDEX,
557 SE_BROADCAST_WRITES, 1);
558
559 WREG32(mmGRBM_GFX_INDEX, data);
560 mutex_unlock(&adev->grbm_idx_mutex);
561
562 return 0;
563}
564
565static void set_scratch_backing_va(struct amdgpu_device *adev,
566 uint64_t va, uint32_t vmid)
567{
568 lock_srbm(adev, 0, 0, 0, vmid);
569 WREG32(mmSH_HIDDEN_PRIVATE_BASE_VMID, va);
570 unlock_srbm(adev);
571}
572
573static void set_vm_context_page_table_base(struct amdgpu_device *adev,
574 uint32_t vmid, uint64_t page_table_base)
575{
576 if (!amdgpu_amdkfd_is_kfd_vmid(adev, vmid)) {
577 pr_err("trying to set page table base for wrong VMID\n");
578 return;
579 }
580 WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vmid - 8,
581 lower_32_bits(page_table_base));
582}
583
584const struct kfd2kgd_calls gfx_v8_kfd2kgd = {
585 .program_sh_mem_settings = kgd_program_sh_mem_settings,
586 .set_pasid_vmid_mapping = kgd_set_pasid_vmid_mapping,
587 .init_interrupts = kgd_init_interrupts,
588 .hqd_load = kgd_hqd_load,
589 .hqd_sdma_load = kgd_hqd_sdma_load,
590 .hqd_dump = kgd_hqd_dump,
591 .hqd_sdma_dump = kgd_hqd_sdma_dump,
592 .hqd_is_occupied = kgd_hqd_is_occupied,
593 .hqd_sdma_is_occupied = kgd_hqd_sdma_is_occupied,
594 .hqd_destroy = kgd_hqd_destroy,
595 .hqd_sdma_destroy = kgd_hqd_sdma_destroy,
596 .wave_control_execute = kgd_wave_control_execute,
597 .get_atc_vmid_pasid_mapping_info =
598 get_atc_vmid_pasid_mapping_info,
599 .set_scratch_backing_va = set_scratch_backing_va,
600 .set_vm_context_page_table_base = set_vm_context_page_table_base,
601};