Loading...
1/*
2 * An RTC driver for the NVIDIA Tegra 200 series internal RTC.
3 *
4 * Copyright (c) 2010, NVIDIA Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along
17 * with this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
19 */
20#include <linux/kernel.h>
21#include <linux/init.h>
22#include <linux/module.h>
23#include <linux/slab.h>
24#include <linux/irq.h>
25#include <linux/io.h>
26#include <linux/delay.h>
27#include <linux/rtc.h>
28#include <linux/platform_device.h>
29#include <linux/pm.h>
30
31/* set to 1 = busy every eight 32kHz clocks during copy of sec+msec to AHB */
32#define TEGRA_RTC_REG_BUSY 0x004
33#define TEGRA_RTC_REG_SECONDS 0x008
34/* when msec is read, the seconds are buffered into shadow seconds. */
35#define TEGRA_RTC_REG_SHADOW_SECONDS 0x00c
36#define TEGRA_RTC_REG_MILLI_SECONDS 0x010
37#define TEGRA_RTC_REG_SECONDS_ALARM0 0x014
38#define TEGRA_RTC_REG_SECONDS_ALARM1 0x018
39#define TEGRA_RTC_REG_MILLI_SECONDS_ALARM0 0x01c
40#define TEGRA_RTC_REG_INTR_MASK 0x028
41/* write 1 bits to clear status bits */
42#define TEGRA_RTC_REG_INTR_STATUS 0x02c
43
44/* bits in INTR_MASK */
45#define TEGRA_RTC_INTR_MASK_MSEC_CDN_ALARM (1<<4)
46#define TEGRA_RTC_INTR_MASK_SEC_CDN_ALARM (1<<3)
47#define TEGRA_RTC_INTR_MASK_MSEC_ALARM (1<<2)
48#define TEGRA_RTC_INTR_MASK_SEC_ALARM1 (1<<1)
49#define TEGRA_RTC_INTR_MASK_SEC_ALARM0 (1<<0)
50
51/* bits in INTR_STATUS */
52#define TEGRA_RTC_INTR_STATUS_MSEC_CDN_ALARM (1<<4)
53#define TEGRA_RTC_INTR_STATUS_SEC_CDN_ALARM (1<<3)
54#define TEGRA_RTC_INTR_STATUS_MSEC_ALARM (1<<2)
55#define TEGRA_RTC_INTR_STATUS_SEC_ALARM1 (1<<1)
56#define TEGRA_RTC_INTR_STATUS_SEC_ALARM0 (1<<0)
57
58struct tegra_rtc_info {
59 struct platform_device *pdev;
60 struct rtc_device *rtc_dev;
61 void __iomem *rtc_base; /* NULL if not initialized. */
62 int tegra_rtc_irq; /* alarm and periodic irq */
63 spinlock_t tegra_rtc_lock;
64};
65
66/* RTC hardware is busy when it is updating its values over AHB once
67 * every eight 32kHz clocks (~250uS).
68 * outside of these updates the CPU is free to write.
69 * CPU is always free to read.
70 */
71static inline u32 tegra_rtc_check_busy(struct tegra_rtc_info *info)
72{
73 return readl(info->rtc_base + TEGRA_RTC_REG_BUSY) & 1;
74}
75
76/* Wait for hardware to be ready for writing.
77 * This function tries to maximize the amount of time before the next update.
78 * It does this by waiting for the RTC to become busy with its periodic update,
79 * then returning once the RTC first becomes not busy.
80 * This periodic update (where the seconds and milliseconds are copied to the
81 * AHB side) occurs every eight 32kHz clocks (~250uS).
82 * The behavior of this function allows us to make some assumptions without
83 * introducing a race, because 250uS is plenty of time to read/write a value.
84 */
85static int tegra_rtc_wait_while_busy(struct device *dev)
86{
87 struct tegra_rtc_info *info = dev_get_drvdata(dev);
88
89 int retries = 500; /* ~490 us is the worst case, ~250 us is best. */
90
91 /* first wait for the RTC to become busy. this is when it
92 * posts its updated seconds+msec registers to AHB side. */
93 while (tegra_rtc_check_busy(info)) {
94 if (!retries--)
95 goto retry_failed;
96 udelay(1);
97 }
98
99 /* now we have about 250 us to manipulate registers */
100 return 0;
101
102retry_failed:
103 dev_err(dev, "write failed:retry count exceeded.\n");
104 return -ETIMEDOUT;
105}
106
107static int tegra_rtc_read_time(struct device *dev, struct rtc_time *tm)
108{
109 struct tegra_rtc_info *info = dev_get_drvdata(dev);
110 unsigned long sec, msec;
111 unsigned long sl_irq_flags;
112
113 /* RTC hardware copies seconds to shadow seconds when a read
114 * of milliseconds occurs. use a lock to keep other threads out. */
115 spin_lock_irqsave(&info->tegra_rtc_lock, sl_irq_flags);
116
117 msec = readl(info->rtc_base + TEGRA_RTC_REG_MILLI_SECONDS);
118 sec = readl(info->rtc_base + TEGRA_RTC_REG_SHADOW_SECONDS);
119
120 spin_unlock_irqrestore(&info->tegra_rtc_lock, sl_irq_flags);
121
122 rtc_time_to_tm(sec, tm);
123
124 dev_vdbg(dev, "time read as %lu. %d/%d/%d %d:%02u:%02u\n",
125 sec,
126 tm->tm_mon + 1,
127 tm->tm_mday,
128 tm->tm_year + 1900,
129 tm->tm_hour,
130 tm->tm_min,
131 tm->tm_sec
132 );
133
134 return 0;
135}
136
137static int tegra_rtc_set_time(struct device *dev, struct rtc_time *tm)
138{
139 struct tegra_rtc_info *info = dev_get_drvdata(dev);
140 unsigned long sec;
141 int ret;
142
143 /* convert tm to seconds. */
144 ret = rtc_valid_tm(tm);
145 if (ret)
146 return ret;
147
148 rtc_tm_to_time(tm, &sec);
149
150 dev_vdbg(dev, "time set to %lu. %d/%d/%d %d:%02u:%02u\n",
151 sec,
152 tm->tm_mon+1,
153 tm->tm_mday,
154 tm->tm_year+1900,
155 tm->tm_hour,
156 tm->tm_min,
157 tm->tm_sec
158 );
159
160 /* seconds only written if wait succeeded. */
161 ret = tegra_rtc_wait_while_busy(dev);
162 if (!ret)
163 writel(sec, info->rtc_base + TEGRA_RTC_REG_SECONDS);
164
165 dev_vdbg(dev, "time read back as %d\n",
166 readl(info->rtc_base + TEGRA_RTC_REG_SECONDS));
167
168 return ret;
169}
170
171static int tegra_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alarm)
172{
173 struct tegra_rtc_info *info = dev_get_drvdata(dev);
174 unsigned long sec;
175 unsigned tmp;
176
177 sec = readl(info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0);
178
179 if (sec == 0) {
180 /* alarm is disabled. */
181 alarm->enabled = 0;
182 alarm->time.tm_mon = -1;
183 alarm->time.tm_mday = -1;
184 alarm->time.tm_year = -1;
185 alarm->time.tm_hour = -1;
186 alarm->time.tm_min = -1;
187 alarm->time.tm_sec = -1;
188 } else {
189 /* alarm is enabled. */
190 alarm->enabled = 1;
191 rtc_time_to_tm(sec, &alarm->time);
192 }
193
194 tmp = readl(info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
195 alarm->pending = (tmp & TEGRA_RTC_INTR_STATUS_SEC_ALARM0) != 0;
196
197 return 0;
198}
199
200static int tegra_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
201{
202 struct tegra_rtc_info *info = dev_get_drvdata(dev);
203 unsigned status;
204 unsigned long sl_irq_flags;
205
206 tegra_rtc_wait_while_busy(dev);
207 spin_lock_irqsave(&info->tegra_rtc_lock, sl_irq_flags);
208
209 /* read the original value, and OR in the flag. */
210 status = readl(info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
211 if (enabled)
212 status |= TEGRA_RTC_INTR_MASK_SEC_ALARM0; /* set it */
213 else
214 status &= ~TEGRA_RTC_INTR_MASK_SEC_ALARM0; /* clear it */
215
216 writel(status, info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
217
218 spin_unlock_irqrestore(&info->tegra_rtc_lock, sl_irq_flags);
219
220 return 0;
221}
222
223static int tegra_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alarm)
224{
225 struct tegra_rtc_info *info = dev_get_drvdata(dev);
226 unsigned long sec;
227
228 if (alarm->enabled)
229 rtc_tm_to_time(&alarm->time, &sec);
230 else
231 sec = 0;
232
233 tegra_rtc_wait_while_busy(dev);
234 writel(sec, info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0);
235 dev_vdbg(dev, "alarm read back as %d\n",
236 readl(info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0));
237
238 /* if successfully written and alarm is enabled ... */
239 if (sec) {
240 tegra_rtc_alarm_irq_enable(dev, 1);
241
242 dev_vdbg(dev, "alarm set as %lu. %d/%d/%d %d:%02u:%02u\n",
243 sec,
244 alarm->time.tm_mon+1,
245 alarm->time.tm_mday,
246 alarm->time.tm_year+1900,
247 alarm->time.tm_hour,
248 alarm->time.tm_min,
249 alarm->time.tm_sec);
250 } else {
251 /* disable alarm if 0 or write error. */
252 dev_vdbg(dev, "alarm disabled\n");
253 tegra_rtc_alarm_irq_enable(dev, 0);
254 }
255
256 return 0;
257}
258
259static int tegra_rtc_proc(struct device *dev, struct seq_file *seq)
260{
261 if (!dev || !dev->driver)
262 return 0;
263
264 seq_printf(seq, "name\t\t: %s\n", dev_name(dev));
265
266 return 0;
267}
268
269static irqreturn_t tegra_rtc_irq_handler(int irq, void *data)
270{
271 struct device *dev = data;
272 struct tegra_rtc_info *info = dev_get_drvdata(dev);
273 unsigned long events = 0;
274 unsigned status;
275 unsigned long sl_irq_flags;
276
277 status = readl(info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
278 if (status) {
279 /* clear the interrupt masks and status on any irq. */
280 tegra_rtc_wait_while_busy(dev);
281 spin_lock_irqsave(&info->tegra_rtc_lock, sl_irq_flags);
282 writel(0, info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
283 writel(status, info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
284 spin_unlock_irqrestore(&info->tegra_rtc_lock, sl_irq_flags);
285 }
286
287 /* check if Alarm */
288 if ((status & TEGRA_RTC_INTR_STATUS_SEC_ALARM0))
289 events |= RTC_IRQF | RTC_AF;
290
291 /* check if Periodic */
292 if ((status & TEGRA_RTC_INTR_STATUS_SEC_CDN_ALARM))
293 events |= RTC_IRQF | RTC_PF;
294
295 rtc_update_irq(info->rtc_dev, 1, events);
296
297 return IRQ_HANDLED;
298}
299
300static struct rtc_class_ops tegra_rtc_ops = {
301 .read_time = tegra_rtc_read_time,
302 .set_time = tegra_rtc_set_time,
303 .read_alarm = tegra_rtc_read_alarm,
304 .set_alarm = tegra_rtc_set_alarm,
305 .proc = tegra_rtc_proc,
306 .alarm_irq_enable = tegra_rtc_alarm_irq_enable,
307};
308
309static const struct of_device_id tegra_rtc_dt_match[] = {
310 { .compatible = "nvidia,tegra20-rtc", },
311 {}
312};
313MODULE_DEVICE_TABLE(of, tegra_rtc_dt_match);
314
315static int __init tegra_rtc_probe(struct platform_device *pdev)
316{
317 struct tegra_rtc_info *info;
318 struct resource *res;
319 int ret;
320
321 info = devm_kzalloc(&pdev->dev, sizeof(struct tegra_rtc_info),
322 GFP_KERNEL);
323 if (!info)
324 return -ENOMEM;
325
326 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
327 info->rtc_base = devm_ioremap_resource(&pdev->dev, res);
328 if (IS_ERR(info->rtc_base))
329 return PTR_ERR(info->rtc_base);
330
331 info->tegra_rtc_irq = platform_get_irq(pdev, 0);
332 if (info->tegra_rtc_irq <= 0)
333 return -EBUSY;
334
335 /* set context info. */
336 info->pdev = pdev;
337 spin_lock_init(&info->tegra_rtc_lock);
338
339 platform_set_drvdata(pdev, info);
340
341 /* clear out the hardware. */
342 writel(0, info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0);
343 writel(0xffffffff, info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
344 writel(0, info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
345
346 device_init_wakeup(&pdev->dev, 1);
347
348 info->rtc_dev = devm_rtc_device_register(&pdev->dev,
349 dev_name(&pdev->dev), &tegra_rtc_ops,
350 THIS_MODULE);
351 if (IS_ERR(info->rtc_dev)) {
352 ret = PTR_ERR(info->rtc_dev);
353 dev_err(&pdev->dev, "Unable to register device (err=%d).\n",
354 ret);
355 return ret;
356 }
357
358 ret = devm_request_irq(&pdev->dev, info->tegra_rtc_irq,
359 tegra_rtc_irq_handler, IRQF_TRIGGER_HIGH,
360 dev_name(&pdev->dev), &pdev->dev);
361 if (ret) {
362 dev_err(&pdev->dev,
363 "Unable to request interrupt for device (err=%d).\n",
364 ret);
365 return ret;
366 }
367
368 dev_notice(&pdev->dev, "Tegra internal Real Time Clock\n");
369
370 return 0;
371}
372
373#ifdef CONFIG_PM_SLEEP
374static int tegra_rtc_suspend(struct device *dev)
375{
376 struct tegra_rtc_info *info = dev_get_drvdata(dev);
377
378 tegra_rtc_wait_while_busy(dev);
379
380 /* only use ALARM0 as a wake source. */
381 writel(0xffffffff, info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
382 writel(TEGRA_RTC_INTR_STATUS_SEC_ALARM0,
383 info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
384
385 dev_vdbg(dev, "alarm sec = %d\n",
386 readl(info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0));
387
388 dev_vdbg(dev, "Suspend (device_may_wakeup=%d) irq:%d\n",
389 device_may_wakeup(dev), info->tegra_rtc_irq);
390
391 /* leave the alarms on as a wake source. */
392 if (device_may_wakeup(dev))
393 enable_irq_wake(info->tegra_rtc_irq);
394
395 return 0;
396}
397
398static int tegra_rtc_resume(struct device *dev)
399{
400 struct tegra_rtc_info *info = dev_get_drvdata(dev);
401
402 dev_vdbg(dev, "Resume (device_may_wakeup=%d)\n",
403 device_may_wakeup(dev));
404 /* alarms were left on as a wake source, turn them off. */
405 if (device_may_wakeup(dev))
406 disable_irq_wake(info->tegra_rtc_irq);
407
408 return 0;
409}
410#endif
411
412static SIMPLE_DEV_PM_OPS(tegra_rtc_pm_ops, tegra_rtc_suspend, tegra_rtc_resume);
413
414static void tegra_rtc_shutdown(struct platform_device *pdev)
415{
416 dev_vdbg(&pdev->dev, "disabling interrupts.\n");
417 tegra_rtc_alarm_irq_enable(&pdev->dev, 0);
418}
419
420MODULE_ALIAS("platform:tegra_rtc");
421static struct platform_driver tegra_rtc_driver = {
422 .shutdown = tegra_rtc_shutdown,
423 .driver = {
424 .name = "tegra_rtc",
425 .of_match_table = tegra_rtc_dt_match,
426 .pm = &tegra_rtc_pm_ops,
427 },
428};
429
430module_platform_driver_probe(tegra_rtc_driver, tegra_rtc_probe);
431
432MODULE_AUTHOR("Jon Mayo <jmayo@nvidia.com>");
433MODULE_DESCRIPTION("driver for Tegra internal RTC");
434MODULE_LICENSE("GPL");
1// SPDX-License-Identifier: GPL-2.0+
2/*
3 * An RTC driver for the NVIDIA Tegra 200 series internal RTC.
4 *
5 * Copyright (c) 2010-2019, NVIDIA Corporation.
6 */
7
8#include <linux/clk.h>
9#include <linux/delay.h>
10#include <linux/init.h>
11#include <linux/io.h>
12#include <linux/irq.h>
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/mod_devicetable.h>
16#include <linux/platform_device.h>
17#include <linux/pm.h>
18#include <linux/rtc.h>
19#include <linux/slab.h>
20
21/* Set to 1 = busy every eight 32 kHz clocks during copy of sec+msec to AHB. */
22#define TEGRA_RTC_REG_BUSY 0x004
23#define TEGRA_RTC_REG_SECONDS 0x008
24/* When msec is read, the seconds are buffered into shadow seconds. */
25#define TEGRA_RTC_REG_SHADOW_SECONDS 0x00c
26#define TEGRA_RTC_REG_MILLI_SECONDS 0x010
27#define TEGRA_RTC_REG_SECONDS_ALARM0 0x014
28#define TEGRA_RTC_REG_SECONDS_ALARM1 0x018
29#define TEGRA_RTC_REG_MILLI_SECONDS_ALARM0 0x01c
30#define TEGRA_RTC_REG_INTR_MASK 0x028
31/* write 1 bits to clear status bits */
32#define TEGRA_RTC_REG_INTR_STATUS 0x02c
33
34/* bits in INTR_MASK */
35#define TEGRA_RTC_INTR_MASK_MSEC_CDN_ALARM (1<<4)
36#define TEGRA_RTC_INTR_MASK_SEC_CDN_ALARM (1<<3)
37#define TEGRA_RTC_INTR_MASK_MSEC_ALARM (1<<2)
38#define TEGRA_RTC_INTR_MASK_SEC_ALARM1 (1<<1)
39#define TEGRA_RTC_INTR_MASK_SEC_ALARM0 (1<<0)
40
41/* bits in INTR_STATUS */
42#define TEGRA_RTC_INTR_STATUS_MSEC_CDN_ALARM (1<<4)
43#define TEGRA_RTC_INTR_STATUS_SEC_CDN_ALARM (1<<3)
44#define TEGRA_RTC_INTR_STATUS_MSEC_ALARM (1<<2)
45#define TEGRA_RTC_INTR_STATUS_SEC_ALARM1 (1<<1)
46#define TEGRA_RTC_INTR_STATUS_SEC_ALARM0 (1<<0)
47
48struct tegra_rtc_info {
49 struct platform_device *pdev;
50 struct rtc_device *rtc;
51 void __iomem *base; /* NULL if not initialized */
52 struct clk *clk;
53 int irq; /* alarm and periodic IRQ */
54 spinlock_t lock;
55};
56
57/*
58 * RTC hardware is busy when it is updating its values over AHB once every
59 * eight 32 kHz clocks (~250 us). Outside of these updates the CPU is free to
60 * write. CPU is always free to read.
61 */
62static inline u32 tegra_rtc_check_busy(struct tegra_rtc_info *info)
63{
64 return readl(info->base + TEGRA_RTC_REG_BUSY) & 1;
65}
66
67/*
68 * Wait for hardware to be ready for writing. This function tries to maximize
69 * the amount of time before the next update. It does this by waiting for the
70 * RTC to become busy with its periodic update, then returning once the RTC
71 * first becomes not busy.
72 *
73 * This periodic update (where the seconds and milliseconds are copied to the
74 * AHB side) occurs every eight 32 kHz clocks (~250 us). The behavior of this
75 * function allows us to make some assumptions without introducing a race,
76 * because 250 us is plenty of time to read/write a value.
77 */
78static int tegra_rtc_wait_while_busy(struct device *dev)
79{
80 struct tegra_rtc_info *info = dev_get_drvdata(dev);
81 int retries = 500; /* ~490 us is the worst case, ~250 us is best */
82
83 /*
84 * First wait for the RTC to become busy. This is when it posts its
85 * updated seconds+msec registers to AHB side.
86 */
87 while (tegra_rtc_check_busy(info)) {
88 if (!retries--)
89 goto retry_failed;
90
91 udelay(1);
92 }
93
94 /* now we have about 250 us to manipulate registers */
95 return 0;
96
97retry_failed:
98 dev_err(dev, "write failed: retry count exceeded\n");
99 return -ETIMEDOUT;
100}
101
102static int tegra_rtc_read_time(struct device *dev, struct rtc_time *tm)
103{
104 struct tegra_rtc_info *info = dev_get_drvdata(dev);
105 unsigned long flags;
106 u32 sec;
107
108 /*
109 * RTC hardware copies seconds to shadow seconds when a read of
110 * milliseconds occurs. use a lock to keep other threads out.
111 */
112 spin_lock_irqsave(&info->lock, flags);
113
114 readl(info->base + TEGRA_RTC_REG_MILLI_SECONDS);
115 sec = readl(info->base + TEGRA_RTC_REG_SHADOW_SECONDS);
116
117 spin_unlock_irqrestore(&info->lock, flags);
118
119 rtc_time64_to_tm(sec, tm);
120
121 dev_vdbg(dev, "time read as %u, %ptR\n", sec, tm);
122
123 return 0;
124}
125
126static int tegra_rtc_set_time(struct device *dev, struct rtc_time *tm)
127{
128 struct tegra_rtc_info *info = dev_get_drvdata(dev);
129 u32 sec;
130 int ret;
131
132 /* convert tm to seconds */
133 sec = rtc_tm_to_time64(tm);
134
135 dev_vdbg(dev, "time set to %u, %ptR\n", sec, tm);
136
137 /* seconds only written if wait succeeded */
138 ret = tegra_rtc_wait_while_busy(dev);
139 if (!ret)
140 writel(sec, info->base + TEGRA_RTC_REG_SECONDS);
141
142 dev_vdbg(dev, "time read back as %d\n",
143 readl(info->base + TEGRA_RTC_REG_SECONDS));
144
145 return ret;
146}
147
148static int tegra_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alarm)
149{
150 struct tegra_rtc_info *info = dev_get_drvdata(dev);
151 u32 sec, value;
152
153 sec = readl(info->base + TEGRA_RTC_REG_SECONDS_ALARM0);
154
155 if (sec == 0) {
156 /* alarm is disabled */
157 alarm->enabled = 0;
158 } else {
159 /* alarm is enabled */
160 alarm->enabled = 1;
161 rtc_time64_to_tm(sec, &alarm->time);
162 }
163
164 value = readl(info->base + TEGRA_RTC_REG_INTR_STATUS);
165 alarm->pending = (value & TEGRA_RTC_INTR_STATUS_SEC_ALARM0) != 0;
166
167 return 0;
168}
169
170static int tegra_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
171{
172 struct tegra_rtc_info *info = dev_get_drvdata(dev);
173 unsigned long flags;
174 u32 status;
175
176 tegra_rtc_wait_while_busy(dev);
177 spin_lock_irqsave(&info->lock, flags);
178
179 /* read the original value, and OR in the flag */
180 status = readl(info->base + TEGRA_RTC_REG_INTR_MASK);
181 if (enabled)
182 status |= TEGRA_RTC_INTR_MASK_SEC_ALARM0; /* set it */
183 else
184 status &= ~TEGRA_RTC_INTR_MASK_SEC_ALARM0; /* clear it */
185
186 writel(status, info->base + TEGRA_RTC_REG_INTR_MASK);
187
188 spin_unlock_irqrestore(&info->lock, flags);
189
190 return 0;
191}
192
193static int tegra_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alarm)
194{
195 struct tegra_rtc_info *info = dev_get_drvdata(dev);
196 u32 sec;
197
198 if (alarm->enabled)
199 sec = rtc_tm_to_time64(&alarm->time);
200 else
201 sec = 0;
202
203 tegra_rtc_wait_while_busy(dev);
204 writel(sec, info->base + TEGRA_RTC_REG_SECONDS_ALARM0);
205 dev_vdbg(dev, "alarm read back as %d\n",
206 readl(info->base + TEGRA_RTC_REG_SECONDS_ALARM0));
207
208 /* if successfully written and alarm is enabled ... */
209 if (sec) {
210 tegra_rtc_alarm_irq_enable(dev, 1);
211 dev_vdbg(dev, "alarm set as %u, %ptR\n", sec, &alarm->time);
212 } else {
213 /* disable alarm if 0 or write error */
214 dev_vdbg(dev, "alarm disabled\n");
215 tegra_rtc_alarm_irq_enable(dev, 0);
216 }
217
218 return 0;
219}
220
221static int tegra_rtc_proc(struct device *dev, struct seq_file *seq)
222{
223 if (!dev || !dev->driver)
224 return 0;
225
226 seq_printf(seq, "name\t\t: %s\n", dev_name(dev));
227
228 return 0;
229}
230
231static irqreturn_t tegra_rtc_irq_handler(int irq, void *data)
232{
233 struct device *dev = data;
234 struct tegra_rtc_info *info = dev_get_drvdata(dev);
235 unsigned long events = 0;
236 u32 status;
237
238 status = readl(info->base + TEGRA_RTC_REG_INTR_STATUS);
239 if (status) {
240 /* clear the interrupt masks and status on any IRQ */
241 tegra_rtc_wait_while_busy(dev);
242
243 spin_lock(&info->lock);
244 writel(0, info->base + TEGRA_RTC_REG_INTR_MASK);
245 writel(status, info->base + TEGRA_RTC_REG_INTR_STATUS);
246 spin_unlock(&info->lock);
247 }
248
249 /* check if alarm */
250 if (status & TEGRA_RTC_INTR_STATUS_SEC_ALARM0)
251 events |= RTC_IRQF | RTC_AF;
252
253 /* check if periodic */
254 if (status & TEGRA_RTC_INTR_STATUS_SEC_CDN_ALARM)
255 events |= RTC_IRQF | RTC_PF;
256
257 rtc_update_irq(info->rtc, 1, events);
258
259 return IRQ_HANDLED;
260}
261
262static const struct rtc_class_ops tegra_rtc_ops = {
263 .read_time = tegra_rtc_read_time,
264 .set_time = tegra_rtc_set_time,
265 .read_alarm = tegra_rtc_read_alarm,
266 .set_alarm = tegra_rtc_set_alarm,
267 .proc = tegra_rtc_proc,
268 .alarm_irq_enable = tegra_rtc_alarm_irq_enable,
269};
270
271static const struct of_device_id tegra_rtc_dt_match[] = {
272 { .compatible = "nvidia,tegra20-rtc", },
273 {}
274};
275MODULE_DEVICE_TABLE(of, tegra_rtc_dt_match);
276
277static int tegra_rtc_probe(struct platform_device *pdev)
278{
279 struct tegra_rtc_info *info;
280 int ret;
281
282 info = devm_kzalloc(&pdev->dev, sizeof(*info), GFP_KERNEL);
283 if (!info)
284 return -ENOMEM;
285
286 info->base = devm_platform_ioremap_resource(pdev, 0);
287 if (IS_ERR(info->base))
288 return PTR_ERR(info->base);
289
290 ret = platform_get_irq(pdev, 0);
291 if (ret <= 0)
292 return ret;
293
294 info->irq = ret;
295
296 info->rtc = devm_rtc_allocate_device(&pdev->dev);
297 if (IS_ERR(info->rtc))
298 return PTR_ERR(info->rtc);
299
300 info->rtc->ops = &tegra_rtc_ops;
301 info->rtc->range_max = U32_MAX;
302
303 info->clk = devm_clk_get(&pdev->dev, NULL);
304 if (IS_ERR(info->clk))
305 return PTR_ERR(info->clk);
306
307 ret = clk_prepare_enable(info->clk);
308 if (ret < 0)
309 return ret;
310
311 /* set context info */
312 info->pdev = pdev;
313 spin_lock_init(&info->lock);
314
315 platform_set_drvdata(pdev, info);
316
317 /* clear out the hardware */
318 writel(0, info->base + TEGRA_RTC_REG_SECONDS_ALARM0);
319 writel(0xffffffff, info->base + TEGRA_RTC_REG_INTR_STATUS);
320 writel(0, info->base + TEGRA_RTC_REG_INTR_MASK);
321
322 device_init_wakeup(&pdev->dev, 1);
323
324 ret = devm_request_irq(&pdev->dev, info->irq, tegra_rtc_irq_handler,
325 IRQF_TRIGGER_HIGH, dev_name(&pdev->dev),
326 &pdev->dev);
327 if (ret) {
328 dev_err(&pdev->dev, "failed to request interrupt: %d\n", ret);
329 goto disable_clk;
330 }
331
332 ret = devm_rtc_register_device(info->rtc);
333 if (ret)
334 goto disable_clk;
335
336 dev_notice(&pdev->dev, "Tegra internal Real Time Clock\n");
337
338 return 0;
339
340disable_clk:
341 clk_disable_unprepare(info->clk);
342 return ret;
343}
344
345static void tegra_rtc_remove(struct platform_device *pdev)
346{
347 struct tegra_rtc_info *info = platform_get_drvdata(pdev);
348
349 clk_disable_unprepare(info->clk);
350}
351
352#ifdef CONFIG_PM_SLEEP
353static int tegra_rtc_suspend(struct device *dev)
354{
355 struct tegra_rtc_info *info = dev_get_drvdata(dev);
356
357 tegra_rtc_wait_while_busy(dev);
358
359 /* only use ALARM0 as a wake source */
360 writel(0xffffffff, info->base + TEGRA_RTC_REG_INTR_STATUS);
361 writel(TEGRA_RTC_INTR_STATUS_SEC_ALARM0,
362 info->base + TEGRA_RTC_REG_INTR_MASK);
363
364 dev_vdbg(dev, "alarm sec = %d\n",
365 readl(info->base + TEGRA_RTC_REG_SECONDS_ALARM0));
366
367 dev_vdbg(dev, "Suspend (device_may_wakeup=%d) IRQ:%d\n",
368 device_may_wakeup(dev), info->irq);
369
370 /* leave the alarms on as a wake source */
371 if (device_may_wakeup(dev))
372 enable_irq_wake(info->irq);
373
374 return 0;
375}
376
377static int tegra_rtc_resume(struct device *dev)
378{
379 struct tegra_rtc_info *info = dev_get_drvdata(dev);
380
381 dev_vdbg(dev, "Resume (device_may_wakeup=%d)\n",
382 device_may_wakeup(dev));
383
384 /* alarms were left on as a wake source, turn them off */
385 if (device_may_wakeup(dev))
386 disable_irq_wake(info->irq);
387
388 return 0;
389}
390#endif
391
392static SIMPLE_DEV_PM_OPS(tegra_rtc_pm_ops, tegra_rtc_suspend, tegra_rtc_resume);
393
394static void tegra_rtc_shutdown(struct platform_device *pdev)
395{
396 dev_vdbg(&pdev->dev, "disabling interrupts\n");
397 tegra_rtc_alarm_irq_enable(&pdev->dev, 0);
398}
399
400static struct platform_driver tegra_rtc_driver = {
401 .probe = tegra_rtc_probe,
402 .remove = tegra_rtc_remove,
403 .shutdown = tegra_rtc_shutdown,
404 .driver = {
405 .name = "tegra_rtc",
406 .of_match_table = tegra_rtc_dt_match,
407 .pm = &tegra_rtc_pm_ops,
408 },
409};
410module_platform_driver(tegra_rtc_driver);
411
412MODULE_AUTHOR("Jon Mayo <jmayo@nvidia.com>");
413MODULE_DESCRIPTION("driver for Tegra internal RTC");
414MODULE_LICENSE("GPL");