Loading...
1/*
2 * Copyright (C) 2011 Google, Inc.
3 * Copyright (C) 2012 Intel, Inc.
4 * Copyright (C) 2013 Intel, Inc.
5 * Copyright (C) 2014 Linaro Limited
6 *
7 * This software is licensed under the terms of the GNU General Public
8 * License version 2, as published by the Free Software Foundation, and
9 * may be copied, distributed, and modified under those terms.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 */
17
18/* This source file contains the implementation of a special device driver
19 * that intends to provide a *very* fast communication channel between the
20 * guest system and the QEMU emulator.
21 *
22 * Usage from the guest is simply the following (error handling simplified):
23 *
24 * int fd = open("/dev/qemu_pipe",O_RDWR);
25 * .... write() or read() through the pipe.
26 *
27 * This driver doesn't deal with the exact protocol used during the session.
28 * It is intended to be as simple as something like:
29 *
30 * // do this _just_ after opening the fd to connect to a specific
31 * // emulator service.
32 * const char* msg = "<pipename>";
33 * if (write(fd, msg, strlen(msg)+1) < 0) {
34 * ... could not connect to <pipename> service
35 * close(fd);
36 * }
37 *
38 * // after this, simply read() and write() to communicate with the
39 * // service. Exact protocol details left as an exercise to the reader.
40 *
41 * This driver is very fast because it doesn't copy any data through
42 * intermediate buffers, since the emulator is capable of translating
43 * guest user addresses into host ones.
44 *
45 * Note that we must however ensure that each user page involved in the
46 * exchange is properly mapped during a transfer.
47 */
48
49#include <linux/module.h>
50#include <linux/interrupt.h>
51#include <linux/kernel.h>
52#include <linux/spinlock.h>
53#include <linux/miscdevice.h>
54#include <linux/platform_device.h>
55#include <linux/poll.h>
56#include <linux/sched.h>
57#include <linux/bitops.h>
58#include <linux/slab.h>
59#include <linux/io.h>
60#include <linux/goldfish.h>
61#include <linux/dma-mapping.h>
62#include <linux/mm.h>
63#include <linux/acpi.h>
64
65/*
66 * IMPORTANT: The following constants must match the ones used and defined
67 * in external/qemu/hw/goldfish_pipe.c in the Android source tree.
68 */
69
70/* pipe device registers */
71#define PIPE_REG_COMMAND 0x00 /* write: value = command */
72#define PIPE_REG_STATUS 0x04 /* read */
73#define PIPE_REG_CHANNEL 0x08 /* read/write: channel id */
74#define PIPE_REG_CHANNEL_HIGH 0x30 /* read/write: channel id */
75#define PIPE_REG_SIZE 0x0c /* read/write: buffer size */
76#define PIPE_REG_ADDRESS 0x10 /* write: physical address */
77#define PIPE_REG_ADDRESS_HIGH 0x34 /* write: physical address */
78#define PIPE_REG_WAKES 0x14 /* read: wake flags */
79#define PIPE_REG_PARAMS_ADDR_LOW 0x18 /* read/write: batch data address */
80#define PIPE_REG_PARAMS_ADDR_HIGH 0x1c /* read/write: batch data address */
81#define PIPE_REG_ACCESS_PARAMS 0x20 /* write: batch access */
82#define PIPE_REG_VERSION 0x24 /* read: device version */
83
84/* list of commands for PIPE_REG_COMMAND */
85#define CMD_OPEN 1 /* open new channel */
86#define CMD_CLOSE 2 /* close channel (from guest) */
87#define CMD_POLL 3 /* poll read/write status */
88
89/* List of bitflags returned in status of CMD_POLL command */
90#define PIPE_POLL_IN (1 << 0)
91#define PIPE_POLL_OUT (1 << 1)
92#define PIPE_POLL_HUP (1 << 2)
93
94/* The following commands are related to write operations */
95#define CMD_WRITE_BUFFER 4 /* send a user buffer to the emulator */
96#define CMD_WAKE_ON_WRITE 5 /* tell the emulator to wake us when writing
97 is possible */
98#define CMD_READ_BUFFER 6 /* receive a user buffer from the emulator */
99#define CMD_WAKE_ON_READ 7 /* tell the emulator to wake us when reading
100 * is possible */
101
102/* Possible status values used to signal errors - see goldfish_pipe_error_convert */
103#define PIPE_ERROR_INVAL -1
104#define PIPE_ERROR_AGAIN -2
105#define PIPE_ERROR_NOMEM -3
106#define PIPE_ERROR_IO -4
107
108/* Bit-flags used to signal events from the emulator */
109#define PIPE_WAKE_CLOSED (1 << 0) /* emulator closed pipe */
110#define PIPE_WAKE_READ (1 << 1) /* pipe can now be read from */
111#define PIPE_WAKE_WRITE (1 << 2) /* pipe can now be written to */
112
113struct access_params {
114 unsigned long channel;
115 u32 size;
116 unsigned long address;
117 u32 cmd;
118 u32 result;
119 /* reserved for future extension */
120 u32 flags;
121};
122
123/* The global driver data. Holds a reference to the i/o page used to
124 * communicate with the emulator, and a wake queue for blocked tasks
125 * waiting to be awoken.
126 */
127struct goldfish_pipe_dev {
128 spinlock_t lock;
129 unsigned char __iomem *base;
130 struct access_params *aps;
131 int irq;
132 u32 version;
133};
134
135static struct goldfish_pipe_dev pipe_dev[1];
136
137/* This data type models a given pipe instance */
138struct goldfish_pipe {
139 struct goldfish_pipe_dev *dev;
140 struct mutex lock;
141 unsigned long flags;
142 wait_queue_head_t wake_queue;
143};
144
145
146/* Bit flags for the 'flags' field */
147enum {
148 BIT_CLOSED_ON_HOST = 0, /* pipe closed by host */
149 BIT_WAKE_ON_WRITE = 1, /* want to be woken on writes */
150 BIT_WAKE_ON_READ = 2, /* want to be woken on reads */
151};
152
153
154static u32 goldfish_cmd_status(struct goldfish_pipe *pipe, u32 cmd)
155{
156 unsigned long flags;
157 u32 status;
158 struct goldfish_pipe_dev *dev = pipe->dev;
159
160 spin_lock_irqsave(&dev->lock, flags);
161 gf_write_ptr(pipe, dev->base + PIPE_REG_CHANNEL,
162 dev->base + PIPE_REG_CHANNEL_HIGH);
163 writel(cmd, dev->base + PIPE_REG_COMMAND);
164 status = readl(dev->base + PIPE_REG_STATUS);
165 spin_unlock_irqrestore(&dev->lock, flags);
166 return status;
167}
168
169static void goldfish_cmd(struct goldfish_pipe *pipe, u32 cmd)
170{
171 unsigned long flags;
172 struct goldfish_pipe_dev *dev = pipe->dev;
173
174 spin_lock_irqsave(&dev->lock, flags);
175 gf_write_ptr(pipe, dev->base + PIPE_REG_CHANNEL,
176 dev->base + PIPE_REG_CHANNEL_HIGH);
177 writel(cmd, dev->base + PIPE_REG_COMMAND);
178 spin_unlock_irqrestore(&dev->lock, flags);
179}
180
181/* This function converts an error code returned by the emulator through
182 * the PIPE_REG_STATUS i/o register into a valid negative errno value.
183 */
184static int goldfish_pipe_error_convert(int status)
185{
186 switch (status) {
187 case PIPE_ERROR_AGAIN:
188 return -EAGAIN;
189 case PIPE_ERROR_NOMEM:
190 return -ENOMEM;
191 case PIPE_ERROR_IO:
192 return -EIO;
193 default:
194 return -EINVAL;
195 }
196}
197
198/*
199 * Notice: QEMU will return 0 for un-known register access, indicating
200 * param_acess is supported or not
201 */
202static int valid_batchbuffer_addr(struct goldfish_pipe_dev *dev,
203 struct access_params *aps)
204{
205 u32 aph, apl;
206 u64 paddr;
207 aph = readl(dev->base + PIPE_REG_PARAMS_ADDR_HIGH);
208 apl = readl(dev->base + PIPE_REG_PARAMS_ADDR_LOW);
209
210 paddr = ((u64)aph << 32) | apl;
211 if (paddr != (__pa(aps)))
212 return 0;
213 return 1;
214}
215
216/* 0 on success */
217static int setup_access_params_addr(struct platform_device *pdev,
218 struct goldfish_pipe_dev *dev)
219{
220 dma_addr_t dma_handle;
221 struct access_params *aps;
222
223 aps = dmam_alloc_coherent(&pdev->dev, sizeof(struct access_params),
224 &dma_handle, GFP_KERNEL);
225 if (!aps)
226 return -ENOMEM;
227
228 writel(upper_32_bits(dma_handle), dev->base + PIPE_REG_PARAMS_ADDR_HIGH);
229 writel(lower_32_bits(dma_handle), dev->base + PIPE_REG_PARAMS_ADDR_LOW);
230
231 if (valid_batchbuffer_addr(dev, aps)) {
232 dev->aps = aps;
233 return 0;
234 } else
235 return -1;
236}
237
238/* A value that will not be set by qemu emulator */
239#define INITIAL_BATCH_RESULT (0xdeadbeaf)
240static int access_with_param(struct goldfish_pipe_dev *dev, const int cmd,
241 unsigned long address, unsigned long avail,
242 struct goldfish_pipe *pipe, int *status)
243{
244 struct access_params *aps = dev->aps;
245
246 if (aps == NULL)
247 return -1;
248
249 aps->result = INITIAL_BATCH_RESULT;
250 aps->channel = (unsigned long)pipe;
251 aps->size = avail;
252 aps->address = address;
253 aps->cmd = cmd;
254 writel(cmd, dev->base + PIPE_REG_ACCESS_PARAMS);
255 /*
256 * If the aps->result has not changed, that means
257 * that the batch command failed
258 */
259 if (aps->result == INITIAL_BATCH_RESULT)
260 return -1;
261 *status = aps->result;
262 return 0;
263}
264
265static ssize_t goldfish_pipe_read_write(struct file *filp, char __user *buffer,
266 size_t bufflen, int is_write)
267{
268 unsigned long irq_flags;
269 struct goldfish_pipe *pipe = filp->private_data;
270 struct goldfish_pipe_dev *dev = pipe->dev;
271 unsigned long address, address_end;
272 int count = 0, ret = -EINVAL;
273
274 /* If the emulator already closed the pipe, no need to go further */
275 if (test_bit(BIT_CLOSED_ON_HOST, &pipe->flags))
276 return -EIO;
277
278 /* Null reads or writes succeeds */
279 if (unlikely(bufflen == 0))
280 return 0;
281
282 /* Check the buffer range for access */
283 if (!access_ok(is_write ? VERIFY_WRITE : VERIFY_READ,
284 buffer, bufflen))
285 return -EFAULT;
286
287 /* Serialize access to the pipe */
288 if (mutex_lock_interruptible(&pipe->lock))
289 return -ERESTARTSYS;
290
291 address = (unsigned long)(void *)buffer;
292 address_end = address + bufflen;
293
294 while (address < address_end) {
295 unsigned long page_end = (address & PAGE_MASK) + PAGE_SIZE;
296 unsigned long next = page_end < address_end ? page_end
297 : address_end;
298 unsigned long avail = next - address;
299 int status, wakeBit;
300 struct page *page;
301
302 /* Either vaddr or paddr depending on the device version */
303 unsigned long xaddr;
304
305 /*
306 * We grab the pages on a page-by-page basis in case user
307 * space gives us a potentially huge buffer but the read only
308 * returns a small amount, then there's no need to pin that
309 * much memory to the process.
310 */
311 down_read(¤t->mm->mmap_sem);
312 ret = get_user_pages(address, 1, !is_write, 0, &page, NULL);
313 up_read(¤t->mm->mmap_sem);
314 if (ret < 0)
315 break;
316
317 if (dev->version) {
318 /* Device version 1 or newer (qemu-android) expects the
319 * physical address.
320 */
321 xaddr = page_to_phys(page) | (address & ~PAGE_MASK);
322 } else {
323 /* Device version 0 (classic emulator) expects the
324 * virtual address.
325 */
326 xaddr = address;
327 }
328
329 /* Now, try to transfer the bytes in the current page */
330 spin_lock_irqsave(&dev->lock, irq_flags);
331 if (access_with_param(dev,
332 is_write ? CMD_WRITE_BUFFER : CMD_READ_BUFFER,
333 xaddr, avail, pipe, &status)) {
334 gf_write_ptr(pipe, dev->base + PIPE_REG_CHANNEL,
335 dev->base + PIPE_REG_CHANNEL_HIGH);
336 writel(avail, dev->base + PIPE_REG_SIZE);
337 gf_write_ptr((void *)xaddr,
338 dev->base + PIPE_REG_ADDRESS,
339 dev->base + PIPE_REG_ADDRESS_HIGH);
340 writel(is_write ? CMD_WRITE_BUFFER : CMD_READ_BUFFER,
341 dev->base + PIPE_REG_COMMAND);
342 status = readl(dev->base + PIPE_REG_STATUS);
343 }
344 spin_unlock_irqrestore(&dev->lock, irq_flags);
345
346 if (status > 0 && !is_write)
347 set_page_dirty(page);
348 put_page(page);
349
350 if (status > 0) { /* Correct transfer */
351 count += status;
352 address += status;
353 continue;
354 } else if (status == 0) { /* EOF */
355 ret = 0;
356 break;
357 } else if (status < 0 && count > 0) {
358 /*
359 * An error occurred and we already transferred
360 * something on one of the previous pages.
361 * Just return what we already copied and log this
362 * err.
363 *
364 * Note: This seems like an incorrect approach but
365 * cannot change it until we check if any user space
366 * ABI relies on this behavior.
367 */
368 if (status != PIPE_ERROR_AGAIN)
369 pr_info_ratelimited("goldfish_pipe: backend returned error %d on %s\n",
370 status, is_write ? "write" : "read");
371 ret = 0;
372 break;
373 }
374
375 /*
376 * If the error is not PIPE_ERROR_AGAIN, or if we are not in
377 * non-blocking mode, just return the error code.
378 */
379 if (status != PIPE_ERROR_AGAIN ||
380 (filp->f_flags & O_NONBLOCK) != 0) {
381 ret = goldfish_pipe_error_convert(status);
382 break;
383 }
384
385 /*
386 * The backend blocked the read/write, wait until the backend
387 * tells us it's ready to process more data.
388 */
389 wakeBit = is_write ? BIT_WAKE_ON_WRITE : BIT_WAKE_ON_READ;
390 set_bit(wakeBit, &pipe->flags);
391
392 /* Tell the emulator we're going to wait for a wake event */
393 goldfish_cmd(pipe,
394 is_write ? CMD_WAKE_ON_WRITE : CMD_WAKE_ON_READ);
395
396 /* Unlock the pipe, then wait for the wake signal */
397 mutex_unlock(&pipe->lock);
398
399 while (test_bit(wakeBit, &pipe->flags)) {
400 if (wait_event_interruptible(
401 pipe->wake_queue,
402 !test_bit(wakeBit, &pipe->flags)))
403 return -ERESTARTSYS;
404
405 if (test_bit(BIT_CLOSED_ON_HOST, &pipe->flags))
406 return -EIO;
407 }
408
409 /* Try to re-acquire the lock */
410 if (mutex_lock_interruptible(&pipe->lock))
411 return -ERESTARTSYS;
412 }
413 mutex_unlock(&pipe->lock);
414
415 if (ret < 0)
416 return ret;
417 else
418 return count;
419}
420
421static ssize_t goldfish_pipe_read(struct file *filp, char __user *buffer,
422 size_t bufflen, loff_t *ppos)
423{
424 return goldfish_pipe_read_write(filp, buffer, bufflen, 0);
425}
426
427static ssize_t goldfish_pipe_write(struct file *filp,
428 const char __user *buffer, size_t bufflen,
429 loff_t *ppos)
430{
431 return goldfish_pipe_read_write(filp, (char __user *)buffer,
432 bufflen, 1);
433}
434
435
436static unsigned int goldfish_pipe_poll(struct file *filp, poll_table *wait)
437{
438 struct goldfish_pipe *pipe = filp->private_data;
439 unsigned int mask = 0;
440 int status;
441
442 mutex_lock(&pipe->lock);
443
444 poll_wait(filp, &pipe->wake_queue, wait);
445
446 status = goldfish_cmd_status(pipe, CMD_POLL);
447
448 mutex_unlock(&pipe->lock);
449
450 if (status & PIPE_POLL_IN)
451 mask |= POLLIN | POLLRDNORM;
452
453 if (status & PIPE_POLL_OUT)
454 mask |= POLLOUT | POLLWRNORM;
455
456 if (status & PIPE_POLL_HUP)
457 mask |= POLLHUP;
458
459 if (test_bit(BIT_CLOSED_ON_HOST, &pipe->flags))
460 mask |= POLLERR;
461
462 return mask;
463}
464
465static irqreturn_t goldfish_pipe_interrupt(int irq, void *dev_id)
466{
467 struct goldfish_pipe_dev *dev = dev_id;
468 unsigned long irq_flags;
469 int count = 0;
470
471 /*
472 * We're going to read from the emulator a list of (channel,flags)
473 * pairs corresponding to the wake events that occurred on each
474 * blocked pipe (i.e. channel).
475 */
476 spin_lock_irqsave(&dev->lock, irq_flags);
477 for (;;) {
478 /* First read the channel, 0 means the end of the list */
479 struct goldfish_pipe *pipe;
480 unsigned long wakes;
481 unsigned long channel = 0;
482
483#ifdef CONFIG_64BIT
484 channel = (u64)readl(dev->base + PIPE_REG_CHANNEL_HIGH) << 32;
485
486 if (channel == 0)
487 break;
488#endif
489 channel |= readl(dev->base + PIPE_REG_CHANNEL);
490
491 if (channel == 0)
492 break;
493
494 /* Convert channel to struct pipe pointer + read wake flags */
495 wakes = readl(dev->base + PIPE_REG_WAKES);
496 pipe = (struct goldfish_pipe *)(ptrdiff_t)channel;
497
498 /* Did the emulator just closed a pipe? */
499 if (wakes & PIPE_WAKE_CLOSED) {
500 set_bit(BIT_CLOSED_ON_HOST, &pipe->flags);
501 wakes |= PIPE_WAKE_READ | PIPE_WAKE_WRITE;
502 }
503 if (wakes & PIPE_WAKE_READ)
504 clear_bit(BIT_WAKE_ON_READ, &pipe->flags);
505 if (wakes & PIPE_WAKE_WRITE)
506 clear_bit(BIT_WAKE_ON_WRITE, &pipe->flags);
507
508 wake_up_interruptible(&pipe->wake_queue);
509 count++;
510 }
511 spin_unlock_irqrestore(&dev->lock, irq_flags);
512
513 return (count == 0) ? IRQ_NONE : IRQ_HANDLED;
514}
515
516/**
517 * goldfish_pipe_open - open a channel to the AVD
518 * @inode: inode of device
519 * @file: file struct of opener
520 *
521 * Create a new pipe link between the emulator and the use application.
522 * Each new request produces a new pipe.
523 *
524 * Note: we use the pipe ID as a mux. All goldfish emulations are 32bit
525 * right now so this is fine. A move to 64bit will need this addressing
526 */
527static int goldfish_pipe_open(struct inode *inode, struct file *file)
528{
529 struct goldfish_pipe *pipe;
530 struct goldfish_pipe_dev *dev = pipe_dev;
531 int32_t status;
532
533 /* Allocate new pipe kernel object */
534 pipe = kzalloc(sizeof(*pipe), GFP_KERNEL);
535 if (pipe == NULL)
536 return -ENOMEM;
537
538 pipe->dev = dev;
539 mutex_init(&pipe->lock);
540 init_waitqueue_head(&pipe->wake_queue);
541
542 /*
543 * Now, tell the emulator we're opening a new pipe. We use the
544 * pipe object's address as the channel identifier for simplicity.
545 */
546
547 status = goldfish_cmd_status(pipe, CMD_OPEN);
548 if (status < 0) {
549 kfree(pipe);
550 return status;
551 }
552
553 /* All is done, save the pipe into the file's private data field */
554 file->private_data = pipe;
555 return 0;
556}
557
558static int goldfish_pipe_release(struct inode *inode, struct file *filp)
559{
560 struct goldfish_pipe *pipe = filp->private_data;
561
562 /* The guest is closing the channel, so tell the emulator right now */
563 goldfish_cmd(pipe, CMD_CLOSE);
564 kfree(pipe);
565 filp->private_data = NULL;
566 return 0;
567}
568
569static const struct file_operations goldfish_pipe_fops = {
570 .owner = THIS_MODULE,
571 .read = goldfish_pipe_read,
572 .write = goldfish_pipe_write,
573 .poll = goldfish_pipe_poll,
574 .open = goldfish_pipe_open,
575 .release = goldfish_pipe_release,
576};
577
578static struct miscdevice goldfish_pipe_device = {
579 .minor = MISC_DYNAMIC_MINOR,
580 .name = "goldfish_pipe",
581 .fops = &goldfish_pipe_fops,
582};
583
584static int goldfish_pipe_probe(struct platform_device *pdev)
585{
586 int err;
587 struct resource *r;
588 struct goldfish_pipe_dev *dev = pipe_dev;
589
590 /* not thread safe, but this should not happen */
591 WARN_ON(dev->base != NULL);
592
593 spin_lock_init(&dev->lock);
594
595 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
596 if (r == NULL || resource_size(r) < PAGE_SIZE) {
597 dev_err(&pdev->dev, "can't allocate i/o page\n");
598 return -EINVAL;
599 }
600 dev->base = devm_ioremap(&pdev->dev, r->start, PAGE_SIZE);
601 if (dev->base == NULL) {
602 dev_err(&pdev->dev, "ioremap failed\n");
603 return -EINVAL;
604 }
605
606 r = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
607 if (r == NULL) {
608 err = -EINVAL;
609 goto error;
610 }
611 dev->irq = r->start;
612
613 err = devm_request_irq(&pdev->dev, dev->irq, goldfish_pipe_interrupt,
614 IRQF_SHARED, "goldfish_pipe", dev);
615 if (err) {
616 dev_err(&pdev->dev, "unable to allocate IRQ\n");
617 goto error;
618 }
619
620 err = misc_register(&goldfish_pipe_device);
621 if (err) {
622 dev_err(&pdev->dev, "unable to register device\n");
623 goto error;
624 }
625 setup_access_params_addr(pdev, dev);
626
627 /* Although the pipe device in the classic Android emulator does not
628 * recognize the 'version' register, it won't treat this as an error
629 * either and will simply return 0, which is fine.
630 */
631 dev->version = readl(dev->base + PIPE_REG_VERSION);
632 return 0;
633
634error:
635 dev->base = NULL;
636 return err;
637}
638
639static int goldfish_pipe_remove(struct platform_device *pdev)
640{
641 struct goldfish_pipe_dev *dev = pipe_dev;
642 misc_deregister(&goldfish_pipe_device);
643 dev->base = NULL;
644 return 0;
645}
646
647static const struct acpi_device_id goldfish_pipe_acpi_match[] = {
648 { "GFSH0003", 0 },
649 { },
650};
651MODULE_DEVICE_TABLE(acpi, goldfish_pipe_acpi_match);
652
653static const struct of_device_id goldfish_pipe_of_match[] = {
654 { .compatible = "google,android-pipe", },
655 {},
656};
657MODULE_DEVICE_TABLE(of, goldfish_pipe_of_match);
658
659static struct platform_driver goldfish_pipe = {
660 .probe = goldfish_pipe_probe,
661 .remove = goldfish_pipe_remove,
662 .driver = {
663 .name = "goldfish_pipe",
664 .owner = THIS_MODULE,
665 .of_match_table = goldfish_pipe_of_match,
666 .acpi_match_table = ACPI_PTR(goldfish_pipe_acpi_match),
667 }
668};
669
670module_platform_driver(goldfish_pipe);
671MODULE_AUTHOR("David Turner <digit@google.com>");
672MODULE_LICENSE("GPL");
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2012 Intel, Inc.
4 * Copyright (C) 2013 Intel, Inc.
5 * Copyright (C) 2014 Linaro Limited
6 * Copyright (C) 2011-2016 Google, Inc.
7 *
8 * This software is licensed under the terms of the GNU General Public
9 * License version 2, as published by the Free Software Foundation, and
10 * may be copied, distributed, and modified under those terms.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 */
18
19/* This source file contains the implementation of a special device driver
20 * that intends to provide a *very* fast communication channel between the
21 * guest system and the QEMU emulator.
22 *
23 * Usage from the guest is simply the following (error handling simplified):
24 *
25 * int fd = open("/dev/qemu_pipe",O_RDWR);
26 * .... write() or read() through the pipe.
27 *
28 * This driver doesn't deal with the exact protocol used during the session.
29 * It is intended to be as simple as something like:
30 *
31 * // do this _just_ after opening the fd to connect to a specific
32 * // emulator service.
33 * const char* msg = "<pipename>";
34 * if (write(fd, msg, strlen(msg)+1) < 0) {
35 * ... could not connect to <pipename> service
36 * close(fd);
37 * }
38 *
39 * // after this, simply read() and write() to communicate with the
40 * // service. Exact protocol details left as an exercise to the reader.
41 *
42 * This driver is very fast because it doesn't copy any data through
43 * intermediate buffers, since the emulator is capable of translating
44 * guest user addresses into host ones.
45 *
46 * Note that we must however ensure that each user page involved in the
47 * exchange is properly mapped during a transfer.
48 */
49
50#include <linux/module.h>
51#include <linux/mod_devicetable.h>
52#include <linux/interrupt.h>
53#include <linux/kernel.h>
54#include <linux/spinlock.h>
55#include <linux/miscdevice.h>
56#include <linux/platform_device.h>
57#include <linux/poll.h>
58#include <linux/sched.h>
59#include <linux/bitops.h>
60#include <linux/slab.h>
61#include <linux/io.h>
62#include <linux/dma-mapping.h>
63#include <linux/mm.h>
64#include <linux/bug.h>
65#include "goldfish_pipe_qemu.h"
66
67/*
68 * Update this when something changes in the driver's behavior so the host
69 * can benefit from knowing it
70 */
71enum {
72 PIPE_DRIVER_VERSION = 2,
73 PIPE_CURRENT_DEVICE_VERSION = 2
74};
75
76enum {
77 MAX_BUFFERS_PER_COMMAND = 336,
78 MAX_SIGNALLED_PIPES = 64,
79 INITIAL_PIPES_CAPACITY = 64
80};
81
82struct goldfish_pipe_dev;
83
84/* A per-pipe command structure, shared with the host */
85struct goldfish_pipe_command {
86 s32 cmd; /* PipeCmdCode, guest -> host */
87 s32 id; /* pipe id, guest -> host */
88 s32 status; /* command execution status, host -> guest */
89 s32 reserved; /* to pad to 64-bit boundary */
90 union {
91 /* Parameters for PIPE_CMD_{READ,WRITE} */
92 struct {
93 /* number of buffers, guest -> host */
94 u32 buffers_count;
95 /* number of consumed bytes, host -> guest */
96 s32 consumed_size;
97 /* buffer pointers, guest -> host */
98 u64 ptrs[MAX_BUFFERS_PER_COMMAND];
99 /* buffer sizes, guest -> host */
100 u32 sizes[MAX_BUFFERS_PER_COMMAND];
101 } rw_params;
102 };
103};
104
105/* A single signalled pipe information */
106struct signalled_pipe_buffer {
107 u32 id;
108 u32 flags;
109};
110
111/* Parameters for the PIPE_CMD_OPEN command */
112struct open_command_param {
113 u64 command_buffer_ptr;
114 u32 rw_params_max_count;
115};
116
117/* Device-level set of buffers shared with the host */
118struct goldfish_pipe_dev_buffers {
119 struct open_command_param open_command_params;
120 struct signalled_pipe_buffer
121 signalled_pipe_buffers[MAX_SIGNALLED_PIPES];
122};
123
124/* This data type models a given pipe instance */
125struct goldfish_pipe {
126 /* pipe ID - index into goldfish_pipe_dev::pipes array */
127 u32 id;
128
129 /* The wake flags pipe is waiting for
130 * Note: not protected with any lock, uses atomic operations
131 * and barriers to make it thread-safe.
132 */
133 unsigned long flags;
134
135 /* wake flags host have signalled,
136 * - protected by goldfish_pipe_dev::lock
137 */
138 unsigned long signalled_flags;
139
140 /* A pointer to command buffer */
141 struct goldfish_pipe_command *command_buffer;
142
143 /* doubly linked list of signalled pipes, protected by
144 * goldfish_pipe_dev::lock
145 */
146 struct goldfish_pipe *prev_signalled;
147 struct goldfish_pipe *next_signalled;
148
149 /*
150 * A pipe's own lock. Protects the following:
151 * - *command_buffer - makes sure a command can safely write its
152 * parameters to the host and read the results back.
153 */
154 struct mutex lock;
155
156 /* A wake queue for sleeping until host signals an event */
157 wait_queue_head_t wake_queue;
158
159 /* Pointer to the parent goldfish_pipe_dev instance */
160 struct goldfish_pipe_dev *dev;
161
162 /* A buffer of pages, too large to fit into a stack frame */
163 struct page *pages[MAX_BUFFERS_PER_COMMAND];
164};
165
166/* The global driver data. Holds a reference to the i/o page used to
167 * communicate with the emulator, and a wake queue for blocked tasks
168 * waiting to be awoken.
169 */
170struct goldfish_pipe_dev {
171 /* A magic number to check if this is an instance of this struct */
172 void *magic;
173
174 /*
175 * Global device spinlock. Protects the following members:
176 * - pipes, pipes_capacity
177 * - [*pipes, *pipes + pipes_capacity) - array data
178 * - first_signalled_pipe,
179 * goldfish_pipe::prev_signalled,
180 * goldfish_pipe::next_signalled,
181 * goldfish_pipe::signalled_flags - all singnalled-related fields,
182 * in all allocated pipes
183 * - open_command_params - PIPE_CMD_OPEN-related buffers
184 *
185 * It looks like a lot of different fields, but the trick is that
186 * the only operation that happens often is the signalled pipes array
187 * manipulation. That's why it's OK for now to keep the rest of the
188 * fields under the same lock. If we notice too much contention because
189 * of PIPE_CMD_OPEN, then we should add a separate lock there.
190 */
191 spinlock_t lock;
192
193 /*
194 * Array of the pipes of |pipes_capacity| elements,
195 * indexed by goldfish_pipe::id
196 */
197 struct goldfish_pipe **pipes;
198 u32 pipes_capacity;
199
200 /* Pointers to the buffers host uses for interaction with this driver */
201 struct goldfish_pipe_dev_buffers *buffers;
202
203 /* Head of a doubly linked list of signalled pipes */
204 struct goldfish_pipe *first_signalled_pipe;
205
206 /* ptr to platform device's device struct */
207 struct device *pdev_dev;
208
209 /* Some device-specific data */
210 int irq;
211 int version;
212 unsigned char __iomem *base;
213
214 struct miscdevice miscdev;
215};
216
217static int goldfish_pipe_cmd_locked(struct goldfish_pipe *pipe,
218 enum PipeCmdCode cmd)
219{
220 pipe->command_buffer->cmd = cmd;
221 /* failure by default */
222 pipe->command_buffer->status = PIPE_ERROR_INVAL;
223 writel(pipe->id, pipe->dev->base + PIPE_REG_CMD);
224 return pipe->command_buffer->status;
225}
226
227static int goldfish_pipe_cmd(struct goldfish_pipe *pipe, enum PipeCmdCode cmd)
228{
229 int status;
230
231 if (mutex_lock_interruptible(&pipe->lock))
232 return PIPE_ERROR_IO;
233 status = goldfish_pipe_cmd_locked(pipe, cmd);
234 mutex_unlock(&pipe->lock);
235 return status;
236}
237
238/*
239 * This function converts an error code returned by the emulator through
240 * the PIPE_REG_STATUS i/o register into a valid negative errno value.
241 */
242static int goldfish_pipe_error_convert(int status)
243{
244 switch (status) {
245 case PIPE_ERROR_AGAIN:
246 return -EAGAIN;
247 case PIPE_ERROR_NOMEM:
248 return -ENOMEM;
249 case PIPE_ERROR_IO:
250 return -EIO;
251 default:
252 return -EINVAL;
253 }
254}
255
256static int goldfish_pin_pages(unsigned long first_page,
257 unsigned long last_page,
258 unsigned int last_page_size,
259 int is_write,
260 struct page *pages[MAX_BUFFERS_PER_COMMAND],
261 unsigned int *iter_last_page_size)
262{
263 int ret;
264 int requested_pages = ((last_page - first_page) >> PAGE_SHIFT) + 1;
265
266 if (requested_pages > MAX_BUFFERS_PER_COMMAND) {
267 requested_pages = MAX_BUFFERS_PER_COMMAND;
268 *iter_last_page_size = PAGE_SIZE;
269 } else {
270 *iter_last_page_size = last_page_size;
271 }
272
273 ret = pin_user_pages_fast(first_page, requested_pages,
274 !is_write ? FOLL_WRITE : 0,
275 pages);
276 if (ret <= 0)
277 return -EFAULT;
278 if (ret < requested_pages)
279 *iter_last_page_size = PAGE_SIZE;
280
281 return ret;
282}
283
284/* Populate the call parameters, merging adjacent pages together */
285static void populate_rw_params(struct page **pages,
286 int pages_count,
287 unsigned long address,
288 unsigned long address_end,
289 unsigned long first_page,
290 unsigned long last_page,
291 unsigned int iter_last_page_size,
292 int is_write,
293 struct goldfish_pipe_command *command)
294{
295 /*
296 * Process the first page separately - it's the only page that
297 * needs special handling for its start address.
298 */
299 unsigned long xaddr = page_to_phys(pages[0]);
300 unsigned long xaddr_prev = xaddr;
301 int buffer_idx = 0;
302 int i = 1;
303 int size_on_page = first_page == last_page
304 ? (int)(address_end - address)
305 : (PAGE_SIZE - (address & ~PAGE_MASK));
306 command->rw_params.ptrs[0] = (u64)(xaddr | (address & ~PAGE_MASK));
307 command->rw_params.sizes[0] = size_on_page;
308 for (; i < pages_count; ++i) {
309 xaddr = page_to_phys(pages[i]);
310 size_on_page = (i == pages_count - 1) ?
311 iter_last_page_size : PAGE_SIZE;
312 if (xaddr == xaddr_prev + PAGE_SIZE) {
313 command->rw_params.sizes[buffer_idx] += size_on_page;
314 } else {
315 ++buffer_idx;
316 command->rw_params.ptrs[buffer_idx] = (u64)xaddr;
317 command->rw_params.sizes[buffer_idx] = size_on_page;
318 }
319 xaddr_prev = xaddr;
320 }
321 command->rw_params.buffers_count = buffer_idx + 1;
322}
323
324static int transfer_max_buffers(struct goldfish_pipe *pipe,
325 unsigned long address,
326 unsigned long address_end,
327 int is_write,
328 unsigned long last_page,
329 unsigned int last_page_size,
330 s32 *consumed_size,
331 int *status)
332{
333 unsigned long first_page = address & PAGE_MASK;
334 unsigned int iter_last_page_size;
335 int pages_count;
336
337 /* Serialize access to the pipe command buffers */
338 if (mutex_lock_interruptible(&pipe->lock))
339 return -ERESTARTSYS;
340
341 pages_count = goldfish_pin_pages(first_page, last_page,
342 last_page_size, is_write,
343 pipe->pages, &iter_last_page_size);
344 if (pages_count < 0) {
345 mutex_unlock(&pipe->lock);
346 return pages_count;
347 }
348
349 populate_rw_params(pipe->pages, pages_count, address, address_end,
350 first_page, last_page, iter_last_page_size, is_write,
351 pipe->command_buffer);
352
353 /* Transfer the data */
354 *status = goldfish_pipe_cmd_locked(pipe,
355 is_write ? PIPE_CMD_WRITE : PIPE_CMD_READ);
356
357 *consumed_size = pipe->command_buffer->rw_params.consumed_size;
358
359 unpin_user_pages_dirty_lock(pipe->pages, pages_count,
360 !is_write && *consumed_size > 0);
361
362 mutex_unlock(&pipe->lock);
363 return 0;
364}
365
366static int wait_for_host_signal(struct goldfish_pipe *pipe, int is_write)
367{
368 u32 wake_bit = is_write ? BIT_WAKE_ON_WRITE : BIT_WAKE_ON_READ;
369
370 set_bit(wake_bit, &pipe->flags);
371
372 /* Tell the emulator we're going to wait for a wake event */
373 goldfish_pipe_cmd(pipe,
374 is_write ? PIPE_CMD_WAKE_ON_WRITE : PIPE_CMD_WAKE_ON_READ);
375
376 while (test_bit(wake_bit, &pipe->flags)) {
377 if (wait_event_interruptible(pipe->wake_queue,
378 !test_bit(wake_bit, &pipe->flags)))
379 return -ERESTARTSYS;
380
381 if (test_bit(BIT_CLOSED_ON_HOST, &pipe->flags))
382 return -EIO;
383 }
384
385 return 0;
386}
387
388static ssize_t goldfish_pipe_read_write(struct file *filp,
389 char __user *buffer,
390 size_t bufflen,
391 int is_write)
392{
393 struct goldfish_pipe *pipe = filp->private_data;
394 int count = 0, ret = -EINVAL;
395 unsigned long address, address_end, last_page;
396 unsigned int last_page_size;
397
398 /* If the emulator already closed the pipe, no need to go further */
399 if (unlikely(test_bit(BIT_CLOSED_ON_HOST, &pipe->flags)))
400 return -EIO;
401 /* Null reads or writes succeeds */
402 if (unlikely(bufflen == 0))
403 return 0;
404 /* Check the buffer range for access */
405 if (unlikely(!access_ok(buffer, bufflen)))
406 return -EFAULT;
407
408 address = (unsigned long)buffer;
409 address_end = address + bufflen;
410 last_page = (address_end - 1) & PAGE_MASK;
411 last_page_size = ((address_end - 1) & ~PAGE_MASK) + 1;
412
413 while (address < address_end) {
414 s32 consumed_size;
415 int status;
416
417 ret = transfer_max_buffers(pipe, address, address_end, is_write,
418 last_page, last_page_size,
419 &consumed_size, &status);
420 if (ret < 0)
421 break;
422
423 if (consumed_size > 0) {
424 /* No matter what's the status, we've transferred
425 * something.
426 */
427 count += consumed_size;
428 address += consumed_size;
429 }
430 if (status > 0)
431 continue;
432 if (status == 0) {
433 /* EOF */
434 ret = 0;
435 break;
436 }
437 if (count > 0) {
438 /*
439 * An error occurred, but we already transferred
440 * something on one of the previous iterations.
441 * Just return what we already copied and log this
442 * err.
443 */
444 if (status != PIPE_ERROR_AGAIN)
445 dev_err_ratelimited(pipe->dev->pdev_dev,
446 "backend error %d on %s\n",
447 status, is_write ? "write" : "read");
448 break;
449 }
450
451 /*
452 * If the error is not PIPE_ERROR_AGAIN, or if we are in
453 * non-blocking mode, just return the error code.
454 */
455 if (status != PIPE_ERROR_AGAIN ||
456 (filp->f_flags & O_NONBLOCK) != 0) {
457 ret = goldfish_pipe_error_convert(status);
458 break;
459 }
460
461 status = wait_for_host_signal(pipe, is_write);
462 if (status < 0)
463 return status;
464 }
465
466 if (count > 0)
467 return count;
468 return ret;
469}
470
471static ssize_t goldfish_pipe_read(struct file *filp, char __user *buffer,
472 size_t bufflen, loff_t *ppos)
473{
474 return goldfish_pipe_read_write(filp, buffer, bufflen,
475 /* is_write */ 0);
476}
477
478static ssize_t goldfish_pipe_write(struct file *filp,
479 const char __user *buffer, size_t bufflen,
480 loff_t *ppos)
481{
482 /* cast away the const */
483 char __user *no_const_buffer = (char __user *)buffer;
484
485 return goldfish_pipe_read_write(filp, no_const_buffer, bufflen,
486 /* is_write */ 1);
487}
488
489static __poll_t goldfish_pipe_poll(struct file *filp, poll_table *wait)
490{
491 struct goldfish_pipe *pipe = filp->private_data;
492 __poll_t mask = 0;
493 int status;
494
495 poll_wait(filp, &pipe->wake_queue, wait);
496
497 status = goldfish_pipe_cmd(pipe, PIPE_CMD_POLL);
498 if (status < 0)
499 return -ERESTARTSYS;
500
501 if (status & PIPE_POLL_IN)
502 mask |= EPOLLIN | EPOLLRDNORM;
503 if (status & PIPE_POLL_OUT)
504 mask |= EPOLLOUT | EPOLLWRNORM;
505 if (status & PIPE_POLL_HUP)
506 mask |= EPOLLHUP;
507 if (test_bit(BIT_CLOSED_ON_HOST, &pipe->flags))
508 mask |= EPOLLERR;
509
510 return mask;
511}
512
513static void signalled_pipes_add_locked(struct goldfish_pipe_dev *dev,
514 u32 id, u32 flags)
515{
516 struct goldfish_pipe *pipe;
517
518 if (WARN_ON(id >= dev->pipes_capacity))
519 return;
520
521 pipe = dev->pipes[id];
522 if (!pipe)
523 return;
524 pipe->signalled_flags |= flags;
525
526 if (pipe->prev_signalled || pipe->next_signalled ||
527 dev->first_signalled_pipe == pipe)
528 return; /* already in the list */
529 pipe->next_signalled = dev->first_signalled_pipe;
530 if (dev->first_signalled_pipe)
531 dev->first_signalled_pipe->prev_signalled = pipe;
532 dev->first_signalled_pipe = pipe;
533}
534
535static void signalled_pipes_remove_locked(struct goldfish_pipe_dev *dev,
536 struct goldfish_pipe *pipe)
537{
538 if (pipe->prev_signalled)
539 pipe->prev_signalled->next_signalled = pipe->next_signalled;
540 if (pipe->next_signalled)
541 pipe->next_signalled->prev_signalled = pipe->prev_signalled;
542 if (pipe == dev->first_signalled_pipe)
543 dev->first_signalled_pipe = pipe->next_signalled;
544 pipe->prev_signalled = NULL;
545 pipe->next_signalled = NULL;
546}
547
548static struct goldfish_pipe *signalled_pipes_pop_front(
549 struct goldfish_pipe_dev *dev, int *wakes)
550{
551 struct goldfish_pipe *pipe;
552 unsigned long flags;
553
554 spin_lock_irqsave(&dev->lock, flags);
555
556 pipe = dev->first_signalled_pipe;
557 if (pipe) {
558 *wakes = pipe->signalled_flags;
559 pipe->signalled_flags = 0;
560 /*
561 * This is an optimized version of
562 * signalled_pipes_remove_locked()
563 * - We want to make it as fast as possible to
564 * wake the sleeping pipe operations faster.
565 */
566 dev->first_signalled_pipe = pipe->next_signalled;
567 if (dev->first_signalled_pipe)
568 dev->first_signalled_pipe->prev_signalled = NULL;
569 pipe->next_signalled = NULL;
570 }
571
572 spin_unlock_irqrestore(&dev->lock, flags);
573 return pipe;
574}
575
576static irqreturn_t goldfish_interrupt_task(int irq, void *dev_addr)
577{
578 /* Iterate over the signalled pipes and wake them one by one */
579 struct goldfish_pipe_dev *dev = dev_addr;
580 struct goldfish_pipe *pipe;
581 int wakes;
582
583 while ((pipe = signalled_pipes_pop_front(dev, &wakes)) != NULL) {
584 if (wakes & PIPE_WAKE_CLOSED) {
585 pipe->flags = 1 << BIT_CLOSED_ON_HOST;
586 } else {
587 if (wakes & PIPE_WAKE_READ)
588 clear_bit(BIT_WAKE_ON_READ, &pipe->flags);
589 if (wakes & PIPE_WAKE_WRITE)
590 clear_bit(BIT_WAKE_ON_WRITE, &pipe->flags);
591 }
592 /*
593 * wake_up_interruptible() implies a write barrier, so don't
594 * explicitly add another one here.
595 */
596 wake_up_interruptible(&pipe->wake_queue);
597 }
598 return IRQ_HANDLED;
599}
600
601static void goldfish_pipe_device_deinit(struct platform_device *pdev,
602 struct goldfish_pipe_dev *dev);
603
604/*
605 * The general idea of the (threaded) interrupt handling:
606 *
607 * 1. device raises an interrupt if there's at least one signalled pipe
608 * 2. IRQ handler reads the signalled pipes and their count from the device
609 * 3. device writes them into a shared buffer and returns the count
610 * it only resets the IRQ if it has returned all signalled pipes,
611 * otherwise it leaves it raised, so IRQ handler will be called
612 * again for the next chunk
613 * 4. IRQ handler adds all returned pipes to the device's signalled pipes list
614 * 5. IRQ handler defers processing the signalled pipes from the list in a
615 * separate context
616 */
617static irqreturn_t goldfish_pipe_interrupt(int irq, void *dev_id)
618{
619 u32 count;
620 u32 i;
621 unsigned long flags;
622 struct goldfish_pipe_dev *dev = dev_id;
623
624 if (dev->magic != &goldfish_pipe_device_deinit)
625 return IRQ_NONE;
626
627 /* Request the signalled pipes from the device */
628 spin_lock_irqsave(&dev->lock, flags);
629
630 count = readl(dev->base + PIPE_REG_GET_SIGNALLED);
631 if (count == 0) {
632 spin_unlock_irqrestore(&dev->lock, flags);
633 return IRQ_NONE;
634 }
635 if (count > MAX_SIGNALLED_PIPES)
636 count = MAX_SIGNALLED_PIPES;
637
638 for (i = 0; i < count; ++i)
639 signalled_pipes_add_locked(dev,
640 dev->buffers->signalled_pipe_buffers[i].id,
641 dev->buffers->signalled_pipe_buffers[i].flags);
642
643 spin_unlock_irqrestore(&dev->lock, flags);
644
645 return IRQ_WAKE_THREAD;
646}
647
648static int get_free_pipe_id_locked(struct goldfish_pipe_dev *dev)
649{
650 int id;
651
652 for (id = 0; id < dev->pipes_capacity; ++id)
653 if (!dev->pipes[id])
654 return id;
655
656 {
657 /* Reallocate the array.
658 * Since get_free_pipe_id_locked runs with interrupts disabled,
659 * we don't want to make calls that could lead to sleep.
660 */
661 u32 new_capacity = 2 * dev->pipes_capacity;
662 struct goldfish_pipe **pipes =
663 kcalloc(new_capacity, sizeof(*pipes), GFP_ATOMIC);
664 if (!pipes)
665 return -ENOMEM;
666 memcpy(pipes, dev->pipes, sizeof(*pipes) * dev->pipes_capacity);
667 kfree(dev->pipes);
668 dev->pipes = pipes;
669 id = dev->pipes_capacity;
670 dev->pipes_capacity = new_capacity;
671 }
672 return id;
673}
674
675/* A helper function to get the instance of goldfish_pipe_dev from file */
676static struct goldfish_pipe_dev *to_goldfish_pipe_dev(struct file *file)
677{
678 struct miscdevice *miscdev = file->private_data;
679
680 return container_of(miscdev, struct goldfish_pipe_dev, miscdev);
681}
682
683/**
684 * goldfish_pipe_open - open a channel to the AVD
685 * @inode: inode of device
686 * @file: file struct of opener
687 *
688 * Create a new pipe link between the emulator and the use application.
689 * Each new request produces a new pipe.
690 *
691 * Note: we use the pipe ID as a mux. All goldfish emulations are 32bit
692 * right now so this is fine. A move to 64bit will need this addressing
693 */
694static int goldfish_pipe_open(struct inode *inode, struct file *file)
695{
696 struct goldfish_pipe_dev *dev = to_goldfish_pipe_dev(file);
697 unsigned long flags;
698 int id;
699 int status;
700
701 /* Allocate new pipe kernel object */
702 struct goldfish_pipe *pipe = kzalloc(sizeof(*pipe), GFP_KERNEL);
703
704 if (!pipe)
705 return -ENOMEM;
706
707 pipe->dev = dev;
708 mutex_init(&pipe->lock);
709 init_waitqueue_head(&pipe->wake_queue);
710
711 /*
712 * Command buffer needs to be allocated on its own page to make sure
713 * it is physically contiguous in host's address space.
714 */
715 BUILD_BUG_ON(sizeof(struct goldfish_pipe_command) > PAGE_SIZE);
716 pipe->command_buffer =
717 (struct goldfish_pipe_command *)__get_free_page(GFP_KERNEL);
718 if (!pipe->command_buffer) {
719 status = -ENOMEM;
720 goto err_pipe;
721 }
722
723 spin_lock_irqsave(&dev->lock, flags);
724
725 id = get_free_pipe_id_locked(dev);
726 if (id < 0) {
727 status = id;
728 goto err_id_locked;
729 }
730
731 dev->pipes[id] = pipe;
732 pipe->id = id;
733 pipe->command_buffer->id = id;
734
735 /* Now tell the emulator we're opening a new pipe. */
736 dev->buffers->open_command_params.rw_params_max_count =
737 MAX_BUFFERS_PER_COMMAND;
738 dev->buffers->open_command_params.command_buffer_ptr =
739 (u64)(unsigned long)__pa(pipe->command_buffer);
740 status = goldfish_pipe_cmd_locked(pipe, PIPE_CMD_OPEN);
741 spin_unlock_irqrestore(&dev->lock, flags);
742 if (status < 0)
743 goto err_cmd;
744 /* All is done, save the pipe into the file's private data field */
745 file->private_data = pipe;
746 return 0;
747
748err_cmd:
749 spin_lock_irqsave(&dev->lock, flags);
750 dev->pipes[id] = NULL;
751err_id_locked:
752 spin_unlock_irqrestore(&dev->lock, flags);
753 free_page((unsigned long)pipe->command_buffer);
754err_pipe:
755 kfree(pipe);
756 return status;
757}
758
759static int goldfish_pipe_release(struct inode *inode, struct file *filp)
760{
761 unsigned long flags;
762 struct goldfish_pipe *pipe = filp->private_data;
763 struct goldfish_pipe_dev *dev = pipe->dev;
764
765 /* The guest is closing the channel, so tell the emulator right now */
766 goldfish_pipe_cmd(pipe, PIPE_CMD_CLOSE);
767
768 spin_lock_irqsave(&dev->lock, flags);
769 dev->pipes[pipe->id] = NULL;
770 signalled_pipes_remove_locked(dev, pipe);
771 spin_unlock_irqrestore(&dev->lock, flags);
772
773 filp->private_data = NULL;
774 free_page((unsigned long)pipe->command_buffer);
775 kfree(pipe);
776 return 0;
777}
778
779static const struct file_operations goldfish_pipe_fops = {
780 .owner = THIS_MODULE,
781 .read = goldfish_pipe_read,
782 .write = goldfish_pipe_write,
783 .poll = goldfish_pipe_poll,
784 .open = goldfish_pipe_open,
785 .release = goldfish_pipe_release,
786};
787
788static void init_miscdevice(struct miscdevice *miscdev)
789{
790 memset(miscdev, 0, sizeof(*miscdev));
791
792 miscdev->minor = MISC_DYNAMIC_MINOR;
793 miscdev->name = "goldfish_pipe";
794 miscdev->fops = &goldfish_pipe_fops;
795}
796
797static void write_pa_addr(void *addr, void __iomem *portl, void __iomem *porth)
798{
799 const unsigned long paddr = __pa(addr);
800
801 writel(upper_32_bits(paddr), porth);
802 writel(lower_32_bits(paddr), portl);
803}
804
805static int goldfish_pipe_device_init(struct platform_device *pdev,
806 struct goldfish_pipe_dev *dev)
807{
808 int err;
809
810 err = devm_request_threaded_irq(&pdev->dev, dev->irq,
811 goldfish_pipe_interrupt,
812 goldfish_interrupt_task,
813 IRQF_SHARED, "goldfish_pipe", dev);
814 if (err) {
815 dev_err(&pdev->dev, "unable to allocate IRQ for v2\n");
816 return err;
817 }
818
819 init_miscdevice(&dev->miscdev);
820 err = misc_register(&dev->miscdev);
821 if (err) {
822 dev_err(&pdev->dev, "unable to register v2 device\n");
823 return err;
824 }
825
826 dev->pdev_dev = &pdev->dev;
827 dev->first_signalled_pipe = NULL;
828 dev->pipes_capacity = INITIAL_PIPES_CAPACITY;
829 dev->pipes = kcalloc(dev->pipes_capacity, sizeof(*dev->pipes),
830 GFP_KERNEL);
831 if (!dev->pipes) {
832 misc_deregister(&dev->miscdev);
833 return -ENOMEM;
834 }
835
836 /*
837 * We're going to pass two buffers, open_command_params and
838 * signalled_pipe_buffers, to the host. This means each of those buffers
839 * needs to be contained in a single physical page. The easiest choice
840 * is to just allocate a page and place the buffers in it.
841 */
842 BUILD_BUG_ON(sizeof(struct goldfish_pipe_dev_buffers) > PAGE_SIZE);
843 dev->buffers = (struct goldfish_pipe_dev_buffers *)
844 __get_free_page(GFP_KERNEL);
845 if (!dev->buffers) {
846 kfree(dev->pipes);
847 misc_deregister(&dev->miscdev);
848 return -ENOMEM;
849 }
850
851 /* Send the buffer addresses to the host */
852 write_pa_addr(&dev->buffers->signalled_pipe_buffers,
853 dev->base + PIPE_REG_SIGNAL_BUFFER,
854 dev->base + PIPE_REG_SIGNAL_BUFFER_HIGH);
855
856 writel(MAX_SIGNALLED_PIPES,
857 dev->base + PIPE_REG_SIGNAL_BUFFER_COUNT);
858
859 write_pa_addr(&dev->buffers->open_command_params,
860 dev->base + PIPE_REG_OPEN_BUFFER,
861 dev->base + PIPE_REG_OPEN_BUFFER_HIGH);
862
863 platform_set_drvdata(pdev, dev);
864 return 0;
865}
866
867static void goldfish_pipe_device_deinit(struct platform_device *pdev,
868 struct goldfish_pipe_dev *dev)
869{
870 misc_deregister(&dev->miscdev);
871 kfree(dev->pipes);
872 free_page((unsigned long)dev->buffers);
873}
874
875static int goldfish_pipe_probe(struct platform_device *pdev)
876{
877 struct resource *r;
878 struct goldfish_pipe_dev *dev;
879
880 dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
881 if (!dev)
882 return -ENOMEM;
883
884 dev->magic = &goldfish_pipe_device_deinit;
885 spin_lock_init(&dev->lock);
886
887 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
888 if (!r || resource_size(r) < PAGE_SIZE) {
889 dev_err(&pdev->dev, "can't allocate i/o page\n");
890 return -EINVAL;
891 }
892 dev->base = devm_ioremap(&pdev->dev, r->start, PAGE_SIZE);
893 if (!dev->base) {
894 dev_err(&pdev->dev, "ioremap failed\n");
895 return -EINVAL;
896 }
897
898 dev->irq = platform_get_irq(pdev, 0);
899 if (dev->irq < 0)
900 return dev->irq;
901
902 /*
903 * Exchange the versions with the host device
904 *
905 * Note: v1 driver used to not report its version, so we write it before
906 * reading device version back: this allows the host implementation to
907 * detect the old driver (if there was no version write before read).
908 */
909 writel(PIPE_DRIVER_VERSION, dev->base + PIPE_REG_VERSION);
910 dev->version = readl(dev->base + PIPE_REG_VERSION);
911 if (WARN_ON(dev->version < PIPE_CURRENT_DEVICE_VERSION))
912 return -EINVAL;
913
914 return goldfish_pipe_device_init(pdev, dev);
915}
916
917static void goldfish_pipe_remove(struct platform_device *pdev)
918{
919 struct goldfish_pipe_dev *dev = platform_get_drvdata(pdev);
920
921 goldfish_pipe_device_deinit(pdev, dev);
922}
923
924static const struct acpi_device_id goldfish_pipe_acpi_match[] = {
925 { "GFSH0003", 0 },
926 { },
927};
928MODULE_DEVICE_TABLE(acpi, goldfish_pipe_acpi_match);
929
930static const struct of_device_id goldfish_pipe_of_match[] = {
931 { .compatible = "google,android-pipe", },
932 {},
933};
934MODULE_DEVICE_TABLE(of, goldfish_pipe_of_match);
935
936static struct platform_driver goldfish_pipe_driver = {
937 .probe = goldfish_pipe_probe,
938 .remove = goldfish_pipe_remove,
939 .driver = {
940 .name = "goldfish_pipe",
941 .of_match_table = goldfish_pipe_of_match,
942 .acpi_match_table = goldfish_pipe_acpi_match,
943 }
944};
945
946module_platform_driver(goldfish_pipe_driver);
947MODULE_AUTHOR("David Turner <digit@google.com>");
948MODULE_DESCRIPTION("Goldfish virtual device for QEMU pipes");
949MODULE_LICENSE("GPL v2");