Linux Audio

Check our new training course

Loading...
v4.6
 
  1/*
  2 * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
  3 *    Zheng Yang <zhengyang@rock-chips.com>
  4 *    Yakir Yang <ykk@rock-chips.com>
  5 *
  6 * This software is licensed under the terms of the GNU General Public
  7 * License version 2, as published by the Free Software Foundation, and
  8 * may be copied, distributed, and modified under those terms.
  9 *
 10 * This program is distributed in the hope that it will be useful,
 11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 13 * GNU General Public License for more details.
 14 */
 15
 16#include <linux/irq.h>
 17#include <linux/clk.h>
 18#include <linux/delay.h>
 19#include <linux/err.h>
 20#include <linux/hdmi.h>
 21#include <linux/mfd/syscon.h>
 22#include <linux/module.h>
 23#include <linux/mutex.h>
 24#include <linux/of_device.h>
 25
 26#include <drm/drm_of.h>
 27#include <drm/drmP.h>
 28#include <drm/drm_atomic_helper.h>
 29#include <drm/drm_crtc_helper.h>
 30#include <drm/drm_edid.h>
 
 
 
 
 
 
 31
 32#include "rockchip_drm_drv.h"
 33#include "rockchip_drm_vop.h"
 34
 35#include "inno_hdmi.h"
 36
 37#define to_inno_hdmi(x)	container_of(x, struct inno_hdmi, x)
 
 
 
 
 
 
 38
 39struct hdmi_data_info {
 40	int vic;
 41	bool sink_is_hdmi;
 42	bool sink_has_audio;
 43	unsigned int enc_in_format;
 44	unsigned int enc_out_format;
 45	unsigned int colorimetry;
 46};
 47
 48struct inno_hdmi_i2c {
 49	struct i2c_adapter adap;
 50
 51	u8 ddc_addr;
 52	u8 segment_addr;
 53
 54	struct mutex lock;
 55	struct completion cmp;
 56};
 57
 58struct inno_hdmi {
 59	struct device *dev;
 60	struct drm_device *drm_dev;
 61
 62	int irq;
 63	struct clk *pclk;
 
 64	void __iomem *regs;
 65
 66	struct drm_connector	connector;
 67	struct drm_encoder	encoder;
 68
 69	struct inno_hdmi_i2c *i2c;
 70	struct i2c_adapter *ddc;
 71
 72	unsigned int tmds_rate;
 
 73
 74	struct hdmi_data_info	hdmi_data;
 75	struct drm_display_mode previous_mode;
 
 76};
 77
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 78enum {
 79	CSC_ITU601_16_235_TO_RGB_0_255_8BIT,
 80	CSC_ITU601_0_255_TO_RGB_0_255_8BIT,
 81	CSC_ITU709_16_235_TO_RGB_0_255_8BIT,
 82	CSC_RGB_0_255_TO_ITU601_16_235_8BIT,
 83	CSC_RGB_0_255_TO_ITU709_16_235_8BIT,
 84	CSC_RGB_0_255_TO_RGB_16_235_8BIT,
 85};
 86
 87static const char coeff_csc[][24] = {
 88	/*
 89	 * YUV2RGB:601 SD mode(Y[16:235], UV[16:240], RGB[0:255]):
 90	 *   R = 1.164*Y + 1.596*V - 204
 91	 *   G = 1.164*Y - 0.391*U - 0.813*V + 154
 92	 *   B = 1.164*Y + 2.018*U - 258
 93	 */
 94	{
 95		0x04, 0xa7, 0x00, 0x00, 0x06, 0x62, 0x02, 0xcc,
 96		0x04, 0xa7, 0x11, 0x90, 0x13, 0x40, 0x00, 0x9a,
 97		0x04, 0xa7, 0x08, 0x12, 0x00, 0x00, 0x03, 0x02
 98	},
 99	/*
100	 * YUV2RGB:601 SD mode(YUV[0:255],RGB[0:255]):
101	 *   R = Y + 1.402*V - 248
102	 *   G = Y - 0.344*U - 0.714*V + 135
103	 *   B = Y + 1.772*U - 227
104	 */
105	{
106		0x04, 0x00, 0x00, 0x00, 0x05, 0x9b, 0x02, 0xf8,
107		0x04, 0x00, 0x11, 0x60, 0x12, 0xdb, 0x00, 0x87,
108		0x04, 0x00, 0x07, 0x16, 0x00, 0x00, 0x02, 0xe3
109	},
110	/*
111	 * YUV2RGB:709 HD mode(Y[16:235],UV[16:240],RGB[0:255]):
112	 *   R = 1.164*Y + 1.793*V - 248
113	 *   G = 1.164*Y - 0.213*U - 0.534*V + 77
114	 *   B = 1.164*Y + 2.115*U - 289
115	 */
116	{
117		0x04, 0xa7, 0x00, 0x00, 0x07, 0x2c, 0x02, 0xf8,
118		0x04, 0xa7, 0x10, 0xda, 0x12, 0x22, 0x00, 0x4d,
119		0x04, 0xa7, 0x08, 0x74, 0x00, 0x00, 0x03, 0x21
120	},
121
122	/*
123	 * RGB2YUV:601 SD mode:
124	 *   Cb = -0.291G - 0.148R + 0.439B + 128
125	 *   Y  = 0.504G  + 0.257R + 0.098B + 16
126	 *   Cr = -0.368G + 0.439R - 0.071B + 128
127	 */
128	{
129		0x11, 0x5f, 0x01, 0x82, 0x10, 0x23, 0x00, 0x80,
130		0x02, 0x1c, 0x00, 0xa1, 0x00, 0x36, 0x00, 0x1e,
131		0x11, 0x29, 0x10, 0x59, 0x01, 0x82, 0x00, 0x80
132	},
133	/*
134	 * RGB2YUV:709 HD mode:
135	 *   Cb = - 0.338G - 0.101R + 0.439B + 128
136	 *   Y  = 0.614G   + 0.183R + 0.062B + 16
137	 *   Cr = - 0.399G + 0.439R - 0.040B + 128
138	 */
139	{
140		0x11, 0x98, 0x01, 0xc1, 0x10, 0x28, 0x00, 0x80,
141		0x02, 0x74, 0x00, 0xbb, 0x00, 0x3f, 0x00, 0x10,
142		0x11, 0x5a, 0x10, 0x67, 0x01, 0xc1, 0x00, 0x80
143	},
144	/*
145	 * RGB[0:255]2RGB[16:235]:
146	 *   R' = R x (235-16)/255 + 16;
147	 *   G' = G x (235-16)/255 + 16;
148	 *   B' = B x (235-16)/255 + 16;
149	 */
150	{
151		0x00, 0x00, 0x03, 0x6F, 0x00, 0x00, 0x00, 0x10,
152		0x03, 0x6F, 0x00, 0x00, 0x00, 0x00, 0x00, 0x10,
153		0x00, 0x00, 0x00, 0x00, 0x03, 0x6F, 0x00, 0x10
154	},
155};
156
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
157static inline u8 hdmi_readb(struct inno_hdmi *hdmi, u16 offset)
158{
159	return readl_relaxed(hdmi->regs + (offset) * 0x04);
160}
161
162static inline void hdmi_writeb(struct inno_hdmi *hdmi, u16 offset, u32 val)
163{
164	writel_relaxed(val, hdmi->regs + (offset) * 0x04);
165}
166
167static inline void hdmi_modb(struct inno_hdmi *hdmi, u16 offset,
168			     u32 msk, u32 val)
169{
170	u8 temp = hdmi_readb(hdmi, offset) & ~msk;
171
172	temp |= val & msk;
173	hdmi_writeb(hdmi, offset, temp);
174}
175
176static void inno_hdmi_i2c_init(struct inno_hdmi *hdmi)
177{
178	int ddc_bus_freq;
179
180	ddc_bus_freq = (hdmi->tmds_rate >> 2) / HDMI_SCL_RATE;
181
182	hdmi_writeb(hdmi, DDC_BUS_FREQ_L, ddc_bus_freq & 0xFF);
183	hdmi_writeb(hdmi, DDC_BUS_FREQ_H, (ddc_bus_freq >> 8) & 0xFF);
184
185	/* Clear the EDID interrupt flag and mute the interrupt */
186	hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, 0);
187	hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_EDID_READY);
188}
189
190static void inno_hdmi_sys_power(struct inno_hdmi *hdmi, bool enable)
191{
192	if (enable)
193		hdmi_modb(hdmi, HDMI_SYS_CTRL, m_POWER, v_PWR_ON);
194	else
195		hdmi_modb(hdmi, HDMI_SYS_CTRL, m_POWER, v_PWR_OFF);
196}
197
198static void inno_hdmi_set_pwr_mode(struct inno_hdmi *hdmi, int mode)
199{
200	switch (mode) {
201	case NORMAL:
202		inno_hdmi_sys_power(hdmi, false);
203
204		hdmi_writeb(hdmi, HDMI_PHY_PRE_EMPHASIS, 0x6f);
205		hdmi_writeb(hdmi, HDMI_PHY_DRIVER, 0xbb);
206
207		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x15);
208		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x14);
209		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x10);
210		hdmi_writeb(hdmi, HDMI_PHY_CHG_PWR, 0x0f);
211		hdmi_writeb(hdmi, HDMI_PHY_SYNC, 0x00);
212		hdmi_writeb(hdmi, HDMI_PHY_SYNC, 0x01);
213
214		inno_hdmi_sys_power(hdmi, true);
215		break;
216
217	case LOWER_PWR:
218		inno_hdmi_sys_power(hdmi, false);
219		hdmi_writeb(hdmi, HDMI_PHY_DRIVER, 0x00);
220		hdmi_writeb(hdmi, HDMI_PHY_PRE_EMPHASIS, 0x00);
221		hdmi_writeb(hdmi, HDMI_PHY_CHG_PWR, 0x00);
222		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x15);
223
224		break;
 
 
 
 
 
 
 
 
 
 
225
226	default:
227		dev_err(hdmi->dev, "Unknown power mode %d\n", mode);
 
 
 
 
 
228	}
229}
 
 
 
 
 
 
 
 
 
 
 
 
 
230
231static void inno_hdmi_reset(struct inno_hdmi *hdmi)
232{
233	u32 val;
234	u32 msk;
235
236	hdmi_modb(hdmi, HDMI_SYS_CTRL, m_RST_DIGITAL, v_NOT_RST_DIGITAL);
237	udelay(100);
238
239	hdmi_modb(hdmi, HDMI_SYS_CTRL, m_RST_ANALOG, v_NOT_RST_ANALOG);
240	udelay(100);
241
242	msk = m_REG_CLK_INV | m_REG_CLK_SOURCE | m_POWER | m_INT_POL;
243	val = v_REG_CLK_INV | v_REG_CLK_SOURCE_SYS | v_PWR_ON | v_INT_POL_HIGH;
244	hdmi_modb(hdmi, HDMI_SYS_CTRL, msk, val);
245
246	inno_hdmi_set_pwr_mode(hdmi, NORMAL);
247}
248
249static int inno_hdmi_upload_frame(struct inno_hdmi *hdmi, int setup_rc,
250				  union hdmi_infoframe *frame, u32 frame_index,
251				  u32 mask, u32 disable, u32 enable)
252{
253	if (mask)
254		hdmi_modb(hdmi, HDMI_PACKET_SEND_AUTO, mask, disable);
255
256	hdmi_writeb(hdmi, HDMI_CONTROL_PACKET_BUF_INDEX, frame_index);
257
258	if (setup_rc >= 0) {
259		u8 packed_frame[HDMI_MAXIMUM_INFO_FRAME_SIZE];
260		ssize_t rc, i;
261
262		rc = hdmi_infoframe_pack(frame, packed_frame,
263					 sizeof(packed_frame));
264		if (rc < 0)
265			return rc;
266
267		for (i = 0; i < rc; i++)
268			hdmi_writeb(hdmi, HDMI_CONTROL_PACKET_ADDR + i,
269				    packed_frame[i]);
270
271		if (mask)
272			hdmi_modb(hdmi, HDMI_PACKET_SEND_AUTO, mask, enable);
 
 
273	}
274
275	return setup_rc;
276}
277
278static int inno_hdmi_config_video_vsi(struct inno_hdmi *hdmi,
279				      struct drm_display_mode *mode)
280{
281	union hdmi_infoframe frame;
282	int rc;
283
284	rc = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
285							 mode);
286
287	return inno_hdmi_upload_frame(hdmi, rc, &frame, INFOFRAME_VSI,
288		m_PACKET_VSI_EN, v_PACKET_VSI_EN(0), v_PACKET_VSI_EN(1));
289}
290
291static int inno_hdmi_config_video_avi(struct inno_hdmi *hdmi,
292				      struct drm_display_mode *mode)
293{
294	union hdmi_infoframe frame;
295	int rc;
 
 
 
 
 
 
 
296
297	rc = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, mode);
298
299	if (hdmi->hdmi_data.enc_out_format == HDMI_COLORSPACE_YUV444)
300		frame.avi.colorspace = HDMI_COLORSPACE_YUV444;
301	else if (hdmi->hdmi_data.enc_out_format == HDMI_COLORSPACE_YUV422)
302		frame.avi.colorspace = HDMI_COLORSPACE_YUV422;
303	else
304		frame.avi.colorspace = HDMI_COLORSPACE_RGB;
305
306	return inno_hdmi_upload_frame(hdmi, rc, &frame, INFOFRAME_AVI, 0, 0, 0);
307}
308
 
 
 
 
 
309static int inno_hdmi_config_video_csc(struct inno_hdmi *hdmi)
310{
311	struct hdmi_data_info *data = &hdmi->hdmi_data;
 
 
 
312	int c0_c2_change = 0;
313	int csc_enable = 0;
314	int csc_mode = 0;
315	int auto_csc = 0;
316	int value;
317	int i;
318
319	/* Input video mode is SDR RGB24bit, data enable signal from external */
320	hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL1, v_DE_EXTERNAL |
321		    v_VIDEO_INPUT_FORMAT(VIDEO_INPUT_SDR_RGB444));
322
323	/* Input color hardcode to RGB, and output color hardcode to RGB888 */
324	value = v_VIDEO_INPUT_BITS(VIDEO_INPUT_8BITS) |
325		v_VIDEO_OUTPUT_COLOR(0) |
326		v_VIDEO_INPUT_CSP(0);
327	hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL2, value);
328
329	if (data->enc_in_format == data->enc_out_format) {
330		if ((data->enc_in_format == HDMI_COLORSPACE_RGB) ||
331		    (data->enc_in_format >= HDMI_COLORSPACE_YUV444)) {
 
 
 
 
 
332			value = v_SOF_DISABLE | v_COLOR_DEPTH_NOT_INDICATED(1);
333			hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL3, value);
334
335			hdmi_modb(hdmi, HDMI_VIDEO_CONTRL,
336				  m_VIDEO_AUTO_CSC | m_VIDEO_C0_C2_SWAP,
337				  v_VIDEO_AUTO_CSC(AUTO_CSC_DISABLE) |
338				  v_VIDEO_C0_C2_SWAP(C0_C2_CHANGE_DISABLE));
339			return 0;
340		}
341	}
342
343	if (data->colorimetry == HDMI_COLORIMETRY_ITU_601) {
344		if ((data->enc_in_format == HDMI_COLORSPACE_RGB) &&
345		    (data->enc_out_format == HDMI_COLORSPACE_YUV444)) {
346			csc_mode = CSC_RGB_0_255_TO_ITU601_16_235_8BIT;
347			auto_csc = AUTO_CSC_DISABLE;
348			c0_c2_change = C0_C2_CHANGE_DISABLE;
349			csc_enable = v_CSC_ENABLE;
350		} else if ((data->enc_in_format == HDMI_COLORSPACE_YUV444) &&
351			   (data->enc_out_format == HDMI_COLORSPACE_RGB)) {
352			csc_mode = CSC_ITU601_16_235_TO_RGB_0_255_8BIT;
353			auto_csc = AUTO_CSC_ENABLE;
354			c0_c2_change = C0_C2_CHANGE_DISABLE;
355			csc_enable = v_CSC_DISABLE;
356		}
357	} else {
358		if ((data->enc_in_format == HDMI_COLORSPACE_RGB) &&
359		    (data->enc_out_format == HDMI_COLORSPACE_YUV444)) {
360			csc_mode = CSC_RGB_0_255_TO_ITU709_16_235_8BIT;
361			auto_csc = AUTO_CSC_DISABLE;
362			c0_c2_change = C0_C2_CHANGE_DISABLE;
363			csc_enable = v_CSC_ENABLE;
364		} else if ((data->enc_in_format == HDMI_COLORSPACE_YUV444) &&
365			   (data->enc_out_format == HDMI_COLORSPACE_RGB)) {
366			csc_mode = CSC_ITU709_16_235_TO_RGB_0_255_8BIT;
367			auto_csc = AUTO_CSC_ENABLE;
368			c0_c2_change = C0_C2_CHANGE_DISABLE;
369			csc_enable = v_CSC_DISABLE;
 
 
370		}
371	}
372
373	for (i = 0; i < 24; i++)
374		hdmi_writeb(hdmi, HDMI_VIDEO_CSC_COEF + i,
375			    coeff_csc[csc_mode][i]);
376
377	value = v_SOF_DISABLE | csc_enable | v_COLOR_DEPTH_NOT_INDICATED(1);
378	hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL3, value);
379	hdmi_modb(hdmi, HDMI_VIDEO_CONTRL, m_VIDEO_AUTO_CSC |
380		  m_VIDEO_C0_C2_SWAP, v_VIDEO_AUTO_CSC(auto_csc) |
381		  v_VIDEO_C0_C2_SWAP(c0_c2_change));
382
383	return 0;
384}
385
386static int inno_hdmi_config_video_timing(struct inno_hdmi *hdmi,
387					 struct drm_display_mode *mode)
388{
389	int value;
390
391	/* Set detail external video timing polarity and interlace mode */
392	value = v_EXTERANL_VIDEO(1);
393	value |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
394		 v_HSYNC_POLARITY(1) : v_HSYNC_POLARITY(0);
395	value |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
396		 v_VSYNC_POLARITY(1) : v_VSYNC_POLARITY(0);
397	value |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
398		 v_INETLACE(1) : v_INETLACE(0);
399	hdmi_writeb(hdmi, HDMI_VIDEO_TIMING_CTL, value);
400
401	/* Set detail external video timing */
402	value = mode->htotal;
403	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HTOTAL_L, value & 0xFF);
404	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HTOTAL_H, (value >> 8) & 0xFF);
405
406	value = mode->htotal - mode->hdisplay;
407	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HBLANK_L, value & 0xFF);
408	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HBLANK_H, (value >> 8) & 0xFF);
409
410	value = mode->hsync_start - mode->hdisplay;
411	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDELAY_L, value & 0xFF);
412	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDELAY_H, (value >> 8) & 0xFF);
413
414	value = mode->hsync_end - mode->hsync_start;
415	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDURATION_L, value & 0xFF);
416	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDURATION_H, (value >> 8) & 0xFF);
417
418	value = mode->vtotal;
419	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VTOTAL_L, value & 0xFF);
420	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VTOTAL_H, (value >> 8) & 0xFF);
421
422	value = mode->vtotal - mode->vdisplay;
423	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VBLANK, value & 0xFF);
424
425	value = mode->vsync_start - mode->vdisplay;
426	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VDELAY, value & 0xFF);
427
428	value = mode->vsync_end - mode->vsync_start;
429	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VDURATION, value & 0xFF);
430
431	hdmi_writeb(hdmi, HDMI_PHY_PRE_DIV_RATIO, 0x1e);
432	hdmi_writeb(hdmi, HDMI_PHY_FEEDBACK_DIV_RATIO_LOW, 0x2c);
433	hdmi_writeb(hdmi, HDMI_PHY_FEEDBACK_DIV_RATIO_HIGH, 0x01);
434
435	return 0;
436}
437
438static int inno_hdmi_setup(struct inno_hdmi *hdmi,
439			   struct drm_display_mode *mode)
440{
441	hdmi->hdmi_data.vic = drm_match_cea_mode(mode);
 
 
 
442
443	hdmi->hdmi_data.enc_in_format = HDMI_COLORSPACE_RGB;
444	hdmi->hdmi_data.enc_out_format = HDMI_COLORSPACE_RGB;
 
445
446	if ((hdmi->hdmi_data.vic == 6) || (hdmi->hdmi_data.vic == 7) ||
447	    (hdmi->hdmi_data.vic == 21) || (hdmi->hdmi_data.vic == 22) ||
448	    (hdmi->hdmi_data.vic == 2) || (hdmi->hdmi_data.vic == 3) ||
449	    (hdmi->hdmi_data.vic == 17) || (hdmi->hdmi_data.vic == 18))
450		hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
451	else
452		hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
453
454	/* Mute video and audio output */
455	hdmi_modb(hdmi, HDMI_AV_MUTE, m_AUDIO_MUTE | m_VIDEO_BLACK,
456		  v_AUDIO_MUTE(1) | v_VIDEO_MUTE(1));
457
458	/* Set HDMI Mode */
459	hdmi_writeb(hdmi, HDMI_HDCP_CTRL,
460		    v_HDMI_DVI(hdmi->hdmi_data.sink_is_hdmi));
461
462	inno_hdmi_config_video_timing(hdmi, mode);
463
464	inno_hdmi_config_video_csc(hdmi);
465
466	if (hdmi->hdmi_data.sink_is_hdmi) {
467		inno_hdmi_config_video_avi(hdmi, mode);
468		inno_hdmi_config_video_vsi(hdmi, mode);
469	}
470
471	/*
472	 * When IP controller have configured to an accurate video
473	 * timing, then the TMDS clock source would be switched to
474	 * DCLK_LCDC, so we need to init the TMDS rate to mode pixel
475	 * clock rate, and reconfigure the DDC clock.
476	 */
477	hdmi->tmds_rate = mode->clock * 1000;
478	inno_hdmi_i2c_init(hdmi);
479
480	/* Unmute video and audio output */
481	hdmi_modb(hdmi, HDMI_AV_MUTE, m_AUDIO_MUTE | m_VIDEO_BLACK,
482		  v_AUDIO_MUTE(0) | v_VIDEO_MUTE(0));
483
 
 
484	return 0;
485}
486
487static void inno_hdmi_encoder_mode_set(struct drm_encoder *encoder,
488				       struct drm_display_mode *mode,
489				       struct drm_display_mode *adj_mode)
490{
491	struct inno_hdmi *hdmi = to_inno_hdmi(encoder);
 
492
493	inno_hdmi_setup(hdmi, adj_mode);
 
 
494
495	/* Store the display mode for plugin/DPMS poweron events */
496	memcpy(&hdmi->previous_mode, adj_mode, sizeof(hdmi->previous_mode));
497}
498
499static void inno_hdmi_encoder_enable(struct drm_encoder *encoder)
500{
501	struct inno_hdmi *hdmi = to_inno_hdmi(encoder);
502
503	rockchip_drm_crtc_mode_config(encoder->crtc, DRM_MODE_CONNECTOR_HDMIA,
504				      ROCKCHIP_OUT_MODE_P888);
505
506	inno_hdmi_set_pwr_mode(hdmi, NORMAL);
 
 
 
 
 
 
 
 
 
 
 
507}
508
509static void inno_hdmi_encoder_disable(struct drm_encoder *encoder)
 
510{
511	struct inno_hdmi *hdmi = to_inno_hdmi(encoder);
512
513	inno_hdmi_set_pwr_mode(hdmi, LOWER_PWR);
514}
515
516static bool inno_hdmi_encoder_mode_fixup(struct drm_encoder *encoder,
517					 const struct drm_display_mode *mode,
518					 struct drm_display_mode *adj_mode)
519{
520	return true;
 
 
521}
522
523static struct drm_encoder_helper_funcs inno_hdmi_encoder_helper_funcs = {
524	.enable     = inno_hdmi_encoder_enable,
525	.disable    = inno_hdmi_encoder_disable,
526	.mode_fixup = inno_hdmi_encoder_mode_fixup,
527	.mode_set   = inno_hdmi_encoder_mode_set,
528};
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
529
530static struct drm_encoder_funcs inno_hdmi_encoder_funcs = {
531	.destroy = drm_encoder_cleanup,
 
 
 
 
 
532};
533
534static enum drm_connector_status
535inno_hdmi_connector_detect(struct drm_connector *connector, bool force)
536{
537	struct inno_hdmi *hdmi = to_inno_hdmi(connector);
538
539	return (hdmi_readb(hdmi, HDMI_STATUS) & m_HOTPLUG) ?
540		connector_status_connected : connector_status_disconnected;
541}
542
543static int inno_hdmi_connector_get_modes(struct drm_connector *connector)
544{
545	struct inno_hdmi *hdmi = to_inno_hdmi(connector);
546	struct edid *edid;
547	int ret = 0;
548
549	if (!hdmi->ddc)
550		return 0;
551
552	edid = drm_get_edid(connector, hdmi->ddc);
553	if (edid) {
554		hdmi->hdmi_data.sink_is_hdmi = drm_detect_hdmi_monitor(edid);
555		hdmi->hdmi_data.sink_has_audio = drm_detect_monitor_audio(edid);
556		drm_mode_connector_update_edid_property(connector, edid);
557		ret = drm_add_edid_modes(connector, edid);
558		kfree(edid);
559	}
560
561	return ret;
562}
563
564static enum drm_mode_status
565inno_hdmi_connector_mode_valid(struct drm_connector *connector,
566			       struct drm_display_mode *mode)
567{
568	return MODE_OK;
 
 
569}
570
571static struct drm_encoder *
572inno_hdmi_connector_best_encoder(struct drm_connector *connector)
 
573{
574	struct inno_hdmi *hdmi = to_inno_hdmi(connector);
 
575
576	return &hdmi->encoder;
 
577}
578
579static int
580inno_hdmi_probe_single_connector_modes(struct drm_connector *connector,
581				       uint32_t maxX, uint32_t maxY)
582{
583	return drm_helper_probe_single_connector_modes(connector, 1920, 1080);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
584}
585
586static void inno_hdmi_connector_destroy(struct drm_connector *connector)
 
587{
588	drm_connector_unregister(connector);
589	drm_connector_cleanup(connector);
 
 
 
 
 
 
 
 
 
 
 
 
 
590}
591
592static struct drm_connector_funcs inno_hdmi_connector_funcs = {
593	.dpms = drm_atomic_helper_connector_dpms,
594	.fill_modes = inno_hdmi_probe_single_connector_modes,
595	.detect = inno_hdmi_connector_detect,
596	.destroy = inno_hdmi_connector_destroy,
597	.reset = drm_atomic_helper_connector_reset,
598	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
599	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
600};
601
602static struct drm_connector_helper_funcs inno_hdmi_connector_helper_funcs = {
 
603	.get_modes = inno_hdmi_connector_get_modes,
604	.mode_valid = inno_hdmi_connector_mode_valid,
605	.best_encoder = inno_hdmi_connector_best_encoder,
606};
607
608static int inno_hdmi_register(struct drm_device *drm, struct inno_hdmi *hdmi)
609{
610	struct drm_encoder *encoder = &hdmi->encoder;
611	struct device *dev = hdmi->dev;
612
613	encoder->possible_crtcs = drm_of_find_possible_crtcs(drm, dev->of_node);
614
615	/*
616	 * If we failed to find the CRTC(s) which this encoder is
617	 * supposed to be connected to, it's because the CRTC has
618	 * not been registered yet.  Defer probing, and hope that
619	 * the required CRTC is added later.
620	 */
621	if (encoder->possible_crtcs == 0)
622		return -EPROBE_DEFER;
623
624	drm_encoder_helper_add(encoder, &inno_hdmi_encoder_helper_funcs);
625	drm_encoder_init(drm, encoder, &inno_hdmi_encoder_funcs,
626			 DRM_MODE_ENCODER_TMDS, NULL);
627
628	hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
629
630	drm_connector_helper_add(&hdmi->connector,
631				 &inno_hdmi_connector_helper_funcs);
632	drm_connector_init(drm, &hdmi->connector, &inno_hdmi_connector_funcs,
633			   DRM_MODE_CONNECTOR_HDMIA);
 
 
 
 
 
 
634
635	drm_mode_connector_attach_encoder(&hdmi->connector, encoder);
636
637	return 0;
638}
639
640static irqreturn_t inno_hdmi_i2c_irq(struct inno_hdmi *hdmi)
641{
642	struct inno_hdmi_i2c *i2c = hdmi->i2c;
643	u8 stat;
644
645	stat = hdmi_readb(hdmi, HDMI_INTERRUPT_STATUS1);
646	if (!(stat & m_INT_EDID_READY))
647		return IRQ_NONE;
648
649	/* Clear HDMI EDID interrupt flag */
650	hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_EDID_READY);
651
652	complete(&i2c->cmp);
653
654	return IRQ_HANDLED;
655}
656
657static irqreturn_t inno_hdmi_hardirq(int irq, void *dev_id)
658{
659	struct inno_hdmi *hdmi = dev_id;
660	irqreturn_t ret = IRQ_NONE;
661	u8 interrupt;
662
663	if (hdmi->i2c)
664		ret = inno_hdmi_i2c_irq(hdmi);
665
666	interrupt = hdmi_readb(hdmi, HDMI_STATUS);
667	if (interrupt & m_INT_HOTPLUG) {
668		hdmi_modb(hdmi, HDMI_STATUS, m_INT_HOTPLUG, m_INT_HOTPLUG);
669		ret = IRQ_WAKE_THREAD;
670	}
671
672	return ret;
673}
674
675static irqreturn_t inno_hdmi_irq(int irq, void *dev_id)
676{
677	struct inno_hdmi *hdmi = dev_id;
678
679	drm_helper_hpd_irq_event(hdmi->connector.dev);
680
681	return IRQ_HANDLED;
682}
683
684static int inno_hdmi_i2c_read(struct inno_hdmi *hdmi, struct i2c_msg *msgs)
685{
686	int length = msgs->len;
687	u8 *buf = msgs->buf;
688	int ret;
689
690	ret = wait_for_completion_timeout(&hdmi->i2c->cmp, HZ / 10);
691	if (!ret)
692		return -EAGAIN;
693
694	while (length--)
695		*buf++ = hdmi_readb(hdmi, HDMI_EDID_FIFO_ADDR);
696
697	return 0;
698}
699
700static int inno_hdmi_i2c_write(struct inno_hdmi *hdmi, struct i2c_msg *msgs)
701{
702	/*
703	 * The DDC module only support read EDID message, so
704	 * we assume that each word write to this i2c adapter
705	 * should be the offset of EDID word address.
706	 */
707	if ((msgs->len != 1) ||
708	    ((msgs->addr != DDC_ADDR) && (msgs->addr != DDC_SEGMENT_ADDR)))
709		return -EINVAL;
710
711	reinit_completion(&hdmi->i2c->cmp);
712
713	if (msgs->addr == DDC_SEGMENT_ADDR)
714		hdmi->i2c->segment_addr = msgs->buf[0];
715	if (msgs->addr == DDC_ADDR)
716		hdmi->i2c->ddc_addr = msgs->buf[0];
717
718	/* Set edid fifo first addr */
719	hdmi_writeb(hdmi, HDMI_EDID_FIFO_OFFSET, 0x00);
720
721	/* Set edid word address 0x00/0x80 */
722	hdmi_writeb(hdmi, HDMI_EDID_WORD_ADDR, hdmi->i2c->ddc_addr);
723
724	/* Set edid segment pointer */
725	hdmi_writeb(hdmi, HDMI_EDID_SEGMENT_POINTER, hdmi->i2c->segment_addr);
726
727	return 0;
728}
729
730static int inno_hdmi_i2c_xfer(struct i2c_adapter *adap,
731			      struct i2c_msg *msgs, int num)
732{
733	struct inno_hdmi *hdmi = i2c_get_adapdata(adap);
734	struct inno_hdmi_i2c *i2c = hdmi->i2c;
735	int i, ret = 0;
736
737	mutex_lock(&i2c->lock);
738
739	/* Clear the EDID interrupt flag and unmute the interrupt */
740	hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, m_INT_EDID_READY);
741	hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_EDID_READY);
742
743	for (i = 0; i < num; i++) {
744		dev_dbg(hdmi->dev, "xfer: num: %d/%d, len: %d, flags: %#x\n",
745			i + 1, num, msgs[i].len, msgs[i].flags);
 
746
747		if (msgs[i].flags & I2C_M_RD)
748			ret = inno_hdmi_i2c_read(hdmi, &msgs[i]);
749		else
750			ret = inno_hdmi_i2c_write(hdmi, &msgs[i]);
751
752		if (ret < 0)
753			break;
754	}
755
756	if (!ret)
757		ret = num;
758
759	/* Mute HDMI EDID interrupt */
760	hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, 0);
761
762	mutex_unlock(&i2c->lock);
763
764	return ret;
765}
766
767static u32 inno_hdmi_i2c_func(struct i2c_adapter *adapter)
768{
769	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
770}
771
772static const struct i2c_algorithm inno_hdmi_algorithm = {
773	.master_xfer	= inno_hdmi_i2c_xfer,
774	.functionality	= inno_hdmi_i2c_func,
775};
776
777static struct i2c_adapter *inno_hdmi_i2c_adapter(struct inno_hdmi *hdmi)
778{
779	struct i2c_adapter *adap;
780	struct inno_hdmi_i2c *i2c;
781	int ret;
782
783	i2c = devm_kzalloc(hdmi->dev, sizeof(*i2c), GFP_KERNEL);
784	if (!i2c)
785		return ERR_PTR(-ENOMEM);
786
787	mutex_init(&i2c->lock);
788	init_completion(&i2c->cmp);
789
790	adap = &i2c->adap;
791	adap->class = I2C_CLASS_DDC;
792	adap->owner = THIS_MODULE;
793	adap->dev.parent = hdmi->dev;
794	adap->dev.of_node = hdmi->dev->of_node;
795	adap->algo = &inno_hdmi_algorithm;
796	strlcpy(adap->name, "Inno HDMI", sizeof(adap->name));
797	i2c_set_adapdata(adap, hdmi);
798
799	ret = i2c_add_adapter(adap);
800	if (ret) {
801		dev_warn(hdmi->dev, "cannot add %s I2C adapter\n", adap->name);
802		devm_kfree(hdmi->dev, i2c);
803		return ERR_PTR(ret);
804	}
805
806	hdmi->i2c = i2c;
807
808	dev_info(hdmi->dev, "registered %s I2C bus driver\n", adap->name);
809
810	return adap;
811}
812
813static int inno_hdmi_bind(struct device *dev, struct device *master,
814				 void *data)
815{
816	struct platform_device *pdev = to_platform_device(dev);
817	struct drm_device *drm = data;
818	struct inno_hdmi *hdmi;
819	struct resource *iores;
820	int irq;
821	int ret;
822
823	hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
824	if (!hdmi)
825		return -ENOMEM;
826
827	hdmi->dev = dev;
828	hdmi->drm_dev = drm;
829
830	iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
831	if (!iores)
832		return -ENXIO;
833
834	hdmi->regs = devm_ioremap_resource(dev, iores);
 
 
835	if (IS_ERR(hdmi->regs))
836		return PTR_ERR(hdmi->regs);
837
838	hdmi->pclk = devm_clk_get(hdmi->dev, "pclk");
839	if (IS_ERR(hdmi->pclk)) {
840		dev_err(hdmi->dev, "Unable to get HDMI pclk clk\n");
841		return PTR_ERR(hdmi->pclk);
842	}
843
844	ret = clk_prepare_enable(hdmi->pclk);
845	if (ret) {
846		dev_err(hdmi->dev, "Cannot enable HDMI pclk clock: %d\n", ret);
 
847		return ret;
848	}
849
 
 
 
 
 
 
 
 
 
 
 
 
 
 
850	irq = platform_get_irq(pdev, 0);
851	if (irq < 0)
852		return irq;
 
 
853
854	inno_hdmi_reset(hdmi);
855
856	hdmi->ddc = inno_hdmi_i2c_adapter(hdmi);
857	if (IS_ERR(hdmi->ddc)) {
 
858		hdmi->ddc = NULL;
859		return PTR_ERR(hdmi->ddc);
860	}
861
862	/*
863	 * When IP controller haven't configured to an accurate video
864	 * timing, then the TMDS clock source would be switched to
865	 * PCLK_HDMI, so we need to init the TMDS rate to PCLK rate,
866	 * and reconfigure the DDC clock.
 
867	 */
868	hdmi->tmds_rate = clk_get_rate(hdmi->pclk);
869	inno_hdmi_i2c_init(hdmi);
 
 
870
871	ret = inno_hdmi_register(drm, hdmi);
872	if (ret)
873		return ret;
874
875	dev_set_drvdata(dev, hdmi);
876
877	/* Unmute hotplug interrupt */
878	hdmi_modb(hdmi, HDMI_STATUS, m_MASK_INT_HOTPLUG, v_MASK_INT_HOTPLUG(1));
879
880	ret = devm_request_threaded_irq(dev, irq, inno_hdmi_hardirq,
881					inno_hdmi_irq, IRQF_SHARED,
882					dev_name(dev), hdmi);
 
 
883
 
 
 
 
 
 
 
 
 
 
884	return ret;
885}
886
887static void inno_hdmi_unbind(struct device *dev, struct device *master,
888			     void *data)
889{
890	struct inno_hdmi *hdmi = dev_get_drvdata(dev);
891
892	hdmi->connector.funcs->destroy(&hdmi->connector);
893	hdmi->encoder.funcs->destroy(&hdmi->encoder);
894
895	clk_disable_unprepare(hdmi->pclk);
896	i2c_put_adapter(hdmi->ddc);
 
 
897}
898
899static const struct component_ops inno_hdmi_ops = {
900	.bind	= inno_hdmi_bind,
901	.unbind	= inno_hdmi_unbind,
902};
903
904static int inno_hdmi_probe(struct platform_device *pdev)
905{
906	return component_add(&pdev->dev, &inno_hdmi_ops);
907}
908
909static int inno_hdmi_remove(struct platform_device *pdev)
910{
911	component_del(&pdev->dev, &inno_hdmi_ops);
912
913	return 0;
914}
915
 
 
 
 
 
 
 
 
 
 
916static const struct of_device_id inno_hdmi_dt_ids[] = {
917	{ .compatible = "rockchip,rk3036-inno-hdmi",
 
 
 
 
918	},
919	{},
920};
921MODULE_DEVICE_TABLE(of, inno_hdmi_dt_ids);
922
923static struct platform_driver inno_hdmi_driver = {
924	.probe  = inno_hdmi_probe,
925	.remove = inno_hdmi_remove,
926	.driver = {
927		.name = "innohdmi-rockchip",
928		.of_match_table = inno_hdmi_dt_ids,
929	},
930};
931
932module_platform_driver(inno_hdmi_driver);
933
934MODULE_AUTHOR("Zheng Yang <zhengyang@rock-chips.com>");
935MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
936MODULE_DESCRIPTION("Rockchip Specific INNO-HDMI Driver");
937MODULE_LICENSE("GPL v2");
938MODULE_ALIAS("platform:innohdmi-rockchip");
v6.13.7
   1// SPDX-License-Identifier: GPL-2.0-only
   2/*
   3 * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
   4 *    Zheng Yang <zhengyang@rock-chips.com>
   5 *    Yakir Yang <ykk@rock-chips.com>
 
 
 
 
 
 
 
 
 
   6 */
   7
   8#include <linux/irq.h>
   9#include <linux/clk.h>
  10#include <linux/delay.h>
  11#include <linux/err.h>
  12#include <linux/hdmi.h>
  13#include <linux/mod_devicetable.h>
  14#include <linux/module.h>
  15#include <linux/mutex.h>
  16#include <linux/platform_device.h>
  17
  18#include <drm/drm_atomic.h>
 
  19#include <drm/drm_atomic_helper.h>
 
  20#include <drm/drm_edid.h>
  21#include <drm/drm_of.h>
  22#include <drm/drm_probe_helper.h>
  23#include <drm/drm_simple_kms_helper.h>
  24
  25#include <drm/display/drm_hdmi_helper.h>
  26#include <drm/display/drm_hdmi_state_helper.h>
  27
  28#include "rockchip_drm_drv.h"
 
  29
  30#include "inno_hdmi.h"
  31
  32#define INNO_HDMI_MIN_TMDS_CLOCK  25000000U
  33
  34struct inno_hdmi_phy_config {
  35	unsigned long pixelclock;
  36	u8 pre_emphasis;
  37	u8 voltage_level_control;
  38};
  39
  40struct inno_hdmi_variant {
  41	struct inno_hdmi_phy_config *phy_configs;
  42	struct inno_hdmi_phy_config *default_phy_config;
 
 
 
 
  43};
  44
  45struct inno_hdmi_i2c {
  46	struct i2c_adapter adap;
  47
  48	u8 ddc_addr;
  49	u8 segment_addr;
  50
  51	struct mutex lock;
  52	struct completion cmp;
  53};
  54
  55struct inno_hdmi {
  56	struct device *dev;
 
  57
 
  58	struct clk *pclk;
  59	struct clk *refclk;
  60	void __iomem *regs;
  61
  62	struct drm_connector	connector;
  63	struct rockchip_encoder	encoder;
  64
  65	struct inno_hdmi_i2c *i2c;
  66	struct i2c_adapter *ddc;
  67
  68	const struct inno_hdmi_variant *variant;
  69};
  70
  71struct inno_hdmi_connector_state {
  72	struct drm_connector_state	base;
  73	unsigned int			colorimetry;
  74};
  75
  76static struct inno_hdmi *encoder_to_inno_hdmi(struct drm_encoder *encoder)
  77{
  78	struct rockchip_encoder *rkencoder = to_rockchip_encoder(encoder);
  79
  80	return container_of(rkencoder, struct inno_hdmi, encoder);
  81}
  82
  83static struct inno_hdmi *connector_to_inno_hdmi(struct drm_connector *connector)
  84{
  85	return container_of(connector, struct inno_hdmi, connector);
  86}
  87
  88#define to_inno_hdmi_conn_state(conn_state) \
  89	container_of_const(conn_state, struct inno_hdmi_connector_state, base)
  90
  91enum {
 
 
 
  92	CSC_RGB_0_255_TO_ITU601_16_235_8BIT,
  93	CSC_RGB_0_255_TO_ITU709_16_235_8BIT,
  94	CSC_RGB_0_255_TO_RGB_16_235_8BIT,
  95};
  96
  97static const char coeff_csc[][24] = {
  98	/*
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  99	 * RGB2YUV:601 SD mode:
 100	 *   Cb = -0.291G - 0.148R + 0.439B + 128
 101	 *   Y  = 0.504G  + 0.257R + 0.098B + 16
 102	 *   Cr = -0.368G + 0.439R - 0.071B + 128
 103	 */
 104	{
 105		0x11, 0x5f, 0x01, 0x82, 0x10, 0x23, 0x00, 0x80,
 106		0x02, 0x1c, 0x00, 0xa1, 0x00, 0x36, 0x00, 0x1e,
 107		0x11, 0x29, 0x10, 0x59, 0x01, 0x82, 0x00, 0x80
 108	},
 109	/*
 110	 * RGB2YUV:709 HD mode:
 111	 *   Cb = - 0.338G - 0.101R + 0.439B + 128
 112	 *   Y  = 0.614G   + 0.183R + 0.062B + 16
 113	 *   Cr = - 0.399G + 0.439R - 0.040B + 128
 114	 */
 115	{
 116		0x11, 0x98, 0x01, 0xc1, 0x10, 0x28, 0x00, 0x80,
 117		0x02, 0x74, 0x00, 0xbb, 0x00, 0x3f, 0x00, 0x10,
 118		0x11, 0x5a, 0x10, 0x67, 0x01, 0xc1, 0x00, 0x80
 119	},
 120	/*
 121	 * RGB[0:255]2RGB[16:235]:
 122	 *   R' = R x (235-16)/255 + 16;
 123	 *   G' = G x (235-16)/255 + 16;
 124	 *   B' = B x (235-16)/255 + 16;
 125	 */
 126	{
 127		0x00, 0x00, 0x03, 0x6F, 0x00, 0x00, 0x00, 0x10,
 128		0x03, 0x6F, 0x00, 0x00, 0x00, 0x00, 0x00, 0x10,
 129		0x00, 0x00, 0x00, 0x00, 0x03, 0x6F, 0x00, 0x10
 130	},
 131};
 132
 133static struct inno_hdmi_phy_config rk3036_hdmi_phy_configs[] = {
 134	{  74250000, 0x3f, 0xbb },
 135	{ 165000000, 0x6f, 0xbb },
 136	{      ~0UL, 0x00, 0x00 }
 137};
 138
 139static struct inno_hdmi_phy_config rk3128_hdmi_phy_configs[] = {
 140	{  74250000, 0x3f, 0xaa },
 141	{ 165000000, 0x5f, 0xaa },
 142	{      ~0UL, 0x00, 0x00 }
 143};
 144
 145static int inno_hdmi_find_phy_config(struct inno_hdmi *hdmi,
 146				     unsigned long pixelclk)
 147{
 148	const struct inno_hdmi_phy_config *phy_configs =
 149						hdmi->variant->phy_configs;
 150	int i;
 151
 152	for (i = 0; phy_configs[i].pixelclock != ~0UL; i++) {
 153		if (pixelclk <= phy_configs[i].pixelclock)
 154			return i;
 155	}
 156
 157	DRM_DEV_DEBUG(hdmi->dev, "No phy configuration for pixelclock %lu\n",
 158		      pixelclk);
 159
 160	return -EINVAL;
 161}
 162
 163static inline u8 hdmi_readb(struct inno_hdmi *hdmi, u16 offset)
 164{
 165	return readl_relaxed(hdmi->regs + (offset) * 0x04);
 166}
 167
 168static inline void hdmi_writeb(struct inno_hdmi *hdmi, u16 offset, u32 val)
 169{
 170	writel_relaxed(val, hdmi->regs + (offset) * 0x04);
 171}
 172
 173static inline void hdmi_modb(struct inno_hdmi *hdmi, u16 offset,
 174			     u32 msk, u32 val)
 175{
 176	u8 temp = hdmi_readb(hdmi, offset) & ~msk;
 177
 178	temp |= val & msk;
 179	hdmi_writeb(hdmi, offset, temp);
 180}
 181
 182static void inno_hdmi_i2c_init(struct inno_hdmi *hdmi, unsigned long long rate)
 183{
 184	unsigned long long ddc_bus_freq = rate >> 2;
 185
 186	do_div(ddc_bus_freq, HDMI_SCL_RATE);
 187
 188	hdmi_writeb(hdmi, DDC_BUS_FREQ_L, ddc_bus_freq & 0xFF);
 189	hdmi_writeb(hdmi, DDC_BUS_FREQ_H, (ddc_bus_freq >> 8) & 0xFF);
 190
 191	/* Clear the EDID interrupt flag and mute the interrupt */
 192	hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, 0);
 193	hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_EDID_READY);
 194}
 195
 196static void inno_hdmi_sys_power(struct inno_hdmi *hdmi, bool enable)
 197{
 198	if (enable)
 199		hdmi_modb(hdmi, HDMI_SYS_CTRL, m_POWER, v_PWR_ON);
 200	else
 201		hdmi_modb(hdmi, HDMI_SYS_CTRL, m_POWER, v_PWR_OFF);
 202}
 203
 204static void inno_hdmi_standby(struct inno_hdmi *hdmi)
 205{
 206	inno_hdmi_sys_power(hdmi, false);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 207
 208	hdmi_writeb(hdmi, HDMI_PHY_DRIVER, 0x00);
 209	hdmi_writeb(hdmi, HDMI_PHY_PRE_EMPHASIS, 0x00);
 210	hdmi_writeb(hdmi, HDMI_PHY_CHG_PWR, 0x00);
 211	hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x15);
 212};
 213
 214static void inno_hdmi_power_up(struct inno_hdmi *hdmi,
 215			       unsigned long mpixelclock)
 216{
 217	struct inno_hdmi_phy_config *phy_config;
 218	int ret = inno_hdmi_find_phy_config(hdmi, mpixelclock);
 219
 220	if (ret < 0) {
 221		phy_config = hdmi->variant->default_phy_config;
 222		DRM_DEV_ERROR(hdmi->dev,
 223			      "Using default phy configuration for TMDS rate %lu",
 224			      mpixelclock);
 225	} else {
 226		phy_config = &hdmi->variant->phy_configs[ret];
 227	}
 228
 229	inno_hdmi_sys_power(hdmi, false);
 230
 231	hdmi_writeb(hdmi, HDMI_PHY_PRE_EMPHASIS, phy_config->pre_emphasis);
 232	hdmi_writeb(hdmi, HDMI_PHY_DRIVER, phy_config->voltage_level_control);
 233	hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x15);
 234	hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x14);
 235	hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x10);
 236	hdmi_writeb(hdmi, HDMI_PHY_CHG_PWR, 0x0f);
 237	hdmi_writeb(hdmi, HDMI_PHY_SYNC, 0x00);
 238	hdmi_writeb(hdmi, HDMI_PHY_SYNC, 0x01);
 239
 240	inno_hdmi_sys_power(hdmi, true);
 241};
 242
 243static void inno_hdmi_reset(struct inno_hdmi *hdmi)
 244{
 245	u32 val;
 246	u32 msk;
 247
 248	hdmi_modb(hdmi, HDMI_SYS_CTRL, m_RST_DIGITAL, v_NOT_RST_DIGITAL);
 249	udelay(100);
 250
 251	hdmi_modb(hdmi, HDMI_SYS_CTRL, m_RST_ANALOG, v_NOT_RST_ANALOG);
 252	udelay(100);
 253
 254	msk = m_REG_CLK_INV | m_REG_CLK_SOURCE | m_POWER | m_INT_POL;
 255	val = v_REG_CLK_INV | v_REG_CLK_SOURCE_SYS | v_PWR_ON | v_INT_POL_HIGH;
 256	hdmi_modb(hdmi, HDMI_SYS_CTRL, msk, val);
 257
 258	inno_hdmi_standby(hdmi);
 259}
 260
 261static int inno_hdmi_disable_frame(struct drm_connector *connector,
 262				   enum hdmi_infoframe_type type)
 
 263{
 264	struct inno_hdmi *hdmi = connector_to_inno_hdmi(connector);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 265
 266	if (type != HDMI_INFOFRAME_TYPE_AVI) {
 267		drm_err(connector->dev,
 268			"Unsupported infoframe type: %u\n", type);
 269		return 0;
 270	}
 271
 272	hdmi_writeb(hdmi, HDMI_CONTROL_PACKET_BUF_INDEX, INFOFRAME_AVI);
 
 
 
 
 
 
 
 
 
 
 273
 274	return 0;
 
 275}
 276
 277static int inno_hdmi_upload_frame(struct drm_connector *connector,
 278				  enum hdmi_infoframe_type type,
 279				  const u8 *buffer, size_t len)
 280{
 281	struct inno_hdmi *hdmi = connector_to_inno_hdmi(connector);
 282	ssize_t i;
 283
 284	if (type != HDMI_INFOFRAME_TYPE_AVI) {
 285		drm_err(connector->dev,
 286			"Unsupported infoframe type: %u\n", type);
 287		return 0;
 288	}
 289
 290	inno_hdmi_disable_frame(connector, type);
 291
 292	for (i = 0; i < len; i++)
 293		hdmi_writeb(hdmi, HDMI_CONTROL_PACKET_ADDR + i, buffer[i]);
 
 
 
 
 294
 295	return 0;
 296}
 297
 298static const struct drm_connector_hdmi_funcs inno_hdmi_hdmi_connector_funcs = {
 299	.clear_infoframe	= inno_hdmi_disable_frame,
 300	.write_infoframe	= inno_hdmi_upload_frame,
 301};
 302
 303static int inno_hdmi_config_video_csc(struct inno_hdmi *hdmi)
 304{
 305	struct drm_connector *connector = &hdmi->connector;
 306	struct drm_connector_state *conn_state = connector->state;
 307	struct inno_hdmi_connector_state *inno_conn_state =
 308					to_inno_hdmi_conn_state(conn_state);
 309	int c0_c2_change = 0;
 310	int csc_enable = 0;
 311	int csc_mode = 0;
 312	int auto_csc = 0;
 313	int value;
 314	int i;
 315
 316	/* Input video mode is SDR RGB24bit, data enable signal from external */
 317	hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL1, v_DE_EXTERNAL |
 318		    v_VIDEO_INPUT_FORMAT(VIDEO_INPUT_SDR_RGB444));
 319
 320	/* Input color hardcode to RGB, and output color hardcode to RGB888 */
 321	value = v_VIDEO_INPUT_BITS(VIDEO_INPUT_8BITS) |
 322		v_VIDEO_OUTPUT_COLOR(0) |
 323		v_VIDEO_INPUT_CSP(0);
 324	hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL2, value);
 325
 326	if (conn_state->hdmi.output_format == HDMI_COLORSPACE_RGB) {
 327		if (conn_state->hdmi.is_limited_range) {
 328			csc_mode = CSC_RGB_0_255_TO_RGB_16_235_8BIT;
 329			auto_csc = AUTO_CSC_DISABLE;
 330			c0_c2_change = C0_C2_CHANGE_DISABLE;
 331			csc_enable = v_CSC_ENABLE;
 332
 333		} else {
 334			value = v_SOF_DISABLE | v_COLOR_DEPTH_NOT_INDICATED(1);
 335			hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL3, value);
 336
 337			hdmi_modb(hdmi, HDMI_VIDEO_CONTRL,
 338				  m_VIDEO_AUTO_CSC | m_VIDEO_C0_C2_SWAP,
 339				  v_VIDEO_AUTO_CSC(AUTO_CSC_DISABLE) |
 340				  v_VIDEO_C0_C2_SWAP(C0_C2_CHANGE_DISABLE));
 341			return 0;
 342		}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 343	} else {
 344		if (inno_conn_state->colorimetry == HDMI_COLORIMETRY_ITU_601) {
 345			if (conn_state->hdmi.output_format == HDMI_COLORSPACE_YUV444) {
 346				csc_mode = CSC_RGB_0_255_TO_ITU601_16_235_8BIT;
 347				auto_csc = AUTO_CSC_DISABLE;
 348				c0_c2_change = C0_C2_CHANGE_DISABLE;
 349				csc_enable = v_CSC_ENABLE;
 350			}
 351		} else {
 352			if (conn_state->hdmi.output_format == HDMI_COLORSPACE_YUV444) {
 353				csc_mode = CSC_RGB_0_255_TO_ITU709_16_235_8BIT;
 354				auto_csc = AUTO_CSC_DISABLE;
 355				c0_c2_change = C0_C2_CHANGE_DISABLE;
 356				csc_enable = v_CSC_ENABLE;
 357			}
 358		}
 359	}
 360
 361	for (i = 0; i < 24; i++)
 362		hdmi_writeb(hdmi, HDMI_VIDEO_CSC_COEF + i,
 363			    coeff_csc[csc_mode][i]);
 364
 365	value = v_SOF_DISABLE | csc_enable | v_COLOR_DEPTH_NOT_INDICATED(1);
 366	hdmi_writeb(hdmi, HDMI_VIDEO_CONTRL3, value);
 367	hdmi_modb(hdmi, HDMI_VIDEO_CONTRL, m_VIDEO_AUTO_CSC |
 368		  m_VIDEO_C0_C2_SWAP, v_VIDEO_AUTO_CSC(auto_csc) |
 369		  v_VIDEO_C0_C2_SWAP(c0_c2_change));
 370
 371	return 0;
 372}
 373
 374static int inno_hdmi_config_video_timing(struct inno_hdmi *hdmi,
 375					 struct drm_display_mode *mode)
 376{
 377	int value;
 378
 379	/* Set detail external video timing polarity and interlace mode */
 380	value = v_EXTERANL_VIDEO(1);
 381	value |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
 382		 v_HSYNC_POLARITY(1) : v_HSYNC_POLARITY(0);
 383	value |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
 384		 v_VSYNC_POLARITY(1) : v_VSYNC_POLARITY(0);
 385	value |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
 386		 v_INETLACE(1) : v_INETLACE(0);
 387	hdmi_writeb(hdmi, HDMI_VIDEO_TIMING_CTL, value);
 388
 389	/* Set detail external video timing */
 390	value = mode->htotal;
 391	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HTOTAL_L, value & 0xFF);
 392	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HTOTAL_H, (value >> 8) & 0xFF);
 393
 394	value = mode->htotal - mode->hdisplay;
 395	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HBLANK_L, value & 0xFF);
 396	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HBLANK_H, (value >> 8) & 0xFF);
 397
 398	value = mode->htotal - mode->hsync_start;
 399	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDELAY_L, value & 0xFF);
 400	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDELAY_H, (value >> 8) & 0xFF);
 401
 402	value = mode->hsync_end - mode->hsync_start;
 403	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDURATION_L, value & 0xFF);
 404	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDURATION_H, (value >> 8) & 0xFF);
 405
 406	value = mode->vtotal;
 407	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VTOTAL_L, value & 0xFF);
 408	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VTOTAL_H, (value >> 8) & 0xFF);
 409
 410	value = mode->vtotal - mode->vdisplay;
 411	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VBLANK, value & 0xFF);
 412
 413	value = mode->vtotal - mode->vsync_start;
 414	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VDELAY, value & 0xFF);
 415
 416	value = mode->vsync_end - mode->vsync_start;
 417	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VDURATION, value & 0xFF);
 418
 419	hdmi_writeb(hdmi, HDMI_PHY_PRE_DIV_RATIO, 0x1e);
 420	hdmi_writeb(hdmi, HDMI_PHY_FEEDBACK_DIV_RATIO_LOW, 0x2c);
 421	hdmi_writeb(hdmi, HDMI_PHY_FEEDBACK_DIV_RATIO_HIGH, 0x01);
 422
 423	return 0;
 424}
 425
 426static int inno_hdmi_setup(struct inno_hdmi *hdmi,
 427			   struct drm_atomic_state *state)
 428{
 429	struct drm_connector *connector = &hdmi->connector;
 430	struct drm_display_info *display = &connector->display_info;
 431	struct drm_connector_state *new_conn_state;
 432	struct drm_crtc_state *new_crtc_state;
 433
 434	new_conn_state = drm_atomic_get_new_connector_state(state, connector);
 435	if (WARN_ON(!new_conn_state))
 436		return -EINVAL;
 437
 438	new_crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
 439	if (WARN_ON(!new_crtc_state))
 440		return -EINVAL;
 
 
 
 
 441
 442	/* Mute video and audio output */
 443	hdmi_modb(hdmi, HDMI_AV_MUTE, m_AUDIO_MUTE | m_VIDEO_BLACK,
 444		  v_AUDIO_MUTE(1) | v_VIDEO_MUTE(1));
 445
 446	/* Set HDMI Mode */
 447	hdmi_writeb(hdmi, HDMI_HDCP_CTRL,
 448		    v_HDMI_DVI(display->is_hdmi));
 449
 450	inno_hdmi_config_video_timing(hdmi, &new_crtc_state->adjusted_mode);
 451
 452	inno_hdmi_config_video_csc(hdmi);
 453
 454	drm_atomic_helper_connector_hdmi_update_infoframes(connector, state);
 
 
 
 455
 456	/*
 457	 * When IP controller have configured to an accurate video
 458	 * timing, then the TMDS clock source would be switched to
 459	 * DCLK_LCDC, so we need to init the TMDS rate to mode pixel
 460	 * clock rate, and reconfigure the DDC clock.
 461	 */
 462	inno_hdmi_i2c_init(hdmi, new_conn_state->hdmi.tmds_char_rate);
 
 463
 464	/* Unmute video and audio output */
 465	hdmi_modb(hdmi, HDMI_AV_MUTE, m_AUDIO_MUTE | m_VIDEO_BLACK,
 466		  v_AUDIO_MUTE(0) | v_VIDEO_MUTE(0));
 467
 468	inno_hdmi_power_up(hdmi, new_conn_state->hdmi.tmds_char_rate);
 469
 470	return 0;
 471}
 472
 473static enum drm_mode_status inno_hdmi_display_mode_valid(struct inno_hdmi *hdmi,
 474							 struct drm_display_mode *mode)
 
 475{
 476	unsigned long mpixelclk, max_tolerance;
 477	long rounded_refclk;
 478
 479	/* No support for double-clock modes */
 480	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
 481		return MODE_BAD;
 482
 483	mpixelclk = mode->clock * 1000;
 
 
 484
 485	if (mpixelclk < INNO_HDMI_MIN_TMDS_CLOCK)
 486		return MODE_CLOCK_LOW;
 
 487
 488	if (inno_hdmi_find_phy_config(hdmi, mpixelclk) < 0)
 489		return MODE_CLOCK_HIGH;
 490
 491	if (hdmi->refclk) {
 492		rounded_refclk = clk_round_rate(hdmi->refclk, mpixelclk);
 493		if (rounded_refclk < 0)
 494			return MODE_BAD;
 495
 496		/* Vesa DMT standard mentions +/- 0.5% max tolerance */
 497		max_tolerance = mpixelclk / 200;
 498		if (abs_diff((unsigned long)rounded_refclk, mpixelclk) > max_tolerance)
 499			return MODE_NOCLOCK;
 500	}
 501
 502	return MODE_OK;
 503}
 504
 505static void inno_hdmi_encoder_enable(struct drm_encoder *encoder,
 506				     struct drm_atomic_state *state)
 507{
 508	struct inno_hdmi *hdmi = encoder_to_inno_hdmi(encoder);
 509
 510	inno_hdmi_setup(hdmi, state);
 511}
 512
 513static void inno_hdmi_encoder_disable(struct drm_encoder *encoder,
 514				      struct drm_atomic_state *state)
 
 515{
 516	struct inno_hdmi *hdmi = encoder_to_inno_hdmi(encoder);
 517
 518	inno_hdmi_standby(hdmi);
 519}
 520
 521static int
 522inno_hdmi_encoder_atomic_check(struct drm_encoder *encoder,
 523			       struct drm_crtc_state *crtc_state,
 524			       struct drm_connector_state *conn_state)
 525{
 526	struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
 527	struct drm_display_mode *mode = &crtc_state->adjusted_mode;
 528	u8 vic = drm_match_cea_mode(mode);
 529	struct inno_hdmi_connector_state *inno_conn_state =
 530					to_inno_hdmi_conn_state(conn_state);
 531
 532	s->output_mode = ROCKCHIP_OUT_MODE_P888;
 533	s->output_type = DRM_MODE_CONNECTOR_HDMIA;
 534
 535	if (vic == 6 || vic == 7 ||
 536	    vic == 21 || vic == 22 ||
 537	    vic == 2 || vic == 3 ||
 538	    vic == 17 || vic == 18)
 539		inno_conn_state->colorimetry = HDMI_COLORIMETRY_ITU_601;
 540	else
 541		inno_conn_state->colorimetry = HDMI_COLORIMETRY_ITU_709;
 542
 543	return 0;
 544}
 545
 546static const struct drm_encoder_helper_funcs inno_hdmi_encoder_helper_funcs = {
 547	.atomic_check	= inno_hdmi_encoder_atomic_check,
 548	.atomic_enable	= inno_hdmi_encoder_enable,
 549	.atomic_disable	= inno_hdmi_encoder_disable,
 550};
 551
 552static enum drm_connector_status
 553inno_hdmi_connector_detect(struct drm_connector *connector, bool force)
 554{
 555	struct inno_hdmi *hdmi = connector_to_inno_hdmi(connector);
 556
 557	return (hdmi_readb(hdmi, HDMI_STATUS) & m_HOTPLUG) ?
 558		connector_status_connected : connector_status_disconnected;
 559}
 560
 561static int inno_hdmi_connector_get_modes(struct drm_connector *connector)
 562{
 563	struct inno_hdmi *hdmi = connector_to_inno_hdmi(connector);
 564	const struct drm_edid *drm_edid;
 565	int ret = 0;
 566
 567	if (!hdmi->ddc)
 568		return 0;
 569
 570	drm_edid = drm_edid_read_ddc(connector, hdmi->ddc);
 571	drm_edid_connector_update(connector, drm_edid);
 572	ret = drm_edid_connector_add_modes(connector);
 573	drm_edid_free(drm_edid);
 
 
 
 
 574
 575	return ret;
 576}
 577
 578static enum drm_mode_status
 579inno_hdmi_connector_mode_valid(struct drm_connector *connector,
 580			       struct drm_display_mode *mode)
 581{
 582	struct inno_hdmi *hdmi = connector_to_inno_hdmi(connector);
 583
 584	return  inno_hdmi_display_mode_valid(hdmi, mode);
 585}
 586
 587static void
 588inno_hdmi_connector_destroy_state(struct drm_connector *connector,
 589				  struct drm_connector_state *state)
 590{
 591	struct inno_hdmi_connector_state *inno_conn_state =
 592						to_inno_hdmi_conn_state(state);
 593
 594	__drm_atomic_helper_connector_destroy_state(&inno_conn_state->base);
 595	kfree(inno_conn_state);
 596}
 597
 598static void inno_hdmi_connector_reset(struct drm_connector *connector)
 
 
 599{
 600	struct inno_hdmi_connector_state *inno_conn_state;
 601
 602	if (connector->state) {
 603		inno_hdmi_connector_destroy_state(connector, connector->state);
 604		connector->state = NULL;
 605	}
 606
 607	inno_conn_state = kzalloc(sizeof(*inno_conn_state), GFP_KERNEL);
 608	if (!inno_conn_state)
 609		return;
 610
 611	__drm_atomic_helper_connector_reset(connector, &inno_conn_state->base);
 612	__drm_atomic_helper_connector_hdmi_reset(connector, connector->state);
 613
 614	inno_conn_state->colorimetry = HDMI_COLORIMETRY_ITU_709;
 615}
 616
 617static struct drm_connector_state *
 618inno_hdmi_connector_duplicate_state(struct drm_connector *connector)
 619{
 620	struct inno_hdmi_connector_state *inno_conn_state;
 621
 622	if (WARN_ON(!connector->state))
 623		return NULL;
 624
 625	inno_conn_state = kmemdup(to_inno_hdmi_conn_state(connector->state),
 626				  sizeof(*inno_conn_state), GFP_KERNEL);
 627
 628	if (!inno_conn_state)
 629		return NULL;
 630
 631	__drm_atomic_helper_connector_duplicate_state(connector,
 632						      &inno_conn_state->base);
 633
 634	return &inno_conn_state->base;
 635}
 636
 637static const struct drm_connector_funcs inno_hdmi_connector_funcs = {
 638	.fill_modes = drm_helper_probe_single_connector_modes,
 
 639	.detect = inno_hdmi_connector_detect,
 640	.reset = inno_hdmi_connector_reset,
 641	.atomic_duplicate_state = inno_hdmi_connector_duplicate_state,
 642	.atomic_destroy_state = inno_hdmi_connector_destroy_state,
 
 643};
 644
 645static struct drm_connector_helper_funcs inno_hdmi_connector_helper_funcs = {
 646	.atomic_check = drm_atomic_helper_connector_hdmi_check,
 647	.get_modes = inno_hdmi_connector_get_modes,
 648	.mode_valid = inno_hdmi_connector_mode_valid,
 
 649};
 650
 651static int inno_hdmi_register(struct drm_device *drm, struct inno_hdmi *hdmi)
 652{
 653	struct drm_encoder *encoder = &hdmi->encoder.encoder;
 654	struct device *dev = hdmi->dev;
 655
 656	encoder->possible_crtcs = drm_of_find_possible_crtcs(drm, dev->of_node);
 657
 658	/*
 659	 * If we failed to find the CRTC(s) which this encoder is
 660	 * supposed to be connected to, it's because the CRTC has
 661	 * not been registered yet.  Defer probing, and hope that
 662	 * the required CRTC is added later.
 663	 */
 664	if (encoder->possible_crtcs == 0)
 665		return -EPROBE_DEFER;
 666
 667	drm_encoder_helper_add(encoder, &inno_hdmi_encoder_helper_funcs);
 668	drm_simple_encoder_init(drm, encoder, DRM_MODE_ENCODER_TMDS);
 
 669
 670	hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
 671
 672	drm_connector_helper_add(&hdmi->connector,
 673				 &inno_hdmi_connector_helper_funcs);
 674	drmm_connector_hdmi_init(drm, &hdmi->connector,
 675				 "Rockchip", "Inno HDMI",
 676				 &inno_hdmi_connector_funcs,
 677				 &inno_hdmi_hdmi_connector_funcs,
 678				 DRM_MODE_CONNECTOR_HDMIA,
 679				 hdmi->ddc,
 680				 BIT(HDMI_COLORSPACE_RGB),
 681				 8);
 682
 683	drm_connector_attach_encoder(&hdmi->connector, encoder);
 684
 685	return 0;
 686}
 687
 688static irqreturn_t inno_hdmi_i2c_irq(struct inno_hdmi *hdmi)
 689{
 690	struct inno_hdmi_i2c *i2c = hdmi->i2c;
 691	u8 stat;
 692
 693	stat = hdmi_readb(hdmi, HDMI_INTERRUPT_STATUS1);
 694	if (!(stat & m_INT_EDID_READY))
 695		return IRQ_NONE;
 696
 697	/* Clear HDMI EDID interrupt flag */
 698	hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_EDID_READY);
 699
 700	complete(&i2c->cmp);
 701
 702	return IRQ_HANDLED;
 703}
 704
 705static irqreturn_t inno_hdmi_hardirq(int irq, void *dev_id)
 706{
 707	struct inno_hdmi *hdmi = dev_id;
 708	irqreturn_t ret = IRQ_NONE;
 709	u8 interrupt;
 710
 711	if (hdmi->i2c)
 712		ret = inno_hdmi_i2c_irq(hdmi);
 713
 714	interrupt = hdmi_readb(hdmi, HDMI_STATUS);
 715	if (interrupt & m_INT_HOTPLUG) {
 716		hdmi_modb(hdmi, HDMI_STATUS, m_INT_HOTPLUG, m_INT_HOTPLUG);
 717		ret = IRQ_WAKE_THREAD;
 718	}
 719
 720	return ret;
 721}
 722
 723static irqreturn_t inno_hdmi_irq(int irq, void *dev_id)
 724{
 725	struct inno_hdmi *hdmi = dev_id;
 726
 727	drm_helper_hpd_irq_event(hdmi->connector.dev);
 728
 729	return IRQ_HANDLED;
 730}
 731
 732static int inno_hdmi_i2c_read(struct inno_hdmi *hdmi, struct i2c_msg *msgs)
 733{
 734	int length = msgs->len;
 735	u8 *buf = msgs->buf;
 736	int ret;
 737
 738	ret = wait_for_completion_timeout(&hdmi->i2c->cmp, HZ / 10);
 739	if (!ret)
 740		return -EAGAIN;
 741
 742	while (length--)
 743		*buf++ = hdmi_readb(hdmi, HDMI_EDID_FIFO_ADDR);
 744
 745	return 0;
 746}
 747
 748static int inno_hdmi_i2c_write(struct inno_hdmi *hdmi, struct i2c_msg *msgs)
 749{
 750	/*
 751	 * The DDC module only support read EDID message, so
 752	 * we assume that each word write to this i2c adapter
 753	 * should be the offset of EDID word address.
 754	 */
 755	if ((msgs->len != 1) ||
 756	    ((msgs->addr != DDC_ADDR) && (msgs->addr != DDC_SEGMENT_ADDR)))
 757		return -EINVAL;
 758
 759	reinit_completion(&hdmi->i2c->cmp);
 760
 761	if (msgs->addr == DDC_SEGMENT_ADDR)
 762		hdmi->i2c->segment_addr = msgs->buf[0];
 763	if (msgs->addr == DDC_ADDR)
 764		hdmi->i2c->ddc_addr = msgs->buf[0];
 765
 766	/* Set edid fifo first addr */
 767	hdmi_writeb(hdmi, HDMI_EDID_FIFO_OFFSET, 0x00);
 768
 769	/* Set edid word address 0x00/0x80 */
 770	hdmi_writeb(hdmi, HDMI_EDID_WORD_ADDR, hdmi->i2c->ddc_addr);
 771
 772	/* Set edid segment pointer */
 773	hdmi_writeb(hdmi, HDMI_EDID_SEGMENT_POINTER, hdmi->i2c->segment_addr);
 774
 775	return 0;
 776}
 777
 778static int inno_hdmi_i2c_xfer(struct i2c_adapter *adap,
 779			      struct i2c_msg *msgs, int num)
 780{
 781	struct inno_hdmi *hdmi = i2c_get_adapdata(adap);
 782	struct inno_hdmi_i2c *i2c = hdmi->i2c;
 783	int i, ret = 0;
 784
 785	mutex_lock(&i2c->lock);
 786
 787	/* Clear the EDID interrupt flag and unmute the interrupt */
 788	hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, m_INT_EDID_READY);
 789	hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_EDID_READY);
 790
 791	for (i = 0; i < num; i++) {
 792		DRM_DEV_DEBUG(hdmi->dev,
 793			      "xfer: num: %d/%d, len: %d, flags: %#x\n",
 794			      i + 1, num, msgs[i].len, msgs[i].flags);
 795
 796		if (msgs[i].flags & I2C_M_RD)
 797			ret = inno_hdmi_i2c_read(hdmi, &msgs[i]);
 798		else
 799			ret = inno_hdmi_i2c_write(hdmi, &msgs[i]);
 800
 801		if (ret < 0)
 802			break;
 803	}
 804
 805	if (!ret)
 806		ret = num;
 807
 808	/* Mute HDMI EDID interrupt */
 809	hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, 0);
 810
 811	mutex_unlock(&i2c->lock);
 812
 813	return ret;
 814}
 815
 816static u32 inno_hdmi_i2c_func(struct i2c_adapter *adapter)
 817{
 818	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
 819}
 820
 821static const struct i2c_algorithm inno_hdmi_algorithm = {
 822	.master_xfer	= inno_hdmi_i2c_xfer,
 823	.functionality	= inno_hdmi_i2c_func,
 824};
 825
 826static struct i2c_adapter *inno_hdmi_i2c_adapter(struct inno_hdmi *hdmi)
 827{
 828	struct i2c_adapter *adap;
 829	struct inno_hdmi_i2c *i2c;
 830	int ret;
 831
 832	i2c = devm_kzalloc(hdmi->dev, sizeof(*i2c), GFP_KERNEL);
 833	if (!i2c)
 834		return ERR_PTR(-ENOMEM);
 835
 836	mutex_init(&i2c->lock);
 837	init_completion(&i2c->cmp);
 838
 839	adap = &i2c->adap;
 
 840	adap->owner = THIS_MODULE;
 841	adap->dev.parent = hdmi->dev;
 842	adap->dev.of_node = hdmi->dev->of_node;
 843	adap->algo = &inno_hdmi_algorithm;
 844	strscpy(adap->name, "Inno HDMI", sizeof(adap->name));
 845	i2c_set_adapdata(adap, hdmi);
 846
 847	ret = i2c_add_adapter(adap);
 848	if (ret) {
 849		dev_warn(hdmi->dev, "cannot add %s I2C adapter\n", adap->name);
 850		devm_kfree(hdmi->dev, i2c);
 851		return ERR_PTR(ret);
 852	}
 853
 854	hdmi->i2c = i2c;
 855
 856	DRM_DEV_INFO(hdmi->dev, "registered %s I2C bus driver\n", adap->name);
 857
 858	return adap;
 859}
 860
 861static int inno_hdmi_bind(struct device *dev, struct device *master,
 862				 void *data)
 863{
 864	struct platform_device *pdev = to_platform_device(dev);
 865	struct drm_device *drm = data;
 866	struct inno_hdmi *hdmi;
 867	const struct inno_hdmi_variant *variant;
 868	int irq;
 869	int ret;
 870
 871	hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
 872	if (!hdmi)
 873		return -ENOMEM;
 874
 875	hdmi->dev = dev;
 
 876
 877	variant = of_device_get_match_data(hdmi->dev);
 878	if (!variant)
 879		return -EINVAL;
 880
 881	hdmi->variant = variant;
 882
 883	hdmi->regs = devm_platform_ioremap_resource(pdev, 0);
 884	if (IS_ERR(hdmi->regs))
 885		return PTR_ERR(hdmi->regs);
 886
 887	hdmi->pclk = devm_clk_get(hdmi->dev, "pclk");
 888	if (IS_ERR(hdmi->pclk)) {
 889		DRM_DEV_ERROR(hdmi->dev, "Unable to get HDMI pclk clk\n");
 890		return PTR_ERR(hdmi->pclk);
 891	}
 892
 893	ret = clk_prepare_enable(hdmi->pclk);
 894	if (ret) {
 895		DRM_DEV_ERROR(hdmi->dev,
 896			      "Cannot enable HDMI pclk clock: %d\n", ret);
 897		return ret;
 898	}
 899
 900	hdmi->refclk = devm_clk_get_optional(hdmi->dev, "ref");
 901	if (IS_ERR(hdmi->refclk)) {
 902		DRM_DEV_ERROR(hdmi->dev, "Unable to get HDMI reference clock\n");
 903		ret = PTR_ERR(hdmi->refclk);
 904		goto err_disable_pclk;
 905	}
 906
 907	ret = clk_prepare_enable(hdmi->refclk);
 908	if (ret) {
 909		DRM_DEV_ERROR(hdmi->dev,
 910			      "Cannot enable HDMI reference clock: %d\n", ret);
 911		goto err_disable_pclk;
 912	}
 913
 914	irq = platform_get_irq(pdev, 0);
 915	if (irq < 0) {
 916		ret = irq;
 917		goto err_disable_clk;
 918	}
 919
 920	inno_hdmi_reset(hdmi);
 921
 922	hdmi->ddc = inno_hdmi_i2c_adapter(hdmi);
 923	if (IS_ERR(hdmi->ddc)) {
 924		ret = PTR_ERR(hdmi->ddc);
 925		hdmi->ddc = NULL;
 926		goto err_disable_clk;
 927	}
 928
 929	/*
 930	 * When the controller isn't configured to an accurate
 931	 * video timing and there is no reference clock available,
 932	 * then the TMDS clock source would be switched to PCLK_HDMI,
 933	 * so we need to init the TMDS rate to PCLK rate, and
 934	 * reconfigure the DDC clock.
 935	 */
 936	if (hdmi->refclk)
 937		inno_hdmi_i2c_init(hdmi, clk_get_rate(hdmi->refclk));
 938	else
 939		inno_hdmi_i2c_init(hdmi, clk_get_rate(hdmi->pclk));
 940
 941	ret = inno_hdmi_register(drm, hdmi);
 942	if (ret)
 943		goto err_put_adapter;
 944
 945	dev_set_drvdata(dev, hdmi);
 946
 947	/* Unmute hotplug interrupt */
 948	hdmi_modb(hdmi, HDMI_STATUS, m_MASK_INT_HOTPLUG, v_MASK_INT_HOTPLUG(1));
 949
 950	ret = devm_request_threaded_irq(dev, irq, inno_hdmi_hardirq,
 951					inno_hdmi_irq, IRQF_SHARED,
 952					dev_name(dev), hdmi);
 953	if (ret < 0)
 954		goto err_cleanup_hdmi;
 955
 956	return 0;
 957err_cleanup_hdmi:
 958	hdmi->connector.funcs->destroy(&hdmi->connector);
 959	hdmi->encoder.encoder.funcs->destroy(&hdmi->encoder.encoder);
 960err_put_adapter:
 961	i2c_put_adapter(hdmi->ddc);
 962err_disable_clk:
 963	clk_disable_unprepare(hdmi->refclk);
 964err_disable_pclk:
 965	clk_disable_unprepare(hdmi->pclk);
 966	return ret;
 967}
 968
 969static void inno_hdmi_unbind(struct device *dev, struct device *master,
 970			     void *data)
 971{
 972	struct inno_hdmi *hdmi = dev_get_drvdata(dev);
 973
 974	hdmi->connector.funcs->destroy(&hdmi->connector);
 975	hdmi->encoder.encoder.funcs->destroy(&hdmi->encoder.encoder);
 976
 
 977	i2c_put_adapter(hdmi->ddc);
 978	clk_disable_unprepare(hdmi->refclk);
 979	clk_disable_unprepare(hdmi->pclk);
 980}
 981
 982static const struct component_ops inno_hdmi_ops = {
 983	.bind	= inno_hdmi_bind,
 984	.unbind	= inno_hdmi_unbind,
 985};
 986
 987static int inno_hdmi_probe(struct platform_device *pdev)
 988{
 989	return component_add(&pdev->dev, &inno_hdmi_ops);
 990}
 991
 992static void inno_hdmi_remove(struct platform_device *pdev)
 993{
 994	component_del(&pdev->dev, &inno_hdmi_ops);
 
 
 995}
 996
 997static const struct inno_hdmi_variant rk3036_inno_hdmi_variant = {
 998	.phy_configs = rk3036_hdmi_phy_configs,
 999	.default_phy_config = &rk3036_hdmi_phy_configs[1],
1000};
1001
1002static const struct inno_hdmi_variant rk3128_inno_hdmi_variant = {
1003	.phy_configs = rk3128_hdmi_phy_configs,
1004	.default_phy_config = &rk3128_hdmi_phy_configs[1],
1005};
1006
1007static const struct of_device_id inno_hdmi_dt_ids[] = {
1008	{ .compatible = "rockchip,rk3036-inno-hdmi",
1009	  .data = &rk3036_inno_hdmi_variant,
1010	},
1011	{ .compatible = "rockchip,rk3128-inno-hdmi",
1012	  .data = &rk3128_inno_hdmi_variant,
1013	},
1014	{},
1015};
1016MODULE_DEVICE_TABLE(of, inno_hdmi_dt_ids);
1017
1018struct platform_driver inno_hdmi_driver = {
1019	.probe  = inno_hdmi_probe,
1020	.remove = inno_hdmi_remove,
1021	.driver = {
1022		.name = "innohdmi-rockchip",
1023		.of_match_table = inno_hdmi_dt_ids,
1024	},
1025};