Linux Audio

Check our new training course

Yocto distribution development and maintenance

Need a Yocto distribution for your embedded project?
Loading...
v4.6
 
   1/*
   2 * GPMC support functions
   3 *
   4 * Copyright (C) 2005-2006 Nokia Corporation
   5 *
   6 * Author: Juha Yrjola
   7 *
   8 * Copyright (C) 2009 Texas Instruments
   9 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  10 *
  11 * This program is free software; you can redistribute it and/or modify
  12 * it under the terms of the GNU General Public License version 2 as
  13 * published by the Free Software Foundation.
  14 */
  15#include <linux/irq.h>
  16#include <linux/kernel.h>
  17#include <linux/init.h>
  18#include <linux/err.h>
  19#include <linux/clk.h>
  20#include <linux/ioport.h>
  21#include <linux/spinlock.h>
  22#include <linux/io.h>
  23#include <linux/module.h>
 
 
  24#include <linux/interrupt.h>
 
  25#include <linux/platform_device.h>
  26#include <linux/of.h>
  27#include <linux/of_address.h>
  28#include <linux/of_mtd.h>
  29#include <linux/of_device.h>
  30#include <linux/of_platform.h>
  31#include <linux/omap-gpmc.h>
  32#include <linux/mtd/nand.h>
  33#include <linux/pm_runtime.h>
 
  34
  35#include <linux/platform_data/mtd-nand-omap2.h>
  36#include <linux/platform_data/mtd-onenand-omap2.h>
  37
  38#include <asm/mach-types.h>
  39
  40#define	DEVICE_NAME		"omap-gpmc"
  41
  42/* GPMC register offsets */
  43#define GPMC_REVISION		0x00
  44#define GPMC_SYSCONFIG		0x10
  45#define GPMC_SYSSTATUS		0x14
  46#define GPMC_IRQSTATUS		0x18
  47#define GPMC_IRQENABLE		0x1c
  48#define GPMC_TIMEOUT_CONTROL	0x40
  49#define GPMC_ERR_ADDRESS	0x44
  50#define GPMC_ERR_TYPE		0x48
  51#define GPMC_CONFIG		0x50
  52#define GPMC_STATUS		0x54
  53#define GPMC_PREFETCH_CONFIG1	0x1e0
  54#define GPMC_PREFETCH_CONFIG2	0x1e4
  55#define GPMC_PREFETCH_CONTROL	0x1ec
  56#define GPMC_PREFETCH_STATUS	0x1f0
  57#define GPMC_ECC_CONFIG		0x1f4
  58#define GPMC_ECC_CONTROL	0x1f8
  59#define GPMC_ECC_SIZE_CONFIG	0x1fc
  60#define GPMC_ECC1_RESULT        0x200
  61#define GPMC_ECC_BCH_RESULT_0   0x240   /* not available on OMAP2 */
  62#define	GPMC_ECC_BCH_RESULT_1	0x244	/* not available on OMAP2 */
  63#define	GPMC_ECC_BCH_RESULT_2	0x248	/* not available on OMAP2 */
  64#define	GPMC_ECC_BCH_RESULT_3	0x24c	/* not available on OMAP2 */
  65#define	GPMC_ECC_BCH_RESULT_4	0x300	/* not available on OMAP2 */
  66#define	GPMC_ECC_BCH_RESULT_5	0x304	/* not available on OMAP2 */
  67#define	GPMC_ECC_BCH_RESULT_6	0x308	/* not available on OMAP2 */
  68
  69/* GPMC ECC control settings */
  70#define GPMC_ECC_CTRL_ECCCLEAR		0x100
  71#define GPMC_ECC_CTRL_ECCDISABLE	0x000
  72#define GPMC_ECC_CTRL_ECCREG1		0x001
  73#define GPMC_ECC_CTRL_ECCREG2		0x002
  74#define GPMC_ECC_CTRL_ECCREG3		0x003
  75#define GPMC_ECC_CTRL_ECCREG4		0x004
  76#define GPMC_ECC_CTRL_ECCREG5		0x005
  77#define GPMC_ECC_CTRL_ECCREG6		0x006
  78#define GPMC_ECC_CTRL_ECCREG7		0x007
  79#define GPMC_ECC_CTRL_ECCREG8		0x008
  80#define GPMC_ECC_CTRL_ECCREG9		0x009
  81
  82#define GPMC_CONFIG_LIMITEDADDRESS		BIT(1)
  83
 
 
  84#define	GPMC_CONFIG2_CSEXTRADELAY		BIT(7)
  85#define	GPMC_CONFIG3_ADVEXTRADELAY		BIT(7)
  86#define	GPMC_CONFIG4_OEEXTRADELAY		BIT(7)
  87#define	GPMC_CONFIG4_WEEXTRADELAY		BIT(23)
  88#define	GPMC_CONFIG6_CYCLE2CYCLEDIFFCSEN	BIT(6)
  89#define	GPMC_CONFIG6_CYCLE2CYCLESAMECSEN	BIT(7)
  90
  91#define GPMC_CS0_OFFSET		0x60
  92#define GPMC_CS_SIZE		0x30
  93#define	GPMC_BCH_SIZE		0x10
  94
 
 
 
 
 
 
 
 
  95#define GPMC_MEM_END		0x3FFFFFFF
  96
  97#define GPMC_CHUNK_SHIFT	24		/* 16 MB */
  98#define GPMC_SECTION_SHIFT	28		/* 128 MB */
  99
 100#define CS_NUM_SHIFT		24
 101#define ENABLE_PREFETCH		(0x1 << 7)
 102#define DMA_MPU_MODE		2
 103
 104#define	GPMC_REVISION_MAJOR(l)		((l >> 4) & 0xf)
 105#define	GPMC_REVISION_MINOR(l)		(l & 0xf)
 106
 107#define	GPMC_HAS_WR_ACCESS		0x1
 108#define	GPMC_HAS_WR_DATA_MUX_BUS	0x2
 109#define	GPMC_HAS_MUX_AAD		0x4
 110
 111#define GPMC_NR_WAITPINS		4
 112
 113#define GPMC_CS_CONFIG1		0x00
 114#define GPMC_CS_CONFIG2		0x04
 115#define GPMC_CS_CONFIG3		0x08
 116#define GPMC_CS_CONFIG4		0x0c
 117#define GPMC_CS_CONFIG5		0x10
 118#define GPMC_CS_CONFIG6		0x14
 119#define GPMC_CS_CONFIG7		0x18
 120#define GPMC_CS_NAND_COMMAND	0x1c
 121#define GPMC_CS_NAND_ADDRESS	0x20
 122#define GPMC_CS_NAND_DATA	0x24
 123
 124/* Control Commands */
 125#define GPMC_CONFIG_RDY_BSY	0x00000001
 126#define GPMC_CONFIG_DEV_SIZE	0x00000002
 127#define GPMC_CONFIG_DEV_TYPE	0x00000003
 128#define GPMC_SET_IRQ_STATUS	0x00000004
 129
 130#define GPMC_CONFIG1_WRAPBURST_SUPP     (1 << 31)
 131#define GPMC_CONFIG1_READMULTIPLE_SUPP  (1 << 30)
 132#define GPMC_CONFIG1_READTYPE_ASYNC     (0 << 29)
 133#define GPMC_CONFIG1_READTYPE_SYNC      (1 << 29)
 134#define GPMC_CONFIG1_WRITEMULTIPLE_SUPP (1 << 28)
 135#define GPMC_CONFIG1_WRITETYPE_ASYNC    (0 << 27)
 136#define GPMC_CONFIG1_WRITETYPE_SYNC     (1 << 27)
 137#define GPMC_CONFIG1_CLKACTIVATIONTIME(val) ((val & 3) << 25)
 138/** CLKACTIVATIONTIME Max Ticks */
 139#define GPMC_CONFIG1_CLKACTIVATIONTIME_MAX 2
 140#define GPMC_CONFIG1_PAGE_LEN(val)      ((val & 3) << 23)
 141/** ATTACHEDDEVICEPAGELENGTH Max Value */
 142#define GPMC_CONFIG1_ATTACHEDDEVICEPAGELENGTH_MAX 2
 143#define GPMC_CONFIG1_WAIT_READ_MON      (1 << 22)
 144#define GPMC_CONFIG1_WAIT_WRITE_MON     (1 << 21)
 145#define GPMC_CONFIG1_WAIT_MON_TIME(val) ((val & 3) << 18)
 146/** WAITMONITORINGTIME Max Ticks */
 147#define GPMC_CONFIG1_WAITMONITORINGTIME_MAX  2
 148#define GPMC_CONFIG1_WAIT_PIN_SEL(val)  ((val & 3) << 16)
 149#define GPMC_CONFIG1_DEVICESIZE(val)    ((val & 3) << 12)
 150#define GPMC_CONFIG1_DEVICESIZE_16      GPMC_CONFIG1_DEVICESIZE(1)
 151/** DEVICESIZE Max Value */
 152#define GPMC_CONFIG1_DEVICESIZE_MAX     1
 153#define GPMC_CONFIG1_DEVICETYPE(val)    ((val & 3) << 10)
 154#define GPMC_CONFIG1_DEVICETYPE_NOR     GPMC_CONFIG1_DEVICETYPE(0)
 155#define GPMC_CONFIG1_MUXTYPE(val)       ((val & 3) << 8)
 156#define GPMC_CONFIG1_TIME_PARA_GRAN     (1 << 4)
 157#define GPMC_CONFIG1_FCLK_DIV(val)      (val & 3)
 158#define GPMC_CONFIG1_FCLK_DIV2          (GPMC_CONFIG1_FCLK_DIV(1))
 159#define GPMC_CONFIG1_FCLK_DIV3          (GPMC_CONFIG1_FCLK_DIV(2))
 160#define GPMC_CONFIG1_FCLK_DIV4          (GPMC_CONFIG1_FCLK_DIV(3))
 161#define GPMC_CONFIG7_CSVALID		(1 << 6)
 162
 163#define GPMC_CONFIG7_BASEADDRESS_MASK	0x3f
 164#define GPMC_CONFIG7_CSVALID_MASK	BIT(6)
 165#define GPMC_CONFIG7_MASKADDRESS_OFFSET	8
 166#define GPMC_CONFIG7_MASKADDRESS_MASK	(0xf << GPMC_CONFIG7_MASKADDRESS_OFFSET)
 167/* All CONFIG7 bits except reserved bits */
 168#define GPMC_CONFIG7_MASK		(GPMC_CONFIG7_BASEADDRESS_MASK | \
 169					 GPMC_CONFIG7_CSVALID_MASK |     \
 170					 GPMC_CONFIG7_MASKADDRESS_MASK)
 171
 172#define GPMC_DEVICETYPE_NOR		0
 173#define GPMC_DEVICETYPE_NAND		2
 174#define GPMC_CONFIG_WRITEPROTECT	0x00000010
 175#define WR_RD_PIN_MONITORING		0x00600000
 176
 177#define GPMC_ENABLE_IRQ		0x0000000d
 178
 179/* ECC commands */
 180#define GPMC_ECC_READ		0 /* Reset Hardware ECC for read */
 181#define GPMC_ECC_WRITE		1 /* Reset Hardware ECC for write */
 182#define GPMC_ECC_READSYN	2 /* Reset before syndrom is read back */
 183
 184/* XXX: Only NAND irq has been considered,currently these are the only ones used
 185 */
 186#define	GPMC_NR_IRQ		2
 187
 188enum gpmc_clk_domain {
 189	GPMC_CD_FCLK,
 190	GPMC_CD_CLK
 191};
 192
 193struct gpmc_cs_data {
 194	const char *name;
 195
 196#define GPMC_CS_RESERVED	(1 << 0)
 197	u32 flags;
 198
 199	struct resource mem;
 200};
 201
 202struct gpmc_client_irq	{
 203	unsigned		irq;
 204	u32			bitmask;
 205};
 206
 207/* Structure to save gpmc cs context */
 208struct gpmc_cs_config {
 209	u32 config1;
 210	u32 config2;
 211	u32 config3;
 212	u32 config4;
 213	u32 config5;
 214	u32 config6;
 215	u32 config7;
 216	int is_valid;
 217};
 218
 219/*
 220 * Structure to save/restore gpmc context
 221 * to support core off on OMAP3
 222 */
 223struct omap3_gpmc_regs {
 224	u32 sysconfig;
 225	u32 irqenable;
 226	u32 timeout_ctrl;
 227	u32 config;
 228	u32 prefetch_config1;
 229	u32 prefetch_config2;
 230	u32 prefetch_control;
 231	struct gpmc_cs_config cs_context[GPMC_CS_NUM];
 232};
 233
 234static struct gpmc_client_irq gpmc_client_irq[GPMC_NR_IRQ];
 235static struct irq_chip gpmc_irq_chip;
 236static int gpmc_irq_start;
 
 
 
 
 
 
 237
 238static struct resource	gpmc_mem_root;
 239static struct gpmc_cs_data gpmc_cs[GPMC_CS_NUM];
 240static DEFINE_SPINLOCK(gpmc_mem_lock);
 241/* Define chip-selects as reserved by default until probe completes */
 242static unsigned int gpmc_cs_num = GPMC_CS_NUM;
 243static unsigned int gpmc_nr_waitpins;
 244static struct device *gpmc_dev;
 245static int gpmc_irq;
 246static resource_size_t phys_base, mem_size;
 247static unsigned gpmc_capability;
 248static void __iomem *gpmc_base;
 249
 250static struct clk *gpmc_l3_clk;
 251
 252static irqreturn_t gpmc_handle_irq(int irq, void *dev);
 253
 254static void gpmc_write_reg(int idx, u32 val)
 255{
 256	writel_relaxed(val, gpmc_base + idx);
 257}
 258
 259static u32 gpmc_read_reg(int idx)
 260{
 261	return readl_relaxed(gpmc_base + idx);
 262}
 263
 264void gpmc_cs_write_reg(int cs, int idx, u32 val)
 265{
 266	void __iomem *reg_addr;
 267
 268	reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
 269	writel_relaxed(val, reg_addr);
 270}
 271
 272static u32 gpmc_cs_read_reg(int cs, int idx)
 273{
 274	void __iomem *reg_addr;
 275
 276	reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
 277	return readl_relaxed(reg_addr);
 278}
 279
 280/* TODO: Add support for gpmc_fck to clock framework and use it */
 281static unsigned long gpmc_get_fclk_period(void)
 282{
 283	unsigned long rate = clk_get_rate(gpmc_l3_clk);
 284
 285	rate /= 1000;
 286	rate = 1000000000 / rate;	/* In picoseconds */
 287
 288	return rate;
 289}
 290
 291/**
 292 * gpmc_get_clk_period - get period of selected clock domain in ps
 293 * @cs Chip Select Region.
 294 * @cd Clock Domain.
 295 *
 296 * GPMC_CS_CONFIG1 GPMCFCLKDIVIDER for cs has to be setup
 297 * prior to calling this function with GPMC_CD_CLK.
 298 */
 299static unsigned long gpmc_get_clk_period(int cs, enum gpmc_clk_domain cd)
 300{
 301
 302	unsigned long tick_ps = gpmc_get_fclk_period();
 303	u32 l;
 304	int div;
 305
 306	switch (cd) {
 307	case GPMC_CD_CLK:
 308		/* get current clk divider */
 309		l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
 310		div = (l & 0x03) + 1;
 311		/* get GPMC_CLK period */
 312		tick_ps *= div;
 313		break;
 314	case GPMC_CD_FCLK:
 315		/* FALL-THROUGH */
 316	default:
 317		break;
 318	}
 319
 320	return tick_ps;
 321
 322}
 323
 324static unsigned int gpmc_ns_to_clk_ticks(unsigned int time_ns, int cs,
 325					 enum gpmc_clk_domain cd)
 326{
 327	unsigned long tick_ps;
 328
 329	/* Calculate in picosecs to yield more exact results */
 330	tick_ps = gpmc_get_clk_period(cs, cd);
 331
 332	return (time_ns * 1000 + tick_ps - 1) / tick_ps;
 333}
 334
 335static unsigned int gpmc_ns_to_ticks(unsigned int time_ns)
 336{
 337	return gpmc_ns_to_clk_ticks(time_ns, /* any CS */ 0, GPMC_CD_FCLK);
 338}
 339
 340static unsigned int gpmc_ps_to_ticks(unsigned int time_ps)
 341{
 342	unsigned long tick_ps;
 343
 344	/* Calculate in picosecs to yield more exact results */
 345	tick_ps = gpmc_get_fclk_period();
 346
 347	return (time_ps + tick_ps - 1) / tick_ps;
 348}
 349
 350unsigned int gpmc_clk_ticks_to_ns(unsigned ticks, int cs,
 351				  enum gpmc_clk_domain cd)
 352{
 353	return ticks * gpmc_get_clk_period(cs, cd) / 1000;
 354}
 355
 356unsigned int gpmc_ticks_to_ns(unsigned int ticks)
 357{
 358	return gpmc_clk_ticks_to_ns(ticks, /* any CS */ 0, GPMC_CD_FCLK);
 359}
 360
 361static unsigned int gpmc_ticks_to_ps(unsigned int ticks)
 362{
 363	return ticks * gpmc_get_fclk_period();
 364}
 365
 366static unsigned int gpmc_round_ps_to_ticks(unsigned int time_ps)
 367{
 368	unsigned long ticks = gpmc_ps_to_ticks(time_ps);
 369
 370	return ticks * gpmc_get_fclk_period();
 371}
 372
 373static inline void gpmc_cs_modify_reg(int cs, int reg, u32 mask, bool value)
 374{
 375	u32 l;
 376
 377	l = gpmc_cs_read_reg(cs, reg);
 378	if (value)
 379		l |= mask;
 380	else
 381		l &= ~mask;
 382	gpmc_cs_write_reg(cs, reg, l);
 383}
 384
 385static void gpmc_cs_bool_timings(int cs, const struct gpmc_bool_timings *p)
 386{
 387	gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG1,
 388			   GPMC_CONFIG1_TIME_PARA_GRAN,
 389			   p->time_para_granularity);
 390	gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG2,
 391			   GPMC_CONFIG2_CSEXTRADELAY, p->cs_extra_delay);
 392	gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG3,
 393			   GPMC_CONFIG3_ADVEXTRADELAY, p->adv_extra_delay);
 394	gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG4,
 395			   GPMC_CONFIG4_OEEXTRADELAY, p->oe_extra_delay);
 396	gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG4,
 397			   GPMC_CONFIG4_OEEXTRADELAY, p->we_extra_delay);
 398	gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG6,
 399			   GPMC_CONFIG6_CYCLE2CYCLESAMECSEN,
 400			   p->cycle2cyclesamecsen);
 401	gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG6,
 402			   GPMC_CONFIG6_CYCLE2CYCLEDIFFCSEN,
 403			   p->cycle2cyclediffcsen);
 404}
 405
 406#ifdef CONFIG_OMAP_GPMC_DEBUG
 407/**
 408 * get_gpmc_timing_reg - read a timing parameter and print DTS settings for it.
 409 * @cs:      Chip Select Region
 410 * @reg:     GPMC_CS_CONFIGn register offset.
 411 * @st_bit:  Start Bit
 412 * @end_bit: End Bit. Must be >= @st_bit.
 413 * @ma:x     Maximum parameter value (before optional @shift).
 414 *           If 0, maximum is as high as @st_bit and @end_bit allow.
 415 * @name:    DTS node name, w/o "gpmc,"
 416 * @cd:      Clock Domain of timing parameter.
 417 * @shift:   Parameter value left shifts @shift, which is then printed instead of value.
 418 * @raw:     Raw Format Option.
 419 *           raw format:  gpmc,name = <value>
 420 *           tick format: gpmc,name = <value> /&zwj;* x ns -- y ns; x ticks *&zwj;/
 421 *           Where x ns -- y ns result in the same tick value.
 422 *           When @max is exceeded, "invalid" is printed inside comment.
 423 * @noval:   Parameter values equal to 0 are not printed.
 424 * @return:  Specified timing parameter (after optional @shift).
 425 *
 426 */
 427static int get_gpmc_timing_reg(
 428	/* timing specifiers */
 429	int cs, int reg, int st_bit, int end_bit, int max,
 430	const char *name, const enum gpmc_clk_domain cd,
 431	/* value transform */
 432	int shift,
 433	/* format specifiers */
 434	bool raw, bool noval)
 435{
 436	u32 l;
 437	int nr_bits;
 438	int mask;
 439	bool invalid;
 440
 441	l = gpmc_cs_read_reg(cs, reg);
 442	nr_bits = end_bit - st_bit + 1;
 443	mask = (1 << nr_bits) - 1;
 444	l = (l >> st_bit) & mask;
 445	if (!max)
 446		max = mask;
 447	invalid = l > max;
 448	if (shift)
 449		l = (shift << l);
 450	if (noval && (l == 0))
 451		return 0;
 452	if (!raw) {
 453		/* DTS tick format for timings in ns */
 454		unsigned int time_ns;
 455		unsigned int time_ns_min = 0;
 456
 457		if (l)
 458			time_ns_min = gpmc_clk_ticks_to_ns(l - 1, cs, cd) + 1;
 459		time_ns = gpmc_clk_ticks_to_ns(l, cs, cd);
 460		pr_info("gpmc,%s = <%u> /* %u ns - %u ns; %i ticks%s*/\n",
 461			name, time_ns, time_ns_min, time_ns, l,
 462			invalid ? "; invalid " : " ");
 463	} else {
 464		/* raw format */
 465		pr_info("gpmc,%s = <%u>%s\n", name, l,
 466			invalid ? " /* invalid */" : "");
 467	}
 468
 469	return l;
 470}
 471
 472#define GPMC_PRINT_CONFIG(cs, config) \
 473	pr_info("cs%i %s: 0x%08x\n", cs, #config, \
 474		gpmc_cs_read_reg(cs, config))
 475#define GPMC_GET_RAW(reg, st, end, field) \
 476	get_gpmc_timing_reg(cs, (reg), (st), (end), 0, field, GPMC_CD_FCLK, 0, 1, 0)
 477#define GPMC_GET_RAW_MAX(reg, st, end, max, field) \
 478	get_gpmc_timing_reg(cs, (reg), (st), (end), (max), field, GPMC_CD_FCLK, 0, 1, 0)
 479#define GPMC_GET_RAW_BOOL(reg, st, end, field) \
 480	get_gpmc_timing_reg(cs, (reg), (st), (end), 0, field, GPMC_CD_FCLK, 0, 1, 1)
 481#define GPMC_GET_RAW_SHIFT_MAX(reg, st, end, shift, max, field) \
 482	get_gpmc_timing_reg(cs, (reg), (st), (end), (max), field, GPMC_CD_FCLK, (shift), 1, 1)
 483#define GPMC_GET_TICKS(reg, st, end, field) \
 484	get_gpmc_timing_reg(cs, (reg), (st), (end), 0, field, GPMC_CD_FCLK, 0, 0, 0)
 485#define GPMC_GET_TICKS_CD(reg, st, end, field, cd) \
 486	get_gpmc_timing_reg(cs, (reg), (st), (end), 0, field, (cd), 0, 0, 0)
 487#define GPMC_GET_TICKS_CD_MAX(reg, st, end, max, field, cd) \
 488	get_gpmc_timing_reg(cs, (reg), (st), (end), (max), field, (cd), 0, 0, 0)
 489
 490static void gpmc_show_regs(int cs, const char *desc)
 491{
 492	pr_info("gpmc cs%i %s:\n", cs, desc);
 493	GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG1);
 494	GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG2);
 495	GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG3);
 496	GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG4);
 497	GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG5);
 498	GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG6);
 499}
 500
 501/*
 502 * Note that gpmc,wait-pin handing wrongly assumes bit 8 is available,
 503 * see commit c9fb809.
 504 */
 505static void gpmc_cs_show_timings(int cs, const char *desc)
 506{
 507	gpmc_show_regs(cs, desc);
 508
 509	pr_info("gpmc cs%i access configuration:\n", cs);
 510	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1,  4,  4, "time-para-granularity");
 511	GPMC_GET_RAW(GPMC_CS_CONFIG1,  8,  9, "mux-add-data");
 512	GPMC_GET_RAW_MAX(GPMC_CS_CONFIG1, 12, 13,
 513			 GPMC_CONFIG1_DEVICESIZE_MAX, "device-width");
 514	GPMC_GET_RAW(GPMC_CS_CONFIG1, 16, 17, "wait-pin");
 515	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 21, 21, "wait-on-write");
 516	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 22, 22, "wait-on-read");
 517	GPMC_GET_RAW_SHIFT_MAX(GPMC_CS_CONFIG1, 23, 24, 4,
 518			       GPMC_CONFIG1_ATTACHEDDEVICEPAGELENGTH_MAX,
 519			       "burst-length");
 520	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 27, 27, "sync-write");
 521	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 28, 28, "burst-write");
 522	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 29, 29, "gpmc,sync-read");
 523	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 30, 30, "burst-read");
 524	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 31, 31, "burst-wrap");
 525
 526	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG2,  7,  7, "cs-extra-delay");
 527
 528	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG3,  7,  7, "adv-extra-delay");
 529
 530	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG4, 23, 23, "we-extra-delay");
 531	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG4,  7,  7, "oe-extra-delay");
 532
 533	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG6,  7,  7, "cycle2cycle-samecsen");
 534	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG6,  6,  6, "cycle2cycle-diffcsen");
 535
 536	pr_info("gpmc cs%i timings configuration:\n", cs);
 537	GPMC_GET_TICKS(GPMC_CS_CONFIG2,  0,  3, "cs-on-ns");
 538	GPMC_GET_TICKS(GPMC_CS_CONFIG2,  8, 12, "cs-rd-off-ns");
 539	GPMC_GET_TICKS(GPMC_CS_CONFIG2, 16, 20, "cs-wr-off-ns");
 540
 541	GPMC_GET_TICKS(GPMC_CS_CONFIG3,  0,  3, "adv-on-ns");
 542	GPMC_GET_TICKS(GPMC_CS_CONFIG3,  8, 12, "adv-rd-off-ns");
 543	GPMC_GET_TICKS(GPMC_CS_CONFIG3, 16, 20, "adv-wr-off-ns");
 544	if (gpmc_capability & GPMC_HAS_MUX_AAD) {
 545		GPMC_GET_TICKS(GPMC_CS_CONFIG3, 4, 6, "adv-aad-mux-on-ns");
 546		GPMC_GET_TICKS(GPMC_CS_CONFIG3, 24, 26,
 547				"adv-aad-mux-rd-off-ns");
 548		GPMC_GET_TICKS(GPMC_CS_CONFIG3, 28, 30,
 549				"adv-aad-mux-wr-off-ns");
 550	}
 551
 552	GPMC_GET_TICKS(GPMC_CS_CONFIG4,  0,  3, "oe-on-ns");
 553	GPMC_GET_TICKS(GPMC_CS_CONFIG4,  8, 12, "oe-off-ns");
 554	if (gpmc_capability & GPMC_HAS_MUX_AAD) {
 555		GPMC_GET_TICKS(GPMC_CS_CONFIG4,  4,  6, "oe-aad-mux-on-ns");
 556		GPMC_GET_TICKS(GPMC_CS_CONFIG4, 13, 15, "oe-aad-mux-off-ns");
 557	}
 558	GPMC_GET_TICKS(GPMC_CS_CONFIG4, 16, 19, "we-on-ns");
 559	GPMC_GET_TICKS(GPMC_CS_CONFIG4, 24, 28, "we-off-ns");
 560
 561	GPMC_GET_TICKS(GPMC_CS_CONFIG5,  0,  4, "rd-cycle-ns");
 562	GPMC_GET_TICKS(GPMC_CS_CONFIG5,  8, 12, "wr-cycle-ns");
 563	GPMC_GET_TICKS(GPMC_CS_CONFIG5, 16, 20, "access-ns");
 564
 565	GPMC_GET_TICKS(GPMC_CS_CONFIG5, 24, 27, "page-burst-access-ns");
 566
 567	GPMC_GET_TICKS(GPMC_CS_CONFIG6, 0, 3, "bus-turnaround-ns");
 568	GPMC_GET_TICKS(GPMC_CS_CONFIG6, 8, 11, "cycle2cycle-delay-ns");
 569
 570	GPMC_GET_TICKS_CD_MAX(GPMC_CS_CONFIG1, 18, 19,
 571			      GPMC_CONFIG1_WAITMONITORINGTIME_MAX,
 572			      "wait-monitoring-ns", GPMC_CD_CLK);
 573	GPMC_GET_TICKS_CD_MAX(GPMC_CS_CONFIG1, 25, 26,
 574			      GPMC_CONFIG1_CLKACTIVATIONTIME_MAX,
 575			      "clk-activation-ns", GPMC_CD_FCLK);
 576
 577	GPMC_GET_TICKS(GPMC_CS_CONFIG6, 16, 19, "wr-data-mux-bus-ns");
 578	GPMC_GET_TICKS(GPMC_CS_CONFIG6, 24, 28, "wr-access-ns");
 579}
 580#else
 581static inline void gpmc_cs_show_timings(int cs, const char *desc)
 582{
 583}
 584#endif
 585
 586/**
 587 * set_gpmc_timing_reg - set a single timing parameter for Chip Select Region.
 588 * Caller is expected to have initialized CONFIG1 GPMCFCLKDIVIDER
 589 * prior to calling this function with @cd equal to GPMC_CD_CLK.
 590 *
 591 * @cs:      Chip Select Region.
 592 * @reg:     GPMC_CS_CONFIGn register offset.
 593 * @st_bit:  Start Bit
 594 * @end_bit: End Bit. Must be >= @st_bit.
 595 * @max:     Maximum parameter value.
 596 *           If 0, maximum is as high as @st_bit and @end_bit allow.
 597 * @time:    Timing parameter in ns.
 598 * @cd:      Timing parameter clock domain.
 599 * @name:    Timing parameter name.
 600 * @return:  0 on success, -1 on error.
 601 */
 602static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit, int max,
 603			       int time, enum gpmc_clk_domain cd, const char *name)
 604{
 605	u32 l;
 606	int ticks, mask, nr_bits;
 607
 608	if (time == 0)
 609		ticks = 0;
 610	else
 611		ticks = gpmc_ns_to_clk_ticks(time, cs, cd);
 612	nr_bits = end_bit - st_bit + 1;
 613	mask = (1 << nr_bits) - 1;
 614
 615	if (!max)
 616		max = mask;
 617
 618	if (ticks > max) {
 619		pr_err("%s: GPMC CS%d: %s %d ns, %d ticks > %d ticks\n",
 620		       __func__, cs, name, time, ticks, max);
 621
 622		return -1;
 623	}
 624
 625	l = gpmc_cs_read_reg(cs, reg);
 626#ifdef CONFIG_OMAP_GPMC_DEBUG
 627	pr_info(
 628		"GPMC CS%d: %-17s: %3d ticks, %3lu ns (was %3i ticks) %3d ns\n",
 629	       cs, name, ticks, gpmc_get_clk_period(cs, cd) * ticks / 1000,
 630			(l >> st_bit) & mask, time);
 631#endif
 632	l &= ~(mask << st_bit);
 633	l |= ticks << st_bit;
 634	gpmc_cs_write_reg(cs, reg, l);
 635
 636	return 0;
 637}
 638
 639#define GPMC_SET_ONE_CD_MAX(reg, st, end, max, field, cd)  \
 640	if (set_gpmc_timing_reg(cs, (reg), (st), (end), (max), \
 641	    t->field, (cd), #field) < 0)                       \
 642		return -1
 643
 644#define GPMC_SET_ONE(reg, st, end, field) \
 645	GPMC_SET_ONE_CD_MAX(reg, st, end, 0, field, GPMC_CD_FCLK)
 646
 647/**
 648 * gpmc_calc_waitmonitoring_divider - calculate proper GPMCFCLKDIVIDER based on WAITMONITORINGTIME
 649 * WAITMONITORINGTIME will be _at least_ as long as desired, i.e.
 650 * read  --> don't sample bus too early
 651 * write --> data is longer on bus
 652 *
 653 * Formula:
 654 * gpmc_clk_div + 1 = ceil(ceil(waitmonitoringtime_ns / gpmc_fclk_ns)
 655 *                    / waitmonitoring_ticks)
 656 * WAITMONITORINGTIME resulting in 0 or 1 tick with div = 1 are caught by
 657 * div <= 0 check.
 658 *
 659 * @wait_monitoring: WAITMONITORINGTIME in ns.
 660 * @return:          -1 on failure to scale, else proper divider > 0.
 661 */
 662static int gpmc_calc_waitmonitoring_divider(unsigned int wait_monitoring)
 663{
 664
 665	int div = gpmc_ns_to_ticks(wait_monitoring);
 666
 667	div += GPMC_CONFIG1_WAITMONITORINGTIME_MAX - 1;
 668	div /= GPMC_CONFIG1_WAITMONITORINGTIME_MAX;
 669
 670	if (div > 4)
 671		return -1;
 672	if (div <= 0)
 673		div = 1;
 674
 675	return div;
 676
 677}
 678
 679/**
 680 * gpmc_calc_divider - calculate GPMC_FCLK divider for sync_clk GPMC_CLK period.
 681 * @sync_clk: GPMC_CLK period in ps.
 682 * @return:   Returns at least 1 if GPMC_FCLK can be divided to GPMC_CLK.
 683 *            Else, returns -1.
 684 */
 685int gpmc_calc_divider(unsigned int sync_clk)
 686{
 687	int div = gpmc_ps_to_ticks(sync_clk);
 688
 689	if (div > 4)
 690		return -1;
 691	if (div <= 0)
 692		div = 1;
 693
 694	return div;
 695}
 696
 697/**
 698 * gpmc_cs_set_timings - program timing parameters for Chip Select Region.
 699 * @cs:     Chip Select Region.
 700 * @t:      GPMC timing parameters.
 701 * @s:      GPMC timing settings.
 702 * @return: 0 on success, -1 on error.
 703 */
 704int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t,
 705			const struct gpmc_settings *s)
 706{
 707	int div;
 708	u32 l;
 709
 710	div = gpmc_calc_divider(t->sync_clk);
 711	if (div < 0)
 712		return div;
 713
 714	/*
 715	 * See if we need to change the divider for waitmonitoringtime.
 716	 *
 717	 * Calculate GPMCFCLKDIVIDER independent of gpmc,sync-clk-ps in DT for
 718	 * pure asynchronous accesses, i.e. both read and write asynchronous.
 719	 * However, only do so if WAITMONITORINGTIME is actually used, i.e.
 720	 * either WAITREADMONITORING or WAITWRITEMONITORING is set.
 721	 *
 722	 * This statement must not change div to scale async WAITMONITORINGTIME
 723	 * to protect mixed synchronous and asynchronous accesses.
 724	 *
 725	 * We raise an error later if WAITMONITORINGTIME does not fit.
 726	 */
 727	if (!s->sync_read && !s->sync_write &&
 728	    (s->wait_on_read || s->wait_on_write)
 729	   ) {
 730
 731		div = gpmc_calc_waitmonitoring_divider(t->wait_monitoring);
 732		if (div < 0) {
 733			pr_err("%s: waitmonitoringtime %3d ns too large for greatest gpmcfclkdivider.\n",
 734			       __func__,
 735			       t->wait_monitoring
 736			       );
 737			return -1;
 738		}
 739	}
 740
 741	GPMC_SET_ONE(GPMC_CS_CONFIG2,  0,  3, cs_on);
 742	GPMC_SET_ONE(GPMC_CS_CONFIG2,  8, 12, cs_rd_off);
 743	GPMC_SET_ONE(GPMC_CS_CONFIG2, 16, 20, cs_wr_off);
 744
 745	GPMC_SET_ONE(GPMC_CS_CONFIG3,  0,  3, adv_on);
 746	GPMC_SET_ONE(GPMC_CS_CONFIG3,  8, 12, adv_rd_off);
 747	GPMC_SET_ONE(GPMC_CS_CONFIG3, 16, 20, adv_wr_off);
 748	if (gpmc_capability & GPMC_HAS_MUX_AAD) {
 749		GPMC_SET_ONE(GPMC_CS_CONFIG3,  4,  6, adv_aad_mux_on);
 750		GPMC_SET_ONE(GPMC_CS_CONFIG3, 24, 26, adv_aad_mux_rd_off);
 751		GPMC_SET_ONE(GPMC_CS_CONFIG3, 28, 30, adv_aad_mux_wr_off);
 752	}
 753
 754	GPMC_SET_ONE(GPMC_CS_CONFIG4,  0,  3, oe_on);
 755	GPMC_SET_ONE(GPMC_CS_CONFIG4,  8, 12, oe_off);
 756	if (gpmc_capability & GPMC_HAS_MUX_AAD) {
 757		GPMC_SET_ONE(GPMC_CS_CONFIG4,  4,  6, oe_aad_mux_on);
 758		GPMC_SET_ONE(GPMC_CS_CONFIG4, 13, 15, oe_aad_mux_off);
 759	}
 760	GPMC_SET_ONE(GPMC_CS_CONFIG4, 16, 19, we_on);
 761	GPMC_SET_ONE(GPMC_CS_CONFIG4, 24, 28, we_off);
 762
 763	GPMC_SET_ONE(GPMC_CS_CONFIG5,  0,  4, rd_cycle);
 764	GPMC_SET_ONE(GPMC_CS_CONFIG5,  8, 12, wr_cycle);
 765	GPMC_SET_ONE(GPMC_CS_CONFIG5, 16, 20, access);
 766
 767	GPMC_SET_ONE(GPMC_CS_CONFIG5, 24, 27, page_burst_access);
 768
 769	GPMC_SET_ONE(GPMC_CS_CONFIG6, 0, 3, bus_turnaround);
 770	GPMC_SET_ONE(GPMC_CS_CONFIG6, 8, 11, cycle2cycle_delay);
 771
 772	if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
 773		GPMC_SET_ONE(GPMC_CS_CONFIG6, 16, 19, wr_data_mux_bus);
 774	if (gpmc_capability & GPMC_HAS_WR_ACCESS)
 775		GPMC_SET_ONE(GPMC_CS_CONFIG6, 24, 28, wr_access);
 776
 777	l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
 778	l &= ~0x03;
 779	l |= (div - 1);
 780	gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, l);
 781
 782	GPMC_SET_ONE_CD_MAX(GPMC_CS_CONFIG1, 18, 19,
 783			    GPMC_CONFIG1_WAITMONITORINGTIME_MAX,
 784			    wait_monitoring, GPMC_CD_CLK);
 785	GPMC_SET_ONE_CD_MAX(GPMC_CS_CONFIG1, 25, 26,
 786			    GPMC_CONFIG1_CLKACTIVATIONTIME_MAX,
 787			    clk_activation, GPMC_CD_FCLK);
 788
 789#ifdef CONFIG_OMAP_GPMC_DEBUG
 790	pr_info("GPMC CS%d CLK period is %lu ns (div %d)\n",
 791			cs, (div * gpmc_get_fclk_period()) / 1000, div);
 792#endif
 793
 794	gpmc_cs_bool_timings(cs, &t->bool_timings);
 795	gpmc_cs_show_timings(cs, "after gpmc_cs_set_timings");
 796
 797	return 0;
 798}
 799
 800static int gpmc_cs_set_memconf(int cs, u32 base, u32 size)
 801{
 802	u32 l;
 803	u32 mask;
 804
 805	/*
 806	 * Ensure that base address is aligned on a
 807	 * boundary equal to or greater than size.
 808	 */
 809	if (base & (size - 1))
 810		return -EINVAL;
 811
 812	base >>= GPMC_CHUNK_SHIFT;
 813	mask = (1 << GPMC_SECTION_SHIFT) - size;
 814	mask >>= GPMC_CHUNK_SHIFT;
 815	mask <<= GPMC_CONFIG7_MASKADDRESS_OFFSET;
 816
 817	l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
 818	l &= ~GPMC_CONFIG7_MASK;
 819	l |= base & GPMC_CONFIG7_BASEADDRESS_MASK;
 820	l |= mask & GPMC_CONFIG7_MASKADDRESS_MASK;
 821	l |= GPMC_CONFIG7_CSVALID;
 822	gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
 823
 824	return 0;
 825}
 826
 827static void gpmc_cs_enable_mem(int cs)
 828{
 829	u32 l;
 830
 831	l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
 832	l |= GPMC_CONFIG7_CSVALID;
 833	gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
 834}
 835
 836static void gpmc_cs_disable_mem(int cs)
 837{
 838	u32 l;
 839
 840	l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
 841	l &= ~GPMC_CONFIG7_CSVALID;
 842	gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
 843}
 844
 845static void gpmc_cs_get_memconf(int cs, u32 *base, u32 *size)
 846{
 847	u32 l;
 848	u32 mask;
 849
 850	l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
 851	*base = (l & 0x3f) << GPMC_CHUNK_SHIFT;
 852	mask = (l >> 8) & 0x0f;
 853	*size = (1 << GPMC_SECTION_SHIFT) - (mask << GPMC_CHUNK_SHIFT);
 854}
 855
 856static int gpmc_cs_mem_enabled(int cs)
 857{
 858	u32 l;
 859
 860	l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
 861	return l & GPMC_CONFIG7_CSVALID;
 862}
 863
 864static void gpmc_cs_set_reserved(int cs, int reserved)
 865{
 866	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
 867
 868	gpmc->flags |= GPMC_CS_RESERVED;
 869}
 870
 871static bool gpmc_cs_reserved(int cs)
 872{
 873	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
 874
 875	return gpmc->flags & GPMC_CS_RESERVED;
 876}
 877
 878static void gpmc_cs_set_name(int cs, const char *name)
 879{
 880	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
 881
 882	gpmc->name = name;
 883}
 884
 885static const char *gpmc_cs_get_name(int cs)
 886{
 887	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
 888
 889	return gpmc->name;
 890}
 891
 892static unsigned long gpmc_mem_align(unsigned long size)
 893{
 894	int order;
 895
 896	size = (size - 1) >> (GPMC_CHUNK_SHIFT - 1);
 897	order = GPMC_CHUNK_SHIFT - 1;
 898	do {
 899		size >>= 1;
 900		order++;
 901	} while (size);
 902	size = 1 << order;
 903	return size;
 904}
 905
 906static int gpmc_cs_insert_mem(int cs, unsigned long base, unsigned long size)
 907{
 908	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
 909	struct resource *res = &gpmc->mem;
 910	int r;
 911
 912	size = gpmc_mem_align(size);
 913	spin_lock(&gpmc_mem_lock);
 914	res->start = base;
 915	res->end = base + size - 1;
 916	r = request_resource(&gpmc_mem_root, res);
 917	spin_unlock(&gpmc_mem_lock);
 918
 919	return r;
 920}
 921
 922static int gpmc_cs_delete_mem(int cs)
 923{
 924	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
 925	struct resource *res = &gpmc->mem;
 926	int r;
 927
 928	spin_lock(&gpmc_mem_lock);
 929	r = release_resource(res);
 930	res->start = 0;
 931	res->end = 0;
 932	spin_unlock(&gpmc_mem_lock);
 933
 934	return r;
 935}
 936
 937/**
 938 * gpmc_cs_remap - remaps a chip-select physical base address
 939 * @cs:		chip-select to remap
 940 * @base:	physical base address to re-map chip-select to
 941 *
 942 * Re-maps a chip-select to a new physical base address specified by
 943 * "base". Returns 0 on success and appropriate negative error code
 944 * on failure.
 945 */
 946static int gpmc_cs_remap(int cs, u32 base)
 947{
 948	int ret;
 949	u32 old_base, size;
 950
 951	if (cs > gpmc_cs_num) {
 952		pr_err("%s: requested chip-select is disabled\n", __func__);
 953		return -ENODEV;
 954	}
 955
 956	/*
 957	 * Make sure we ignore any device offsets from the GPMC partition
 958	 * allocated for the chip select and that the new base confirms
 959	 * to the GPMC 16MB minimum granularity.
 960	 */ 
 961	base &= ~(SZ_16M - 1);
 962
 963	gpmc_cs_get_memconf(cs, &old_base, &size);
 964	if (base == old_base)
 965		return 0;
 966
 967	ret = gpmc_cs_delete_mem(cs);
 968	if (ret < 0)
 969		return ret;
 970
 971	ret = gpmc_cs_insert_mem(cs, base, size);
 972	if (ret < 0)
 973		return ret;
 974
 975	ret = gpmc_cs_set_memconf(cs, base, size);
 976
 977	return ret;
 978}
 979
 980int gpmc_cs_request(int cs, unsigned long size, unsigned long *base)
 981{
 982	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
 983	struct resource *res = &gpmc->mem;
 984	int r = -1;
 985
 986	if (cs > gpmc_cs_num) {
 987		pr_err("%s: requested chip-select is disabled\n", __func__);
 988		return -ENODEV;
 989	}
 990	size = gpmc_mem_align(size);
 991	if (size > (1 << GPMC_SECTION_SHIFT))
 992		return -ENOMEM;
 993
 994	spin_lock(&gpmc_mem_lock);
 995	if (gpmc_cs_reserved(cs)) {
 996		r = -EBUSY;
 997		goto out;
 998	}
 999	if (gpmc_cs_mem_enabled(cs))
1000		r = adjust_resource(res, res->start & ~(size - 1), size);
1001	if (r < 0)
1002		r = allocate_resource(&gpmc_mem_root, res, size, 0, ~0,
1003				      size, NULL, NULL);
1004	if (r < 0)
1005		goto out;
1006
1007	/* Disable CS while changing base address and size mask */
1008	gpmc_cs_disable_mem(cs);
1009
1010	r = gpmc_cs_set_memconf(cs, res->start, resource_size(res));
1011	if (r < 0) {
1012		release_resource(res);
1013		goto out;
1014	}
1015
1016	/* Enable CS */
1017	gpmc_cs_enable_mem(cs);
1018	*base = res->start;
1019	gpmc_cs_set_reserved(cs, 1);
1020out:
1021	spin_unlock(&gpmc_mem_lock);
1022	return r;
1023}
1024EXPORT_SYMBOL(gpmc_cs_request);
1025
1026void gpmc_cs_free(int cs)
1027{
1028	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
1029	struct resource *res = &gpmc->mem;
1030
1031	spin_lock(&gpmc_mem_lock);
1032	if (cs >= gpmc_cs_num || cs < 0 || !gpmc_cs_reserved(cs)) {
1033		printk(KERN_ERR "Trying to free non-reserved GPMC CS%d\n", cs);
1034		BUG();
1035		spin_unlock(&gpmc_mem_lock);
1036		return;
1037	}
1038	gpmc_cs_disable_mem(cs);
1039	if (res->flags)
1040		release_resource(res);
1041	gpmc_cs_set_reserved(cs, 0);
1042	spin_unlock(&gpmc_mem_lock);
1043}
1044EXPORT_SYMBOL(gpmc_cs_free);
1045
1046/**
1047 * gpmc_configure - write request to configure gpmc
1048 * @cmd: command type
1049 * @wval: value to write
1050 * @return status of the operation
1051 */
1052int gpmc_configure(int cmd, int wval)
1053{
1054	u32 regval;
1055
1056	switch (cmd) {
1057	case GPMC_ENABLE_IRQ:
1058		gpmc_write_reg(GPMC_IRQENABLE, wval);
1059		break;
1060
1061	case GPMC_SET_IRQ_STATUS:
1062		gpmc_write_reg(GPMC_IRQSTATUS, wval);
1063		break;
1064
1065	case GPMC_CONFIG_WP:
1066		regval = gpmc_read_reg(GPMC_CONFIG);
1067		if (wval)
1068			regval &= ~GPMC_CONFIG_WRITEPROTECT; /* WP is ON */
1069		else
1070			regval |= GPMC_CONFIG_WRITEPROTECT;  /* WP is OFF */
1071		gpmc_write_reg(GPMC_CONFIG, regval);
1072		break;
1073
1074	default:
1075		pr_err("%s: command not supported\n", __func__);
1076		return -EINVAL;
1077	}
1078
1079	return 0;
1080}
1081EXPORT_SYMBOL(gpmc_configure);
1082
1083void gpmc_update_nand_reg(struct gpmc_nand_regs *reg, int cs)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1084{
1085	int i;
1086
1087	reg->gpmc_status = gpmc_base + GPMC_STATUS;
 
 
1088	reg->gpmc_nand_command = gpmc_base + GPMC_CS0_OFFSET +
1089				GPMC_CS_NAND_COMMAND + GPMC_CS_SIZE * cs;
1090	reg->gpmc_nand_address = gpmc_base + GPMC_CS0_OFFSET +
1091				GPMC_CS_NAND_ADDRESS + GPMC_CS_SIZE * cs;
1092	reg->gpmc_nand_data = gpmc_base + GPMC_CS0_OFFSET +
1093				GPMC_CS_NAND_DATA + GPMC_CS_SIZE * cs;
1094	reg->gpmc_prefetch_config1 = gpmc_base + GPMC_PREFETCH_CONFIG1;
1095	reg->gpmc_prefetch_config2 = gpmc_base + GPMC_PREFETCH_CONFIG2;
1096	reg->gpmc_prefetch_control = gpmc_base + GPMC_PREFETCH_CONTROL;
1097	reg->gpmc_prefetch_status = gpmc_base + GPMC_PREFETCH_STATUS;
1098	reg->gpmc_ecc_config = gpmc_base + GPMC_ECC_CONFIG;
1099	reg->gpmc_ecc_control = gpmc_base + GPMC_ECC_CONTROL;
1100	reg->gpmc_ecc_size_config = gpmc_base + GPMC_ECC_SIZE_CONFIG;
1101	reg->gpmc_ecc1_result = gpmc_base + GPMC_ECC1_RESULT;
1102
1103	for (i = 0; i < GPMC_BCH_NUM_REMAINDER; i++) {
1104		reg->gpmc_bch_result0[i] = gpmc_base + GPMC_ECC_BCH_RESULT_0 +
1105					   GPMC_BCH_SIZE * i;
1106		reg->gpmc_bch_result1[i] = gpmc_base + GPMC_ECC_BCH_RESULT_1 +
1107					   GPMC_BCH_SIZE * i;
1108		reg->gpmc_bch_result2[i] = gpmc_base + GPMC_ECC_BCH_RESULT_2 +
1109					   GPMC_BCH_SIZE * i;
1110		reg->gpmc_bch_result3[i] = gpmc_base + GPMC_ECC_BCH_RESULT_3 +
1111					   GPMC_BCH_SIZE * i;
1112		reg->gpmc_bch_result4[i] = gpmc_base + GPMC_ECC_BCH_RESULT_4 +
1113					   i * GPMC_BCH_SIZE;
1114		reg->gpmc_bch_result5[i] = gpmc_base + GPMC_ECC_BCH_RESULT_5 +
1115					   i * GPMC_BCH_SIZE;
1116		reg->gpmc_bch_result6[i] = gpmc_base + GPMC_ECC_BCH_RESULT_6 +
1117					   i * GPMC_BCH_SIZE;
1118	}
 
 
1119}
 
1120
1121int gpmc_get_client_irq(unsigned irq_config)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1122{
1123	int i;
 
 
 
 
 
 
 
 
1124
1125	if (hweight32(irq_config) > 1)
1126		return 0;
1127
1128	for (i = 0; i < GPMC_NR_IRQ; i++)
1129		if (gpmc_client_irq[i].bitmask & irq_config)
1130			return gpmc_client_irq[i].irq;
1131
1132	return 0;
 
 
 
 
1133}
 
1134
1135static int gpmc_irq_endis(unsigned irq, bool endis)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1136{
1137	int i;
1138	u32 regval;
1139
1140	for (i = 0; i < GPMC_NR_IRQ; i++)
1141		if (irq == gpmc_client_irq[i].irq) {
1142			regval = gpmc_read_reg(GPMC_IRQENABLE);
1143			if (endis)
1144				regval |= gpmc_client_irq[i].bitmask;
1145			else
1146				regval &= ~gpmc_client_irq[i].bitmask;
1147			gpmc_write_reg(GPMC_IRQENABLE, regval);
1148			break;
1149		}
1150
1151	return 0;
1152}
1153
1154static void gpmc_irq_disable(struct irq_data *p)
1155{
1156	gpmc_irq_endis(p->irq, false);
1157}
1158
1159static void gpmc_irq_enable(struct irq_data *p)
1160{
1161	gpmc_irq_endis(p->irq, true);
1162}
1163
1164static void gpmc_irq_noop(struct irq_data *data) { }
 
 
 
1165
1166static unsigned int gpmc_irq_noop_ret(struct irq_data *data) { return 0; }
 
 
 
1167
1168static int gpmc_setup_irq(void)
1169{
1170	int i;
1171	u32 regval;
1172
1173	if (!gpmc_irq)
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1174		return -EINVAL;
1175
1176	gpmc_irq_start = irq_alloc_descs(-1, 0, GPMC_NR_IRQ, 0);
1177	if (gpmc_irq_start < 0) {
1178		pr_err("irq_alloc_descs failed\n");
1179		return gpmc_irq_start;
1180	}
1181
1182	gpmc_irq_chip.name = "gpmc";
1183	gpmc_irq_chip.irq_startup = gpmc_irq_noop_ret;
1184	gpmc_irq_chip.irq_enable = gpmc_irq_enable;
1185	gpmc_irq_chip.irq_disable = gpmc_irq_disable;
1186	gpmc_irq_chip.irq_shutdown = gpmc_irq_noop;
1187	gpmc_irq_chip.irq_ack = gpmc_irq_noop;
1188	gpmc_irq_chip.irq_mask = gpmc_irq_noop;
1189	gpmc_irq_chip.irq_unmask = gpmc_irq_noop;
1190
1191	gpmc_client_irq[0].bitmask = GPMC_IRQ_FIFOEVENTENABLE;
1192	gpmc_client_irq[1].bitmask = GPMC_IRQ_COUNT_EVENT;
1193
1194	for (i = 0; i < GPMC_NR_IRQ; i++) {
1195		gpmc_client_irq[i].irq = gpmc_irq_start + i;
1196		irq_set_chip_and_handler(gpmc_client_irq[i].irq,
1197					&gpmc_irq_chip, handle_simple_irq);
1198		irq_modify_status(gpmc_client_irq[i].irq, IRQ_NOREQUEST,
1199				  IRQ_NOAUTOEN);
1200	}
1201
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1202	/* Disable interrupts */
1203	gpmc_write_reg(GPMC_IRQENABLE, 0);
1204
1205	/* clear interrupts */
1206	regval = gpmc_read_reg(GPMC_IRQSTATUS);
1207	gpmc_write_reg(GPMC_IRQSTATUS, regval);
1208
1209	return request_irq(gpmc_irq, gpmc_handle_irq, 0, "gpmc", NULL);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1210}
1211
1212static int gpmc_free_irq(void)
1213{
1214	int i;
1215
1216	if (gpmc_irq)
1217		free_irq(gpmc_irq, NULL);
1218
1219	for (i = 0; i < GPMC_NR_IRQ; i++) {
1220		irq_set_handler(gpmc_client_irq[i].irq, NULL);
1221		irq_set_chip(gpmc_client_irq[i].irq, &no_irq_chip);
1222	}
1223
1224	irq_free_descs(gpmc_irq_start, GPMC_NR_IRQ);
 
1225
1226	return 0;
1227}
1228
1229static void gpmc_mem_exit(void)
1230{
1231	int cs;
1232
1233	for (cs = 0; cs < gpmc_cs_num; cs++) {
1234		if (!gpmc_cs_mem_enabled(cs))
1235			continue;
1236		gpmc_cs_delete_mem(cs);
1237	}
1238
1239}
1240
1241static void gpmc_mem_init(void)
1242{
1243	int cs;
1244
1245	/*
1246	 * The first 1MB of GPMC address space is typically mapped to
1247	 * the internal ROM. Never allocate the first page, to
1248	 * facilitate bug detection; even if we didn't boot from ROM.
1249	 */
1250	gpmc_mem_root.start = SZ_1M;
1251	gpmc_mem_root.end = GPMC_MEM_END;
1252
1253	/* Reserve all regions that has been set up by bootloader */
1254	for (cs = 0; cs < gpmc_cs_num; cs++) {
1255		u32 base, size;
1256
1257		if (!gpmc_cs_mem_enabled(cs))
1258			continue;
1259		gpmc_cs_get_memconf(cs, &base, &size);
1260		if (gpmc_cs_insert_mem(cs, base, size)) {
1261			pr_warn("%s: disabling cs %d mapped at 0x%x-0x%x\n",
1262				__func__, cs, base, base + size);
1263			gpmc_cs_disable_mem(cs);
1264		}
1265	}
1266}
1267
1268static u32 gpmc_round_ps_to_sync_clk(u32 time_ps, u32 sync_clk)
1269{
1270	u32 temp;
1271	int div;
1272
1273	div = gpmc_calc_divider(sync_clk);
1274	temp = gpmc_ps_to_ticks(time_ps);
1275	temp = (temp + div - 1) / div;
1276	return gpmc_ticks_to_ps(temp * div);
1277}
1278
1279/* XXX: can the cycles be avoided ? */
1280static int gpmc_calc_sync_read_timings(struct gpmc_timings *gpmc_t,
1281				       struct gpmc_device_timings *dev_t,
1282				       bool mux)
1283{
1284	u32 temp;
1285
1286	/* adv_rd_off */
1287	temp = dev_t->t_avdp_r;
1288	/* XXX: mux check required ? */
1289	if (mux) {
1290		/* XXX: t_avdp not to be required for sync, only added for tusb
1291		 * this indirectly necessitates requirement of t_avdp_r and
1292		 * t_avdp_w instead of having a single t_avdp
1293		 */
1294		temp = max_t(u32, temp,	gpmc_t->clk_activation + dev_t->t_avdh);
1295		temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
1296	}
1297	gpmc_t->adv_rd_off = gpmc_round_ps_to_ticks(temp);
1298
1299	/* oe_on */
1300	temp = dev_t->t_oeasu; /* XXX: remove this ? */
1301	if (mux) {
1302		temp = max_t(u32, temp,	gpmc_t->clk_activation + dev_t->t_ach);
1303		temp = max_t(u32, temp, gpmc_t->adv_rd_off +
1304				gpmc_ticks_to_ps(dev_t->cyc_aavdh_oe));
1305	}
1306	gpmc_t->oe_on = gpmc_round_ps_to_ticks(temp);
1307
1308	/* access */
1309	/* XXX: any scope for improvement ?, by combining oe_on
1310	 * and clk_activation, need to check whether
1311	 * access = clk_activation + round to sync clk ?
1312	 */
1313	temp = max_t(u32, dev_t->t_iaa,	dev_t->cyc_iaa * gpmc_t->sync_clk);
1314	temp += gpmc_t->clk_activation;
1315	if (dev_t->cyc_oe)
1316		temp = max_t(u32, temp, gpmc_t->oe_on +
1317				gpmc_ticks_to_ps(dev_t->cyc_oe));
1318	gpmc_t->access = gpmc_round_ps_to_ticks(temp);
1319
1320	gpmc_t->oe_off = gpmc_t->access + gpmc_ticks_to_ps(1);
1321	gpmc_t->cs_rd_off = gpmc_t->oe_off;
1322
1323	/* rd_cycle */
1324	temp = max_t(u32, dev_t->t_cez_r, dev_t->t_oez);
1325	temp = gpmc_round_ps_to_sync_clk(temp, gpmc_t->sync_clk) +
1326							gpmc_t->access;
1327	/* XXX: barter t_ce_rdyz with t_cez_r ? */
1328	if (dev_t->t_ce_rdyz)
1329		temp = max_t(u32, temp,	gpmc_t->cs_rd_off + dev_t->t_ce_rdyz);
1330	gpmc_t->rd_cycle = gpmc_round_ps_to_ticks(temp);
1331
1332	return 0;
1333}
1334
1335static int gpmc_calc_sync_write_timings(struct gpmc_timings *gpmc_t,
1336					struct gpmc_device_timings *dev_t,
1337					bool mux)
1338{
1339	u32 temp;
1340
1341	/* adv_wr_off */
1342	temp = dev_t->t_avdp_w;
1343	if (mux) {
1344		temp = max_t(u32, temp,
1345			gpmc_t->clk_activation + dev_t->t_avdh);
1346		temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
1347	}
1348	gpmc_t->adv_wr_off = gpmc_round_ps_to_ticks(temp);
1349
1350	/* wr_data_mux_bus */
1351	temp = max_t(u32, dev_t->t_weasu,
1352			gpmc_t->clk_activation + dev_t->t_rdyo);
1353	/* XXX: shouldn't mux be kept as a whole for wr_data_mux_bus ?,
1354	 * and in that case remember to handle we_on properly
1355	 */
1356	if (mux) {
1357		temp = max_t(u32, temp,
1358			gpmc_t->adv_wr_off + dev_t->t_aavdh);
1359		temp = max_t(u32, temp, gpmc_t->adv_wr_off +
1360				gpmc_ticks_to_ps(dev_t->cyc_aavdh_we));
1361	}
1362	gpmc_t->wr_data_mux_bus = gpmc_round_ps_to_ticks(temp);
1363
1364	/* we_on */
1365	if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
1366		gpmc_t->we_on = gpmc_round_ps_to_ticks(dev_t->t_weasu);
1367	else
1368		gpmc_t->we_on = gpmc_t->wr_data_mux_bus;
1369
1370	/* wr_access */
1371	/* XXX: gpmc_capability check reqd ? , even if not, will not harm */
1372	gpmc_t->wr_access = gpmc_t->access;
1373
1374	/* we_off */
1375	temp = gpmc_t->we_on + dev_t->t_wpl;
1376	temp = max_t(u32, temp,
1377			gpmc_t->wr_access + gpmc_ticks_to_ps(1));
1378	temp = max_t(u32, temp,
1379		gpmc_t->we_on + gpmc_ticks_to_ps(dev_t->cyc_wpl));
1380	gpmc_t->we_off = gpmc_round_ps_to_ticks(temp);
1381
1382	gpmc_t->cs_wr_off = gpmc_round_ps_to_ticks(gpmc_t->we_off +
1383							dev_t->t_wph);
1384
1385	/* wr_cycle */
1386	temp = gpmc_round_ps_to_sync_clk(dev_t->t_cez_w, gpmc_t->sync_clk);
1387	temp += gpmc_t->wr_access;
1388	/* XXX: barter t_ce_rdyz with t_cez_w ? */
1389	if (dev_t->t_ce_rdyz)
1390		temp = max_t(u32, temp,
1391				 gpmc_t->cs_wr_off + dev_t->t_ce_rdyz);
1392	gpmc_t->wr_cycle = gpmc_round_ps_to_ticks(temp);
1393
1394	return 0;
1395}
1396
1397static int gpmc_calc_async_read_timings(struct gpmc_timings *gpmc_t,
1398					struct gpmc_device_timings *dev_t,
1399					bool mux)
1400{
1401	u32 temp;
1402
1403	/* adv_rd_off */
1404	temp = dev_t->t_avdp_r;
1405	if (mux)
1406		temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
1407	gpmc_t->adv_rd_off = gpmc_round_ps_to_ticks(temp);
1408
1409	/* oe_on */
1410	temp = dev_t->t_oeasu;
1411	if (mux)
1412		temp = max_t(u32, temp,
1413			gpmc_t->adv_rd_off + dev_t->t_aavdh);
1414	gpmc_t->oe_on = gpmc_round_ps_to_ticks(temp);
1415
1416	/* access */
1417	temp = max_t(u32, dev_t->t_iaa, /* XXX: remove t_iaa in async ? */
1418				gpmc_t->oe_on + dev_t->t_oe);
1419	temp = max_t(u32, temp,
1420				gpmc_t->cs_on + dev_t->t_ce);
1421	temp = max_t(u32, temp,
1422				gpmc_t->adv_on + dev_t->t_aa);
1423	gpmc_t->access = gpmc_round_ps_to_ticks(temp);
1424
1425	gpmc_t->oe_off = gpmc_t->access + gpmc_ticks_to_ps(1);
1426	gpmc_t->cs_rd_off = gpmc_t->oe_off;
1427
1428	/* rd_cycle */
1429	temp = max_t(u32, dev_t->t_rd_cycle,
1430			gpmc_t->cs_rd_off + dev_t->t_cez_r);
1431	temp = max_t(u32, temp, gpmc_t->oe_off + dev_t->t_oez);
1432	gpmc_t->rd_cycle = gpmc_round_ps_to_ticks(temp);
1433
1434	return 0;
1435}
1436
1437static int gpmc_calc_async_write_timings(struct gpmc_timings *gpmc_t,
1438					 struct gpmc_device_timings *dev_t,
1439					 bool mux)
1440{
1441	u32 temp;
1442
1443	/* adv_wr_off */
1444	temp = dev_t->t_avdp_w;
1445	if (mux)
1446		temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
1447	gpmc_t->adv_wr_off = gpmc_round_ps_to_ticks(temp);
1448
1449	/* wr_data_mux_bus */
1450	temp = dev_t->t_weasu;
1451	if (mux) {
1452		temp = max_t(u32, temp,	gpmc_t->adv_wr_off + dev_t->t_aavdh);
1453		temp = max_t(u32, temp, gpmc_t->adv_wr_off +
1454				gpmc_ticks_to_ps(dev_t->cyc_aavdh_we));
1455	}
1456	gpmc_t->wr_data_mux_bus = gpmc_round_ps_to_ticks(temp);
1457
1458	/* we_on */
1459	if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
1460		gpmc_t->we_on = gpmc_round_ps_to_ticks(dev_t->t_weasu);
1461	else
1462		gpmc_t->we_on = gpmc_t->wr_data_mux_bus;
1463
1464	/* we_off */
1465	temp = gpmc_t->we_on + dev_t->t_wpl;
1466	gpmc_t->we_off = gpmc_round_ps_to_ticks(temp);
1467
1468	gpmc_t->cs_wr_off = gpmc_round_ps_to_ticks(gpmc_t->we_off +
1469							dev_t->t_wph);
1470
1471	/* wr_cycle */
1472	temp = max_t(u32, dev_t->t_wr_cycle,
1473				gpmc_t->cs_wr_off + dev_t->t_cez_w);
1474	gpmc_t->wr_cycle = gpmc_round_ps_to_ticks(temp);
1475
1476	return 0;
1477}
1478
1479static int gpmc_calc_sync_common_timings(struct gpmc_timings *gpmc_t,
1480			struct gpmc_device_timings *dev_t)
1481{
1482	u32 temp;
1483
1484	gpmc_t->sync_clk = gpmc_calc_divider(dev_t->clk) *
1485						gpmc_get_fclk_period();
1486
1487	gpmc_t->page_burst_access = gpmc_round_ps_to_sync_clk(
1488					dev_t->t_bacc,
1489					gpmc_t->sync_clk);
1490
1491	temp = max_t(u32, dev_t->t_ces, dev_t->t_avds);
1492	gpmc_t->clk_activation = gpmc_round_ps_to_ticks(temp);
1493
1494	if (gpmc_calc_divider(gpmc_t->sync_clk) != 1)
1495		return 0;
1496
1497	if (dev_t->ce_xdelay)
1498		gpmc_t->bool_timings.cs_extra_delay = true;
1499	if (dev_t->avd_xdelay)
1500		gpmc_t->bool_timings.adv_extra_delay = true;
1501	if (dev_t->oe_xdelay)
1502		gpmc_t->bool_timings.oe_extra_delay = true;
1503	if (dev_t->we_xdelay)
1504		gpmc_t->bool_timings.we_extra_delay = true;
1505
1506	return 0;
1507}
1508
1509static int gpmc_calc_common_timings(struct gpmc_timings *gpmc_t,
1510				    struct gpmc_device_timings *dev_t,
1511				    bool sync)
1512{
1513	u32 temp;
1514
1515	/* cs_on */
1516	gpmc_t->cs_on = gpmc_round_ps_to_ticks(dev_t->t_ceasu);
1517
1518	/* adv_on */
1519	temp = dev_t->t_avdasu;
1520	if (dev_t->t_ce_avd)
1521		temp = max_t(u32, temp,
1522				gpmc_t->cs_on + dev_t->t_ce_avd);
1523	gpmc_t->adv_on = gpmc_round_ps_to_ticks(temp);
1524
1525	if (sync)
1526		gpmc_calc_sync_common_timings(gpmc_t, dev_t);
1527
1528	return 0;
1529}
1530
1531/* TODO: remove this function once all peripherals are confirmed to
 
1532 * work with generic timing. Simultaneously gpmc_cs_set_timings()
1533 * has to be modified to handle timings in ps instead of ns
1534*/
1535static void gpmc_convert_ps_to_ns(struct gpmc_timings *t)
1536{
1537	t->cs_on /= 1000;
1538	t->cs_rd_off /= 1000;
1539	t->cs_wr_off /= 1000;
1540	t->adv_on /= 1000;
1541	t->adv_rd_off /= 1000;
1542	t->adv_wr_off /= 1000;
1543	t->we_on /= 1000;
1544	t->we_off /= 1000;
1545	t->oe_on /= 1000;
1546	t->oe_off /= 1000;
1547	t->page_burst_access /= 1000;
1548	t->access /= 1000;
1549	t->rd_cycle /= 1000;
1550	t->wr_cycle /= 1000;
1551	t->bus_turnaround /= 1000;
1552	t->cycle2cycle_delay /= 1000;
1553	t->wait_monitoring /= 1000;
1554	t->clk_activation /= 1000;
1555	t->wr_access /= 1000;
1556	t->wr_data_mux_bus /= 1000;
1557}
1558
1559int gpmc_calc_timings(struct gpmc_timings *gpmc_t,
1560		      struct gpmc_settings *gpmc_s,
1561		      struct gpmc_device_timings *dev_t)
1562{
1563	bool mux = false, sync = false;
1564
1565	if (gpmc_s) {
1566		mux = gpmc_s->mux_add_data ? true : false;
1567		sync = (gpmc_s->sync_read || gpmc_s->sync_write);
1568	}
1569
1570	memset(gpmc_t, 0, sizeof(*gpmc_t));
1571
1572	gpmc_calc_common_timings(gpmc_t, dev_t, sync);
1573
1574	if (gpmc_s && gpmc_s->sync_read)
1575		gpmc_calc_sync_read_timings(gpmc_t, dev_t, mux);
1576	else
1577		gpmc_calc_async_read_timings(gpmc_t, dev_t, mux);
1578
1579	if (gpmc_s && gpmc_s->sync_write)
1580		gpmc_calc_sync_write_timings(gpmc_t, dev_t, mux);
1581	else
1582		gpmc_calc_async_write_timings(gpmc_t, dev_t, mux);
1583
1584	/* TODO: remove, see function definition */
1585	gpmc_convert_ps_to_ns(gpmc_t);
1586
1587	return 0;
1588}
1589
1590/**
1591 * gpmc_cs_program_settings - programs non-timing related settings
1592 * @cs:		GPMC chip-select to program
1593 * @p:		pointer to GPMC settings structure
1594 *
1595 * Programs non-timing related settings for a GPMC chip-select, such as
1596 * bus-width, burst configuration, etc. Function should be called once
1597 * for each chip-select that is being used and must be called before
1598 * calling gpmc_cs_set_timings() as timing parameters in the CONFIG1
1599 * register will be initialised to zero by this function. Returns 0 on
1600 * success and appropriate negative error code on failure.
1601 */
1602int gpmc_cs_program_settings(int cs, struct gpmc_settings *p)
1603{
1604	u32 config1;
1605
1606	if ((!p->device_width) || (p->device_width > GPMC_DEVWIDTH_16BIT)) {
1607		pr_err("%s: invalid width %d!", __func__, p->device_width);
1608		return -EINVAL;
1609	}
1610
1611	/* Address-data multiplexing not supported for NAND devices */
1612	if (p->device_nand && p->mux_add_data) {
1613		pr_err("%s: invalid configuration!\n", __func__);
1614		return -EINVAL;
1615	}
1616
1617	if ((p->mux_add_data > GPMC_MUX_AD) ||
1618	    ((p->mux_add_data == GPMC_MUX_AAD) &&
1619	     !(gpmc_capability & GPMC_HAS_MUX_AAD))) {
1620		pr_err("%s: invalid multiplex configuration!\n", __func__);
1621		return -EINVAL;
1622	}
1623
1624	/* Page/burst mode supports lengths of 4, 8 and 16 bytes */
1625	if (p->burst_read || p->burst_write) {
1626		switch (p->burst_len) {
1627		case GPMC_BURST_4:
1628		case GPMC_BURST_8:
1629		case GPMC_BURST_16:
1630			break;
1631		default:
1632			pr_err("%s: invalid page/burst-length (%d)\n",
1633			       __func__, p->burst_len);
1634			return -EINVAL;
1635		}
1636	}
1637
1638	if (p->wait_pin > gpmc_nr_waitpins) {
1639		pr_err("%s: invalid wait-pin (%d)\n", __func__, p->wait_pin);
1640		return -EINVAL;
1641	}
1642
1643	config1 = GPMC_CONFIG1_DEVICESIZE((p->device_width - 1));
1644
1645	if (p->sync_read)
1646		config1 |= GPMC_CONFIG1_READTYPE_SYNC;
1647	if (p->sync_write)
1648		config1 |= GPMC_CONFIG1_WRITETYPE_SYNC;
1649	if (p->wait_on_read)
1650		config1 |= GPMC_CONFIG1_WAIT_READ_MON;
1651	if (p->wait_on_write)
1652		config1 |= GPMC_CONFIG1_WAIT_WRITE_MON;
1653	if (p->wait_on_read || p->wait_on_write)
1654		config1 |= GPMC_CONFIG1_WAIT_PIN_SEL(p->wait_pin);
1655	if (p->device_nand)
1656		config1	|= GPMC_CONFIG1_DEVICETYPE(GPMC_DEVICETYPE_NAND);
1657	if (p->mux_add_data)
1658		config1	|= GPMC_CONFIG1_MUXTYPE(p->mux_add_data);
1659	if (p->burst_read)
1660		config1 |= GPMC_CONFIG1_READMULTIPLE_SUPP;
1661	if (p->burst_write)
1662		config1 |= GPMC_CONFIG1_WRITEMULTIPLE_SUPP;
1663	if (p->burst_read || p->burst_write) {
1664		config1 |= GPMC_CONFIG1_PAGE_LEN(p->burst_len >> 3);
1665		config1 |= p->burst_wrap ? GPMC_CONFIG1_WRAPBURST_SUPP : 0;
1666	}
1667
1668	gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, config1);
1669
1670	return 0;
1671}
1672
1673#ifdef CONFIG_OF
1674static const struct of_device_id gpmc_dt_ids[] = {
1675	{ .compatible = "ti,omap2420-gpmc" },
1676	{ .compatible = "ti,omap2430-gpmc" },
1677	{ .compatible = "ti,omap3430-gpmc" },	/* omap3430 & omap3630 */
1678	{ .compatible = "ti,omap4430-gpmc" },	/* omap4430 & omap4460 & omap543x */
1679	{ .compatible = "ti,am3352-gpmc" },	/* am335x devices */
1680	{ }
1681};
1682MODULE_DEVICE_TABLE(of, gpmc_dt_ids);
1683
1684/**
1685 * gpmc_read_settings_dt - read gpmc settings from device-tree
1686 * @np:		pointer to device-tree node for a gpmc child device
1687 * @p:		pointer to gpmc settings structure
1688 *
1689 * Reads the GPMC settings for a GPMC child device from device-tree and
1690 * stores them in the GPMC settings structure passed. The GPMC settings
1691 * structure is initialised to zero by this function and so any
1692 * previously stored settings will be cleared.
1693 */
1694void gpmc_read_settings_dt(struct device_node *np, struct gpmc_settings *p)
1695{
1696	memset(p, 0, sizeof(struct gpmc_settings));
1697
1698	p->sync_read = of_property_read_bool(np, "gpmc,sync-read");
1699	p->sync_write = of_property_read_bool(np, "gpmc,sync-write");
1700	of_property_read_u32(np, "gpmc,device-width", &p->device_width);
1701	of_property_read_u32(np, "gpmc,mux-add-data", &p->mux_add_data);
1702
1703	if (!of_property_read_u32(np, "gpmc,burst-length", &p->burst_len)) {
1704		p->burst_wrap = of_property_read_bool(np, "gpmc,burst-wrap");
1705		p->burst_read = of_property_read_bool(np, "gpmc,burst-read");
1706		p->burst_write = of_property_read_bool(np, "gpmc,burst-write");
1707		if (!p->burst_read && !p->burst_write)
1708			pr_warn("%s: page/burst-length set but not used!\n",
1709				__func__);
1710	}
1711
1712	if (!of_property_read_u32(np, "gpmc,wait-pin", &p->wait_pin)) {
1713		p->wait_on_read = of_property_read_bool(np,
1714							"gpmc,wait-on-read");
1715		p->wait_on_write = of_property_read_bool(np,
1716							 "gpmc,wait-on-write");
1717		if (!p->wait_on_read && !p->wait_on_write)
1718			pr_debug("%s: rd/wr wait monitoring not enabled!\n",
1719				 __func__);
1720	}
1721}
1722
1723static void __maybe_unused gpmc_read_timings_dt(struct device_node *np,
1724						struct gpmc_timings *gpmc_t)
1725{
1726	struct gpmc_bool_timings *p;
1727
1728	if (!np || !gpmc_t)
1729		return;
1730
1731	memset(gpmc_t, 0, sizeof(*gpmc_t));
1732
1733	/* minimum clock period for syncronous mode */
1734	of_property_read_u32(np, "gpmc,sync-clk-ps", &gpmc_t->sync_clk);
1735
1736	/* chip select timtings */
1737	of_property_read_u32(np, "gpmc,cs-on-ns", &gpmc_t->cs_on);
1738	of_property_read_u32(np, "gpmc,cs-rd-off-ns", &gpmc_t->cs_rd_off);
1739	of_property_read_u32(np, "gpmc,cs-wr-off-ns", &gpmc_t->cs_wr_off);
1740
1741	/* ADV signal timings */
1742	of_property_read_u32(np, "gpmc,adv-on-ns", &gpmc_t->adv_on);
1743	of_property_read_u32(np, "gpmc,adv-rd-off-ns", &gpmc_t->adv_rd_off);
1744	of_property_read_u32(np, "gpmc,adv-wr-off-ns", &gpmc_t->adv_wr_off);
1745	of_property_read_u32(np, "gpmc,adv-aad-mux-on-ns",
1746			     &gpmc_t->adv_aad_mux_on);
1747	of_property_read_u32(np, "gpmc,adv-aad-mux-rd-off-ns",
1748			     &gpmc_t->adv_aad_mux_rd_off);
1749	of_property_read_u32(np, "gpmc,adv-aad-mux-wr-off-ns",
1750			     &gpmc_t->adv_aad_mux_wr_off);
1751
1752	/* WE signal timings */
1753	of_property_read_u32(np, "gpmc,we-on-ns", &gpmc_t->we_on);
1754	of_property_read_u32(np, "gpmc,we-off-ns", &gpmc_t->we_off);
1755
1756	/* OE signal timings */
1757	of_property_read_u32(np, "gpmc,oe-on-ns", &gpmc_t->oe_on);
1758	of_property_read_u32(np, "gpmc,oe-off-ns", &gpmc_t->oe_off);
1759	of_property_read_u32(np, "gpmc,oe-aad-mux-on-ns",
1760			     &gpmc_t->oe_aad_mux_on);
1761	of_property_read_u32(np, "gpmc,oe-aad-mux-off-ns",
1762			     &gpmc_t->oe_aad_mux_off);
1763
1764	/* access and cycle timings */
1765	of_property_read_u32(np, "gpmc,page-burst-access-ns",
1766			     &gpmc_t->page_burst_access);
1767	of_property_read_u32(np, "gpmc,access-ns", &gpmc_t->access);
1768	of_property_read_u32(np, "gpmc,rd-cycle-ns", &gpmc_t->rd_cycle);
1769	of_property_read_u32(np, "gpmc,wr-cycle-ns", &gpmc_t->wr_cycle);
1770	of_property_read_u32(np, "gpmc,bus-turnaround-ns",
1771			     &gpmc_t->bus_turnaround);
1772	of_property_read_u32(np, "gpmc,cycle2cycle-delay-ns",
1773			     &gpmc_t->cycle2cycle_delay);
1774	of_property_read_u32(np, "gpmc,wait-monitoring-ns",
1775			     &gpmc_t->wait_monitoring);
1776	of_property_read_u32(np, "gpmc,clk-activation-ns",
1777			     &gpmc_t->clk_activation);
1778
1779	/* only applicable to OMAP3+ */
1780	of_property_read_u32(np, "gpmc,wr-access-ns", &gpmc_t->wr_access);
1781	of_property_read_u32(np, "gpmc,wr-data-mux-bus-ns",
1782			     &gpmc_t->wr_data_mux_bus);
1783
1784	/* bool timing parameters */
1785	p = &gpmc_t->bool_timings;
1786
1787	p->cycle2cyclediffcsen =
1788		of_property_read_bool(np, "gpmc,cycle2cycle-diffcsen");
1789	p->cycle2cyclesamecsen =
1790		of_property_read_bool(np, "gpmc,cycle2cycle-samecsen");
1791	p->we_extra_delay = of_property_read_bool(np, "gpmc,we-extra-delay");
1792	p->oe_extra_delay = of_property_read_bool(np, "gpmc,oe-extra-delay");
1793	p->adv_extra_delay = of_property_read_bool(np, "gpmc,adv-extra-delay");
1794	p->cs_extra_delay = of_property_read_bool(np, "gpmc,cs-extra-delay");
1795	p->time_para_granularity =
1796		of_property_read_bool(np, "gpmc,time-para-granularity");
1797}
1798
1799#if IS_ENABLED(CONFIG_MTD_NAND)
1800
1801static const char * const nand_xfer_types[] = {
1802	[NAND_OMAP_PREFETCH_POLLED]		= "prefetch-polled",
1803	[NAND_OMAP_POLLED]			= "polled",
1804	[NAND_OMAP_PREFETCH_DMA]		= "prefetch-dma",
1805	[NAND_OMAP_PREFETCH_IRQ]		= "prefetch-irq",
1806};
1807
1808static int gpmc_probe_nand_child(struct platform_device *pdev,
1809				 struct device_node *child)
1810{
1811	u32 val;
1812	const char *s;
1813	struct gpmc_timings gpmc_t;
1814	struct omap_nand_platform_data *gpmc_nand_data;
1815
1816	if (of_property_read_u32(child, "reg", &val) < 0) {
1817		dev_err(&pdev->dev, "%s has no 'reg' property\n",
1818			child->full_name);
1819		return -ENODEV;
1820	}
1821
1822	gpmc_nand_data = devm_kzalloc(&pdev->dev, sizeof(*gpmc_nand_data),
1823				      GFP_KERNEL);
1824	if (!gpmc_nand_data)
1825		return -ENOMEM;
1826
1827	gpmc_nand_data->cs = val;
1828	gpmc_nand_data->of_node = child;
1829
1830	/* Detect availability of ELM module */
1831	gpmc_nand_data->elm_of_node = of_parse_phandle(child, "ti,elm-id", 0);
1832	if (gpmc_nand_data->elm_of_node == NULL)
1833		gpmc_nand_data->elm_of_node =
1834					of_parse_phandle(child, "elm_id", 0);
1835
1836	/* select ecc-scheme for NAND */
1837	if (of_property_read_string(child, "ti,nand-ecc-opt", &s)) {
1838		pr_err("%s: ti,nand-ecc-opt not found\n", __func__);
1839		return -ENODEV;
1840	}
1841
1842	if (!strcmp(s, "sw"))
1843		gpmc_nand_data->ecc_opt = OMAP_ECC_HAM1_CODE_SW;
1844	else if (!strcmp(s, "ham1") ||
1845		 !strcmp(s, "hw") || !strcmp(s, "hw-romcode"))
1846		gpmc_nand_data->ecc_opt =
1847				OMAP_ECC_HAM1_CODE_HW;
1848	else if (!strcmp(s, "bch4"))
1849		if (gpmc_nand_data->elm_of_node)
1850			gpmc_nand_data->ecc_opt =
1851				OMAP_ECC_BCH4_CODE_HW;
1852		else
1853			gpmc_nand_data->ecc_opt =
1854				OMAP_ECC_BCH4_CODE_HW_DETECTION_SW;
1855	else if (!strcmp(s, "bch8"))
1856		if (gpmc_nand_data->elm_of_node)
1857			gpmc_nand_data->ecc_opt =
1858				OMAP_ECC_BCH8_CODE_HW;
1859		else
1860			gpmc_nand_data->ecc_opt =
1861				OMAP_ECC_BCH8_CODE_HW_DETECTION_SW;
1862	else if (!strcmp(s, "bch16"))
1863		if (gpmc_nand_data->elm_of_node)
1864			gpmc_nand_data->ecc_opt =
1865				OMAP_ECC_BCH16_CODE_HW;
1866		else
1867			pr_err("%s: BCH16 requires ELM support\n", __func__);
1868	else
1869		pr_err("%s: ti,nand-ecc-opt invalid value\n", __func__);
1870
1871	/* select data transfer mode for NAND controller */
1872	if (!of_property_read_string(child, "ti,nand-xfer-type", &s))
1873		for (val = 0; val < ARRAY_SIZE(nand_xfer_types); val++)
1874			if (!strcasecmp(s, nand_xfer_types[val])) {
1875				gpmc_nand_data->xfer_type = val;
1876				break;
1877			}
1878
1879	gpmc_nand_data->flash_bbt = of_get_nand_on_flash_bbt(child);
1880
1881	val = of_get_nand_bus_width(child);
1882	if (val == 16)
1883		gpmc_nand_data->devsize = NAND_BUSWIDTH_16;
1884
1885	gpmc_read_timings_dt(child, &gpmc_t);
1886	gpmc_nand_init(gpmc_nand_data, &gpmc_t);
1887
1888	return 0;
1889}
1890#else
1891static int gpmc_probe_nand_child(struct platform_device *pdev,
1892				 struct device_node *child)
1893{
1894	return 0;
1895}
1896#endif
1897
1898#if IS_ENABLED(CONFIG_MTD_ONENAND)
1899static int gpmc_probe_onenand_child(struct platform_device *pdev,
1900				 struct device_node *child)
1901{
1902	u32 val;
1903	struct omap_onenand_platform_data *gpmc_onenand_data;
1904
1905	if (of_property_read_u32(child, "reg", &val) < 0) {
1906		dev_err(&pdev->dev, "%s has no 'reg' property\n",
1907			child->full_name);
1908		return -ENODEV;
1909	}
1910
1911	gpmc_onenand_data = devm_kzalloc(&pdev->dev, sizeof(*gpmc_onenand_data),
1912					 GFP_KERNEL);
1913	if (!gpmc_onenand_data)
1914		return -ENOMEM;
1915
1916	gpmc_onenand_data->cs = val;
1917	gpmc_onenand_data->of_node = child;
1918	gpmc_onenand_data->dma_channel = -1;
1919
1920	if (!of_property_read_u32(child, "dma-channel", &val))
1921		gpmc_onenand_data->dma_channel = val;
1922
1923	gpmc_onenand_init(gpmc_onenand_data);
1924
1925	return 0;
1926}
1927#else
1928static int gpmc_probe_onenand_child(struct platform_device *pdev,
1929				    struct device_node *child)
1930{
1931	return 0;
1932}
1933#endif
1934
1935/**
1936 * gpmc_probe_generic_child - configures the gpmc for a child device
1937 * @pdev:	pointer to gpmc platform device
1938 * @child:	pointer to device-tree node for child device
1939 *
1940 * Allocates and configures a GPMC chip-select for a child device.
1941 * Returns 0 on success and appropriate negative error code on failure.
1942 */
1943static int gpmc_probe_generic_child(struct platform_device *pdev,
1944				struct device_node *child)
1945{
1946	struct gpmc_settings gpmc_s;
1947	struct gpmc_timings gpmc_t;
1948	struct resource res;
1949	unsigned long base;
1950	const char *name;
1951	int ret, cs;
1952	u32 val;
 
 
1953
1954	if (of_property_read_u32(child, "reg", &cs) < 0) {
1955		dev_err(&pdev->dev, "%s has no 'reg' property\n",
1956			child->full_name);
1957		return -ENODEV;
1958	}
1959
1960	if (of_address_to_resource(child, 0, &res) < 0) {
1961		dev_err(&pdev->dev, "%s has malformed 'reg' property\n",
1962			child->full_name);
1963		return -ENODEV;
1964	}
1965
1966	/*
1967	 * Check if we have multiple instances of the same device
1968	 * on a single chip select. If so, use the already initialized
1969	 * timings.
1970	 */
1971	name = gpmc_cs_get_name(cs);
1972	if (name && child->name && of_node_cmp(child->name, name) == 0)
1973			goto no_timings;
1974
1975	ret = gpmc_cs_request(cs, resource_size(&res), &base);
1976	if (ret < 0) {
1977		dev_err(&pdev->dev, "cannot request GPMC CS %d\n", cs);
1978		return ret;
1979	}
1980	gpmc_cs_set_name(cs, child->name);
1981
1982	gpmc_read_settings_dt(child, &gpmc_s);
1983	gpmc_read_timings_dt(child, &gpmc_t);
1984
1985	/*
1986	 * For some GPMC devices we still need to rely on the bootloader
1987	 * timings because the devices can be connected via FPGA.
1988	 * REVISIT: Add timing support from slls644g.pdf.
1989	 */
1990	if (!gpmc_t.cs_rd_off) {
1991		WARN(1, "enable GPMC debug to configure .dts timings for CS%i\n",
1992			cs);
1993		gpmc_cs_show_timings(cs,
1994				     "please add GPMC bootloader timings to .dts");
1995		goto no_timings;
1996	}
1997
1998	/* CS must be disabled while making changes to gpmc configuration */
1999	gpmc_cs_disable_mem(cs);
2000
2001	/*
2002	 * FIXME: gpmc_cs_request() will map the CS to an arbitary
2003	 * location in the gpmc address space. When booting with
2004	 * device-tree we want the NOR flash to be mapped to the
2005	 * location specified in the device-tree blob. So remap the
2006	 * CS to this location. Once DT migration is complete should
2007	 * just make gpmc_cs_request() map a specific address.
2008	 */
2009	ret = gpmc_cs_remap(cs, res.start);
2010	if (ret < 0) {
2011		dev_err(&pdev->dev, "cannot remap GPMC CS %d to %pa\n",
2012			cs, &res.start);
 
 
 
 
 
 
 
 
 
2013		goto err;
2014	}
2015
2016	ret = of_property_read_u32(child, "bank-width", &gpmc_s.device_width);
2017	if (ret < 0)
2018		goto err;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2019
2020	gpmc_cs_show_timings(cs, "before gpmc_cs_program_settings");
 
2021	ret = gpmc_cs_program_settings(cs, &gpmc_s);
2022	if (ret < 0)
2023		goto err;
2024
2025	ret = gpmc_cs_set_timings(cs, &gpmc_t, &gpmc_s);
2026	if (ret) {
2027		dev_err(&pdev->dev, "failed to set gpmc timings for: %s\n",
2028			child->name);
2029		goto err;
2030	}
2031
2032	/* Clear limited address i.e. enable A26-A11 */
2033	val = gpmc_read_reg(GPMC_CONFIG);
2034	val &= ~GPMC_CONFIG_LIMITEDADDRESS;
2035	gpmc_write_reg(GPMC_CONFIG, val);
2036
2037	/* Enable CS region */
2038	gpmc_cs_enable_mem(cs);
2039
2040no_timings:
2041
2042	/* create platform device, NULL on error or when disabled */
2043	if (!of_platform_device_create(child, NULL, &pdev->dev))
2044		goto err_child_fail;
2045
2046	/* is child a common bus? */
2047	if (of_match_node(of_default_bus_match_table, child))
2048		/* create children and other common bus children */
2049		if (of_platform_populate(child, of_default_bus_match_table,
2050					 NULL, &pdev->dev))
2051			goto err_child_fail;
2052
2053	return 0;
2054
2055err_child_fail:
2056
2057	dev_err(&pdev->dev, "failed to create gpmc child %s\n", child->name);
2058	ret = -ENODEV;
2059
 
 
2060err:
2061	gpmc_cs_free(cs);
2062
2063	return ret;
2064}
2065
2066static int gpmc_probe_dt(struct platform_device *pdev)
2067{
2068	int ret;
2069	struct device_node *child;
2070	const struct of_device_id *of_id =
2071		of_match_device(gpmc_dt_ids, &pdev->dev);
2072
2073	if (!of_id)
2074		return 0;
2075
2076	ret = of_property_read_u32(pdev->dev.of_node, "gpmc,num-cs",
2077				   &gpmc_cs_num);
2078	if (ret < 0) {
2079		pr_err("%s: number of chip-selects not defined\n", __func__);
2080		return ret;
2081	} else if (gpmc_cs_num < 1) {
2082		pr_err("%s: all chip-selects are disabled\n", __func__);
2083		return -EINVAL;
2084	} else if (gpmc_cs_num > GPMC_CS_NUM) {
2085		pr_err("%s: number of supported chip-selects cannot be > %d\n",
2086					 __func__, GPMC_CS_NUM);
2087		return -EINVAL;
2088	}
2089
2090	ret = of_property_read_u32(pdev->dev.of_node, "gpmc,num-waitpins",
2091				   &gpmc_nr_waitpins);
2092	if (ret < 0) {
2093		pr_err("%s: number of wait pins not found!\n", __func__);
2094		return ret;
2095	}
2096
2097	for_each_available_child_of_node(pdev->dev.of_node, child) {
 
2098
2099		if (!child->name)
2100			continue;
 
 
2101
2102		if (of_node_cmp(child->name, "nand") == 0)
2103			ret = gpmc_probe_nand_child(pdev, child);
2104		else if (of_node_cmp(child->name, "onenand") == 0)
2105			ret = gpmc_probe_onenand_child(pdev, child);
2106		else
2107			ret = gpmc_probe_generic_child(pdev, child);
2108	}
2109
2110	return 0;
2111}
2112#else
2113static int gpmc_probe_dt(struct platform_device *pdev)
2114{
2115	return 0;
2116}
2117#endif
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2118
2119static int gpmc_probe(struct platform_device *pdev)
2120{
2121	int rc;
2122	u32 l;
2123	struct resource *res;
 
 
 
 
 
 
 
 
2124
2125	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2126	if (res == NULL)
2127		return -ENOENT;
2128
2129	phys_base = res->start;
2130	mem_size = resource_size(res);
2131
2132	gpmc_base = devm_ioremap_resource(&pdev->dev, res);
2133	if (IS_ERR(gpmc_base))
2134		return PTR_ERR(gpmc_base);
2135
2136	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
2137	if (res == NULL)
2138		dev_warn(&pdev->dev, "Failed to get resource: irq\n");
2139	else
2140		gpmc_irq = res->start;
 
 
2141
2142	gpmc_l3_clk = devm_clk_get(&pdev->dev, "fck");
2143	if (IS_ERR(gpmc_l3_clk)) {
2144		dev_err(&pdev->dev, "Failed to get GPMC fck\n");
2145		gpmc_irq = 0;
2146		return PTR_ERR(gpmc_l3_clk);
2147	}
2148
2149	if (!clk_get_rate(gpmc_l3_clk)) {
2150		dev_err(&pdev->dev, "Invalid GPMC fck clock rate\n");
2151		return -EINVAL;
2152	}
2153
 
 
 
 
 
 
 
 
 
2154	pm_runtime_enable(&pdev->dev);
2155	pm_runtime_get_sync(&pdev->dev);
2156
2157	gpmc_dev = &pdev->dev;
2158
2159	l = gpmc_read_reg(GPMC_REVISION);
2160
2161	/*
2162	 * FIXME: Once device-tree migration is complete the below flags
2163	 * should be populated based upon the device-tree compatible
2164	 * string. For now just use the IP revision. OMAP3+ devices have
2165	 * the wr_access and wr_data_mux_bus register fields. OMAP4+
2166	 * devices support the addr-addr-data multiplex protocol.
2167	 *
2168	 * GPMC IP revisions:
2169	 * - OMAP24xx			= 2.0
2170	 * - OMAP3xxx			= 5.0
2171	 * - OMAP44xx/54xx/AM335x	= 6.0
2172	 */
2173	if (GPMC_REVISION_MAJOR(l) > 0x4)
2174		gpmc_capability = GPMC_HAS_WR_ACCESS | GPMC_HAS_WR_DATA_MUX_BUS;
2175	if (GPMC_REVISION_MAJOR(l) > 0x5)
2176		gpmc_capability |= GPMC_HAS_MUX_AAD;
2177	dev_info(gpmc_dev, "GPMC revision %d.%d\n", GPMC_REVISION_MAJOR(l),
2178		 GPMC_REVISION_MINOR(l));
2179
2180	gpmc_mem_init();
 
 
 
2181
2182	if (gpmc_setup_irq() < 0)
2183		dev_warn(gpmc_dev, "gpmc_setup_irq failed\n");
2184
2185	if (!pdev->dev.of_node) {
2186		gpmc_cs_num	 = GPMC_CS_NUM;
2187		gpmc_nr_waitpins = GPMC_NR_WAITPINS;
2188	}
2189
2190	rc = gpmc_probe_dt(pdev);
2191	if (rc < 0) {
2192		pm_runtime_put_sync(&pdev->dev);
2193		dev_err(gpmc_dev, "failed to probe DT parameters\n");
2194		return rc;
2195	}
2196
2197	return 0;
 
 
 
 
 
 
 
2198}
2199
2200static int gpmc_remove(struct platform_device *pdev)
2201{
2202	gpmc_free_irq();
 
 
2203	gpmc_mem_exit();
2204	pm_runtime_put_sync(&pdev->dev);
2205	pm_runtime_disable(&pdev->dev);
2206	gpmc_dev = NULL;
2207	return 0;
2208}
2209
2210#ifdef CONFIG_PM_SLEEP
2211static int gpmc_suspend(struct device *dev)
2212{
2213	omap3_gpmc_save_context();
2214	pm_runtime_put_sync(dev);
2215	return 0;
2216}
2217
2218static int gpmc_resume(struct device *dev)
2219{
2220	pm_runtime_get_sync(dev);
2221	omap3_gpmc_restore_context();
2222	return 0;
2223}
2224#endif
2225
2226static SIMPLE_DEV_PM_OPS(gpmc_pm_ops, gpmc_suspend, gpmc_resume);
2227
2228static struct platform_driver gpmc_driver = {
2229	.probe		= gpmc_probe,
2230	.remove		= gpmc_remove,
2231	.driver		= {
2232		.name	= DEVICE_NAME,
2233		.of_match_table = of_match_ptr(gpmc_dt_ids),
2234		.pm	= &gpmc_pm_ops,
2235	},
2236};
2237
2238static __init int gpmc_init(void)
2239{
2240	return platform_driver_register(&gpmc_driver);
2241}
2242
2243static __exit void gpmc_exit(void)
2244{
2245	platform_driver_unregister(&gpmc_driver);
2246
2247}
2248
2249postcore_initcall(gpmc_init);
2250module_exit(gpmc_exit);
2251
2252static irqreturn_t gpmc_handle_irq(int irq, void *dev)
2253{
2254	int i;
2255	u32 regval;
2256
2257	regval = gpmc_read_reg(GPMC_IRQSTATUS);
2258
2259	if (!regval)
2260		return IRQ_NONE;
2261
2262	for (i = 0; i < GPMC_NR_IRQ; i++)
2263		if (regval & gpmc_client_irq[i].bitmask)
2264			generic_handle_irq(gpmc_client_irq[i].irq);
2265
2266	gpmc_write_reg(GPMC_IRQSTATUS, regval);
2267
2268	return IRQ_HANDLED;
2269}
2270
2271static struct omap3_gpmc_regs gpmc_context;
2272
2273void omap3_gpmc_save_context(void)
2274{
2275	int i;
2276
2277	if (!gpmc_base)
2278		return;
2279
2280	gpmc_context.sysconfig = gpmc_read_reg(GPMC_SYSCONFIG);
2281	gpmc_context.irqenable = gpmc_read_reg(GPMC_IRQENABLE);
2282	gpmc_context.timeout_ctrl = gpmc_read_reg(GPMC_TIMEOUT_CONTROL);
2283	gpmc_context.config = gpmc_read_reg(GPMC_CONFIG);
2284	gpmc_context.prefetch_config1 = gpmc_read_reg(GPMC_PREFETCH_CONFIG1);
2285	gpmc_context.prefetch_config2 = gpmc_read_reg(GPMC_PREFETCH_CONFIG2);
2286	gpmc_context.prefetch_control = gpmc_read_reg(GPMC_PREFETCH_CONTROL);
2287	for (i = 0; i < gpmc_cs_num; i++) {
2288		gpmc_context.cs_context[i].is_valid = gpmc_cs_mem_enabled(i);
2289		if (gpmc_context.cs_context[i].is_valid) {
2290			gpmc_context.cs_context[i].config1 =
2291				gpmc_cs_read_reg(i, GPMC_CS_CONFIG1);
2292			gpmc_context.cs_context[i].config2 =
2293				gpmc_cs_read_reg(i, GPMC_CS_CONFIG2);
2294			gpmc_context.cs_context[i].config3 =
2295				gpmc_cs_read_reg(i, GPMC_CS_CONFIG3);
2296			gpmc_context.cs_context[i].config4 =
2297				gpmc_cs_read_reg(i, GPMC_CS_CONFIG4);
2298			gpmc_context.cs_context[i].config5 =
2299				gpmc_cs_read_reg(i, GPMC_CS_CONFIG5);
2300			gpmc_context.cs_context[i].config6 =
2301				gpmc_cs_read_reg(i, GPMC_CS_CONFIG6);
2302			gpmc_context.cs_context[i].config7 =
2303				gpmc_cs_read_reg(i, GPMC_CS_CONFIG7);
2304		}
2305	}
2306}
2307
2308void omap3_gpmc_restore_context(void)
2309{
2310	int i;
2311
2312	if (!gpmc_base)
2313		return;
2314
2315	gpmc_write_reg(GPMC_SYSCONFIG, gpmc_context.sysconfig);
2316	gpmc_write_reg(GPMC_IRQENABLE, gpmc_context.irqenable);
2317	gpmc_write_reg(GPMC_TIMEOUT_CONTROL, gpmc_context.timeout_ctrl);
2318	gpmc_write_reg(GPMC_CONFIG, gpmc_context.config);
2319	gpmc_write_reg(GPMC_PREFETCH_CONFIG1, gpmc_context.prefetch_config1);
2320	gpmc_write_reg(GPMC_PREFETCH_CONFIG2, gpmc_context.prefetch_config2);
2321	gpmc_write_reg(GPMC_PREFETCH_CONTROL, gpmc_context.prefetch_control);
2322	for (i = 0; i < gpmc_cs_num; i++) {
2323		if (gpmc_context.cs_context[i].is_valid) {
2324			gpmc_cs_write_reg(i, GPMC_CS_CONFIG1,
2325				gpmc_context.cs_context[i].config1);
2326			gpmc_cs_write_reg(i, GPMC_CS_CONFIG2,
2327				gpmc_context.cs_context[i].config2);
2328			gpmc_cs_write_reg(i, GPMC_CS_CONFIG3,
2329				gpmc_context.cs_context[i].config3);
2330			gpmc_cs_write_reg(i, GPMC_CS_CONFIG4,
2331				gpmc_context.cs_context[i].config4);
2332			gpmc_cs_write_reg(i, GPMC_CS_CONFIG5,
2333				gpmc_context.cs_context[i].config5);
2334			gpmc_cs_write_reg(i, GPMC_CS_CONFIG6,
2335				gpmc_context.cs_context[i].config6);
2336			gpmc_cs_write_reg(i, GPMC_CS_CONFIG7,
2337				gpmc_context.cs_context[i].config7);
2338		}
2339	}
2340}
v5.9
   1// SPDX-License-Identifier: GPL-2.0-only
   2/*
   3 * GPMC support functions
   4 *
   5 * Copyright (C) 2005-2006 Nokia Corporation
   6 *
   7 * Author: Juha Yrjola
   8 *
   9 * Copyright (C) 2009 Texas Instruments
  10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 
 
 
 
  11 */
  12#include <linux/irq.h>
  13#include <linux/kernel.h>
  14#include <linux/init.h>
  15#include <linux/err.h>
  16#include <linux/clk.h>
  17#include <linux/ioport.h>
  18#include <linux/spinlock.h>
  19#include <linux/io.h>
  20#include <linux/gpio/driver.h>
  21#include <linux/gpio/consumer.h> /* GPIO descriptor enum */
  22#include <linux/gpio/machine.h>
  23#include <linux/interrupt.h>
  24#include <linux/irqdomain.h>
  25#include <linux/platform_device.h>
  26#include <linux/of.h>
  27#include <linux/of_address.h>
 
  28#include <linux/of_device.h>
  29#include <linux/of_platform.h>
  30#include <linux/omap-gpmc.h>
 
  31#include <linux/pm_runtime.h>
  32#include <linux/sizes.h>
  33
  34#include <linux/platform_data/mtd-nand-omap2.h>
 
  35
  36#include <asm/mach-types.h>
  37
  38#define	DEVICE_NAME		"omap-gpmc"
  39
  40/* GPMC register offsets */
  41#define GPMC_REVISION		0x00
  42#define GPMC_SYSCONFIG		0x10
  43#define GPMC_SYSSTATUS		0x14
  44#define GPMC_IRQSTATUS		0x18
  45#define GPMC_IRQENABLE		0x1c
  46#define GPMC_TIMEOUT_CONTROL	0x40
  47#define GPMC_ERR_ADDRESS	0x44
  48#define GPMC_ERR_TYPE		0x48
  49#define GPMC_CONFIG		0x50
  50#define GPMC_STATUS		0x54
  51#define GPMC_PREFETCH_CONFIG1	0x1e0
  52#define GPMC_PREFETCH_CONFIG2	0x1e4
  53#define GPMC_PREFETCH_CONTROL	0x1ec
  54#define GPMC_PREFETCH_STATUS	0x1f0
  55#define GPMC_ECC_CONFIG		0x1f4
  56#define GPMC_ECC_CONTROL	0x1f8
  57#define GPMC_ECC_SIZE_CONFIG	0x1fc
  58#define GPMC_ECC1_RESULT        0x200
  59#define GPMC_ECC_BCH_RESULT_0   0x240   /* not available on OMAP2 */
  60#define	GPMC_ECC_BCH_RESULT_1	0x244	/* not available on OMAP2 */
  61#define	GPMC_ECC_BCH_RESULT_2	0x248	/* not available on OMAP2 */
  62#define	GPMC_ECC_BCH_RESULT_3	0x24c	/* not available on OMAP2 */
  63#define	GPMC_ECC_BCH_RESULT_4	0x300	/* not available on OMAP2 */
  64#define	GPMC_ECC_BCH_RESULT_5	0x304	/* not available on OMAP2 */
  65#define	GPMC_ECC_BCH_RESULT_6	0x308	/* not available on OMAP2 */
  66
  67/* GPMC ECC control settings */
  68#define GPMC_ECC_CTRL_ECCCLEAR		0x100
  69#define GPMC_ECC_CTRL_ECCDISABLE	0x000
  70#define GPMC_ECC_CTRL_ECCREG1		0x001
  71#define GPMC_ECC_CTRL_ECCREG2		0x002
  72#define GPMC_ECC_CTRL_ECCREG3		0x003
  73#define GPMC_ECC_CTRL_ECCREG4		0x004
  74#define GPMC_ECC_CTRL_ECCREG5		0x005
  75#define GPMC_ECC_CTRL_ECCREG6		0x006
  76#define GPMC_ECC_CTRL_ECCREG7		0x007
  77#define GPMC_ECC_CTRL_ECCREG8		0x008
  78#define GPMC_ECC_CTRL_ECCREG9		0x009
  79
  80#define GPMC_CONFIG_LIMITEDADDRESS		BIT(1)
  81
  82#define GPMC_STATUS_EMPTYWRITEBUFFERSTATUS	BIT(0)
  83
  84#define	GPMC_CONFIG2_CSEXTRADELAY		BIT(7)
  85#define	GPMC_CONFIG3_ADVEXTRADELAY		BIT(7)
  86#define	GPMC_CONFIG4_OEEXTRADELAY		BIT(7)
  87#define	GPMC_CONFIG4_WEEXTRADELAY		BIT(23)
  88#define	GPMC_CONFIG6_CYCLE2CYCLEDIFFCSEN	BIT(6)
  89#define	GPMC_CONFIG6_CYCLE2CYCLESAMECSEN	BIT(7)
  90
  91#define GPMC_CS0_OFFSET		0x60
  92#define GPMC_CS_SIZE		0x30
  93#define	GPMC_BCH_SIZE		0x10
  94
  95/*
  96 * The first 1MB of GPMC address space is typically mapped to
  97 * the internal ROM. Never allocate the first page, to
  98 * facilitate bug detection; even if we didn't boot from ROM.
  99 * As GPMC minimum partition size is 16MB we can only start from
 100 * there.
 101 */
 102#define GPMC_MEM_START		0x1000000
 103#define GPMC_MEM_END		0x3FFFFFFF
 104
 105#define GPMC_CHUNK_SHIFT	24		/* 16 MB */
 106#define GPMC_SECTION_SHIFT	28		/* 128 MB */
 107
 108#define CS_NUM_SHIFT		24
 109#define ENABLE_PREFETCH		(0x1 << 7)
 110#define DMA_MPU_MODE		2
 111
 112#define	GPMC_REVISION_MAJOR(l)		(((l) >> 4) & 0xf)
 113#define	GPMC_REVISION_MINOR(l)		((l) & 0xf)
 114
 115#define	GPMC_HAS_WR_ACCESS		0x1
 116#define	GPMC_HAS_WR_DATA_MUX_BUS	0x2
 117#define	GPMC_HAS_MUX_AAD		0x4
 118
 119#define GPMC_NR_WAITPINS		4
 120
 121#define GPMC_CS_CONFIG1		0x00
 122#define GPMC_CS_CONFIG2		0x04
 123#define GPMC_CS_CONFIG3		0x08
 124#define GPMC_CS_CONFIG4		0x0c
 125#define GPMC_CS_CONFIG5		0x10
 126#define GPMC_CS_CONFIG6		0x14
 127#define GPMC_CS_CONFIG7		0x18
 128#define GPMC_CS_NAND_COMMAND	0x1c
 129#define GPMC_CS_NAND_ADDRESS	0x20
 130#define GPMC_CS_NAND_DATA	0x24
 131
 132/* Control Commands */
 133#define GPMC_CONFIG_RDY_BSY	0x00000001
 134#define GPMC_CONFIG_DEV_SIZE	0x00000002
 135#define GPMC_CONFIG_DEV_TYPE	0x00000003
 
 136
 137#define GPMC_CONFIG1_WRAPBURST_SUPP     (1 << 31)
 138#define GPMC_CONFIG1_READMULTIPLE_SUPP  (1 << 30)
 139#define GPMC_CONFIG1_READTYPE_ASYNC     (0 << 29)
 140#define GPMC_CONFIG1_READTYPE_SYNC      (1 << 29)
 141#define GPMC_CONFIG1_WRITEMULTIPLE_SUPP (1 << 28)
 142#define GPMC_CONFIG1_WRITETYPE_ASYNC    (0 << 27)
 143#define GPMC_CONFIG1_WRITETYPE_SYNC     (1 << 27)
 144#define GPMC_CONFIG1_CLKACTIVATIONTIME(val) (((val) & 3) << 25)
 145/** CLKACTIVATIONTIME Max Ticks */
 146#define GPMC_CONFIG1_CLKACTIVATIONTIME_MAX 2
 147#define GPMC_CONFIG1_PAGE_LEN(val)      (((val) & 3) << 23)
 148/** ATTACHEDDEVICEPAGELENGTH Max Value */
 149#define GPMC_CONFIG1_ATTACHEDDEVICEPAGELENGTH_MAX 2
 150#define GPMC_CONFIG1_WAIT_READ_MON      (1 << 22)
 151#define GPMC_CONFIG1_WAIT_WRITE_MON     (1 << 21)
 152#define GPMC_CONFIG1_WAIT_MON_TIME(val) (((val) & 3) << 18)
 153/** WAITMONITORINGTIME Max Ticks */
 154#define GPMC_CONFIG1_WAITMONITORINGTIME_MAX  2
 155#define GPMC_CONFIG1_WAIT_PIN_SEL(val)  (((val) & 3) << 16)
 156#define GPMC_CONFIG1_DEVICESIZE(val)    (((val) & 3) << 12)
 157#define GPMC_CONFIG1_DEVICESIZE_16      GPMC_CONFIG1_DEVICESIZE(1)
 158/** DEVICESIZE Max Value */
 159#define GPMC_CONFIG1_DEVICESIZE_MAX     1
 160#define GPMC_CONFIG1_DEVICETYPE(val)    (((val) & 3) << 10)
 161#define GPMC_CONFIG1_DEVICETYPE_NOR     GPMC_CONFIG1_DEVICETYPE(0)
 162#define GPMC_CONFIG1_MUXTYPE(val)       (((val) & 3) << 8)
 163#define GPMC_CONFIG1_TIME_PARA_GRAN     (1 << 4)
 164#define GPMC_CONFIG1_FCLK_DIV(val)      ((val) & 3)
 165#define GPMC_CONFIG1_FCLK_DIV2          (GPMC_CONFIG1_FCLK_DIV(1))
 166#define GPMC_CONFIG1_FCLK_DIV3          (GPMC_CONFIG1_FCLK_DIV(2))
 167#define GPMC_CONFIG1_FCLK_DIV4          (GPMC_CONFIG1_FCLK_DIV(3))
 168#define GPMC_CONFIG7_CSVALID		(1 << 6)
 169
 170#define GPMC_CONFIG7_BASEADDRESS_MASK	0x3f
 171#define GPMC_CONFIG7_CSVALID_MASK	BIT(6)
 172#define GPMC_CONFIG7_MASKADDRESS_OFFSET	8
 173#define GPMC_CONFIG7_MASKADDRESS_MASK	(0xf << GPMC_CONFIG7_MASKADDRESS_OFFSET)
 174/* All CONFIG7 bits except reserved bits */
 175#define GPMC_CONFIG7_MASK		(GPMC_CONFIG7_BASEADDRESS_MASK | \
 176					 GPMC_CONFIG7_CSVALID_MASK |     \
 177					 GPMC_CONFIG7_MASKADDRESS_MASK)
 178
 179#define GPMC_DEVICETYPE_NOR		0
 180#define GPMC_DEVICETYPE_NAND		2
 181#define GPMC_CONFIG_WRITEPROTECT	0x00000010
 182#define WR_RD_PIN_MONITORING		0x00600000
 183
 
 
 184/* ECC commands */
 185#define GPMC_ECC_READ		0 /* Reset Hardware ECC for read */
 186#define GPMC_ECC_WRITE		1 /* Reset Hardware ECC for write */
 187#define GPMC_ECC_READSYN	2 /* Reset before syndrom is read back */
 188
 189#define	GPMC_NR_NAND_IRQS	2 /* number of NAND specific IRQs */
 
 
 190
 191enum gpmc_clk_domain {
 192	GPMC_CD_FCLK,
 193	GPMC_CD_CLK
 194};
 195
 196struct gpmc_cs_data {
 197	const char *name;
 198
 199#define GPMC_CS_RESERVED	(1 << 0)
 200	u32 flags;
 201
 202	struct resource mem;
 203};
 204
 
 
 
 
 
 205/* Structure to save gpmc cs context */
 206struct gpmc_cs_config {
 207	u32 config1;
 208	u32 config2;
 209	u32 config3;
 210	u32 config4;
 211	u32 config5;
 212	u32 config6;
 213	u32 config7;
 214	int is_valid;
 215};
 216
 217/*
 218 * Structure to save/restore gpmc context
 219 * to support core off on OMAP3
 220 */
 221struct omap3_gpmc_regs {
 222	u32 sysconfig;
 223	u32 irqenable;
 224	u32 timeout_ctrl;
 225	u32 config;
 226	u32 prefetch_config1;
 227	u32 prefetch_config2;
 228	u32 prefetch_control;
 229	struct gpmc_cs_config cs_context[GPMC_CS_NUM];
 230};
 231
 232struct gpmc_device {
 233	struct device *dev;
 234	int irq;
 235	struct irq_chip irq_chip;
 236	struct gpio_chip gpio_chip;
 237	int nirqs;
 238};
 239
 240static struct irq_domain *gpmc_irq_domain;
 241
 242static struct resource	gpmc_mem_root;
 243static struct gpmc_cs_data gpmc_cs[GPMC_CS_NUM];
 244static DEFINE_SPINLOCK(gpmc_mem_lock);
 245/* Define chip-selects as reserved by default until probe completes */
 246static unsigned int gpmc_cs_num = GPMC_CS_NUM;
 247static unsigned int gpmc_nr_waitpins;
 
 
 248static resource_size_t phys_base, mem_size;
 249static unsigned int gpmc_capability;
 250static void __iomem *gpmc_base;
 251
 252static struct clk *gpmc_l3_clk;
 253
 254static irqreturn_t gpmc_handle_irq(int irq, void *dev);
 255
 256static void gpmc_write_reg(int idx, u32 val)
 257{
 258	writel_relaxed(val, gpmc_base + idx);
 259}
 260
 261static u32 gpmc_read_reg(int idx)
 262{
 263	return readl_relaxed(gpmc_base + idx);
 264}
 265
 266void gpmc_cs_write_reg(int cs, int idx, u32 val)
 267{
 268	void __iomem *reg_addr;
 269
 270	reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
 271	writel_relaxed(val, reg_addr);
 272}
 273
 274static u32 gpmc_cs_read_reg(int cs, int idx)
 275{
 276	void __iomem *reg_addr;
 277
 278	reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
 279	return readl_relaxed(reg_addr);
 280}
 281
 282/* TODO: Add support for gpmc_fck to clock framework and use it */
 283static unsigned long gpmc_get_fclk_period(void)
 284{
 285	unsigned long rate = clk_get_rate(gpmc_l3_clk);
 286
 287	rate /= 1000;
 288	rate = 1000000000 / rate;	/* In picoseconds */
 289
 290	return rate;
 291}
 292
 293/**
 294 * gpmc_get_clk_period - get period of selected clock domain in ps
 295 * @cs: Chip Select Region.
 296 * @cd: Clock Domain.
 297 *
 298 * GPMC_CS_CONFIG1 GPMCFCLKDIVIDER for cs has to be setup
 299 * prior to calling this function with GPMC_CD_CLK.
 300 */
 301static unsigned long gpmc_get_clk_period(int cs, enum gpmc_clk_domain cd)
 302{
 
 303	unsigned long tick_ps = gpmc_get_fclk_period();
 304	u32 l;
 305	int div;
 306
 307	switch (cd) {
 308	case GPMC_CD_CLK:
 309		/* get current clk divider */
 310		l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
 311		div = (l & 0x03) + 1;
 312		/* get GPMC_CLK period */
 313		tick_ps *= div;
 314		break;
 315	case GPMC_CD_FCLK:
 
 316	default:
 317		break;
 318	}
 319
 320	return tick_ps;
 
 321}
 322
 323static unsigned int gpmc_ns_to_clk_ticks(unsigned int time_ns, int cs,
 324					 enum gpmc_clk_domain cd)
 325{
 326	unsigned long tick_ps;
 327
 328	/* Calculate in picosecs to yield more exact results */
 329	tick_ps = gpmc_get_clk_period(cs, cd);
 330
 331	return (time_ns * 1000 + tick_ps - 1) / tick_ps;
 332}
 333
 334static unsigned int gpmc_ns_to_ticks(unsigned int time_ns)
 335{
 336	return gpmc_ns_to_clk_ticks(time_ns, /* any CS */ 0, GPMC_CD_FCLK);
 337}
 338
 339static unsigned int gpmc_ps_to_ticks(unsigned int time_ps)
 340{
 341	unsigned long tick_ps;
 342
 343	/* Calculate in picosecs to yield more exact results */
 344	tick_ps = gpmc_get_fclk_period();
 345
 346	return (time_ps + tick_ps - 1) / tick_ps;
 347}
 348
 349static unsigned int gpmc_clk_ticks_to_ns(unsigned int ticks, int cs,
 350					 enum gpmc_clk_domain cd)
 351{
 352	return ticks * gpmc_get_clk_period(cs, cd) / 1000;
 353}
 354
 355unsigned int gpmc_ticks_to_ns(unsigned int ticks)
 356{
 357	return gpmc_clk_ticks_to_ns(ticks, /* any CS */ 0, GPMC_CD_FCLK);
 358}
 359
 360static unsigned int gpmc_ticks_to_ps(unsigned int ticks)
 361{
 362	return ticks * gpmc_get_fclk_period();
 363}
 364
 365static unsigned int gpmc_round_ps_to_ticks(unsigned int time_ps)
 366{
 367	unsigned long ticks = gpmc_ps_to_ticks(time_ps);
 368
 369	return ticks * gpmc_get_fclk_period();
 370}
 371
 372static inline void gpmc_cs_modify_reg(int cs, int reg, u32 mask, bool value)
 373{
 374	u32 l;
 375
 376	l = gpmc_cs_read_reg(cs, reg);
 377	if (value)
 378		l |= mask;
 379	else
 380		l &= ~mask;
 381	gpmc_cs_write_reg(cs, reg, l);
 382}
 383
 384static void gpmc_cs_bool_timings(int cs, const struct gpmc_bool_timings *p)
 385{
 386	gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG1,
 387			   GPMC_CONFIG1_TIME_PARA_GRAN,
 388			   p->time_para_granularity);
 389	gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG2,
 390			   GPMC_CONFIG2_CSEXTRADELAY, p->cs_extra_delay);
 391	gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG3,
 392			   GPMC_CONFIG3_ADVEXTRADELAY, p->adv_extra_delay);
 393	gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG4,
 394			   GPMC_CONFIG4_OEEXTRADELAY, p->oe_extra_delay);
 395	gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG4,
 396			   GPMC_CONFIG4_WEEXTRADELAY, p->we_extra_delay);
 397	gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG6,
 398			   GPMC_CONFIG6_CYCLE2CYCLESAMECSEN,
 399			   p->cycle2cyclesamecsen);
 400	gpmc_cs_modify_reg(cs, GPMC_CS_CONFIG6,
 401			   GPMC_CONFIG6_CYCLE2CYCLEDIFFCSEN,
 402			   p->cycle2cyclediffcsen);
 403}
 404
 405#ifdef CONFIG_OMAP_GPMC_DEBUG
 406/**
 407 * get_gpmc_timing_reg - read a timing parameter and print DTS settings for it.
 408 * @cs:      Chip Select Region
 409 * @reg:     GPMC_CS_CONFIGn register offset.
 410 * @st_bit:  Start Bit
 411 * @end_bit: End Bit. Must be >= @st_bit.
 412 * @max:     Maximum parameter value (before optional @shift).
 413 *           If 0, maximum is as high as @st_bit and @end_bit allow.
 414 * @name:    DTS node name, w/o "gpmc,"
 415 * @cd:      Clock Domain of timing parameter.
 416 * @shift:   Parameter value left shifts @shift, which is then printed instead of value.
 417 * @raw:     Raw Format Option.
 418 *           raw format:  gpmc,name = <value>
 419 *           tick format: gpmc,name = <value> /&zwj;* x ns -- y ns; x ticks *&zwj;/
 420 *           Where x ns -- y ns result in the same tick value.
 421 *           When @max is exceeded, "invalid" is printed inside comment.
 422 * @noval:   Parameter values equal to 0 are not printed.
 423 * @return:  Specified timing parameter (after optional @shift).
 424 *
 425 */
 426static int get_gpmc_timing_reg(
 427	/* timing specifiers */
 428	int cs, int reg, int st_bit, int end_bit, int max,
 429	const char *name, const enum gpmc_clk_domain cd,
 430	/* value transform */
 431	int shift,
 432	/* format specifiers */
 433	bool raw, bool noval)
 434{
 435	u32 l;
 436	int nr_bits;
 437	int mask;
 438	bool invalid;
 439
 440	l = gpmc_cs_read_reg(cs, reg);
 441	nr_bits = end_bit - st_bit + 1;
 442	mask = (1 << nr_bits) - 1;
 443	l = (l >> st_bit) & mask;
 444	if (!max)
 445		max = mask;
 446	invalid = l > max;
 447	if (shift)
 448		l = (shift << l);
 449	if (noval && (l == 0))
 450		return 0;
 451	if (!raw) {
 452		/* DTS tick format for timings in ns */
 453		unsigned int time_ns;
 454		unsigned int time_ns_min = 0;
 455
 456		if (l)
 457			time_ns_min = gpmc_clk_ticks_to_ns(l - 1, cs, cd) + 1;
 458		time_ns = gpmc_clk_ticks_to_ns(l, cs, cd);
 459		pr_info("gpmc,%s = <%u>; /* %u ns - %u ns; %i ticks%s*/\n",
 460			name, time_ns, time_ns_min, time_ns, l,
 461			invalid ? "; invalid " : " ");
 462	} else {
 463		/* raw format */
 464		pr_info("gpmc,%s = <%u>;%s\n", name, l,
 465			invalid ? " /* invalid */" : "");
 466	}
 467
 468	return l;
 469}
 470
 471#define GPMC_PRINT_CONFIG(cs, config) \
 472	pr_info("cs%i %s: 0x%08x\n", cs, #config, \
 473		gpmc_cs_read_reg(cs, config))
 474#define GPMC_GET_RAW(reg, st, end, field) \
 475	get_gpmc_timing_reg(cs, (reg), (st), (end), 0, field, GPMC_CD_FCLK, 0, 1, 0)
 476#define GPMC_GET_RAW_MAX(reg, st, end, max, field) \
 477	get_gpmc_timing_reg(cs, (reg), (st), (end), (max), field, GPMC_CD_FCLK, 0, 1, 0)
 478#define GPMC_GET_RAW_BOOL(reg, st, end, field) \
 479	get_gpmc_timing_reg(cs, (reg), (st), (end), 0, field, GPMC_CD_FCLK, 0, 1, 1)
 480#define GPMC_GET_RAW_SHIFT_MAX(reg, st, end, shift, max, field) \
 481	get_gpmc_timing_reg(cs, (reg), (st), (end), (max), field, GPMC_CD_FCLK, (shift), 1, 1)
 482#define GPMC_GET_TICKS(reg, st, end, field) \
 483	get_gpmc_timing_reg(cs, (reg), (st), (end), 0, field, GPMC_CD_FCLK, 0, 0, 0)
 484#define GPMC_GET_TICKS_CD(reg, st, end, field, cd) \
 485	get_gpmc_timing_reg(cs, (reg), (st), (end), 0, field, (cd), 0, 0, 0)
 486#define GPMC_GET_TICKS_CD_MAX(reg, st, end, max, field, cd) \
 487	get_gpmc_timing_reg(cs, (reg), (st), (end), (max), field, (cd), 0, 0, 0)
 488
 489static void gpmc_show_regs(int cs, const char *desc)
 490{
 491	pr_info("gpmc cs%i %s:\n", cs, desc);
 492	GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG1);
 493	GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG2);
 494	GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG3);
 495	GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG4);
 496	GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG5);
 497	GPMC_PRINT_CONFIG(cs, GPMC_CS_CONFIG6);
 498}
 499
 500/*
 501 * Note that gpmc,wait-pin handing wrongly assumes bit 8 is available,
 502 * see commit c9fb809.
 503 */
 504static void gpmc_cs_show_timings(int cs, const char *desc)
 505{
 506	gpmc_show_regs(cs, desc);
 507
 508	pr_info("gpmc cs%i access configuration:\n", cs);
 509	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1,  4,  4, "time-para-granularity");
 510	GPMC_GET_RAW(GPMC_CS_CONFIG1,  8,  9, "mux-add-data");
 511	GPMC_GET_RAW_SHIFT_MAX(GPMC_CS_CONFIG1, 12, 13, 1,
 512			       GPMC_CONFIG1_DEVICESIZE_MAX, "device-width");
 513	GPMC_GET_RAW(GPMC_CS_CONFIG1, 16, 17, "wait-pin");
 514	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 21, 21, "wait-on-write");
 515	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 22, 22, "wait-on-read");
 516	GPMC_GET_RAW_SHIFT_MAX(GPMC_CS_CONFIG1, 23, 24, 4,
 517			       GPMC_CONFIG1_ATTACHEDDEVICEPAGELENGTH_MAX,
 518			       "burst-length");
 519	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 27, 27, "sync-write");
 520	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 28, 28, "burst-write");
 521	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 29, 29, "gpmc,sync-read");
 522	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 30, 30, "burst-read");
 523	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG1, 31, 31, "burst-wrap");
 524
 525	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG2,  7,  7, "cs-extra-delay");
 526
 527	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG3,  7,  7, "adv-extra-delay");
 528
 529	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG4, 23, 23, "we-extra-delay");
 530	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG4,  7,  7, "oe-extra-delay");
 531
 532	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG6,  7,  7, "cycle2cycle-samecsen");
 533	GPMC_GET_RAW_BOOL(GPMC_CS_CONFIG6,  6,  6, "cycle2cycle-diffcsen");
 534
 535	pr_info("gpmc cs%i timings configuration:\n", cs);
 536	GPMC_GET_TICKS(GPMC_CS_CONFIG2,  0,  3, "cs-on-ns");
 537	GPMC_GET_TICKS(GPMC_CS_CONFIG2,  8, 12, "cs-rd-off-ns");
 538	GPMC_GET_TICKS(GPMC_CS_CONFIG2, 16, 20, "cs-wr-off-ns");
 539
 540	GPMC_GET_TICKS(GPMC_CS_CONFIG3,  0,  3, "adv-on-ns");
 541	GPMC_GET_TICKS(GPMC_CS_CONFIG3,  8, 12, "adv-rd-off-ns");
 542	GPMC_GET_TICKS(GPMC_CS_CONFIG3, 16, 20, "adv-wr-off-ns");
 543	if (gpmc_capability & GPMC_HAS_MUX_AAD) {
 544		GPMC_GET_TICKS(GPMC_CS_CONFIG3, 4, 6, "adv-aad-mux-on-ns");
 545		GPMC_GET_TICKS(GPMC_CS_CONFIG3, 24, 26,
 546				"adv-aad-mux-rd-off-ns");
 547		GPMC_GET_TICKS(GPMC_CS_CONFIG3, 28, 30,
 548				"adv-aad-mux-wr-off-ns");
 549	}
 550
 551	GPMC_GET_TICKS(GPMC_CS_CONFIG4,  0,  3, "oe-on-ns");
 552	GPMC_GET_TICKS(GPMC_CS_CONFIG4,  8, 12, "oe-off-ns");
 553	if (gpmc_capability & GPMC_HAS_MUX_AAD) {
 554		GPMC_GET_TICKS(GPMC_CS_CONFIG4,  4,  6, "oe-aad-mux-on-ns");
 555		GPMC_GET_TICKS(GPMC_CS_CONFIG4, 13, 15, "oe-aad-mux-off-ns");
 556	}
 557	GPMC_GET_TICKS(GPMC_CS_CONFIG4, 16, 19, "we-on-ns");
 558	GPMC_GET_TICKS(GPMC_CS_CONFIG4, 24, 28, "we-off-ns");
 559
 560	GPMC_GET_TICKS(GPMC_CS_CONFIG5,  0,  4, "rd-cycle-ns");
 561	GPMC_GET_TICKS(GPMC_CS_CONFIG5,  8, 12, "wr-cycle-ns");
 562	GPMC_GET_TICKS(GPMC_CS_CONFIG5, 16, 20, "access-ns");
 563
 564	GPMC_GET_TICKS(GPMC_CS_CONFIG5, 24, 27, "page-burst-access-ns");
 565
 566	GPMC_GET_TICKS(GPMC_CS_CONFIG6, 0, 3, "bus-turnaround-ns");
 567	GPMC_GET_TICKS(GPMC_CS_CONFIG6, 8, 11, "cycle2cycle-delay-ns");
 568
 569	GPMC_GET_TICKS_CD_MAX(GPMC_CS_CONFIG1, 18, 19,
 570			      GPMC_CONFIG1_WAITMONITORINGTIME_MAX,
 571			      "wait-monitoring-ns", GPMC_CD_CLK);
 572	GPMC_GET_TICKS_CD_MAX(GPMC_CS_CONFIG1, 25, 26,
 573			      GPMC_CONFIG1_CLKACTIVATIONTIME_MAX,
 574			      "clk-activation-ns", GPMC_CD_FCLK);
 575
 576	GPMC_GET_TICKS(GPMC_CS_CONFIG6, 16, 19, "wr-data-mux-bus-ns");
 577	GPMC_GET_TICKS(GPMC_CS_CONFIG6, 24, 28, "wr-access-ns");
 578}
 579#else
 580static inline void gpmc_cs_show_timings(int cs, const char *desc)
 581{
 582}
 583#endif
 584
 585/**
 586 * set_gpmc_timing_reg - set a single timing parameter for Chip Select Region.
 587 * Caller is expected to have initialized CONFIG1 GPMCFCLKDIVIDER
 588 * prior to calling this function with @cd equal to GPMC_CD_CLK.
 589 *
 590 * @cs:      Chip Select Region.
 591 * @reg:     GPMC_CS_CONFIGn register offset.
 592 * @st_bit:  Start Bit
 593 * @end_bit: End Bit. Must be >= @st_bit.
 594 * @max:     Maximum parameter value.
 595 *           If 0, maximum is as high as @st_bit and @end_bit allow.
 596 * @time:    Timing parameter in ns.
 597 * @cd:      Timing parameter clock domain.
 598 * @name:    Timing parameter name.
 599 * @return:  0 on success, -1 on error.
 600 */
 601static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit, int max,
 602			       int time, enum gpmc_clk_domain cd, const char *name)
 603{
 604	u32 l;
 605	int ticks, mask, nr_bits;
 606
 607	if (time == 0)
 608		ticks = 0;
 609	else
 610		ticks = gpmc_ns_to_clk_ticks(time, cs, cd);
 611	nr_bits = end_bit - st_bit + 1;
 612	mask = (1 << nr_bits) - 1;
 613
 614	if (!max)
 615		max = mask;
 616
 617	if (ticks > max) {
 618		pr_err("%s: GPMC CS%d: %s %d ns, %d ticks > %d ticks\n",
 619		       __func__, cs, name, time, ticks, max);
 620
 621		return -1;
 622	}
 623
 624	l = gpmc_cs_read_reg(cs, reg);
 625#ifdef CONFIG_OMAP_GPMC_DEBUG
 626	pr_info("GPMC CS%d: %-17s: %3d ticks, %3lu ns (was %3i ticks) %3d ns\n",
 627		cs, name, ticks, gpmc_get_clk_period(cs, cd) * ticks / 1000,
 
 628			(l >> st_bit) & mask, time);
 629#endif
 630	l &= ~(mask << st_bit);
 631	l |= ticks << st_bit;
 632	gpmc_cs_write_reg(cs, reg, l);
 633
 634	return 0;
 635}
 636
 637#define GPMC_SET_ONE_CD_MAX(reg, st, end, max, field, cd)  \
 638	if (set_gpmc_timing_reg(cs, (reg), (st), (end), (max), \
 639	    t->field, (cd), #field) < 0)                       \
 640		return -1
 641
 642#define GPMC_SET_ONE(reg, st, end, field) \
 643	GPMC_SET_ONE_CD_MAX(reg, st, end, 0, field, GPMC_CD_FCLK)
 644
 645/**
 646 * gpmc_calc_waitmonitoring_divider - calculate proper GPMCFCLKDIVIDER based on WAITMONITORINGTIME
 647 * WAITMONITORINGTIME will be _at least_ as long as desired, i.e.
 648 * read  --> don't sample bus too early
 649 * write --> data is longer on bus
 650 *
 651 * Formula:
 652 * gpmc_clk_div + 1 = ceil(ceil(waitmonitoringtime_ns / gpmc_fclk_ns)
 653 *                    / waitmonitoring_ticks)
 654 * WAITMONITORINGTIME resulting in 0 or 1 tick with div = 1 are caught by
 655 * div <= 0 check.
 656 *
 657 * @wait_monitoring: WAITMONITORINGTIME in ns.
 658 * @return:          -1 on failure to scale, else proper divider > 0.
 659 */
 660static int gpmc_calc_waitmonitoring_divider(unsigned int wait_monitoring)
 661{
 
 662	int div = gpmc_ns_to_ticks(wait_monitoring);
 663
 664	div += GPMC_CONFIG1_WAITMONITORINGTIME_MAX - 1;
 665	div /= GPMC_CONFIG1_WAITMONITORINGTIME_MAX;
 666
 667	if (div > 4)
 668		return -1;
 669	if (div <= 0)
 670		div = 1;
 671
 672	return div;
 
 673}
 674
 675/**
 676 * gpmc_calc_divider - calculate GPMC_FCLK divider for sync_clk GPMC_CLK period.
 677 * @sync_clk: GPMC_CLK period in ps.
 678 * @return:   Returns at least 1 if GPMC_FCLK can be divided to GPMC_CLK.
 679 *            Else, returns -1.
 680 */
 681int gpmc_calc_divider(unsigned int sync_clk)
 682{
 683	int div = gpmc_ps_to_ticks(sync_clk);
 684
 685	if (div > 4)
 686		return -1;
 687	if (div <= 0)
 688		div = 1;
 689
 690	return div;
 691}
 692
 693/**
 694 * gpmc_cs_set_timings - program timing parameters for Chip Select Region.
 695 * @cs:     Chip Select Region.
 696 * @t:      GPMC timing parameters.
 697 * @s:      GPMC timing settings.
 698 * @return: 0 on success, -1 on error.
 699 */
 700int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t,
 701			const struct gpmc_settings *s)
 702{
 703	int div;
 704	u32 l;
 705
 706	div = gpmc_calc_divider(t->sync_clk);
 707	if (div < 0)
 708		return div;
 709
 710	/*
 711	 * See if we need to change the divider for waitmonitoringtime.
 712	 *
 713	 * Calculate GPMCFCLKDIVIDER independent of gpmc,sync-clk-ps in DT for
 714	 * pure asynchronous accesses, i.e. both read and write asynchronous.
 715	 * However, only do so if WAITMONITORINGTIME is actually used, i.e.
 716	 * either WAITREADMONITORING or WAITWRITEMONITORING is set.
 717	 *
 718	 * This statement must not change div to scale async WAITMONITORINGTIME
 719	 * to protect mixed synchronous and asynchronous accesses.
 720	 *
 721	 * We raise an error later if WAITMONITORINGTIME does not fit.
 722	 */
 723	if (!s->sync_read && !s->sync_write &&
 724	    (s->wait_on_read || s->wait_on_write)
 725	   ) {
 
 726		div = gpmc_calc_waitmonitoring_divider(t->wait_monitoring);
 727		if (div < 0) {
 728			pr_err("%s: waitmonitoringtime %3d ns too large for greatest gpmcfclkdivider.\n",
 729			       __func__,
 730			       t->wait_monitoring
 731			       );
 732			return -1;
 733		}
 734	}
 735
 736	GPMC_SET_ONE(GPMC_CS_CONFIG2,  0,  3, cs_on);
 737	GPMC_SET_ONE(GPMC_CS_CONFIG2,  8, 12, cs_rd_off);
 738	GPMC_SET_ONE(GPMC_CS_CONFIG2, 16, 20, cs_wr_off);
 739
 740	GPMC_SET_ONE(GPMC_CS_CONFIG3,  0,  3, adv_on);
 741	GPMC_SET_ONE(GPMC_CS_CONFIG3,  8, 12, adv_rd_off);
 742	GPMC_SET_ONE(GPMC_CS_CONFIG3, 16, 20, adv_wr_off);
 743	if (gpmc_capability & GPMC_HAS_MUX_AAD) {
 744		GPMC_SET_ONE(GPMC_CS_CONFIG3,  4,  6, adv_aad_mux_on);
 745		GPMC_SET_ONE(GPMC_CS_CONFIG3, 24, 26, adv_aad_mux_rd_off);
 746		GPMC_SET_ONE(GPMC_CS_CONFIG3, 28, 30, adv_aad_mux_wr_off);
 747	}
 748
 749	GPMC_SET_ONE(GPMC_CS_CONFIG4,  0,  3, oe_on);
 750	GPMC_SET_ONE(GPMC_CS_CONFIG4,  8, 12, oe_off);
 751	if (gpmc_capability & GPMC_HAS_MUX_AAD) {
 752		GPMC_SET_ONE(GPMC_CS_CONFIG4,  4,  6, oe_aad_mux_on);
 753		GPMC_SET_ONE(GPMC_CS_CONFIG4, 13, 15, oe_aad_mux_off);
 754	}
 755	GPMC_SET_ONE(GPMC_CS_CONFIG4, 16, 19, we_on);
 756	GPMC_SET_ONE(GPMC_CS_CONFIG4, 24, 28, we_off);
 757
 758	GPMC_SET_ONE(GPMC_CS_CONFIG5,  0,  4, rd_cycle);
 759	GPMC_SET_ONE(GPMC_CS_CONFIG5,  8, 12, wr_cycle);
 760	GPMC_SET_ONE(GPMC_CS_CONFIG5, 16, 20, access);
 761
 762	GPMC_SET_ONE(GPMC_CS_CONFIG5, 24, 27, page_burst_access);
 763
 764	GPMC_SET_ONE(GPMC_CS_CONFIG6, 0, 3, bus_turnaround);
 765	GPMC_SET_ONE(GPMC_CS_CONFIG6, 8, 11, cycle2cycle_delay);
 766
 767	if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
 768		GPMC_SET_ONE(GPMC_CS_CONFIG6, 16, 19, wr_data_mux_bus);
 769	if (gpmc_capability & GPMC_HAS_WR_ACCESS)
 770		GPMC_SET_ONE(GPMC_CS_CONFIG6, 24, 28, wr_access);
 771
 772	l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
 773	l &= ~0x03;
 774	l |= (div - 1);
 775	gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, l);
 776
 777	GPMC_SET_ONE_CD_MAX(GPMC_CS_CONFIG1, 18, 19,
 778			    GPMC_CONFIG1_WAITMONITORINGTIME_MAX,
 779			    wait_monitoring, GPMC_CD_CLK);
 780	GPMC_SET_ONE_CD_MAX(GPMC_CS_CONFIG1, 25, 26,
 781			    GPMC_CONFIG1_CLKACTIVATIONTIME_MAX,
 782			    clk_activation, GPMC_CD_FCLK);
 783
 784#ifdef CONFIG_OMAP_GPMC_DEBUG
 785	pr_info("GPMC CS%d CLK period is %lu ns (div %d)\n",
 786			cs, (div * gpmc_get_fclk_period()) / 1000, div);
 787#endif
 788
 789	gpmc_cs_bool_timings(cs, &t->bool_timings);
 790	gpmc_cs_show_timings(cs, "after gpmc_cs_set_timings");
 791
 792	return 0;
 793}
 794
 795static int gpmc_cs_set_memconf(int cs, u32 base, u32 size)
 796{
 797	u32 l;
 798	u32 mask;
 799
 800	/*
 801	 * Ensure that base address is aligned on a
 802	 * boundary equal to or greater than size.
 803	 */
 804	if (base & (size - 1))
 805		return -EINVAL;
 806
 807	base >>= GPMC_CHUNK_SHIFT;
 808	mask = (1 << GPMC_SECTION_SHIFT) - size;
 809	mask >>= GPMC_CHUNK_SHIFT;
 810	mask <<= GPMC_CONFIG7_MASKADDRESS_OFFSET;
 811
 812	l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
 813	l &= ~GPMC_CONFIG7_MASK;
 814	l |= base & GPMC_CONFIG7_BASEADDRESS_MASK;
 815	l |= mask & GPMC_CONFIG7_MASKADDRESS_MASK;
 816	l |= GPMC_CONFIG7_CSVALID;
 817	gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
 818
 819	return 0;
 820}
 821
 822static void gpmc_cs_enable_mem(int cs)
 823{
 824	u32 l;
 825
 826	l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
 827	l |= GPMC_CONFIG7_CSVALID;
 828	gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
 829}
 830
 831static void gpmc_cs_disable_mem(int cs)
 832{
 833	u32 l;
 834
 835	l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
 836	l &= ~GPMC_CONFIG7_CSVALID;
 837	gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
 838}
 839
 840static void gpmc_cs_get_memconf(int cs, u32 *base, u32 *size)
 841{
 842	u32 l;
 843	u32 mask;
 844
 845	l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
 846	*base = (l & 0x3f) << GPMC_CHUNK_SHIFT;
 847	mask = (l >> 8) & 0x0f;
 848	*size = (1 << GPMC_SECTION_SHIFT) - (mask << GPMC_CHUNK_SHIFT);
 849}
 850
 851static int gpmc_cs_mem_enabled(int cs)
 852{
 853	u32 l;
 854
 855	l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
 856	return l & GPMC_CONFIG7_CSVALID;
 857}
 858
 859static void gpmc_cs_set_reserved(int cs, int reserved)
 860{
 861	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
 862
 863	gpmc->flags |= GPMC_CS_RESERVED;
 864}
 865
 866static bool gpmc_cs_reserved(int cs)
 867{
 868	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
 869
 870	return gpmc->flags & GPMC_CS_RESERVED;
 871}
 872
 873static void gpmc_cs_set_name(int cs, const char *name)
 874{
 875	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
 876
 877	gpmc->name = name;
 878}
 879
 880static const char *gpmc_cs_get_name(int cs)
 881{
 882	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
 883
 884	return gpmc->name;
 885}
 886
 887static unsigned long gpmc_mem_align(unsigned long size)
 888{
 889	int order;
 890
 891	size = (size - 1) >> (GPMC_CHUNK_SHIFT - 1);
 892	order = GPMC_CHUNK_SHIFT - 1;
 893	do {
 894		size >>= 1;
 895		order++;
 896	} while (size);
 897	size = 1 << order;
 898	return size;
 899}
 900
 901static int gpmc_cs_insert_mem(int cs, unsigned long base, unsigned long size)
 902{
 903	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
 904	struct resource *res = &gpmc->mem;
 905	int r;
 906
 907	size = gpmc_mem_align(size);
 908	spin_lock(&gpmc_mem_lock);
 909	res->start = base;
 910	res->end = base + size - 1;
 911	r = request_resource(&gpmc_mem_root, res);
 912	spin_unlock(&gpmc_mem_lock);
 913
 914	return r;
 915}
 916
 917static int gpmc_cs_delete_mem(int cs)
 918{
 919	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
 920	struct resource *res = &gpmc->mem;
 921	int r;
 922
 923	spin_lock(&gpmc_mem_lock);
 924	r = release_resource(res);
 925	res->start = 0;
 926	res->end = 0;
 927	spin_unlock(&gpmc_mem_lock);
 928
 929	return r;
 930}
 931
 932/**
 933 * gpmc_cs_remap - remaps a chip-select physical base address
 934 * @cs:		chip-select to remap
 935 * @base:	physical base address to re-map chip-select to
 936 *
 937 * Re-maps a chip-select to a new physical base address specified by
 938 * "base". Returns 0 on success and appropriate negative error code
 939 * on failure.
 940 */
 941static int gpmc_cs_remap(int cs, u32 base)
 942{
 943	int ret;
 944	u32 old_base, size;
 945
 946	if (cs > gpmc_cs_num) {
 947		pr_err("%s: requested chip-select is disabled\n", __func__);
 948		return -ENODEV;
 949	}
 950
 951	/*
 952	 * Make sure we ignore any device offsets from the GPMC partition
 953	 * allocated for the chip select and that the new base confirms
 954	 * to the GPMC 16MB minimum granularity.
 955	 */
 956	base &= ~(SZ_16M - 1);
 957
 958	gpmc_cs_get_memconf(cs, &old_base, &size);
 959	if (base == old_base)
 960		return 0;
 961
 962	ret = gpmc_cs_delete_mem(cs);
 963	if (ret < 0)
 964		return ret;
 965
 966	ret = gpmc_cs_insert_mem(cs, base, size);
 967	if (ret < 0)
 968		return ret;
 969
 970	ret = gpmc_cs_set_memconf(cs, base, size);
 971
 972	return ret;
 973}
 974
 975int gpmc_cs_request(int cs, unsigned long size, unsigned long *base)
 976{
 977	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
 978	struct resource *res = &gpmc->mem;
 979	int r = -1;
 980
 981	if (cs > gpmc_cs_num) {
 982		pr_err("%s: requested chip-select is disabled\n", __func__);
 983		return -ENODEV;
 984	}
 985	size = gpmc_mem_align(size);
 986	if (size > (1 << GPMC_SECTION_SHIFT))
 987		return -ENOMEM;
 988
 989	spin_lock(&gpmc_mem_lock);
 990	if (gpmc_cs_reserved(cs)) {
 991		r = -EBUSY;
 992		goto out;
 993	}
 994	if (gpmc_cs_mem_enabled(cs))
 995		r = adjust_resource(res, res->start & ~(size - 1), size);
 996	if (r < 0)
 997		r = allocate_resource(&gpmc_mem_root, res, size, 0, ~0,
 998				      size, NULL, NULL);
 999	if (r < 0)
1000		goto out;
1001
1002	/* Disable CS while changing base address and size mask */
1003	gpmc_cs_disable_mem(cs);
1004
1005	r = gpmc_cs_set_memconf(cs, res->start, resource_size(res));
1006	if (r < 0) {
1007		release_resource(res);
1008		goto out;
1009	}
1010
1011	/* Enable CS */
1012	gpmc_cs_enable_mem(cs);
1013	*base = res->start;
1014	gpmc_cs_set_reserved(cs, 1);
1015out:
1016	spin_unlock(&gpmc_mem_lock);
1017	return r;
1018}
1019EXPORT_SYMBOL(gpmc_cs_request);
1020
1021void gpmc_cs_free(int cs)
1022{
1023	struct gpmc_cs_data *gpmc = &gpmc_cs[cs];
1024	struct resource *res = &gpmc->mem;
1025
1026	spin_lock(&gpmc_mem_lock);
1027	if (cs >= gpmc_cs_num || cs < 0 || !gpmc_cs_reserved(cs)) {
1028		printk(KERN_ERR "Trying to free non-reserved GPMC CS%d\n", cs);
1029		BUG();
1030		spin_unlock(&gpmc_mem_lock);
1031		return;
1032	}
1033	gpmc_cs_disable_mem(cs);
1034	if (res->flags)
1035		release_resource(res);
1036	gpmc_cs_set_reserved(cs, 0);
1037	spin_unlock(&gpmc_mem_lock);
1038}
1039EXPORT_SYMBOL(gpmc_cs_free);
1040
1041/**
1042 * gpmc_configure - write request to configure gpmc
1043 * @cmd: command type
1044 * @wval: value to write
1045 * @return status of the operation
1046 */
1047int gpmc_configure(int cmd, int wval)
1048{
1049	u32 regval;
1050
1051	switch (cmd) {
 
 
 
 
 
 
 
 
1052	case GPMC_CONFIG_WP:
1053		regval = gpmc_read_reg(GPMC_CONFIG);
1054		if (wval)
1055			regval &= ~GPMC_CONFIG_WRITEPROTECT; /* WP is ON */
1056		else
1057			regval |= GPMC_CONFIG_WRITEPROTECT;  /* WP is OFF */
1058		gpmc_write_reg(GPMC_CONFIG, regval);
1059		break;
1060
1061	default:
1062		pr_err("%s: command not supported\n", __func__);
1063		return -EINVAL;
1064	}
1065
1066	return 0;
1067}
1068EXPORT_SYMBOL(gpmc_configure);
1069
1070static bool gpmc_nand_writebuffer_empty(void)
1071{
1072	if (gpmc_read_reg(GPMC_STATUS) & GPMC_STATUS_EMPTYWRITEBUFFERSTATUS)
1073		return true;
1074
1075	return false;
1076}
1077
1078static struct gpmc_nand_ops nand_ops = {
1079	.nand_writebuffer_empty = gpmc_nand_writebuffer_empty,
1080};
1081
1082/**
1083 * gpmc_omap_get_nand_ops - Get the GPMC NAND interface
1084 * @reg: the GPMC NAND register map exclusive for NAND use.
1085 * @cs: GPMC chip select number on which the NAND sits. The
1086 *      register map returned will be specific to this chip select.
1087 *
1088 * Returns NULL on error e.g. invalid cs.
1089 */
1090struct gpmc_nand_ops *gpmc_omap_get_nand_ops(struct gpmc_nand_regs *reg, int cs)
1091{
1092	int i;
1093
1094	if (cs >= gpmc_cs_num)
1095		return NULL;
1096
1097	reg->gpmc_nand_command = gpmc_base + GPMC_CS0_OFFSET +
1098				GPMC_CS_NAND_COMMAND + GPMC_CS_SIZE * cs;
1099	reg->gpmc_nand_address = gpmc_base + GPMC_CS0_OFFSET +
1100				GPMC_CS_NAND_ADDRESS + GPMC_CS_SIZE * cs;
1101	reg->gpmc_nand_data = gpmc_base + GPMC_CS0_OFFSET +
1102				GPMC_CS_NAND_DATA + GPMC_CS_SIZE * cs;
1103	reg->gpmc_prefetch_config1 = gpmc_base + GPMC_PREFETCH_CONFIG1;
1104	reg->gpmc_prefetch_config2 = gpmc_base + GPMC_PREFETCH_CONFIG2;
1105	reg->gpmc_prefetch_control = gpmc_base + GPMC_PREFETCH_CONTROL;
1106	reg->gpmc_prefetch_status = gpmc_base + GPMC_PREFETCH_STATUS;
1107	reg->gpmc_ecc_config = gpmc_base + GPMC_ECC_CONFIG;
1108	reg->gpmc_ecc_control = gpmc_base + GPMC_ECC_CONTROL;
1109	reg->gpmc_ecc_size_config = gpmc_base + GPMC_ECC_SIZE_CONFIG;
1110	reg->gpmc_ecc1_result = gpmc_base + GPMC_ECC1_RESULT;
1111
1112	for (i = 0; i < GPMC_BCH_NUM_REMAINDER; i++) {
1113		reg->gpmc_bch_result0[i] = gpmc_base + GPMC_ECC_BCH_RESULT_0 +
1114					   GPMC_BCH_SIZE * i;
1115		reg->gpmc_bch_result1[i] = gpmc_base + GPMC_ECC_BCH_RESULT_1 +
1116					   GPMC_BCH_SIZE * i;
1117		reg->gpmc_bch_result2[i] = gpmc_base + GPMC_ECC_BCH_RESULT_2 +
1118					   GPMC_BCH_SIZE * i;
1119		reg->gpmc_bch_result3[i] = gpmc_base + GPMC_ECC_BCH_RESULT_3 +
1120					   GPMC_BCH_SIZE * i;
1121		reg->gpmc_bch_result4[i] = gpmc_base + GPMC_ECC_BCH_RESULT_4 +
1122					   i * GPMC_BCH_SIZE;
1123		reg->gpmc_bch_result5[i] = gpmc_base + GPMC_ECC_BCH_RESULT_5 +
1124					   i * GPMC_BCH_SIZE;
1125		reg->gpmc_bch_result6[i] = gpmc_base + GPMC_ECC_BCH_RESULT_6 +
1126					   i * GPMC_BCH_SIZE;
1127	}
1128
1129	return &nand_ops;
1130}
1131EXPORT_SYMBOL_GPL(gpmc_omap_get_nand_ops);
1132
1133static void gpmc_omap_onenand_calc_sync_timings(struct gpmc_timings *t,
1134						struct gpmc_settings *s,
1135						int freq, int latency)
1136{
1137	struct gpmc_device_timings dev_t;
1138	const int t_cer  = 15;
1139	const int t_avdp = 12;
1140	const int t_cez  = 20; /* max of t_cez, t_oez */
1141	const int t_wpl  = 40;
1142	const int t_wph  = 30;
1143	int min_gpmc_clk_period, t_ces, t_avds, t_avdh, t_ach, t_aavdh, t_rdyo;
1144
1145	switch (freq) {
1146	case 104:
1147		min_gpmc_clk_period = 9600; /* 104 MHz */
1148		t_ces   = 3;
1149		t_avds  = 4;
1150		t_avdh  = 2;
1151		t_ach   = 3;
1152		t_aavdh = 6;
1153		t_rdyo  = 6;
1154		break;
1155	case 83:
1156		min_gpmc_clk_period = 12000; /* 83 MHz */
1157		t_ces   = 5;
1158		t_avds  = 4;
1159		t_avdh  = 2;
1160		t_ach   = 6;
1161		t_aavdh = 6;
1162		t_rdyo  = 9;
1163		break;
1164	case 66:
1165		min_gpmc_clk_period = 15000; /* 66 MHz */
1166		t_ces   = 6;
1167		t_avds  = 5;
1168		t_avdh  = 2;
1169		t_ach   = 6;
1170		t_aavdh = 6;
1171		t_rdyo  = 11;
1172		break;
1173	default:
1174		min_gpmc_clk_period = 18500; /* 54 MHz */
1175		t_ces   = 7;
1176		t_avds  = 7;
1177		t_avdh  = 7;
1178		t_ach   = 9;
1179		t_aavdh = 7;
1180		t_rdyo  = 15;
1181		break;
1182	}
1183
1184	/* Set synchronous read timings */
1185	memset(&dev_t, 0, sizeof(dev_t));
1186
1187	if (!s->sync_write) {
1188		dev_t.t_avdp_w = max(t_avdp, t_cer) * 1000;
1189		dev_t.t_wpl = t_wpl * 1000;
1190		dev_t.t_wph = t_wph * 1000;
1191		dev_t.t_aavdh = t_aavdh * 1000;
1192	}
1193	dev_t.ce_xdelay = true;
1194	dev_t.avd_xdelay = true;
1195	dev_t.oe_xdelay = true;
1196	dev_t.we_xdelay = true;
1197	dev_t.clk = min_gpmc_clk_period;
1198	dev_t.t_bacc = dev_t.clk;
1199	dev_t.t_ces = t_ces * 1000;
1200	dev_t.t_avds = t_avds * 1000;
1201	dev_t.t_avdh = t_avdh * 1000;
1202	dev_t.t_ach = t_ach * 1000;
1203	dev_t.cyc_iaa = (latency + 1);
1204	dev_t.t_cez_r = t_cez * 1000;
1205	dev_t.t_cez_w = dev_t.t_cez_r;
1206	dev_t.cyc_aavdh_oe = 1;
1207	dev_t.t_rdyo = t_rdyo * 1000 + min_gpmc_clk_period;
1208
1209	gpmc_calc_timings(t, s, &dev_t);
1210}
1211
1212int gpmc_omap_onenand_set_timings(struct device *dev, int cs, int freq,
1213				  int latency,
1214				  struct gpmc_onenand_info *info)
1215{
1216	int ret;
1217	struct gpmc_timings gpmc_t;
1218	struct gpmc_settings gpmc_s;
1219
1220	gpmc_read_settings_dt(dev->of_node, &gpmc_s);
1221
1222	info->sync_read = gpmc_s.sync_read;
1223	info->sync_write = gpmc_s.sync_write;
1224	info->burst_len = gpmc_s.burst_len;
1225
1226	if (!gpmc_s.sync_read && !gpmc_s.sync_write)
1227		return 0;
1228
1229	gpmc_omap_onenand_calc_sync_timings(&gpmc_t, &gpmc_s, freq, latency);
 
 
1230
1231	ret = gpmc_cs_program_settings(cs, &gpmc_s);
1232	if (ret < 0)
1233		return ret;
1234
1235	return gpmc_cs_set_timings(cs, &gpmc_t, &gpmc_s);
1236}
1237EXPORT_SYMBOL_GPL(gpmc_omap_onenand_set_timings);
1238
1239int gpmc_get_client_irq(unsigned int irq_config)
1240{
1241	if (!gpmc_irq_domain) {
1242		pr_warn("%s called before GPMC IRQ domain available\n",
1243			__func__);
1244		return 0;
1245	}
1246
1247	/* we restrict this to NAND IRQs only */
1248	if (irq_config >= GPMC_NR_NAND_IRQS)
1249		return 0;
1250
1251	return irq_create_mapping(gpmc_irq_domain, irq_config);
1252}
1253
1254static int gpmc_irq_endis(unsigned long hwirq, bool endis)
1255{
 
1256	u32 regval;
1257
1258	/* bits GPMC_NR_NAND_IRQS to 8 are reserved */
1259	if (hwirq >= GPMC_NR_NAND_IRQS)
1260		hwirq += 8 - GPMC_NR_NAND_IRQS;
1261
1262	regval = gpmc_read_reg(GPMC_IRQENABLE);
1263	if (endis)
1264		regval |= BIT(hwirq);
1265	else
1266		regval &= ~BIT(hwirq);
1267	gpmc_write_reg(GPMC_IRQENABLE, regval);
1268
1269	return 0;
1270}
1271
1272static void gpmc_irq_disable(struct irq_data *p)
1273{
1274	gpmc_irq_endis(p->hwirq, false);
1275}
1276
1277static void gpmc_irq_enable(struct irq_data *p)
1278{
1279	gpmc_irq_endis(p->hwirq, true);
1280}
1281
1282static void gpmc_irq_mask(struct irq_data *d)
1283{
1284	gpmc_irq_endis(d->hwirq, false);
1285}
1286
1287static void gpmc_irq_unmask(struct irq_data *d)
1288{
1289	gpmc_irq_endis(d->hwirq, true);
1290}
1291
1292static void gpmc_irq_edge_config(unsigned long hwirq, bool rising_edge)
1293{
 
1294	u32 regval;
1295
1296	/* NAND IRQs polarity is not configurable */
1297	if (hwirq < GPMC_NR_NAND_IRQS)
1298		return;
1299
1300	/* WAITPIN starts at BIT 8 */
1301	hwirq += 8 - GPMC_NR_NAND_IRQS;
1302
1303	regval = gpmc_read_reg(GPMC_CONFIG);
1304	if (rising_edge)
1305		regval &= ~BIT(hwirq);
1306	else
1307		regval |= BIT(hwirq);
1308
1309	gpmc_write_reg(GPMC_CONFIG, regval);
1310}
1311
1312static void gpmc_irq_ack(struct irq_data *d)
1313{
1314	unsigned int hwirq = d->hwirq;
1315
1316	/* skip reserved bits */
1317	if (hwirq >= GPMC_NR_NAND_IRQS)
1318		hwirq += 8 - GPMC_NR_NAND_IRQS;
1319
1320	/* Setting bit to 1 clears (or Acks) the interrupt */
1321	gpmc_write_reg(GPMC_IRQSTATUS, BIT(hwirq));
1322}
1323
1324static int gpmc_irq_set_type(struct irq_data *d, unsigned int trigger)
1325{
1326	/* can't set type for NAND IRQs */
1327	if (d->hwirq < GPMC_NR_NAND_IRQS)
1328		return -EINVAL;
1329
1330	/* We can support either rising or falling edge at a time */
1331	if (trigger == IRQ_TYPE_EDGE_FALLING)
1332		gpmc_irq_edge_config(d->hwirq, false);
1333	else if (trigger == IRQ_TYPE_EDGE_RISING)
1334		gpmc_irq_edge_config(d->hwirq, true);
1335	else
1336		return -EINVAL;
1337
1338	return 0;
1339}
1340
1341static int gpmc_irq_map(struct irq_domain *d, unsigned int virq,
1342			irq_hw_number_t hw)
1343{
1344	struct gpmc_device *gpmc = d->host_data;
1345
1346	irq_set_chip_data(virq, gpmc);
1347	if (hw < GPMC_NR_NAND_IRQS) {
1348		irq_modify_status(virq, IRQ_NOREQUEST, IRQ_NOAUTOEN);
1349		irq_set_chip_and_handler(virq, &gpmc->irq_chip,
1350					 handle_simple_irq);
1351	} else {
1352		irq_set_chip_and_handler(virq, &gpmc->irq_chip,
1353					 handle_edge_irq);
1354	}
1355
1356	return 0;
1357}
1358
1359static const struct irq_domain_ops gpmc_irq_domain_ops = {
1360	.map    = gpmc_irq_map,
1361	.xlate  = irq_domain_xlate_twocell,
1362};
1363
1364static irqreturn_t gpmc_handle_irq(int irq, void *data)
1365{
1366	int hwirq, virq;
1367	u32 regval, regvalx;
1368	struct gpmc_device *gpmc = data;
1369
1370	regval = gpmc_read_reg(GPMC_IRQSTATUS);
1371	regvalx = regval;
1372
1373	if (!regval)
1374		return IRQ_NONE;
1375
1376	for (hwirq = 0; hwirq < gpmc->nirqs; hwirq++) {
1377		/* skip reserved status bits */
1378		if (hwirq == GPMC_NR_NAND_IRQS)
1379			regvalx >>= 8 - GPMC_NR_NAND_IRQS;
1380
1381		if (regvalx & BIT(hwirq)) {
1382			virq = irq_find_mapping(gpmc_irq_domain, hwirq);
1383			if (!virq) {
1384				dev_warn(gpmc->dev,
1385					 "spurious irq detected hwirq %d, virq %d\n",
1386					 hwirq, virq);
1387			}
1388
1389			generic_handle_irq(virq);
1390		}
1391	}
1392
1393	gpmc_write_reg(GPMC_IRQSTATUS, regval);
1394
1395	return IRQ_HANDLED;
1396}
1397
1398static int gpmc_setup_irq(struct gpmc_device *gpmc)
1399{
1400	u32 regval;
1401	int rc;
1402
1403	/* Disable interrupts */
1404	gpmc_write_reg(GPMC_IRQENABLE, 0);
1405
1406	/* clear interrupts */
1407	regval = gpmc_read_reg(GPMC_IRQSTATUS);
1408	gpmc_write_reg(GPMC_IRQSTATUS, regval);
1409
1410	gpmc->irq_chip.name = "gpmc";
1411	gpmc->irq_chip.irq_enable = gpmc_irq_enable;
1412	gpmc->irq_chip.irq_disable = gpmc_irq_disable;
1413	gpmc->irq_chip.irq_ack = gpmc_irq_ack;
1414	gpmc->irq_chip.irq_mask = gpmc_irq_mask;
1415	gpmc->irq_chip.irq_unmask = gpmc_irq_unmask;
1416	gpmc->irq_chip.irq_set_type = gpmc_irq_set_type;
1417
1418	gpmc_irq_domain = irq_domain_add_linear(gpmc->dev->of_node,
1419						gpmc->nirqs,
1420						&gpmc_irq_domain_ops,
1421						gpmc);
1422	if (!gpmc_irq_domain) {
1423		dev_err(gpmc->dev, "IRQ domain add failed\n");
1424		return -ENODEV;
1425	}
1426
1427	rc = request_irq(gpmc->irq, gpmc_handle_irq, 0, "gpmc", gpmc);
1428	if (rc) {
1429		dev_err(gpmc->dev, "failed to request irq %d: %d\n",
1430			gpmc->irq, rc);
1431		irq_domain_remove(gpmc_irq_domain);
1432		gpmc_irq_domain = NULL;
1433	}
1434
1435	return rc;
1436}
1437
1438static int gpmc_free_irq(struct gpmc_device *gpmc)
1439{
1440	int hwirq;
1441
1442	free_irq(gpmc->irq, gpmc);
 
1443
1444	for (hwirq = 0; hwirq < gpmc->nirqs; hwirq++)
1445		irq_dispose_mapping(irq_find_mapping(gpmc_irq_domain, hwirq));
 
 
1446
1447	irq_domain_remove(gpmc_irq_domain);
1448	gpmc_irq_domain = NULL;
1449
1450	return 0;
1451}
1452
1453static void gpmc_mem_exit(void)
1454{
1455	int cs;
1456
1457	for (cs = 0; cs < gpmc_cs_num; cs++) {
1458		if (!gpmc_cs_mem_enabled(cs))
1459			continue;
1460		gpmc_cs_delete_mem(cs);
1461	}
 
1462}
1463
1464static void gpmc_mem_init(void)
1465{
1466	int cs;
1467
1468	gpmc_mem_root.start = GPMC_MEM_START;
 
 
 
 
 
1469	gpmc_mem_root.end = GPMC_MEM_END;
1470
1471	/* Reserve all regions that has been set up by bootloader */
1472	for (cs = 0; cs < gpmc_cs_num; cs++) {
1473		u32 base, size;
1474
1475		if (!gpmc_cs_mem_enabled(cs))
1476			continue;
1477		gpmc_cs_get_memconf(cs, &base, &size);
1478		if (gpmc_cs_insert_mem(cs, base, size)) {
1479			pr_warn("%s: disabling cs %d mapped at 0x%x-0x%x\n",
1480				__func__, cs, base, base + size);
1481			gpmc_cs_disable_mem(cs);
1482		}
1483	}
1484}
1485
1486static u32 gpmc_round_ps_to_sync_clk(u32 time_ps, u32 sync_clk)
1487{
1488	u32 temp;
1489	int div;
1490
1491	div = gpmc_calc_divider(sync_clk);
1492	temp = gpmc_ps_to_ticks(time_ps);
1493	temp = (temp + div - 1) / div;
1494	return gpmc_ticks_to_ps(temp * div);
1495}
1496
1497/* XXX: can the cycles be avoided ? */
1498static int gpmc_calc_sync_read_timings(struct gpmc_timings *gpmc_t,
1499				       struct gpmc_device_timings *dev_t,
1500				       bool mux)
1501{
1502	u32 temp;
1503
1504	/* adv_rd_off */
1505	temp = dev_t->t_avdp_r;
1506	/* XXX: mux check required ? */
1507	if (mux) {
1508		/* XXX: t_avdp not to be required for sync, only added for tusb
1509		 * this indirectly necessitates requirement of t_avdp_r and
1510		 * t_avdp_w instead of having a single t_avdp
1511		 */
1512		temp = max_t(u32, temp,	gpmc_t->clk_activation + dev_t->t_avdh);
1513		temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
1514	}
1515	gpmc_t->adv_rd_off = gpmc_round_ps_to_ticks(temp);
1516
1517	/* oe_on */
1518	temp = dev_t->t_oeasu; /* XXX: remove this ? */
1519	if (mux) {
1520		temp = max_t(u32, temp,	gpmc_t->clk_activation + dev_t->t_ach);
1521		temp = max_t(u32, temp, gpmc_t->adv_rd_off +
1522				gpmc_ticks_to_ps(dev_t->cyc_aavdh_oe));
1523	}
1524	gpmc_t->oe_on = gpmc_round_ps_to_ticks(temp);
1525
1526	/* access */
1527	/* XXX: any scope for improvement ?, by combining oe_on
1528	 * and clk_activation, need to check whether
1529	 * access = clk_activation + round to sync clk ?
1530	 */
1531	temp = max_t(u32, dev_t->t_iaa,	dev_t->cyc_iaa * gpmc_t->sync_clk);
1532	temp += gpmc_t->clk_activation;
1533	if (dev_t->cyc_oe)
1534		temp = max_t(u32, temp, gpmc_t->oe_on +
1535				gpmc_ticks_to_ps(dev_t->cyc_oe));
1536	gpmc_t->access = gpmc_round_ps_to_ticks(temp);
1537
1538	gpmc_t->oe_off = gpmc_t->access + gpmc_ticks_to_ps(1);
1539	gpmc_t->cs_rd_off = gpmc_t->oe_off;
1540
1541	/* rd_cycle */
1542	temp = max_t(u32, dev_t->t_cez_r, dev_t->t_oez);
1543	temp = gpmc_round_ps_to_sync_clk(temp, gpmc_t->sync_clk) +
1544							gpmc_t->access;
1545	/* XXX: barter t_ce_rdyz with t_cez_r ? */
1546	if (dev_t->t_ce_rdyz)
1547		temp = max_t(u32, temp,	gpmc_t->cs_rd_off + dev_t->t_ce_rdyz);
1548	gpmc_t->rd_cycle = gpmc_round_ps_to_ticks(temp);
1549
1550	return 0;
1551}
1552
1553static int gpmc_calc_sync_write_timings(struct gpmc_timings *gpmc_t,
1554					struct gpmc_device_timings *dev_t,
1555					bool mux)
1556{
1557	u32 temp;
1558
1559	/* adv_wr_off */
1560	temp = dev_t->t_avdp_w;
1561	if (mux) {
1562		temp = max_t(u32, temp,
1563			gpmc_t->clk_activation + dev_t->t_avdh);
1564		temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
1565	}
1566	gpmc_t->adv_wr_off = gpmc_round_ps_to_ticks(temp);
1567
1568	/* wr_data_mux_bus */
1569	temp = max_t(u32, dev_t->t_weasu,
1570			gpmc_t->clk_activation + dev_t->t_rdyo);
1571	/* XXX: shouldn't mux be kept as a whole for wr_data_mux_bus ?,
1572	 * and in that case remember to handle we_on properly
1573	 */
1574	if (mux) {
1575		temp = max_t(u32, temp,
1576			gpmc_t->adv_wr_off + dev_t->t_aavdh);
1577		temp = max_t(u32, temp, gpmc_t->adv_wr_off +
1578				gpmc_ticks_to_ps(dev_t->cyc_aavdh_we));
1579	}
1580	gpmc_t->wr_data_mux_bus = gpmc_round_ps_to_ticks(temp);
1581
1582	/* we_on */
1583	if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
1584		gpmc_t->we_on = gpmc_round_ps_to_ticks(dev_t->t_weasu);
1585	else
1586		gpmc_t->we_on = gpmc_t->wr_data_mux_bus;
1587
1588	/* wr_access */
1589	/* XXX: gpmc_capability check reqd ? , even if not, will not harm */
1590	gpmc_t->wr_access = gpmc_t->access;
1591
1592	/* we_off */
1593	temp = gpmc_t->we_on + dev_t->t_wpl;
1594	temp = max_t(u32, temp,
1595			gpmc_t->wr_access + gpmc_ticks_to_ps(1));
1596	temp = max_t(u32, temp,
1597		gpmc_t->we_on + gpmc_ticks_to_ps(dev_t->cyc_wpl));
1598	gpmc_t->we_off = gpmc_round_ps_to_ticks(temp);
1599
1600	gpmc_t->cs_wr_off = gpmc_round_ps_to_ticks(gpmc_t->we_off +
1601							dev_t->t_wph);
1602
1603	/* wr_cycle */
1604	temp = gpmc_round_ps_to_sync_clk(dev_t->t_cez_w, gpmc_t->sync_clk);
1605	temp += gpmc_t->wr_access;
1606	/* XXX: barter t_ce_rdyz with t_cez_w ? */
1607	if (dev_t->t_ce_rdyz)
1608		temp = max_t(u32, temp,
1609				 gpmc_t->cs_wr_off + dev_t->t_ce_rdyz);
1610	gpmc_t->wr_cycle = gpmc_round_ps_to_ticks(temp);
1611
1612	return 0;
1613}
1614
1615static int gpmc_calc_async_read_timings(struct gpmc_timings *gpmc_t,
1616					struct gpmc_device_timings *dev_t,
1617					bool mux)
1618{
1619	u32 temp;
1620
1621	/* adv_rd_off */
1622	temp = dev_t->t_avdp_r;
1623	if (mux)
1624		temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
1625	gpmc_t->adv_rd_off = gpmc_round_ps_to_ticks(temp);
1626
1627	/* oe_on */
1628	temp = dev_t->t_oeasu;
1629	if (mux)
1630		temp = max_t(u32, temp, gpmc_t->adv_rd_off + dev_t->t_aavdh);
 
1631	gpmc_t->oe_on = gpmc_round_ps_to_ticks(temp);
1632
1633	/* access */
1634	temp = max_t(u32, dev_t->t_iaa, /* XXX: remove t_iaa in async ? */
1635		     gpmc_t->oe_on + dev_t->t_oe);
1636	temp = max_t(u32, temp, gpmc_t->cs_on + dev_t->t_ce);
1637	temp = max_t(u32, temp, gpmc_t->adv_on + dev_t->t_aa);
 
 
1638	gpmc_t->access = gpmc_round_ps_to_ticks(temp);
1639
1640	gpmc_t->oe_off = gpmc_t->access + gpmc_ticks_to_ps(1);
1641	gpmc_t->cs_rd_off = gpmc_t->oe_off;
1642
1643	/* rd_cycle */
1644	temp = max_t(u32, dev_t->t_rd_cycle,
1645			gpmc_t->cs_rd_off + dev_t->t_cez_r);
1646	temp = max_t(u32, temp, gpmc_t->oe_off + dev_t->t_oez);
1647	gpmc_t->rd_cycle = gpmc_round_ps_to_ticks(temp);
1648
1649	return 0;
1650}
1651
1652static int gpmc_calc_async_write_timings(struct gpmc_timings *gpmc_t,
1653					 struct gpmc_device_timings *dev_t,
1654					 bool mux)
1655{
1656	u32 temp;
1657
1658	/* adv_wr_off */
1659	temp = dev_t->t_avdp_w;
1660	if (mux)
1661		temp = max_t(u32, gpmc_t->adv_on + gpmc_ticks_to_ps(1), temp);
1662	gpmc_t->adv_wr_off = gpmc_round_ps_to_ticks(temp);
1663
1664	/* wr_data_mux_bus */
1665	temp = dev_t->t_weasu;
1666	if (mux) {
1667		temp = max_t(u32, temp,	gpmc_t->adv_wr_off + dev_t->t_aavdh);
1668		temp = max_t(u32, temp, gpmc_t->adv_wr_off +
1669				gpmc_ticks_to_ps(dev_t->cyc_aavdh_we));
1670	}
1671	gpmc_t->wr_data_mux_bus = gpmc_round_ps_to_ticks(temp);
1672
1673	/* we_on */
1674	if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
1675		gpmc_t->we_on = gpmc_round_ps_to_ticks(dev_t->t_weasu);
1676	else
1677		gpmc_t->we_on = gpmc_t->wr_data_mux_bus;
1678
1679	/* we_off */
1680	temp = gpmc_t->we_on + dev_t->t_wpl;
1681	gpmc_t->we_off = gpmc_round_ps_to_ticks(temp);
1682
1683	gpmc_t->cs_wr_off = gpmc_round_ps_to_ticks(gpmc_t->we_off +
1684							dev_t->t_wph);
1685
1686	/* wr_cycle */
1687	temp = max_t(u32, dev_t->t_wr_cycle,
1688				gpmc_t->cs_wr_off + dev_t->t_cez_w);
1689	gpmc_t->wr_cycle = gpmc_round_ps_to_ticks(temp);
1690
1691	return 0;
1692}
1693
1694static int gpmc_calc_sync_common_timings(struct gpmc_timings *gpmc_t,
1695			struct gpmc_device_timings *dev_t)
1696{
1697	u32 temp;
1698
1699	gpmc_t->sync_clk = gpmc_calc_divider(dev_t->clk) *
1700						gpmc_get_fclk_period();
1701
1702	gpmc_t->page_burst_access = gpmc_round_ps_to_sync_clk(
1703					dev_t->t_bacc,
1704					gpmc_t->sync_clk);
1705
1706	temp = max_t(u32, dev_t->t_ces, dev_t->t_avds);
1707	gpmc_t->clk_activation = gpmc_round_ps_to_ticks(temp);
1708
1709	if (gpmc_calc_divider(gpmc_t->sync_clk) != 1)
1710		return 0;
1711
1712	if (dev_t->ce_xdelay)
1713		gpmc_t->bool_timings.cs_extra_delay = true;
1714	if (dev_t->avd_xdelay)
1715		gpmc_t->bool_timings.adv_extra_delay = true;
1716	if (dev_t->oe_xdelay)
1717		gpmc_t->bool_timings.oe_extra_delay = true;
1718	if (dev_t->we_xdelay)
1719		gpmc_t->bool_timings.we_extra_delay = true;
1720
1721	return 0;
1722}
1723
1724static int gpmc_calc_common_timings(struct gpmc_timings *gpmc_t,
1725				    struct gpmc_device_timings *dev_t,
1726				    bool sync)
1727{
1728	u32 temp;
1729
1730	/* cs_on */
1731	gpmc_t->cs_on = gpmc_round_ps_to_ticks(dev_t->t_ceasu);
1732
1733	/* adv_on */
1734	temp = dev_t->t_avdasu;
1735	if (dev_t->t_ce_avd)
1736		temp = max_t(u32, temp,
1737				gpmc_t->cs_on + dev_t->t_ce_avd);
1738	gpmc_t->adv_on = gpmc_round_ps_to_ticks(temp);
1739
1740	if (sync)
1741		gpmc_calc_sync_common_timings(gpmc_t, dev_t);
1742
1743	return 0;
1744}
1745
1746/*
1747 * TODO: remove this function once all peripherals are confirmed to
1748 * work with generic timing. Simultaneously gpmc_cs_set_timings()
1749 * has to be modified to handle timings in ps instead of ns
1750 */
1751static void gpmc_convert_ps_to_ns(struct gpmc_timings *t)
1752{
1753	t->cs_on /= 1000;
1754	t->cs_rd_off /= 1000;
1755	t->cs_wr_off /= 1000;
1756	t->adv_on /= 1000;
1757	t->adv_rd_off /= 1000;
1758	t->adv_wr_off /= 1000;
1759	t->we_on /= 1000;
1760	t->we_off /= 1000;
1761	t->oe_on /= 1000;
1762	t->oe_off /= 1000;
1763	t->page_burst_access /= 1000;
1764	t->access /= 1000;
1765	t->rd_cycle /= 1000;
1766	t->wr_cycle /= 1000;
1767	t->bus_turnaround /= 1000;
1768	t->cycle2cycle_delay /= 1000;
1769	t->wait_monitoring /= 1000;
1770	t->clk_activation /= 1000;
1771	t->wr_access /= 1000;
1772	t->wr_data_mux_bus /= 1000;
1773}
1774
1775int gpmc_calc_timings(struct gpmc_timings *gpmc_t,
1776		      struct gpmc_settings *gpmc_s,
1777		      struct gpmc_device_timings *dev_t)
1778{
1779	bool mux = false, sync = false;
1780
1781	if (gpmc_s) {
1782		mux = gpmc_s->mux_add_data ? true : false;
1783		sync = (gpmc_s->sync_read || gpmc_s->sync_write);
1784	}
1785
1786	memset(gpmc_t, 0, sizeof(*gpmc_t));
1787
1788	gpmc_calc_common_timings(gpmc_t, dev_t, sync);
1789
1790	if (gpmc_s && gpmc_s->sync_read)
1791		gpmc_calc_sync_read_timings(gpmc_t, dev_t, mux);
1792	else
1793		gpmc_calc_async_read_timings(gpmc_t, dev_t, mux);
1794
1795	if (gpmc_s && gpmc_s->sync_write)
1796		gpmc_calc_sync_write_timings(gpmc_t, dev_t, mux);
1797	else
1798		gpmc_calc_async_write_timings(gpmc_t, dev_t, mux);
1799
1800	/* TODO: remove, see function definition */
1801	gpmc_convert_ps_to_ns(gpmc_t);
1802
1803	return 0;
1804}
1805
1806/**
1807 * gpmc_cs_program_settings - programs non-timing related settings
1808 * @cs:		GPMC chip-select to program
1809 * @p:		pointer to GPMC settings structure
1810 *
1811 * Programs non-timing related settings for a GPMC chip-select, such as
1812 * bus-width, burst configuration, etc. Function should be called once
1813 * for each chip-select that is being used and must be called before
1814 * calling gpmc_cs_set_timings() as timing parameters in the CONFIG1
1815 * register will be initialised to zero by this function. Returns 0 on
1816 * success and appropriate negative error code on failure.
1817 */
1818int gpmc_cs_program_settings(int cs, struct gpmc_settings *p)
1819{
1820	u32 config1;
1821
1822	if ((!p->device_width) || (p->device_width > GPMC_DEVWIDTH_16BIT)) {
1823		pr_err("%s: invalid width %d!", __func__, p->device_width);
1824		return -EINVAL;
1825	}
1826
1827	/* Address-data multiplexing not supported for NAND devices */
1828	if (p->device_nand && p->mux_add_data) {
1829		pr_err("%s: invalid configuration!\n", __func__);
1830		return -EINVAL;
1831	}
1832
1833	if ((p->mux_add_data > GPMC_MUX_AD) ||
1834	    ((p->mux_add_data == GPMC_MUX_AAD) &&
1835	     !(gpmc_capability & GPMC_HAS_MUX_AAD))) {
1836		pr_err("%s: invalid multiplex configuration!\n", __func__);
1837		return -EINVAL;
1838	}
1839
1840	/* Page/burst mode supports lengths of 4, 8 and 16 bytes */
1841	if (p->burst_read || p->burst_write) {
1842		switch (p->burst_len) {
1843		case GPMC_BURST_4:
1844		case GPMC_BURST_8:
1845		case GPMC_BURST_16:
1846			break;
1847		default:
1848			pr_err("%s: invalid page/burst-length (%d)\n",
1849			       __func__, p->burst_len);
1850			return -EINVAL;
1851		}
1852	}
1853
1854	if (p->wait_pin > gpmc_nr_waitpins) {
1855		pr_err("%s: invalid wait-pin (%d)\n", __func__, p->wait_pin);
1856		return -EINVAL;
1857	}
1858
1859	config1 = GPMC_CONFIG1_DEVICESIZE((p->device_width - 1));
1860
1861	if (p->sync_read)
1862		config1 |= GPMC_CONFIG1_READTYPE_SYNC;
1863	if (p->sync_write)
1864		config1 |= GPMC_CONFIG1_WRITETYPE_SYNC;
1865	if (p->wait_on_read)
1866		config1 |= GPMC_CONFIG1_WAIT_READ_MON;
1867	if (p->wait_on_write)
1868		config1 |= GPMC_CONFIG1_WAIT_WRITE_MON;
1869	if (p->wait_on_read || p->wait_on_write)
1870		config1 |= GPMC_CONFIG1_WAIT_PIN_SEL(p->wait_pin);
1871	if (p->device_nand)
1872		config1	|= GPMC_CONFIG1_DEVICETYPE(GPMC_DEVICETYPE_NAND);
1873	if (p->mux_add_data)
1874		config1	|= GPMC_CONFIG1_MUXTYPE(p->mux_add_data);
1875	if (p->burst_read)
1876		config1 |= GPMC_CONFIG1_READMULTIPLE_SUPP;
1877	if (p->burst_write)
1878		config1 |= GPMC_CONFIG1_WRITEMULTIPLE_SUPP;
1879	if (p->burst_read || p->burst_write) {
1880		config1 |= GPMC_CONFIG1_PAGE_LEN(p->burst_len >> 3);
1881		config1 |= p->burst_wrap ? GPMC_CONFIG1_WRAPBURST_SUPP : 0;
1882	}
1883
1884	gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, config1);
1885
1886	return 0;
1887}
1888
1889#ifdef CONFIG_OF
1890static const struct of_device_id gpmc_dt_ids[] = {
1891	{ .compatible = "ti,omap2420-gpmc" },
1892	{ .compatible = "ti,omap2430-gpmc" },
1893	{ .compatible = "ti,omap3430-gpmc" },	/* omap3430 & omap3630 */
1894	{ .compatible = "ti,omap4430-gpmc" },	/* omap4430 & omap4460 & omap543x */
1895	{ .compatible = "ti,am3352-gpmc" },	/* am335x devices */
1896	{ }
1897};
 
1898
1899/**
1900 * gpmc_read_settings_dt - read gpmc settings from device-tree
1901 * @np:		pointer to device-tree node for a gpmc child device
1902 * @p:		pointer to gpmc settings structure
1903 *
1904 * Reads the GPMC settings for a GPMC child device from device-tree and
1905 * stores them in the GPMC settings structure passed. The GPMC settings
1906 * structure is initialised to zero by this function and so any
1907 * previously stored settings will be cleared.
1908 */
1909void gpmc_read_settings_dt(struct device_node *np, struct gpmc_settings *p)
1910{
1911	memset(p, 0, sizeof(struct gpmc_settings));
1912
1913	p->sync_read = of_property_read_bool(np, "gpmc,sync-read");
1914	p->sync_write = of_property_read_bool(np, "gpmc,sync-write");
1915	of_property_read_u32(np, "gpmc,device-width", &p->device_width);
1916	of_property_read_u32(np, "gpmc,mux-add-data", &p->mux_add_data);
1917
1918	if (!of_property_read_u32(np, "gpmc,burst-length", &p->burst_len)) {
1919		p->burst_wrap = of_property_read_bool(np, "gpmc,burst-wrap");
1920		p->burst_read = of_property_read_bool(np, "gpmc,burst-read");
1921		p->burst_write = of_property_read_bool(np, "gpmc,burst-write");
1922		if (!p->burst_read && !p->burst_write)
1923			pr_warn("%s: page/burst-length set but not used!\n",
1924				__func__);
1925	}
1926
1927	if (!of_property_read_u32(np, "gpmc,wait-pin", &p->wait_pin)) {
1928		p->wait_on_read = of_property_read_bool(np,
1929							"gpmc,wait-on-read");
1930		p->wait_on_write = of_property_read_bool(np,
1931							 "gpmc,wait-on-write");
1932		if (!p->wait_on_read && !p->wait_on_write)
1933			pr_debug("%s: rd/wr wait monitoring not enabled!\n",
1934				 __func__);
1935	}
1936}
1937
1938static void __maybe_unused gpmc_read_timings_dt(struct device_node *np,
1939						struct gpmc_timings *gpmc_t)
1940{
1941	struct gpmc_bool_timings *p;
1942
1943	if (!np || !gpmc_t)
1944		return;
1945
1946	memset(gpmc_t, 0, sizeof(*gpmc_t));
1947
1948	/* minimum clock period for syncronous mode */
1949	of_property_read_u32(np, "gpmc,sync-clk-ps", &gpmc_t->sync_clk);
1950
1951	/* chip select timtings */
1952	of_property_read_u32(np, "gpmc,cs-on-ns", &gpmc_t->cs_on);
1953	of_property_read_u32(np, "gpmc,cs-rd-off-ns", &gpmc_t->cs_rd_off);
1954	of_property_read_u32(np, "gpmc,cs-wr-off-ns", &gpmc_t->cs_wr_off);
1955
1956	/* ADV signal timings */
1957	of_property_read_u32(np, "gpmc,adv-on-ns", &gpmc_t->adv_on);
1958	of_property_read_u32(np, "gpmc,adv-rd-off-ns", &gpmc_t->adv_rd_off);
1959	of_property_read_u32(np, "gpmc,adv-wr-off-ns", &gpmc_t->adv_wr_off);
1960	of_property_read_u32(np, "gpmc,adv-aad-mux-on-ns",
1961			     &gpmc_t->adv_aad_mux_on);
1962	of_property_read_u32(np, "gpmc,adv-aad-mux-rd-off-ns",
1963			     &gpmc_t->adv_aad_mux_rd_off);
1964	of_property_read_u32(np, "gpmc,adv-aad-mux-wr-off-ns",
1965			     &gpmc_t->adv_aad_mux_wr_off);
1966
1967	/* WE signal timings */
1968	of_property_read_u32(np, "gpmc,we-on-ns", &gpmc_t->we_on);
1969	of_property_read_u32(np, "gpmc,we-off-ns", &gpmc_t->we_off);
1970
1971	/* OE signal timings */
1972	of_property_read_u32(np, "gpmc,oe-on-ns", &gpmc_t->oe_on);
1973	of_property_read_u32(np, "gpmc,oe-off-ns", &gpmc_t->oe_off);
1974	of_property_read_u32(np, "gpmc,oe-aad-mux-on-ns",
1975			     &gpmc_t->oe_aad_mux_on);
1976	of_property_read_u32(np, "gpmc,oe-aad-mux-off-ns",
1977			     &gpmc_t->oe_aad_mux_off);
1978
1979	/* access and cycle timings */
1980	of_property_read_u32(np, "gpmc,page-burst-access-ns",
1981			     &gpmc_t->page_burst_access);
1982	of_property_read_u32(np, "gpmc,access-ns", &gpmc_t->access);
1983	of_property_read_u32(np, "gpmc,rd-cycle-ns", &gpmc_t->rd_cycle);
1984	of_property_read_u32(np, "gpmc,wr-cycle-ns", &gpmc_t->wr_cycle);
1985	of_property_read_u32(np, "gpmc,bus-turnaround-ns",
1986			     &gpmc_t->bus_turnaround);
1987	of_property_read_u32(np, "gpmc,cycle2cycle-delay-ns",
1988			     &gpmc_t->cycle2cycle_delay);
1989	of_property_read_u32(np, "gpmc,wait-monitoring-ns",
1990			     &gpmc_t->wait_monitoring);
1991	of_property_read_u32(np, "gpmc,clk-activation-ns",
1992			     &gpmc_t->clk_activation);
1993
1994	/* only applicable to OMAP3+ */
1995	of_property_read_u32(np, "gpmc,wr-access-ns", &gpmc_t->wr_access);
1996	of_property_read_u32(np, "gpmc,wr-data-mux-bus-ns",
1997			     &gpmc_t->wr_data_mux_bus);
1998
1999	/* bool timing parameters */
2000	p = &gpmc_t->bool_timings;
2001
2002	p->cycle2cyclediffcsen =
2003		of_property_read_bool(np, "gpmc,cycle2cycle-diffcsen");
2004	p->cycle2cyclesamecsen =
2005		of_property_read_bool(np, "gpmc,cycle2cycle-samecsen");
2006	p->we_extra_delay = of_property_read_bool(np, "gpmc,we-extra-delay");
2007	p->oe_extra_delay = of_property_read_bool(np, "gpmc,oe-extra-delay");
2008	p->adv_extra_delay = of_property_read_bool(np, "gpmc,adv-extra-delay");
2009	p->cs_extra_delay = of_property_read_bool(np, "gpmc,cs-extra-delay");
2010	p->time_para_granularity =
2011		of_property_read_bool(np, "gpmc,time-para-granularity");
2012}
2013
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2014/**
2015 * gpmc_probe_generic_child - configures the gpmc for a child device
2016 * @pdev:	pointer to gpmc platform device
2017 * @child:	pointer to device-tree node for child device
2018 *
2019 * Allocates and configures a GPMC chip-select for a child device.
2020 * Returns 0 on success and appropriate negative error code on failure.
2021 */
2022static int gpmc_probe_generic_child(struct platform_device *pdev,
2023				struct device_node *child)
2024{
2025	struct gpmc_settings gpmc_s;
2026	struct gpmc_timings gpmc_t;
2027	struct resource res;
2028	unsigned long base;
2029	const char *name;
2030	int ret, cs;
2031	u32 val;
2032	struct gpio_desc *waitpin_desc = NULL;
2033	struct gpmc_device *gpmc = platform_get_drvdata(pdev);
2034
2035	if (of_property_read_u32(child, "reg", &cs) < 0) {
2036		dev_err(&pdev->dev, "%pOF has no 'reg' property\n",
2037			child);
2038		return -ENODEV;
2039	}
2040
2041	if (of_address_to_resource(child, 0, &res) < 0) {
2042		dev_err(&pdev->dev, "%pOF has malformed 'reg' property\n",
2043			child);
2044		return -ENODEV;
2045	}
2046
2047	/*
2048	 * Check if we have multiple instances of the same device
2049	 * on a single chip select. If so, use the already initialized
2050	 * timings.
2051	 */
2052	name = gpmc_cs_get_name(cs);
2053	if (name && of_node_name_eq(child, name))
2054		goto no_timings;
2055
2056	ret = gpmc_cs_request(cs, resource_size(&res), &base);
2057	if (ret < 0) {
2058		dev_err(&pdev->dev, "cannot request GPMC CS %d\n", cs);
2059		return ret;
2060	}
2061	gpmc_cs_set_name(cs, child->full_name);
2062
2063	gpmc_read_settings_dt(child, &gpmc_s);
2064	gpmc_read_timings_dt(child, &gpmc_t);
2065
2066	/*
2067	 * For some GPMC devices we still need to rely on the bootloader
2068	 * timings because the devices can be connected via FPGA.
2069	 * REVISIT: Add timing support from slls644g.pdf.
2070	 */
2071	if (!gpmc_t.cs_rd_off) {
2072		WARN(1, "enable GPMC debug to configure .dts timings for CS%i\n",
2073			cs);
2074		gpmc_cs_show_timings(cs,
2075				     "please add GPMC bootloader timings to .dts");
2076		goto no_timings;
2077	}
2078
2079	/* CS must be disabled while making changes to gpmc configuration */
2080	gpmc_cs_disable_mem(cs);
2081
2082	/*
2083	 * FIXME: gpmc_cs_request() will map the CS to an arbitrary
2084	 * location in the gpmc address space. When booting with
2085	 * device-tree we want the NOR flash to be mapped to the
2086	 * location specified in the device-tree blob. So remap the
2087	 * CS to this location. Once DT migration is complete should
2088	 * just make gpmc_cs_request() map a specific address.
2089	 */
2090	ret = gpmc_cs_remap(cs, res.start);
2091	if (ret < 0) {
2092		dev_err(&pdev->dev, "cannot remap GPMC CS %d to %pa\n",
2093			cs, &res.start);
2094		if (res.start < GPMC_MEM_START) {
2095			dev_info(&pdev->dev,
2096				 "GPMC CS %d start cannot be lesser than 0x%x\n",
2097				 cs, GPMC_MEM_START);
2098		} else if (res.end > GPMC_MEM_END) {
2099			dev_info(&pdev->dev,
2100				 "GPMC CS %d end cannot be greater than 0x%x\n",
2101				 cs, GPMC_MEM_END);
2102		}
2103		goto err;
2104	}
2105
2106	if (of_node_name_eq(child, "nand")) {
2107		/* Warn about older DT blobs with no compatible property */
2108		if (!of_property_read_bool(child, "compatible")) {
2109			dev_warn(&pdev->dev,
2110				 "Incompatible NAND node: missing compatible");
2111			ret = -EINVAL;
2112			goto err;
2113		}
2114	}
2115
2116	if (of_node_name_eq(child, "onenand")) {
2117		/* Warn about older DT blobs with no compatible property */
2118		if (!of_property_read_bool(child, "compatible")) {
2119			dev_warn(&pdev->dev,
2120				 "Incompatible OneNAND node: missing compatible");
2121			ret = -EINVAL;
2122			goto err;
2123		}
2124	}
2125
2126	if (of_device_is_compatible(child, "ti,omap2-nand")) {
2127		/* NAND specific setup */
2128		val = 8;
2129		of_property_read_u32(child, "nand-bus-width", &val);
2130		switch (val) {
2131		case 8:
2132			gpmc_s.device_width = GPMC_DEVWIDTH_8BIT;
2133			break;
2134		case 16:
2135			gpmc_s.device_width = GPMC_DEVWIDTH_16BIT;
2136			break;
2137		default:
2138			dev_err(&pdev->dev, "%pOFn: invalid 'nand-bus-width'\n",
2139				child);
2140			ret = -EINVAL;
2141			goto err;
2142		}
2143
2144		/* disable write protect */
2145		gpmc_configure(GPMC_CONFIG_WP, 0);
2146		gpmc_s.device_nand = true;
2147	} else {
2148		ret = of_property_read_u32(child, "bank-width",
2149					   &gpmc_s.device_width);
2150		if (ret < 0 && !gpmc_s.device_width) {
2151			dev_err(&pdev->dev,
2152				"%pOF has no 'gpmc,device-width' property\n",
2153				child);
2154			goto err;
2155		}
2156	}
2157
2158	/* Reserve wait pin if it is required and valid */
2159	if (gpmc_s.wait_on_read || gpmc_s.wait_on_write) {
2160		unsigned int wait_pin = gpmc_s.wait_pin;
2161
2162		waitpin_desc = gpiochip_request_own_desc(&gpmc->gpio_chip,
2163							 wait_pin, "WAITPIN",
2164							 GPIO_ACTIVE_HIGH,
2165							 GPIOD_IN);
2166		if (IS_ERR(waitpin_desc)) {
2167			dev_err(&pdev->dev, "invalid wait-pin: %d\n", wait_pin);
2168			ret = PTR_ERR(waitpin_desc);
2169			goto err;
2170		}
2171	}
2172
2173	gpmc_cs_show_timings(cs, "before gpmc_cs_program_settings");
2174
2175	ret = gpmc_cs_program_settings(cs, &gpmc_s);
2176	if (ret < 0)
2177		goto err_cs;
2178
2179	ret = gpmc_cs_set_timings(cs, &gpmc_t, &gpmc_s);
2180	if (ret) {
2181		dev_err(&pdev->dev, "failed to set gpmc timings for: %pOFn\n",
2182			child);
2183		goto err_cs;
2184	}
2185
2186	/* Clear limited address i.e. enable A26-A11 */
2187	val = gpmc_read_reg(GPMC_CONFIG);
2188	val &= ~GPMC_CONFIG_LIMITEDADDRESS;
2189	gpmc_write_reg(GPMC_CONFIG, val);
2190
2191	/* Enable CS region */
2192	gpmc_cs_enable_mem(cs);
2193
2194no_timings:
2195
2196	/* create platform device, NULL on error or when disabled */
2197	if (!of_platform_device_create(child, NULL, &pdev->dev))
2198		goto err_child_fail;
2199
2200	/* is child a common bus? */
2201	if (of_match_node(of_default_bus_match_table, child))
2202		/* create children and other common bus children */
2203		if (of_platform_default_populate(child, NULL, &pdev->dev))
 
2204			goto err_child_fail;
2205
2206	return 0;
2207
2208err_child_fail:
2209
2210	dev_err(&pdev->dev, "failed to create gpmc child %pOFn\n", child);
2211	ret = -ENODEV;
2212
2213err_cs:
2214	gpiochip_free_own_desc(waitpin_desc);
2215err:
2216	gpmc_cs_free(cs);
2217
2218	return ret;
2219}
2220
2221static int gpmc_probe_dt(struct platform_device *pdev)
2222{
2223	int ret;
 
2224	const struct of_device_id *of_id =
2225		of_match_device(gpmc_dt_ids, &pdev->dev);
2226
2227	if (!of_id)
2228		return 0;
2229
2230	ret = of_property_read_u32(pdev->dev.of_node, "gpmc,num-cs",
2231				   &gpmc_cs_num);
2232	if (ret < 0) {
2233		pr_err("%s: number of chip-selects not defined\n", __func__);
2234		return ret;
2235	} else if (gpmc_cs_num < 1) {
2236		pr_err("%s: all chip-selects are disabled\n", __func__);
2237		return -EINVAL;
2238	} else if (gpmc_cs_num > GPMC_CS_NUM) {
2239		pr_err("%s: number of supported chip-selects cannot be > %d\n",
2240					 __func__, GPMC_CS_NUM);
2241		return -EINVAL;
2242	}
2243
2244	ret = of_property_read_u32(pdev->dev.of_node, "gpmc,num-waitpins",
2245				   &gpmc_nr_waitpins);
2246	if (ret < 0) {
2247		pr_err("%s: number of wait pins not found!\n", __func__);
2248		return ret;
2249	}
2250
2251	return 0;
2252}
2253
2254static void gpmc_probe_dt_children(struct platform_device *pdev)
2255{
2256	int ret;
2257	struct device_node *child;
2258
2259	for_each_available_child_of_node(pdev->dev.of_node, child) {
2260		ret = gpmc_probe_generic_child(pdev, child);
2261		if (ret) {
2262			dev_err(&pdev->dev, "failed to probe DT child '%pOFn': %d\n",
2263				child, ret);
2264		}
2265	}
 
 
2266}
2267#else
2268static int gpmc_probe_dt(struct platform_device *pdev)
2269{
2270	return 0;
2271}
2272
2273static void gpmc_probe_dt_children(struct platform_device *pdev)
2274{
2275}
2276#endif /* CONFIG_OF */
2277
2278static int gpmc_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
2279{
2280	return 1;	/* we're input only */
2281}
2282
2283static int gpmc_gpio_direction_input(struct gpio_chip *chip,
2284				     unsigned int offset)
2285{
2286	return 0;	/* we're input only */
2287}
2288
2289static int gpmc_gpio_direction_output(struct gpio_chip *chip,
2290				      unsigned int offset, int value)
2291{
2292	return -EINVAL;	/* we're input only */
2293}
2294
2295static void gpmc_gpio_set(struct gpio_chip *chip, unsigned int offset,
2296			  int value)
2297{
2298}
2299
2300static int gpmc_gpio_get(struct gpio_chip *chip, unsigned int offset)
2301{
2302	u32 reg;
2303
2304	offset += 8;
2305
2306	reg = gpmc_read_reg(GPMC_STATUS) & BIT(offset);
2307
2308	return !!reg;
2309}
2310
2311static int gpmc_gpio_init(struct gpmc_device *gpmc)
2312{
2313	int ret;
2314
2315	gpmc->gpio_chip.parent = gpmc->dev;
2316	gpmc->gpio_chip.owner = THIS_MODULE;
2317	gpmc->gpio_chip.label = DEVICE_NAME;
2318	gpmc->gpio_chip.ngpio = gpmc_nr_waitpins;
2319	gpmc->gpio_chip.get_direction = gpmc_gpio_get_direction;
2320	gpmc->gpio_chip.direction_input = gpmc_gpio_direction_input;
2321	gpmc->gpio_chip.direction_output = gpmc_gpio_direction_output;
2322	gpmc->gpio_chip.set = gpmc_gpio_set;
2323	gpmc->gpio_chip.get = gpmc_gpio_get;
2324	gpmc->gpio_chip.base = -1;
2325
2326	ret = devm_gpiochip_add_data(gpmc->dev, &gpmc->gpio_chip, NULL);
2327	if (ret < 0) {
2328		dev_err(gpmc->dev, "could not register gpio chip: %d\n", ret);
2329		return ret;
2330	}
2331
2332	return 0;
2333}
2334
2335static int gpmc_probe(struct platform_device *pdev)
2336{
2337	int rc;
2338	u32 l;
2339	struct resource *res;
2340	struct gpmc_device *gpmc;
2341
2342	gpmc = devm_kzalloc(&pdev->dev, sizeof(*gpmc), GFP_KERNEL);
2343	if (!gpmc)
2344		return -ENOMEM;
2345
2346	gpmc->dev = &pdev->dev;
2347	platform_set_drvdata(pdev, gpmc);
2348
2349	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2350	if (res == NULL)
2351		return -ENOENT;
2352
2353	phys_base = res->start;
2354	mem_size = resource_size(res);
2355
2356	gpmc_base = devm_ioremap_resource(&pdev->dev, res);
2357	if (IS_ERR(gpmc_base))
2358		return PTR_ERR(gpmc_base);
2359
2360	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
2361	if (!res) {
2362		dev_err(&pdev->dev, "Failed to get resource: irq\n");
2363		return -ENOENT;
2364	}
2365
2366	gpmc->irq = res->start;
2367
2368	gpmc_l3_clk = devm_clk_get(&pdev->dev, "fck");
2369	if (IS_ERR(gpmc_l3_clk)) {
2370		dev_err(&pdev->dev, "Failed to get GPMC fck\n");
 
2371		return PTR_ERR(gpmc_l3_clk);
2372	}
2373
2374	if (!clk_get_rate(gpmc_l3_clk)) {
2375		dev_err(&pdev->dev, "Invalid GPMC fck clock rate\n");
2376		return -EINVAL;
2377	}
2378
2379	if (pdev->dev.of_node) {
2380		rc = gpmc_probe_dt(pdev);
2381		if (rc)
2382			return rc;
2383	} else {
2384		gpmc_cs_num = GPMC_CS_NUM;
2385		gpmc_nr_waitpins = GPMC_NR_WAITPINS;
2386	}
2387
2388	pm_runtime_enable(&pdev->dev);
2389	pm_runtime_get_sync(&pdev->dev);
2390
 
 
2391	l = gpmc_read_reg(GPMC_REVISION);
2392
2393	/*
2394	 * FIXME: Once device-tree migration is complete the below flags
2395	 * should be populated based upon the device-tree compatible
2396	 * string. For now just use the IP revision. OMAP3+ devices have
2397	 * the wr_access and wr_data_mux_bus register fields. OMAP4+
2398	 * devices support the addr-addr-data multiplex protocol.
2399	 *
2400	 * GPMC IP revisions:
2401	 * - OMAP24xx			= 2.0
2402	 * - OMAP3xxx			= 5.0
2403	 * - OMAP44xx/54xx/AM335x	= 6.0
2404	 */
2405	if (GPMC_REVISION_MAJOR(l) > 0x4)
2406		gpmc_capability = GPMC_HAS_WR_ACCESS | GPMC_HAS_WR_DATA_MUX_BUS;
2407	if (GPMC_REVISION_MAJOR(l) > 0x5)
2408		gpmc_capability |= GPMC_HAS_MUX_AAD;
2409	dev_info(gpmc->dev, "GPMC revision %d.%d\n", GPMC_REVISION_MAJOR(l),
2410		 GPMC_REVISION_MINOR(l));
2411
2412	gpmc_mem_init();
2413	rc = gpmc_gpio_init(gpmc);
2414	if (rc)
2415		goto gpio_init_failed;
2416
2417	gpmc->nirqs = GPMC_NR_NAND_IRQS + gpmc_nr_waitpins;
2418	rc = gpmc_setup_irq(gpmc);
2419	if (rc) {
2420		dev_err(gpmc->dev, "gpmc_setup_irq failed\n");
2421		goto gpio_init_failed;
 
2422	}
2423
2424	gpmc_probe_dt_children(pdev);
 
 
 
 
 
2425
2426	return 0;
2427
2428gpio_init_failed:
2429	gpmc_mem_exit();
2430	pm_runtime_put_sync(&pdev->dev);
2431	pm_runtime_disable(&pdev->dev);
2432
2433	return rc;
2434}
2435
2436static int gpmc_remove(struct platform_device *pdev)
2437{
2438	struct gpmc_device *gpmc = platform_get_drvdata(pdev);
2439
2440	gpmc_free_irq(gpmc);
2441	gpmc_mem_exit();
2442	pm_runtime_put_sync(&pdev->dev);
2443	pm_runtime_disable(&pdev->dev);
2444
2445	return 0;
2446}
2447
2448#ifdef CONFIG_PM_SLEEP
2449static int gpmc_suspend(struct device *dev)
2450{
2451	omap3_gpmc_save_context();
2452	pm_runtime_put_sync(dev);
2453	return 0;
2454}
2455
2456static int gpmc_resume(struct device *dev)
2457{
2458	pm_runtime_get_sync(dev);
2459	omap3_gpmc_restore_context();
2460	return 0;
2461}
2462#endif
2463
2464static SIMPLE_DEV_PM_OPS(gpmc_pm_ops, gpmc_suspend, gpmc_resume);
2465
2466static struct platform_driver gpmc_driver = {
2467	.probe		= gpmc_probe,
2468	.remove		= gpmc_remove,
2469	.driver		= {
2470		.name	= DEVICE_NAME,
2471		.of_match_table = of_match_ptr(gpmc_dt_ids),
2472		.pm	= &gpmc_pm_ops,
2473	},
2474};
2475
2476static __init int gpmc_init(void)
2477{
2478	return platform_driver_register(&gpmc_driver);
2479}
 
 
 
 
 
 
 
2480postcore_initcall(gpmc_init);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2481
2482static struct omap3_gpmc_regs gpmc_context;
2483
2484void omap3_gpmc_save_context(void)
2485{
2486	int i;
2487
2488	if (!gpmc_base)
2489		return;
2490
2491	gpmc_context.sysconfig = gpmc_read_reg(GPMC_SYSCONFIG);
2492	gpmc_context.irqenable = gpmc_read_reg(GPMC_IRQENABLE);
2493	gpmc_context.timeout_ctrl = gpmc_read_reg(GPMC_TIMEOUT_CONTROL);
2494	gpmc_context.config = gpmc_read_reg(GPMC_CONFIG);
2495	gpmc_context.prefetch_config1 = gpmc_read_reg(GPMC_PREFETCH_CONFIG1);
2496	gpmc_context.prefetch_config2 = gpmc_read_reg(GPMC_PREFETCH_CONFIG2);
2497	gpmc_context.prefetch_control = gpmc_read_reg(GPMC_PREFETCH_CONTROL);
2498	for (i = 0; i < gpmc_cs_num; i++) {
2499		gpmc_context.cs_context[i].is_valid = gpmc_cs_mem_enabled(i);
2500		if (gpmc_context.cs_context[i].is_valid) {
2501			gpmc_context.cs_context[i].config1 =
2502				gpmc_cs_read_reg(i, GPMC_CS_CONFIG1);
2503			gpmc_context.cs_context[i].config2 =
2504				gpmc_cs_read_reg(i, GPMC_CS_CONFIG2);
2505			gpmc_context.cs_context[i].config3 =
2506				gpmc_cs_read_reg(i, GPMC_CS_CONFIG3);
2507			gpmc_context.cs_context[i].config4 =
2508				gpmc_cs_read_reg(i, GPMC_CS_CONFIG4);
2509			gpmc_context.cs_context[i].config5 =
2510				gpmc_cs_read_reg(i, GPMC_CS_CONFIG5);
2511			gpmc_context.cs_context[i].config6 =
2512				gpmc_cs_read_reg(i, GPMC_CS_CONFIG6);
2513			gpmc_context.cs_context[i].config7 =
2514				gpmc_cs_read_reg(i, GPMC_CS_CONFIG7);
2515		}
2516	}
2517}
2518
2519void omap3_gpmc_restore_context(void)
2520{
2521	int i;
2522
2523	if (!gpmc_base)
2524		return;
2525
2526	gpmc_write_reg(GPMC_SYSCONFIG, gpmc_context.sysconfig);
2527	gpmc_write_reg(GPMC_IRQENABLE, gpmc_context.irqenable);
2528	gpmc_write_reg(GPMC_TIMEOUT_CONTROL, gpmc_context.timeout_ctrl);
2529	gpmc_write_reg(GPMC_CONFIG, gpmc_context.config);
2530	gpmc_write_reg(GPMC_PREFETCH_CONFIG1, gpmc_context.prefetch_config1);
2531	gpmc_write_reg(GPMC_PREFETCH_CONFIG2, gpmc_context.prefetch_config2);
2532	gpmc_write_reg(GPMC_PREFETCH_CONTROL, gpmc_context.prefetch_control);
2533	for (i = 0; i < gpmc_cs_num; i++) {
2534		if (gpmc_context.cs_context[i].is_valid) {
2535			gpmc_cs_write_reg(i, GPMC_CS_CONFIG1,
2536				gpmc_context.cs_context[i].config1);
2537			gpmc_cs_write_reg(i, GPMC_CS_CONFIG2,
2538				gpmc_context.cs_context[i].config2);
2539			gpmc_cs_write_reg(i, GPMC_CS_CONFIG3,
2540				gpmc_context.cs_context[i].config3);
2541			gpmc_cs_write_reg(i, GPMC_CS_CONFIG4,
2542				gpmc_context.cs_context[i].config4);
2543			gpmc_cs_write_reg(i, GPMC_CS_CONFIG5,
2544				gpmc_context.cs_context[i].config5);
2545			gpmc_cs_write_reg(i, GPMC_CS_CONFIG6,
2546				gpmc_context.cs_context[i].config6);
2547			gpmc_cs_write_reg(i, GPMC_CS_CONFIG7,
2548				gpmc_context.cs_context[i].config7);
2549		}
2550	}
2551}