Loading...
1/* Copyright (c) 2014, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/types.h>
17#include <linux/device.h>
18#include <linux/io.h>
19#include <linux/err.h>
20#include <linux/fs.h>
21#include <linux/slab.h>
22#include <linux/delay.h>
23#include <linux/smp.h>
24#include <linux/sysfs.h>
25#include <linux/stat.h>
26#include <linux/clk.h>
27#include <linux/cpu.h>
28#include <linux/coresight.h>
29#include <linux/pm_wakeup.h>
30#include <linux/amba/bus.h>
31#include <linux/seq_file.h>
32#include <linux/uaccess.h>
33#include <linux/pm_runtime.h>
34#include <linux/perf_event.h>
35#include <asm/sections.h>
36
37#include "coresight-etm4x.h"
38
39static int boot_enable;
40module_param_named(boot_enable, boot_enable, int, S_IRUGO);
41
42/* The number of ETMv4 currently registered */
43static int etm4_count;
44static struct etmv4_drvdata *etmdrvdata[NR_CPUS];
45
46static void etm4_os_unlock(void *info)
47{
48 struct etmv4_drvdata *drvdata = (struct etmv4_drvdata *)info;
49
50 /* Writing any value to ETMOSLAR unlocks the trace registers */
51 writel_relaxed(0x0, drvdata->base + TRCOSLAR);
52 isb();
53}
54
55static bool etm4_arch_supported(u8 arch)
56{
57 switch (arch) {
58 case ETM_ARCH_V4:
59 break;
60 default:
61 return false;
62 }
63 return true;
64}
65
66static int etm4_cpu_id(struct coresight_device *csdev)
67{
68 struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
69
70 return drvdata->cpu;
71}
72
73static int etm4_trace_id(struct coresight_device *csdev)
74{
75 struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
76 unsigned long flags;
77 int trace_id = -1;
78
79 if (!drvdata->enable)
80 return drvdata->trcid;
81
82 spin_lock_irqsave(&drvdata->spinlock, flags);
83
84 CS_UNLOCK(drvdata->base);
85 trace_id = readl_relaxed(drvdata->base + TRCTRACEIDR);
86 trace_id &= ETM_TRACEID_MASK;
87 CS_LOCK(drvdata->base);
88
89 spin_unlock_irqrestore(&drvdata->spinlock, flags);
90
91 return trace_id;
92}
93
94static void etm4_enable_hw(void *info)
95{
96 int i;
97 struct etmv4_drvdata *drvdata = info;
98
99 CS_UNLOCK(drvdata->base);
100
101 etm4_os_unlock(drvdata);
102
103 /* Disable the trace unit before programming trace registers */
104 writel_relaxed(0, drvdata->base + TRCPRGCTLR);
105
106 /* wait for TRCSTATR.IDLE to go up */
107 if (coresight_timeout(drvdata->base, TRCSTATR, TRCSTATR_IDLE_BIT, 1))
108 dev_err(drvdata->dev,
109 "timeout observed when probing at offset %#x\n",
110 TRCSTATR);
111
112 writel_relaxed(drvdata->pe_sel, drvdata->base + TRCPROCSELR);
113 writel_relaxed(drvdata->cfg, drvdata->base + TRCCONFIGR);
114 /* nothing specific implemented */
115 writel_relaxed(0x0, drvdata->base + TRCAUXCTLR);
116 writel_relaxed(drvdata->eventctrl0, drvdata->base + TRCEVENTCTL0R);
117 writel_relaxed(drvdata->eventctrl1, drvdata->base + TRCEVENTCTL1R);
118 writel_relaxed(drvdata->stall_ctrl, drvdata->base + TRCSTALLCTLR);
119 writel_relaxed(drvdata->ts_ctrl, drvdata->base + TRCTSCTLR);
120 writel_relaxed(drvdata->syncfreq, drvdata->base + TRCSYNCPR);
121 writel_relaxed(drvdata->ccctlr, drvdata->base + TRCCCCTLR);
122 writel_relaxed(drvdata->bb_ctrl, drvdata->base + TRCBBCTLR);
123 writel_relaxed(drvdata->trcid, drvdata->base + TRCTRACEIDR);
124 writel_relaxed(drvdata->vinst_ctrl, drvdata->base + TRCVICTLR);
125 writel_relaxed(drvdata->viiectlr, drvdata->base + TRCVIIECTLR);
126 writel_relaxed(drvdata->vissctlr,
127 drvdata->base + TRCVISSCTLR);
128 writel_relaxed(drvdata->vipcssctlr,
129 drvdata->base + TRCVIPCSSCTLR);
130 for (i = 0; i < drvdata->nrseqstate - 1; i++)
131 writel_relaxed(drvdata->seq_ctrl[i],
132 drvdata->base + TRCSEQEVRn(i));
133 writel_relaxed(drvdata->seq_rst, drvdata->base + TRCSEQRSTEVR);
134 writel_relaxed(drvdata->seq_state, drvdata->base + TRCSEQSTR);
135 writel_relaxed(drvdata->ext_inp, drvdata->base + TRCEXTINSELR);
136 for (i = 0; i < drvdata->nr_cntr; i++) {
137 writel_relaxed(drvdata->cntrldvr[i],
138 drvdata->base + TRCCNTRLDVRn(i));
139 writel_relaxed(drvdata->cntr_ctrl[i],
140 drvdata->base + TRCCNTCTLRn(i));
141 writel_relaxed(drvdata->cntr_val[i],
142 drvdata->base + TRCCNTVRn(i));
143 }
144
145 /* Resource selector pair 0 is always implemented and reserved */
146 for (i = 2; i < drvdata->nr_resource * 2; i++)
147 writel_relaxed(drvdata->res_ctrl[i],
148 drvdata->base + TRCRSCTLRn(i));
149
150 for (i = 0; i < drvdata->nr_ss_cmp; i++) {
151 writel_relaxed(drvdata->ss_ctrl[i],
152 drvdata->base + TRCSSCCRn(i));
153 writel_relaxed(drvdata->ss_status[i],
154 drvdata->base + TRCSSCSRn(i));
155 writel_relaxed(drvdata->ss_pe_cmp[i],
156 drvdata->base + TRCSSPCICRn(i));
157 }
158 for (i = 0; i < drvdata->nr_addr_cmp; i++) {
159 writeq_relaxed(drvdata->addr_val[i],
160 drvdata->base + TRCACVRn(i));
161 writeq_relaxed(drvdata->addr_acc[i],
162 drvdata->base + TRCACATRn(i));
163 }
164 for (i = 0; i < drvdata->numcidc; i++)
165 writeq_relaxed(drvdata->ctxid_pid[i],
166 drvdata->base + TRCCIDCVRn(i));
167 writel_relaxed(drvdata->ctxid_mask0, drvdata->base + TRCCIDCCTLR0);
168 writel_relaxed(drvdata->ctxid_mask1, drvdata->base + TRCCIDCCTLR1);
169
170 for (i = 0; i < drvdata->numvmidc; i++)
171 writeq_relaxed(drvdata->vmid_val[i],
172 drvdata->base + TRCVMIDCVRn(i));
173 writel_relaxed(drvdata->vmid_mask0, drvdata->base + TRCVMIDCCTLR0);
174 writel_relaxed(drvdata->vmid_mask1, drvdata->base + TRCVMIDCCTLR1);
175
176 /* Enable the trace unit */
177 writel_relaxed(1, drvdata->base + TRCPRGCTLR);
178
179 /* wait for TRCSTATR.IDLE to go back down to '0' */
180 if (coresight_timeout(drvdata->base, TRCSTATR, TRCSTATR_IDLE_BIT, 0))
181 dev_err(drvdata->dev,
182 "timeout observed when probing at offset %#x\n",
183 TRCSTATR);
184
185 CS_LOCK(drvdata->base);
186
187 dev_dbg(drvdata->dev, "cpu: %d enable smp call done\n", drvdata->cpu);
188}
189
190static int etm4_enable(struct coresight_device *csdev,
191 struct perf_event_attr *attr, u32 mode)
192{
193 struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
194 int ret;
195
196 spin_lock(&drvdata->spinlock);
197
198 /*
199 * Executing etm4_enable_hw on the cpu whose ETM is being enabled
200 * ensures that register writes occur when cpu is powered.
201 */
202 ret = smp_call_function_single(drvdata->cpu,
203 etm4_enable_hw, drvdata, 1);
204 if (ret)
205 goto err;
206 drvdata->enable = true;
207 drvdata->sticky_enable = true;
208
209 spin_unlock(&drvdata->spinlock);
210
211 dev_info(drvdata->dev, "ETM tracing enabled\n");
212 return 0;
213err:
214 spin_unlock(&drvdata->spinlock);
215 return ret;
216}
217
218static void etm4_disable_hw(void *info)
219{
220 u32 control;
221 struct etmv4_drvdata *drvdata = info;
222
223 CS_UNLOCK(drvdata->base);
224
225 control = readl_relaxed(drvdata->base + TRCPRGCTLR);
226
227 /* EN, bit[0] Trace unit enable bit */
228 control &= ~0x1;
229
230 /* make sure everything completes before disabling */
231 mb();
232 isb();
233 writel_relaxed(control, drvdata->base + TRCPRGCTLR);
234
235 CS_LOCK(drvdata->base);
236
237 dev_dbg(drvdata->dev, "cpu: %d disable smp call done\n", drvdata->cpu);
238}
239
240static void etm4_disable(struct coresight_device *csdev)
241{
242 struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
243
244 /*
245 * Taking hotplug lock here protects from clocks getting disabled
246 * with tracing being left on (crash scenario) if user disable occurs
247 * after cpu online mask indicates the cpu is offline but before the
248 * DYING hotplug callback is serviced by the ETM driver.
249 */
250 get_online_cpus();
251 spin_lock(&drvdata->spinlock);
252
253 /*
254 * Executing etm4_disable_hw on the cpu whose ETM is being disabled
255 * ensures that register writes occur when cpu is powered.
256 */
257 smp_call_function_single(drvdata->cpu, etm4_disable_hw, drvdata, 1);
258 drvdata->enable = false;
259
260 spin_unlock(&drvdata->spinlock);
261 put_online_cpus();
262
263 dev_info(drvdata->dev, "ETM tracing disabled\n");
264}
265
266static const struct coresight_ops_source etm4_source_ops = {
267 .cpu_id = etm4_cpu_id,
268 .trace_id = etm4_trace_id,
269 .enable = etm4_enable,
270 .disable = etm4_disable,
271};
272
273static const struct coresight_ops etm4_cs_ops = {
274 .source_ops = &etm4_source_ops,
275};
276
277static int etm4_set_mode_exclude(struct etmv4_drvdata *drvdata, bool exclude)
278{
279 u8 idx = drvdata->addr_idx;
280
281 /*
282 * TRCACATRn.TYPE bit[1:0]: type of comparison
283 * the trace unit performs
284 */
285 if (BMVAL(drvdata->addr_acc[idx], 0, 1) == ETM_INSTR_ADDR) {
286 if (idx % 2 != 0)
287 return -EINVAL;
288
289 /*
290 * We are performing instruction address comparison. Set the
291 * relevant bit of ViewInst Include/Exclude Control register
292 * for corresponding address comparator pair.
293 */
294 if (drvdata->addr_type[idx] != ETM_ADDR_TYPE_RANGE ||
295 drvdata->addr_type[idx + 1] != ETM_ADDR_TYPE_RANGE)
296 return -EINVAL;
297
298 if (exclude == true) {
299 /*
300 * Set exclude bit and unset the include bit
301 * corresponding to comparator pair
302 */
303 drvdata->viiectlr |= BIT(idx / 2 + 16);
304 drvdata->viiectlr &= ~BIT(idx / 2);
305 } else {
306 /*
307 * Set include bit and unset exclude bit
308 * corresponding to comparator pair
309 */
310 drvdata->viiectlr |= BIT(idx / 2);
311 drvdata->viiectlr &= ~BIT(idx / 2 + 16);
312 }
313 }
314 return 0;
315}
316
317static ssize_t nr_pe_cmp_show(struct device *dev,
318 struct device_attribute *attr,
319 char *buf)
320{
321 unsigned long val;
322 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
323
324 val = drvdata->nr_pe_cmp;
325 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
326}
327static DEVICE_ATTR_RO(nr_pe_cmp);
328
329static ssize_t nr_addr_cmp_show(struct device *dev,
330 struct device_attribute *attr,
331 char *buf)
332{
333 unsigned long val;
334 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
335
336 val = drvdata->nr_addr_cmp;
337 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
338}
339static DEVICE_ATTR_RO(nr_addr_cmp);
340
341static ssize_t nr_cntr_show(struct device *dev,
342 struct device_attribute *attr,
343 char *buf)
344{
345 unsigned long val;
346 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
347
348 val = drvdata->nr_cntr;
349 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
350}
351static DEVICE_ATTR_RO(nr_cntr);
352
353static ssize_t nr_ext_inp_show(struct device *dev,
354 struct device_attribute *attr,
355 char *buf)
356{
357 unsigned long val;
358 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
359
360 val = drvdata->nr_ext_inp;
361 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
362}
363static DEVICE_ATTR_RO(nr_ext_inp);
364
365static ssize_t numcidc_show(struct device *dev,
366 struct device_attribute *attr,
367 char *buf)
368{
369 unsigned long val;
370 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
371
372 val = drvdata->numcidc;
373 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
374}
375static DEVICE_ATTR_RO(numcidc);
376
377static ssize_t numvmidc_show(struct device *dev,
378 struct device_attribute *attr,
379 char *buf)
380{
381 unsigned long val;
382 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
383
384 val = drvdata->numvmidc;
385 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
386}
387static DEVICE_ATTR_RO(numvmidc);
388
389static ssize_t nrseqstate_show(struct device *dev,
390 struct device_attribute *attr,
391 char *buf)
392{
393 unsigned long val;
394 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
395
396 val = drvdata->nrseqstate;
397 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
398}
399static DEVICE_ATTR_RO(nrseqstate);
400
401static ssize_t nr_resource_show(struct device *dev,
402 struct device_attribute *attr,
403 char *buf)
404{
405 unsigned long val;
406 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
407
408 val = drvdata->nr_resource;
409 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
410}
411static DEVICE_ATTR_RO(nr_resource);
412
413static ssize_t nr_ss_cmp_show(struct device *dev,
414 struct device_attribute *attr,
415 char *buf)
416{
417 unsigned long val;
418 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
419
420 val = drvdata->nr_ss_cmp;
421 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
422}
423static DEVICE_ATTR_RO(nr_ss_cmp);
424
425static ssize_t reset_store(struct device *dev,
426 struct device_attribute *attr,
427 const char *buf, size_t size)
428{
429 int i;
430 unsigned long val;
431 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
432
433 if (kstrtoul(buf, 16, &val))
434 return -EINVAL;
435
436 spin_lock(&drvdata->spinlock);
437 if (val)
438 drvdata->mode = 0x0;
439
440 /* Disable data tracing: do not trace load and store data transfers */
441 drvdata->mode &= ~(ETM_MODE_LOAD | ETM_MODE_STORE);
442 drvdata->cfg &= ~(BIT(1) | BIT(2));
443
444 /* Disable data value and data address tracing */
445 drvdata->mode &= ~(ETM_MODE_DATA_TRACE_ADDR |
446 ETM_MODE_DATA_TRACE_VAL);
447 drvdata->cfg &= ~(BIT(16) | BIT(17));
448
449 /* Disable all events tracing */
450 drvdata->eventctrl0 = 0x0;
451 drvdata->eventctrl1 = 0x0;
452
453 /* Disable timestamp event */
454 drvdata->ts_ctrl = 0x0;
455
456 /* Disable stalling */
457 drvdata->stall_ctrl = 0x0;
458
459 /* Reset trace synchronization period to 2^8 = 256 bytes*/
460 if (drvdata->syncpr == false)
461 drvdata->syncfreq = 0x8;
462
463 /*
464 * Enable ViewInst to trace everything with start-stop logic in
465 * started state. ARM recommends start-stop logic is set before
466 * each trace run.
467 */
468 drvdata->vinst_ctrl |= BIT(0);
469 if (drvdata->nr_addr_cmp == true) {
470 drvdata->mode |= ETM_MODE_VIEWINST_STARTSTOP;
471 /* SSSTATUS, bit[9] */
472 drvdata->vinst_ctrl |= BIT(9);
473 }
474
475 /* No address range filtering for ViewInst */
476 drvdata->viiectlr = 0x0;
477
478 /* No start-stop filtering for ViewInst */
479 drvdata->vissctlr = 0x0;
480
481 /* Disable seq events */
482 for (i = 0; i < drvdata->nrseqstate-1; i++)
483 drvdata->seq_ctrl[i] = 0x0;
484 drvdata->seq_rst = 0x0;
485 drvdata->seq_state = 0x0;
486
487 /* Disable external input events */
488 drvdata->ext_inp = 0x0;
489
490 drvdata->cntr_idx = 0x0;
491 for (i = 0; i < drvdata->nr_cntr; i++) {
492 drvdata->cntrldvr[i] = 0x0;
493 drvdata->cntr_ctrl[i] = 0x0;
494 drvdata->cntr_val[i] = 0x0;
495 }
496
497 /* Resource selector pair 0 is always implemented and reserved */
498 drvdata->res_idx = 0x2;
499 for (i = 2; i < drvdata->nr_resource * 2; i++)
500 drvdata->res_ctrl[i] = 0x0;
501
502 for (i = 0; i < drvdata->nr_ss_cmp; i++) {
503 drvdata->ss_ctrl[i] = 0x0;
504 drvdata->ss_pe_cmp[i] = 0x0;
505 }
506
507 drvdata->addr_idx = 0x0;
508 for (i = 0; i < drvdata->nr_addr_cmp * 2; i++) {
509 drvdata->addr_val[i] = 0x0;
510 drvdata->addr_acc[i] = 0x0;
511 drvdata->addr_type[i] = ETM_ADDR_TYPE_NONE;
512 }
513
514 drvdata->ctxid_idx = 0x0;
515 for (i = 0; i < drvdata->numcidc; i++) {
516 drvdata->ctxid_pid[i] = 0x0;
517 drvdata->ctxid_vpid[i] = 0x0;
518 }
519
520 drvdata->ctxid_mask0 = 0x0;
521 drvdata->ctxid_mask1 = 0x0;
522
523 drvdata->vmid_idx = 0x0;
524 for (i = 0; i < drvdata->numvmidc; i++)
525 drvdata->vmid_val[i] = 0x0;
526 drvdata->vmid_mask0 = 0x0;
527 drvdata->vmid_mask1 = 0x0;
528
529 drvdata->trcid = drvdata->cpu + 1;
530 spin_unlock(&drvdata->spinlock);
531 return size;
532}
533static DEVICE_ATTR_WO(reset);
534
535static ssize_t mode_show(struct device *dev,
536 struct device_attribute *attr,
537 char *buf)
538{
539 unsigned long val;
540 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
541
542 val = drvdata->mode;
543 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
544}
545
546static ssize_t mode_store(struct device *dev,
547 struct device_attribute *attr,
548 const char *buf, size_t size)
549{
550 unsigned long val, mode;
551 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
552
553 if (kstrtoul(buf, 16, &val))
554 return -EINVAL;
555
556 spin_lock(&drvdata->spinlock);
557 drvdata->mode = val & ETMv4_MODE_ALL;
558
559 if (drvdata->mode & ETM_MODE_EXCLUDE)
560 etm4_set_mode_exclude(drvdata, true);
561 else
562 etm4_set_mode_exclude(drvdata, false);
563
564 if (drvdata->instrp0 == true) {
565 /* start by clearing instruction P0 field */
566 drvdata->cfg &= ~(BIT(1) | BIT(2));
567 if (drvdata->mode & ETM_MODE_LOAD)
568 /* 0b01 Trace load instructions as P0 instructions */
569 drvdata->cfg |= BIT(1);
570 if (drvdata->mode & ETM_MODE_STORE)
571 /* 0b10 Trace store instructions as P0 instructions */
572 drvdata->cfg |= BIT(2);
573 if (drvdata->mode & ETM_MODE_LOAD_STORE)
574 /*
575 * 0b11 Trace load and store instructions
576 * as P0 instructions
577 */
578 drvdata->cfg |= BIT(1) | BIT(2);
579 }
580
581 /* bit[3], Branch broadcast mode */
582 if ((drvdata->mode & ETM_MODE_BB) && (drvdata->trcbb == true))
583 drvdata->cfg |= BIT(3);
584 else
585 drvdata->cfg &= ~BIT(3);
586
587 /* bit[4], Cycle counting instruction trace bit */
588 if ((drvdata->mode & ETMv4_MODE_CYCACC) &&
589 (drvdata->trccci == true))
590 drvdata->cfg |= BIT(4);
591 else
592 drvdata->cfg &= ~BIT(4);
593
594 /* bit[6], Context ID tracing bit */
595 if ((drvdata->mode & ETMv4_MODE_CTXID) && (drvdata->ctxid_size))
596 drvdata->cfg |= BIT(6);
597 else
598 drvdata->cfg &= ~BIT(6);
599
600 if ((drvdata->mode & ETM_MODE_VMID) && (drvdata->vmid_size))
601 drvdata->cfg |= BIT(7);
602 else
603 drvdata->cfg &= ~BIT(7);
604
605 /* bits[10:8], Conditional instruction tracing bit */
606 mode = ETM_MODE_COND(drvdata->mode);
607 if (drvdata->trccond == true) {
608 drvdata->cfg &= ~(BIT(8) | BIT(9) | BIT(10));
609 drvdata->cfg |= mode << 8;
610 }
611
612 /* bit[11], Global timestamp tracing bit */
613 if ((drvdata->mode & ETMv4_MODE_TIMESTAMP) && (drvdata->ts_size))
614 drvdata->cfg |= BIT(11);
615 else
616 drvdata->cfg &= ~BIT(11);
617
618 /* bit[12], Return stack enable bit */
619 if ((drvdata->mode & ETM_MODE_RETURNSTACK) &&
620 (drvdata->retstack == true))
621 drvdata->cfg |= BIT(12);
622 else
623 drvdata->cfg &= ~BIT(12);
624
625 /* bits[14:13], Q element enable field */
626 mode = ETM_MODE_QELEM(drvdata->mode);
627 /* start by clearing QE bits */
628 drvdata->cfg &= ~(BIT(13) | BIT(14));
629 /* if supported, Q elements with instruction counts are enabled */
630 if ((mode & BIT(0)) && (drvdata->q_support & BIT(0)))
631 drvdata->cfg |= BIT(13);
632 /*
633 * if supported, Q elements with and without instruction
634 * counts are enabled
635 */
636 if ((mode & BIT(1)) && (drvdata->q_support & BIT(1)))
637 drvdata->cfg |= BIT(14);
638
639 /* bit[11], AMBA Trace Bus (ATB) trigger enable bit */
640 if ((drvdata->mode & ETM_MODE_ATB_TRIGGER) &&
641 (drvdata->atbtrig == true))
642 drvdata->eventctrl1 |= BIT(11);
643 else
644 drvdata->eventctrl1 &= ~BIT(11);
645
646 /* bit[12], Low-power state behavior override bit */
647 if ((drvdata->mode & ETM_MODE_LPOVERRIDE) &&
648 (drvdata->lpoverride == true))
649 drvdata->eventctrl1 |= BIT(12);
650 else
651 drvdata->eventctrl1 &= ~BIT(12);
652
653 /* bit[8], Instruction stall bit */
654 if (drvdata->mode & ETM_MODE_ISTALL_EN)
655 drvdata->stall_ctrl |= BIT(8);
656 else
657 drvdata->stall_ctrl &= ~BIT(8);
658
659 /* bit[10], Prioritize instruction trace bit */
660 if (drvdata->mode & ETM_MODE_INSTPRIO)
661 drvdata->stall_ctrl |= BIT(10);
662 else
663 drvdata->stall_ctrl &= ~BIT(10);
664
665 /* bit[13], Trace overflow prevention bit */
666 if ((drvdata->mode & ETM_MODE_NOOVERFLOW) &&
667 (drvdata->nooverflow == true))
668 drvdata->stall_ctrl |= BIT(13);
669 else
670 drvdata->stall_ctrl &= ~BIT(13);
671
672 /* bit[9] Start/stop logic control bit */
673 if (drvdata->mode & ETM_MODE_VIEWINST_STARTSTOP)
674 drvdata->vinst_ctrl |= BIT(9);
675 else
676 drvdata->vinst_ctrl &= ~BIT(9);
677
678 /* bit[10], Whether a trace unit must trace a Reset exception */
679 if (drvdata->mode & ETM_MODE_TRACE_RESET)
680 drvdata->vinst_ctrl |= BIT(10);
681 else
682 drvdata->vinst_ctrl &= ~BIT(10);
683
684 /* bit[11], Whether a trace unit must trace a system error exception */
685 if ((drvdata->mode & ETM_MODE_TRACE_ERR) &&
686 (drvdata->trc_error == true))
687 drvdata->vinst_ctrl |= BIT(11);
688 else
689 drvdata->vinst_ctrl &= ~BIT(11);
690
691 spin_unlock(&drvdata->spinlock);
692 return size;
693}
694static DEVICE_ATTR_RW(mode);
695
696static ssize_t pe_show(struct device *dev,
697 struct device_attribute *attr,
698 char *buf)
699{
700 unsigned long val;
701 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
702
703 val = drvdata->pe_sel;
704 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
705}
706
707static ssize_t pe_store(struct device *dev,
708 struct device_attribute *attr,
709 const char *buf, size_t size)
710{
711 unsigned long val;
712 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
713
714 if (kstrtoul(buf, 16, &val))
715 return -EINVAL;
716
717 spin_lock(&drvdata->spinlock);
718 if (val > drvdata->nr_pe) {
719 spin_unlock(&drvdata->spinlock);
720 return -EINVAL;
721 }
722
723 drvdata->pe_sel = val;
724 spin_unlock(&drvdata->spinlock);
725 return size;
726}
727static DEVICE_ATTR_RW(pe);
728
729static ssize_t event_show(struct device *dev,
730 struct device_attribute *attr,
731 char *buf)
732{
733 unsigned long val;
734 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
735
736 val = drvdata->eventctrl0;
737 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
738}
739
740static ssize_t event_store(struct device *dev,
741 struct device_attribute *attr,
742 const char *buf, size_t size)
743{
744 unsigned long val;
745 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
746
747 if (kstrtoul(buf, 16, &val))
748 return -EINVAL;
749
750 spin_lock(&drvdata->spinlock);
751 switch (drvdata->nr_event) {
752 case 0x0:
753 /* EVENT0, bits[7:0] */
754 drvdata->eventctrl0 = val & 0xFF;
755 break;
756 case 0x1:
757 /* EVENT1, bits[15:8] */
758 drvdata->eventctrl0 = val & 0xFFFF;
759 break;
760 case 0x2:
761 /* EVENT2, bits[23:16] */
762 drvdata->eventctrl0 = val & 0xFFFFFF;
763 break;
764 case 0x3:
765 /* EVENT3, bits[31:24] */
766 drvdata->eventctrl0 = val;
767 break;
768 default:
769 break;
770 }
771 spin_unlock(&drvdata->spinlock);
772 return size;
773}
774static DEVICE_ATTR_RW(event);
775
776static ssize_t event_instren_show(struct device *dev,
777 struct device_attribute *attr,
778 char *buf)
779{
780 unsigned long val;
781 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
782
783 val = BMVAL(drvdata->eventctrl1, 0, 3);
784 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
785}
786
787static ssize_t event_instren_store(struct device *dev,
788 struct device_attribute *attr,
789 const char *buf, size_t size)
790{
791 unsigned long val;
792 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
793
794 if (kstrtoul(buf, 16, &val))
795 return -EINVAL;
796
797 spin_lock(&drvdata->spinlock);
798 /* start by clearing all instruction event enable bits */
799 drvdata->eventctrl1 &= ~(BIT(0) | BIT(1) | BIT(2) | BIT(3));
800 switch (drvdata->nr_event) {
801 case 0x0:
802 /* generate Event element for event 1 */
803 drvdata->eventctrl1 |= val & BIT(1);
804 break;
805 case 0x1:
806 /* generate Event element for event 1 and 2 */
807 drvdata->eventctrl1 |= val & (BIT(0) | BIT(1));
808 break;
809 case 0x2:
810 /* generate Event element for event 1, 2 and 3 */
811 drvdata->eventctrl1 |= val & (BIT(0) | BIT(1) | BIT(2));
812 break;
813 case 0x3:
814 /* generate Event element for all 4 events */
815 drvdata->eventctrl1 |= val & 0xF;
816 break;
817 default:
818 break;
819 }
820 spin_unlock(&drvdata->spinlock);
821 return size;
822}
823static DEVICE_ATTR_RW(event_instren);
824
825static ssize_t event_ts_show(struct device *dev,
826 struct device_attribute *attr,
827 char *buf)
828{
829 unsigned long val;
830 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
831
832 val = drvdata->ts_ctrl;
833 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
834}
835
836static ssize_t event_ts_store(struct device *dev,
837 struct device_attribute *attr,
838 const char *buf, size_t size)
839{
840 unsigned long val;
841 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
842
843 if (kstrtoul(buf, 16, &val))
844 return -EINVAL;
845 if (!drvdata->ts_size)
846 return -EINVAL;
847
848 drvdata->ts_ctrl = val & ETMv4_EVENT_MASK;
849 return size;
850}
851static DEVICE_ATTR_RW(event_ts);
852
853static ssize_t syncfreq_show(struct device *dev,
854 struct device_attribute *attr,
855 char *buf)
856{
857 unsigned long val;
858 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
859
860 val = drvdata->syncfreq;
861 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
862}
863
864static ssize_t syncfreq_store(struct device *dev,
865 struct device_attribute *attr,
866 const char *buf, size_t size)
867{
868 unsigned long val;
869 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
870
871 if (kstrtoul(buf, 16, &val))
872 return -EINVAL;
873 if (drvdata->syncpr == true)
874 return -EINVAL;
875
876 drvdata->syncfreq = val & ETMv4_SYNC_MASK;
877 return size;
878}
879static DEVICE_ATTR_RW(syncfreq);
880
881static ssize_t cyc_threshold_show(struct device *dev,
882 struct device_attribute *attr,
883 char *buf)
884{
885 unsigned long val;
886 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
887
888 val = drvdata->ccctlr;
889 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
890}
891
892static ssize_t cyc_threshold_store(struct device *dev,
893 struct device_attribute *attr,
894 const char *buf, size_t size)
895{
896 unsigned long val;
897 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
898
899 if (kstrtoul(buf, 16, &val))
900 return -EINVAL;
901 if (val < drvdata->ccitmin)
902 return -EINVAL;
903
904 drvdata->ccctlr = val & ETM_CYC_THRESHOLD_MASK;
905 return size;
906}
907static DEVICE_ATTR_RW(cyc_threshold);
908
909static ssize_t bb_ctrl_show(struct device *dev,
910 struct device_attribute *attr,
911 char *buf)
912{
913 unsigned long val;
914 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
915
916 val = drvdata->bb_ctrl;
917 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
918}
919
920static ssize_t bb_ctrl_store(struct device *dev,
921 struct device_attribute *attr,
922 const char *buf, size_t size)
923{
924 unsigned long val;
925 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
926
927 if (kstrtoul(buf, 16, &val))
928 return -EINVAL;
929 if (drvdata->trcbb == false)
930 return -EINVAL;
931 if (!drvdata->nr_addr_cmp)
932 return -EINVAL;
933 /*
934 * Bit[7:0] selects which address range comparator is used for
935 * branch broadcast control.
936 */
937 if (BMVAL(val, 0, 7) > drvdata->nr_addr_cmp)
938 return -EINVAL;
939
940 drvdata->bb_ctrl = val;
941 return size;
942}
943static DEVICE_ATTR_RW(bb_ctrl);
944
945static ssize_t event_vinst_show(struct device *dev,
946 struct device_attribute *attr,
947 char *buf)
948{
949 unsigned long val;
950 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
951
952 val = drvdata->vinst_ctrl & ETMv4_EVENT_MASK;
953 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
954}
955
956static ssize_t event_vinst_store(struct device *dev,
957 struct device_attribute *attr,
958 const char *buf, size_t size)
959{
960 unsigned long val;
961 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
962
963 if (kstrtoul(buf, 16, &val))
964 return -EINVAL;
965
966 spin_lock(&drvdata->spinlock);
967 val &= ETMv4_EVENT_MASK;
968 drvdata->vinst_ctrl &= ~ETMv4_EVENT_MASK;
969 drvdata->vinst_ctrl |= val;
970 spin_unlock(&drvdata->spinlock);
971 return size;
972}
973static DEVICE_ATTR_RW(event_vinst);
974
975static ssize_t s_exlevel_vinst_show(struct device *dev,
976 struct device_attribute *attr,
977 char *buf)
978{
979 unsigned long val;
980 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
981
982 val = BMVAL(drvdata->vinst_ctrl, 16, 19);
983 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
984}
985
986static ssize_t s_exlevel_vinst_store(struct device *dev,
987 struct device_attribute *attr,
988 const char *buf, size_t size)
989{
990 unsigned long val;
991 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
992
993 if (kstrtoul(buf, 16, &val))
994 return -EINVAL;
995
996 spin_lock(&drvdata->spinlock);
997 /* clear all EXLEVEL_S bits (bit[18] is never implemented) */
998 drvdata->vinst_ctrl &= ~(BIT(16) | BIT(17) | BIT(19));
999 /* enable instruction tracing for corresponding exception level */
1000 val &= drvdata->s_ex_level;
1001 drvdata->vinst_ctrl |= (val << 16);
1002 spin_unlock(&drvdata->spinlock);
1003 return size;
1004}
1005static DEVICE_ATTR_RW(s_exlevel_vinst);
1006
1007static ssize_t ns_exlevel_vinst_show(struct device *dev,
1008 struct device_attribute *attr,
1009 char *buf)
1010{
1011 unsigned long val;
1012 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1013
1014 /* EXLEVEL_NS, bits[23:20] */
1015 val = BMVAL(drvdata->vinst_ctrl, 20, 23);
1016 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1017}
1018
1019static ssize_t ns_exlevel_vinst_store(struct device *dev,
1020 struct device_attribute *attr,
1021 const char *buf, size_t size)
1022{
1023 unsigned long val;
1024 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1025
1026 if (kstrtoul(buf, 16, &val))
1027 return -EINVAL;
1028
1029 spin_lock(&drvdata->spinlock);
1030 /* clear EXLEVEL_NS bits (bit[23] is never implemented */
1031 drvdata->vinst_ctrl &= ~(BIT(20) | BIT(21) | BIT(22));
1032 /* enable instruction tracing for corresponding exception level */
1033 val &= drvdata->ns_ex_level;
1034 drvdata->vinst_ctrl |= (val << 20);
1035 spin_unlock(&drvdata->spinlock);
1036 return size;
1037}
1038static DEVICE_ATTR_RW(ns_exlevel_vinst);
1039
1040static ssize_t addr_idx_show(struct device *dev,
1041 struct device_attribute *attr,
1042 char *buf)
1043{
1044 unsigned long val;
1045 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1046
1047 val = drvdata->addr_idx;
1048 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1049}
1050
1051static ssize_t addr_idx_store(struct device *dev,
1052 struct device_attribute *attr,
1053 const char *buf, size_t size)
1054{
1055 unsigned long val;
1056 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1057
1058 if (kstrtoul(buf, 16, &val))
1059 return -EINVAL;
1060 if (val >= drvdata->nr_addr_cmp * 2)
1061 return -EINVAL;
1062
1063 /*
1064 * Use spinlock to ensure index doesn't change while it gets
1065 * dereferenced multiple times within a spinlock block elsewhere.
1066 */
1067 spin_lock(&drvdata->spinlock);
1068 drvdata->addr_idx = val;
1069 spin_unlock(&drvdata->spinlock);
1070 return size;
1071}
1072static DEVICE_ATTR_RW(addr_idx);
1073
1074static ssize_t addr_instdatatype_show(struct device *dev,
1075 struct device_attribute *attr,
1076 char *buf)
1077{
1078 ssize_t len;
1079 u8 val, idx;
1080 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1081
1082 spin_lock(&drvdata->spinlock);
1083 idx = drvdata->addr_idx;
1084 val = BMVAL(drvdata->addr_acc[idx], 0, 1);
1085 len = scnprintf(buf, PAGE_SIZE, "%s\n",
1086 val == ETM_INSTR_ADDR ? "instr" :
1087 (val == ETM_DATA_LOAD_ADDR ? "data_load" :
1088 (val == ETM_DATA_STORE_ADDR ? "data_store" :
1089 "data_load_store")));
1090 spin_unlock(&drvdata->spinlock);
1091 return len;
1092}
1093
1094static ssize_t addr_instdatatype_store(struct device *dev,
1095 struct device_attribute *attr,
1096 const char *buf, size_t size)
1097{
1098 u8 idx;
1099 char str[20] = "";
1100 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1101
1102 if (strlen(buf) >= 20)
1103 return -EINVAL;
1104 if (sscanf(buf, "%s", str) != 1)
1105 return -EINVAL;
1106
1107 spin_lock(&drvdata->spinlock);
1108 idx = drvdata->addr_idx;
1109 if (!strcmp(str, "instr"))
1110 /* TYPE, bits[1:0] */
1111 drvdata->addr_acc[idx] &= ~(BIT(0) | BIT(1));
1112
1113 spin_unlock(&drvdata->spinlock);
1114 return size;
1115}
1116static DEVICE_ATTR_RW(addr_instdatatype);
1117
1118static ssize_t addr_single_show(struct device *dev,
1119 struct device_attribute *attr,
1120 char *buf)
1121{
1122 u8 idx;
1123 unsigned long val;
1124 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1125
1126 idx = drvdata->addr_idx;
1127 spin_lock(&drvdata->spinlock);
1128 if (!(drvdata->addr_type[idx] == ETM_ADDR_TYPE_NONE ||
1129 drvdata->addr_type[idx] == ETM_ADDR_TYPE_SINGLE)) {
1130 spin_unlock(&drvdata->spinlock);
1131 return -EPERM;
1132 }
1133 val = (unsigned long)drvdata->addr_val[idx];
1134 spin_unlock(&drvdata->spinlock);
1135 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1136}
1137
1138static ssize_t addr_single_store(struct device *dev,
1139 struct device_attribute *attr,
1140 const char *buf, size_t size)
1141{
1142 u8 idx;
1143 unsigned long val;
1144 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1145
1146 if (kstrtoul(buf, 16, &val))
1147 return -EINVAL;
1148
1149 spin_lock(&drvdata->spinlock);
1150 idx = drvdata->addr_idx;
1151 if (!(drvdata->addr_type[idx] == ETM_ADDR_TYPE_NONE ||
1152 drvdata->addr_type[idx] == ETM_ADDR_TYPE_SINGLE)) {
1153 spin_unlock(&drvdata->spinlock);
1154 return -EPERM;
1155 }
1156
1157 drvdata->addr_val[idx] = (u64)val;
1158 drvdata->addr_type[idx] = ETM_ADDR_TYPE_SINGLE;
1159 spin_unlock(&drvdata->spinlock);
1160 return size;
1161}
1162static DEVICE_ATTR_RW(addr_single);
1163
1164static ssize_t addr_range_show(struct device *dev,
1165 struct device_attribute *attr,
1166 char *buf)
1167{
1168 u8 idx;
1169 unsigned long val1, val2;
1170 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1171
1172 spin_lock(&drvdata->spinlock);
1173 idx = drvdata->addr_idx;
1174 if (idx % 2 != 0) {
1175 spin_unlock(&drvdata->spinlock);
1176 return -EPERM;
1177 }
1178 if (!((drvdata->addr_type[idx] == ETM_ADDR_TYPE_NONE &&
1179 drvdata->addr_type[idx + 1] == ETM_ADDR_TYPE_NONE) ||
1180 (drvdata->addr_type[idx] == ETM_ADDR_TYPE_RANGE &&
1181 drvdata->addr_type[idx + 1] == ETM_ADDR_TYPE_RANGE))) {
1182 spin_unlock(&drvdata->spinlock);
1183 return -EPERM;
1184 }
1185
1186 val1 = (unsigned long)drvdata->addr_val[idx];
1187 val2 = (unsigned long)drvdata->addr_val[idx + 1];
1188 spin_unlock(&drvdata->spinlock);
1189 return scnprintf(buf, PAGE_SIZE, "%#lx %#lx\n", val1, val2);
1190}
1191
1192static ssize_t addr_range_store(struct device *dev,
1193 struct device_attribute *attr,
1194 const char *buf, size_t size)
1195{
1196 u8 idx;
1197 unsigned long val1, val2;
1198 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1199
1200 if (sscanf(buf, "%lx %lx", &val1, &val2) != 2)
1201 return -EINVAL;
1202 /* lower address comparator cannot have a higher address value */
1203 if (val1 > val2)
1204 return -EINVAL;
1205
1206 spin_lock(&drvdata->spinlock);
1207 idx = drvdata->addr_idx;
1208 if (idx % 2 != 0) {
1209 spin_unlock(&drvdata->spinlock);
1210 return -EPERM;
1211 }
1212
1213 if (!((drvdata->addr_type[idx] == ETM_ADDR_TYPE_NONE &&
1214 drvdata->addr_type[idx + 1] == ETM_ADDR_TYPE_NONE) ||
1215 (drvdata->addr_type[idx] == ETM_ADDR_TYPE_RANGE &&
1216 drvdata->addr_type[idx + 1] == ETM_ADDR_TYPE_RANGE))) {
1217 spin_unlock(&drvdata->spinlock);
1218 return -EPERM;
1219 }
1220
1221 drvdata->addr_val[idx] = (u64)val1;
1222 drvdata->addr_type[idx] = ETM_ADDR_TYPE_RANGE;
1223 drvdata->addr_val[idx + 1] = (u64)val2;
1224 drvdata->addr_type[idx + 1] = ETM_ADDR_TYPE_RANGE;
1225 /*
1226 * Program include or exclude control bits for vinst or vdata
1227 * whenever we change addr comparators to ETM_ADDR_TYPE_RANGE
1228 */
1229 if (drvdata->mode & ETM_MODE_EXCLUDE)
1230 etm4_set_mode_exclude(drvdata, true);
1231 else
1232 etm4_set_mode_exclude(drvdata, false);
1233
1234 spin_unlock(&drvdata->spinlock);
1235 return size;
1236}
1237static DEVICE_ATTR_RW(addr_range);
1238
1239static ssize_t addr_start_show(struct device *dev,
1240 struct device_attribute *attr,
1241 char *buf)
1242{
1243 u8 idx;
1244 unsigned long val;
1245 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1246
1247 spin_lock(&drvdata->spinlock);
1248 idx = drvdata->addr_idx;
1249
1250 if (!(drvdata->addr_type[idx] == ETM_ADDR_TYPE_NONE ||
1251 drvdata->addr_type[idx] == ETM_ADDR_TYPE_START)) {
1252 spin_unlock(&drvdata->spinlock);
1253 return -EPERM;
1254 }
1255
1256 val = (unsigned long)drvdata->addr_val[idx];
1257 spin_unlock(&drvdata->spinlock);
1258 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1259}
1260
1261static ssize_t addr_start_store(struct device *dev,
1262 struct device_attribute *attr,
1263 const char *buf, size_t size)
1264{
1265 u8 idx;
1266 unsigned long val;
1267 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1268
1269 if (kstrtoul(buf, 16, &val))
1270 return -EINVAL;
1271
1272 spin_lock(&drvdata->spinlock);
1273 idx = drvdata->addr_idx;
1274 if (!drvdata->nr_addr_cmp) {
1275 spin_unlock(&drvdata->spinlock);
1276 return -EINVAL;
1277 }
1278 if (!(drvdata->addr_type[idx] == ETM_ADDR_TYPE_NONE ||
1279 drvdata->addr_type[idx] == ETM_ADDR_TYPE_START)) {
1280 spin_unlock(&drvdata->spinlock);
1281 return -EPERM;
1282 }
1283
1284 drvdata->addr_val[idx] = (u64)val;
1285 drvdata->addr_type[idx] = ETM_ADDR_TYPE_START;
1286 drvdata->vissctlr |= BIT(idx);
1287 /* SSSTATUS, bit[9] - turn on start/stop logic */
1288 drvdata->vinst_ctrl |= BIT(9);
1289 spin_unlock(&drvdata->spinlock);
1290 return size;
1291}
1292static DEVICE_ATTR_RW(addr_start);
1293
1294static ssize_t addr_stop_show(struct device *dev,
1295 struct device_attribute *attr,
1296 char *buf)
1297{
1298 u8 idx;
1299 unsigned long val;
1300 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1301
1302 spin_lock(&drvdata->spinlock);
1303 idx = drvdata->addr_idx;
1304
1305 if (!(drvdata->addr_type[idx] == ETM_ADDR_TYPE_NONE ||
1306 drvdata->addr_type[idx] == ETM_ADDR_TYPE_STOP)) {
1307 spin_unlock(&drvdata->spinlock);
1308 return -EPERM;
1309 }
1310
1311 val = (unsigned long)drvdata->addr_val[idx];
1312 spin_unlock(&drvdata->spinlock);
1313 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1314}
1315
1316static ssize_t addr_stop_store(struct device *dev,
1317 struct device_attribute *attr,
1318 const char *buf, size_t size)
1319{
1320 u8 idx;
1321 unsigned long val;
1322 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1323
1324 if (kstrtoul(buf, 16, &val))
1325 return -EINVAL;
1326
1327 spin_lock(&drvdata->spinlock);
1328 idx = drvdata->addr_idx;
1329 if (!drvdata->nr_addr_cmp) {
1330 spin_unlock(&drvdata->spinlock);
1331 return -EINVAL;
1332 }
1333 if (!(drvdata->addr_type[idx] == ETM_ADDR_TYPE_NONE ||
1334 drvdata->addr_type[idx] == ETM_ADDR_TYPE_STOP)) {
1335 spin_unlock(&drvdata->spinlock);
1336 return -EPERM;
1337 }
1338
1339 drvdata->addr_val[idx] = (u64)val;
1340 drvdata->addr_type[idx] = ETM_ADDR_TYPE_STOP;
1341 drvdata->vissctlr |= BIT(idx + 16);
1342 /* SSSTATUS, bit[9] - turn on start/stop logic */
1343 drvdata->vinst_ctrl |= BIT(9);
1344 spin_unlock(&drvdata->spinlock);
1345 return size;
1346}
1347static DEVICE_ATTR_RW(addr_stop);
1348
1349static ssize_t addr_ctxtype_show(struct device *dev,
1350 struct device_attribute *attr,
1351 char *buf)
1352{
1353 ssize_t len;
1354 u8 idx, val;
1355 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1356
1357 spin_lock(&drvdata->spinlock);
1358 idx = drvdata->addr_idx;
1359 /* CONTEXTTYPE, bits[3:2] */
1360 val = BMVAL(drvdata->addr_acc[idx], 2, 3);
1361 len = scnprintf(buf, PAGE_SIZE, "%s\n", val == ETM_CTX_NONE ? "none" :
1362 (val == ETM_CTX_CTXID ? "ctxid" :
1363 (val == ETM_CTX_VMID ? "vmid" : "all")));
1364 spin_unlock(&drvdata->spinlock);
1365 return len;
1366}
1367
1368static ssize_t addr_ctxtype_store(struct device *dev,
1369 struct device_attribute *attr,
1370 const char *buf, size_t size)
1371{
1372 u8 idx;
1373 char str[10] = "";
1374 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1375
1376 if (strlen(buf) >= 10)
1377 return -EINVAL;
1378 if (sscanf(buf, "%s", str) != 1)
1379 return -EINVAL;
1380
1381 spin_lock(&drvdata->spinlock);
1382 idx = drvdata->addr_idx;
1383 if (!strcmp(str, "none"))
1384 /* start by clearing context type bits */
1385 drvdata->addr_acc[idx] &= ~(BIT(2) | BIT(3));
1386 else if (!strcmp(str, "ctxid")) {
1387 /* 0b01 The trace unit performs a Context ID */
1388 if (drvdata->numcidc) {
1389 drvdata->addr_acc[idx] |= BIT(2);
1390 drvdata->addr_acc[idx] &= ~BIT(3);
1391 }
1392 } else if (!strcmp(str, "vmid")) {
1393 /* 0b10 The trace unit performs a VMID */
1394 if (drvdata->numvmidc) {
1395 drvdata->addr_acc[idx] &= ~BIT(2);
1396 drvdata->addr_acc[idx] |= BIT(3);
1397 }
1398 } else if (!strcmp(str, "all")) {
1399 /*
1400 * 0b11 The trace unit performs a Context ID
1401 * comparison and a VMID
1402 */
1403 if (drvdata->numcidc)
1404 drvdata->addr_acc[idx] |= BIT(2);
1405 if (drvdata->numvmidc)
1406 drvdata->addr_acc[idx] |= BIT(3);
1407 }
1408 spin_unlock(&drvdata->spinlock);
1409 return size;
1410}
1411static DEVICE_ATTR_RW(addr_ctxtype);
1412
1413static ssize_t addr_context_show(struct device *dev,
1414 struct device_attribute *attr,
1415 char *buf)
1416{
1417 u8 idx;
1418 unsigned long val;
1419 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1420
1421 spin_lock(&drvdata->spinlock);
1422 idx = drvdata->addr_idx;
1423 /* context ID comparator bits[6:4] */
1424 val = BMVAL(drvdata->addr_acc[idx], 4, 6);
1425 spin_unlock(&drvdata->spinlock);
1426 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1427}
1428
1429static ssize_t addr_context_store(struct device *dev,
1430 struct device_attribute *attr,
1431 const char *buf, size_t size)
1432{
1433 u8 idx;
1434 unsigned long val;
1435 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1436
1437 if (kstrtoul(buf, 16, &val))
1438 return -EINVAL;
1439 if ((drvdata->numcidc <= 1) && (drvdata->numvmidc <= 1))
1440 return -EINVAL;
1441 if (val >= (drvdata->numcidc >= drvdata->numvmidc ?
1442 drvdata->numcidc : drvdata->numvmidc))
1443 return -EINVAL;
1444
1445 spin_lock(&drvdata->spinlock);
1446 idx = drvdata->addr_idx;
1447 /* clear context ID comparator bits[6:4] */
1448 drvdata->addr_acc[idx] &= ~(BIT(4) | BIT(5) | BIT(6));
1449 drvdata->addr_acc[idx] |= (val << 4);
1450 spin_unlock(&drvdata->spinlock);
1451 return size;
1452}
1453static DEVICE_ATTR_RW(addr_context);
1454
1455static ssize_t seq_idx_show(struct device *dev,
1456 struct device_attribute *attr,
1457 char *buf)
1458{
1459 unsigned long val;
1460 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1461
1462 val = drvdata->seq_idx;
1463 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1464}
1465
1466static ssize_t seq_idx_store(struct device *dev,
1467 struct device_attribute *attr,
1468 const char *buf, size_t size)
1469{
1470 unsigned long val;
1471 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1472
1473 if (kstrtoul(buf, 16, &val))
1474 return -EINVAL;
1475 if (val >= drvdata->nrseqstate - 1)
1476 return -EINVAL;
1477
1478 /*
1479 * Use spinlock to ensure index doesn't change while it gets
1480 * dereferenced multiple times within a spinlock block elsewhere.
1481 */
1482 spin_lock(&drvdata->spinlock);
1483 drvdata->seq_idx = val;
1484 spin_unlock(&drvdata->spinlock);
1485 return size;
1486}
1487static DEVICE_ATTR_RW(seq_idx);
1488
1489static ssize_t seq_state_show(struct device *dev,
1490 struct device_attribute *attr,
1491 char *buf)
1492{
1493 unsigned long val;
1494 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1495
1496 val = drvdata->seq_state;
1497 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1498}
1499
1500static ssize_t seq_state_store(struct device *dev,
1501 struct device_attribute *attr,
1502 const char *buf, size_t size)
1503{
1504 unsigned long val;
1505 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1506
1507 if (kstrtoul(buf, 16, &val))
1508 return -EINVAL;
1509 if (val >= drvdata->nrseqstate)
1510 return -EINVAL;
1511
1512 drvdata->seq_state = val;
1513 return size;
1514}
1515static DEVICE_ATTR_RW(seq_state);
1516
1517static ssize_t seq_event_show(struct device *dev,
1518 struct device_attribute *attr,
1519 char *buf)
1520{
1521 u8 idx;
1522 unsigned long val;
1523 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1524
1525 spin_lock(&drvdata->spinlock);
1526 idx = drvdata->seq_idx;
1527 val = drvdata->seq_ctrl[idx];
1528 spin_unlock(&drvdata->spinlock);
1529 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1530}
1531
1532static ssize_t seq_event_store(struct device *dev,
1533 struct device_attribute *attr,
1534 const char *buf, size_t size)
1535{
1536 u8 idx;
1537 unsigned long val;
1538 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1539
1540 if (kstrtoul(buf, 16, &val))
1541 return -EINVAL;
1542
1543 spin_lock(&drvdata->spinlock);
1544 idx = drvdata->seq_idx;
1545 /* RST, bits[7:0] */
1546 drvdata->seq_ctrl[idx] = val & 0xFF;
1547 spin_unlock(&drvdata->spinlock);
1548 return size;
1549}
1550static DEVICE_ATTR_RW(seq_event);
1551
1552static ssize_t seq_reset_event_show(struct device *dev,
1553 struct device_attribute *attr,
1554 char *buf)
1555{
1556 unsigned long val;
1557 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1558
1559 val = drvdata->seq_rst;
1560 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1561}
1562
1563static ssize_t seq_reset_event_store(struct device *dev,
1564 struct device_attribute *attr,
1565 const char *buf, size_t size)
1566{
1567 unsigned long val;
1568 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1569
1570 if (kstrtoul(buf, 16, &val))
1571 return -EINVAL;
1572 if (!(drvdata->nrseqstate))
1573 return -EINVAL;
1574
1575 drvdata->seq_rst = val & ETMv4_EVENT_MASK;
1576 return size;
1577}
1578static DEVICE_ATTR_RW(seq_reset_event);
1579
1580static ssize_t cntr_idx_show(struct device *dev,
1581 struct device_attribute *attr,
1582 char *buf)
1583{
1584 unsigned long val;
1585 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1586
1587 val = drvdata->cntr_idx;
1588 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1589}
1590
1591static ssize_t cntr_idx_store(struct device *dev,
1592 struct device_attribute *attr,
1593 const char *buf, size_t size)
1594{
1595 unsigned long val;
1596 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1597
1598 if (kstrtoul(buf, 16, &val))
1599 return -EINVAL;
1600 if (val >= drvdata->nr_cntr)
1601 return -EINVAL;
1602
1603 /*
1604 * Use spinlock to ensure index doesn't change while it gets
1605 * dereferenced multiple times within a spinlock block elsewhere.
1606 */
1607 spin_lock(&drvdata->spinlock);
1608 drvdata->cntr_idx = val;
1609 spin_unlock(&drvdata->spinlock);
1610 return size;
1611}
1612static DEVICE_ATTR_RW(cntr_idx);
1613
1614static ssize_t cntrldvr_show(struct device *dev,
1615 struct device_attribute *attr,
1616 char *buf)
1617{
1618 u8 idx;
1619 unsigned long val;
1620 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1621
1622 spin_lock(&drvdata->spinlock);
1623 idx = drvdata->cntr_idx;
1624 val = drvdata->cntrldvr[idx];
1625 spin_unlock(&drvdata->spinlock);
1626 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1627}
1628
1629static ssize_t cntrldvr_store(struct device *dev,
1630 struct device_attribute *attr,
1631 const char *buf, size_t size)
1632{
1633 u8 idx;
1634 unsigned long val;
1635 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1636
1637 if (kstrtoul(buf, 16, &val))
1638 return -EINVAL;
1639 if (val > ETM_CNTR_MAX_VAL)
1640 return -EINVAL;
1641
1642 spin_lock(&drvdata->spinlock);
1643 idx = drvdata->cntr_idx;
1644 drvdata->cntrldvr[idx] = val;
1645 spin_unlock(&drvdata->spinlock);
1646 return size;
1647}
1648static DEVICE_ATTR_RW(cntrldvr);
1649
1650static ssize_t cntr_val_show(struct device *dev,
1651 struct device_attribute *attr,
1652 char *buf)
1653{
1654 u8 idx;
1655 unsigned long val;
1656 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1657
1658 spin_lock(&drvdata->spinlock);
1659 idx = drvdata->cntr_idx;
1660 val = drvdata->cntr_val[idx];
1661 spin_unlock(&drvdata->spinlock);
1662 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1663}
1664
1665static ssize_t cntr_val_store(struct device *dev,
1666 struct device_attribute *attr,
1667 const char *buf, size_t size)
1668{
1669 u8 idx;
1670 unsigned long val;
1671 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1672
1673 if (kstrtoul(buf, 16, &val))
1674 return -EINVAL;
1675 if (val > ETM_CNTR_MAX_VAL)
1676 return -EINVAL;
1677
1678 spin_lock(&drvdata->spinlock);
1679 idx = drvdata->cntr_idx;
1680 drvdata->cntr_val[idx] = val;
1681 spin_unlock(&drvdata->spinlock);
1682 return size;
1683}
1684static DEVICE_ATTR_RW(cntr_val);
1685
1686static ssize_t cntr_ctrl_show(struct device *dev,
1687 struct device_attribute *attr,
1688 char *buf)
1689{
1690 u8 idx;
1691 unsigned long val;
1692 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1693
1694 spin_lock(&drvdata->spinlock);
1695 idx = drvdata->cntr_idx;
1696 val = drvdata->cntr_ctrl[idx];
1697 spin_unlock(&drvdata->spinlock);
1698 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1699}
1700
1701static ssize_t cntr_ctrl_store(struct device *dev,
1702 struct device_attribute *attr,
1703 const char *buf, size_t size)
1704{
1705 u8 idx;
1706 unsigned long val;
1707 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1708
1709 if (kstrtoul(buf, 16, &val))
1710 return -EINVAL;
1711
1712 spin_lock(&drvdata->spinlock);
1713 idx = drvdata->cntr_idx;
1714 drvdata->cntr_ctrl[idx] = val;
1715 spin_unlock(&drvdata->spinlock);
1716 return size;
1717}
1718static DEVICE_ATTR_RW(cntr_ctrl);
1719
1720static ssize_t res_idx_show(struct device *dev,
1721 struct device_attribute *attr,
1722 char *buf)
1723{
1724 unsigned long val;
1725 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1726
1727 val = drvdata->res_idx;
1728 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1729}
1730
1731static ssize_t res_idx_store(struct device *dev,
1732 struct device_attribute *attr,
1733 const char *buf, size_t size)
1734{
1735 unsigned long val;
1736 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1737
1738 if (kstrtoul(buf, 16, &val))
1739 return -EINVAL;
1740 /* Resource selector pair 0 is always implemented and reserved */
1741 if (val < 2 || val >= drvdata->nr_resource * 2)
1742 return -EINVAL;
1743
1744 /*
1745 * Use spinlock to ensure index doesn't change while it gets
1746 * dereferenced multiple times within a spinlock block elsewhere.
1747 */
1748 spin_lock(&drvdata->spinlock);
1749 drvdata->res_idx = val;
1750 spin_unlock(&drvdata->spinlock);
1751 return size;
1752}
1753static DEVICE_ATTR_RW(res_idx);
1754
1755static ssize_t res_ctrl_show(struct device *dev,
1756 struct device_attribute *attr,
1757 char *buf)
1758{
1759 u8 idx;
1760 unsigned long val;
1761 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1762
1763 spin_lock(&drvdata->spinlock);
1764 idx = drvdata->res_idx;
1765 val = drvdata->res_ctrl[idx];
1766 spin_unlock(&drvdata->spinlock);
1767 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1768}
1769
1770static ssize_t res_ctrl_store(struct device *dev,
1771 struct device_attribute *attr,
1772 const char *buf, size_t size)
1773{
1774 u8 idx;
1775 unsigned long val;
1776 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1777
1778 if (kstrtoul(buf, 16, &val))
1779 return -EINVAL;
1780
1781 spin_lock(&drvdata->spinlock);
1782 idx = drvdata->res_idx;
1783 /* For odd idx pair inversal bit is RES0 */
1784 if (idx % 2 != 0)
1785 /* PAIRINV, bit[21] */
1786 val &= ~BIT(21);
1787 drvdata->res_ctrl[idx] = val;
1788 spin_unlock(&drvdata->spinlock);
1789 return size;
1790}
1791static DEVICE_ATTR_RW(res_ctrl);
1792
1793static ssize_t ctxid_idx_show(struct device *dev,
1794 struct device_attribute *attr,
1795 char *buf)
1796{
1797 unsigned long val;
1798 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1799
1800 val = drvdata->ctxid_idx;
1801 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1802}
1803
1804static ssize_t ctxid_idx_store(struct device *dev,
1805 struct device_attribute *attr,
1806 const char *buf, size_t size)
1807{
1808 unsigned long val;
1809 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1810
1811 if (kstrtoul(buf, 16, &val))
1812 return -EINVAL;
1813 if (val >= drvdata->numcidc)
1814 return -EINVAL;
1815
1816 /*
1817 * Use spinlock to ensure index doesn't change while it gets
1818 * dereferenced multiple times within a spinlock block elsewhere.
1819 */
1820 spin_lock(&drvdata->spinlock);
1821 drvdata->ctxid_idx = val;
1822 spin_unlock(&drvdata->spinlock);
1823 return size;
1824}
1825static DEVICE_ATTR_RW(ctxid_idx);
1826
1827static ssize_t ctxid_pid_show(struct device *dev,
1828 struct device_attribute *attr,
1829 char *buf)
1830{
1831 u8 idx;
1832 unsigned long val;
1833 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1834
1835 spin_lock(&drvdata->spinlock);
1836 idx = drvdata->ctxid_idx;
1837 val = (unsigned long)drvdata->ctxid_vpid[idx];
1838 spin_unlock(&drvdata->spinlock);
1839 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1840}
1841
1842static ssize_t ctxid_pid_store(struct device *dev,
1843 struct device_attribute *attr,
1844 const char *buf, size_t size)
1845{
1846 u8 idx;
1847 unsigned long vpid, pid;
1848 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1849
1850 /*
1851 * only implemented when ctxid tracing is enabled, i.e. at least one
1852 * ctxid comparator is implemented and ctxid is greater than 0 bits
1853 * in length
1854 */
1855 if (!drvdata->ctxid_size || !drvdata->numcidc)
1856 return -EINVAL;
1857 if (kstrtoul(buf, 16, &vpid))
1858 return -EINVAL;
1859
1860 pid = coresight_vpid_to_pid(vpid);
1861
1862 spin_lock(&drvdata->spinlock);
1863 idx = drvdata->ctxid_idx;
1864 drvdata->ctxid_pid[idx] = (u64)pid;
1865 drvdata->ctxid_vpid[idx] = (u64)vpid;
1866 spin_unlock(&drvdata->spinlock);
1867 return size;
1868}
1869static DEVICE_ATTR_RW(ctxid_pid);
1870
1871static ssize_t ctxid_masks_show(struct device *dev,
1872 struct device_attribute *attr,
1873 char *buf)
1874{
1875 unsigned long val1, val2;
1876 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1877
1878 spin_lock(&drvdata->spinlock);
1879 val1 = drvdata->ctxid_mask0;
1880 val2 = drvdata->ctxid_mask1;
1881 spin_unlock(&drvdata->spinlock);
1882 return scnprintf(buf, PAGE_SIZE, "%#lx %#lx\n", val1, val2);
1883}
1884
1885static ssize_t ctxid_masks_store(struct device *dev,
1886 struct device_attribute *attr,
1887 const char *buf, size_t size)
1888{
1889 u8 i, j, maskbyte;
1890 unsigned long val1, val2, mask;
1891 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1892
1893 /*
1894 * only implemented when ctxid tracing is enabled, i.e. at least one
1895 * ctxid comparator is implemented and ctxid is greater than 0 bits
1896 * in length
1897 */
1898 if (!drvdata->ctxid_size || !drvdata->numcidc)
1899 return -EINVAL;
1900 if (sscanf(buf, "%lx %lx", &val1, &val2) != 2)
1901 return -EINVAL;
1902
1903 spin_lock(&drvdata->spinlock);
1904 /*
1905 * each byte[0..3] controls mask value applied to ctxid
1906 * comparator[0..3]
1907 */
1908 switch (drvdata->numcidc) {
1909 case 0x1:
1910 /* COMP0, bits[7:0] */
1911 drvdata->ctxid_mask0 = val1 & 0xFF;
1912 break;
1913 case 0x2:
1914 /* COMP1, bits[15:8] */
1915 drvdata->ctxid_mask0 = val1 & 0xFFFF;
1916 break;
1917 case 0x3:
1918 /* COMP2, bits[23:16] */
1919 drvdata->ctxid_mask0 = val1 & 0xFFFFFF;
1920 break;
1921 case 0x4:
1922 /* COMP3, bits[31:24] */
1923 drvdata->ctxid_mask0 = val1;
1924 break;
1925 case 0x5:
1926 /* COMP4, bits[7:0] */
1927 drvdata->ctxid_mask0 = val1;
1928 drvdata->ctxid_mask1 = val2 & 0xFF;
1929 break;
1930 case 0x6:
1931 /* COMP5, bits[15:8] */
1932 drvdata->ctxid_mask0 = val1;
1933 drvdata->ctxid_mask1 = val2 & 0xFFFF;
1934 break;
1935 case 0x7:
1936 /* COMP6, bits[23:16] */
1937 drvdata->ctxid_mask0 = val1;
1938 drvdata->ctxid_mask1 = val2 & 0xFFFFFF;
1939 break;
1940 case 0x8:
1941 /* COMP7, bits[31:24] */
1942 drvdata->ctxid_mask0 = val1;
1943 drvdata->ctxid_mask1 = val2;
1944 break;
1945 default:
1946 break;
1947 }
1948 /*
1949 * If software sets a mask bit to 1, it must program relevant byte
1950 * of ctxid comparator value 0x0, otherwise behavior is unpredictable.
1951 * For example, if bit[3] of ctxid_mask0 is 1, we must clear bits[31:24]
1952 * of ctxid comparator0 value (corresponding to byte 0) register.
1953 */
1954 mask = drvdata->ctxid_mask0;
1955 for (i = 0; i < drvdata->numcidc; i++) {
1956 /* mask value of corresponding ctxid comparator */
1957 maskbyte = mask & ETMv4_EVENT_MASK;
1958 /*
1959 * each bit corresponds to a byte of respective ctxid comparator
1960 * value register
1961 */
1962 for (j = 0; j < 8; j++) {
1963 if (maskbyte & 1)
1964 drvdata->ctxid_pid[i] &= ~(0xFF << (j * 8));
1965 maskbyte >>= 1;
1966 }
1967 /* Select the next ctxid comparator mask value */
1968 if (i == 3)
1969 /* ctxid comparators[4-7] */
1970 mask = drvdata->ctxid_mask1;
1971 else
1972 mask >>= 0x8;
1973 }
1974
1975 spin_unlock(&drvdata->spinlock);
1976 return size;
1977}
1978static DEVICE_ATTR_RW(ctxid_masks);
1979
1980static ssize_t vmid_idx_show(struct device *dev,
1981 struct device_attribute *attr,
1982 char *buf)
1983{
1984 unsigned long val;
1985 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1986
1987 val = drvdata->vmid_idx;
1988 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
1989}
1990
1991static ssize_t vmid_idx_store(struct device *dev,
1992 struct device_attribute *attr,
1993 const char *buf, size_t size)
1994{
1995 unsigned long val;
1996 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
1997
1998 if (kstrtoul(buf, 16, &val))
1999 return -EINVAL;
2000 if (val >= drvdata->numvmidc)
2001 return -EINVAL;
2002
2003 /*
2004 * Use spinlock to ensure index doesn't change while it gets
2005 * dereferenced multiple times within a spinlock block elsewhere.
2006 */
2007 spin_lock(&drvdata->spinlock);
2008 drvdata->vmid_idx = val;
2009 spin_unlock(&drvdata->spinlock);
2010 return size;
2011}
2012static DEVICE_ATTR_RW(vmid_idx);
2013
2014static ssize_t vmid_val_show(struct device *dev,
2015 struct device_attribute *attr,
2016 char *buf)
2017{
2018 unsigned long val;
2019 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
2020
2021 val = (unsigned long)drvdata->vmid_val[drvdata->vmid_idx];
2022 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
2023}
2024
2025static ssize_t vmid_val_store(struct device *dev,
2026 struct device_attribute *attr,
2027 const char *buf, size_t size)
2028{
2029 unsigned long val;
2030 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
2031
2032 /*
2033 * only implemented when vmid tracing is enabled, i.e. at least one
2034 * vmid comparator is implemented and at least 8 bit vmid size
2035 */
2036 if (!drvdata->vmid_size || !drvdata->numvmidc)
2037 return -EINVAL;
2038 if (kstrtoul(buf, 16, &val))
2039 return -EINVAL;
2040
2041 spin_lock(&drvdata->spinlock);
2042 drvdata->vmid_val[drvdata->vmid_idx] = (u64)val;
2043 spin_unlock(&drvdata->spinlock);
2044 return size;
2045}
2046static DEVICE_ATTR_RW(vmid_val);
2047
2048static ssize_t vmid_masks_show(struct device *dev,
2049 struct device_attribute *attr, char *buf)
2050{
2051 unsigned long val1, val2;
2052 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
2053
2054 spin_lock(&drvdata->spinlock);
2055 val1 = drvdata->vmid_mask0;
2056 val2 = drvdata->vmid_mask1;
2057 spin_unlock(&drvdata->spinlock);
2058 return scnprintf(buf, PAGE_SIZE, "%#lx %#lx\n", val1, val2);
2059}
2060
2061static ssize_t vmid_masks_store(struct device *dev,
2062 struct device_attribute *attr,
2063 const char *buf, size_t size)
2064{
2065 u8 i, j, maskbyte;
2066 unsigned long val1, val2, mask;
2067 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
2068 /*
2069 * only implemented when vmid tracing is enabled, i.e. at least one
2070 * vmid comparator is implemented and at least 8 bit vmid size
2071 */
2072 if (!drvdata->vmid_size || !drvdata->numvmidc)
2073 return -EINVAL;
2074 if (sscanf(buf, "%lx %lx", &val1, &val2) != 2)
2075 return -EINVAL;
2076
2077 spin_lock(&drvdata->spinlock);
2078
2079 /*
2080 * each byte[0..3] controls mask value applied to vmid
2081 * comparator[0..3]
2082 */
2083 switch (drvdata->numvmidc) {
2084 case 0x1:
2085 /* COMP0, bits[7:0] */
2086 drvdata->vmid_mask0 = val1 & 0xFF;
2087 break;
2088 case 0x2:
2089 /* COMP1, bits[15:8] */
2090 drvdata->vmid_mask0 = val1 & 0xFFFF;
2091 break;
2092 case 0x3:
2093 /* COMP2, bits[23:16] */
2094 drvdata->vmid_mask0 = val1 & 0xFFFFFF;
2095 break;
2096 case 0x4:
2097 /* COMP3, bits[31:24] */
2098 drvdata->vmid_mask0 = val1;
2099 break;
2100 case 0x5:
2101 /* COMP4, bits[7:0] */
2102 drvdata->vmid_mask0 = val1;
2103 drvdata->vmid_mask1 = val2 & 0xFF;
2104 break;
2105 case 0x6:
2106 /* COMP5, bits[15:8] */
2107 drvdata->vmid_mask0 = val1;
2108 drvdata->vmid_mask1 = val2 & 0xFFFF;
2109 break;
2110 case 0x7:
2111 /* COMP6, bits[23:16] */
2112 drvdata->vmid_mask0 = val1;
2113 drvdata->vmid_mask1 = val2 & 0xFFFFFF;
2114 break;
2115 case 0x8:
2116 /* COMP7, bits[31:24] */
2117 drvdata->vmid_mask0 = val1;
2118 drvdata->vmid_mask1 = val2;
2119 break;
2120 default:
2121 break;
2122 }
2123
2124 /*
2125 * If software sets a mask bit to 1, it must program relevant byte
2126 * of vmid comparator value 0x0, otherwise behavior is unpredictable.
2127 * For example, if bit[3] of vmid_mask0 is 1, we must clear bits[31:24]
2128 * of vmid comparator0 value (corresponding to byte 0) register.
2129 */
2130 mask = drvdata->vmid_mask0;
2131 for (i = 0; i < drvdata->numvmidc; i++) {
2132 /* mask value of corresponding vmid comparator */
2133 maskbyte = mask & ETMv4_EVENT_MASK;
2134 /*
2135 * each bit corresponds to a byte of respective vmid comparator
2136 * value register
2137 */
2138 for (j = 0; j < 8; j++) {
2139 if (maskbyte & 1)
2140 drvdata->vmid_val[i] &= ~(0xFF << (j * 8));
2141 maskbyte >>= 1;
2142 }
2143 /* Select the next vmid comparator mask value */
2144 if (i == 3)
2145 /* vmid comparators[4-7] */
2146 mask = drvdata->vmid_mask1;
2147 else
2148 mask >>= 0x8;
2149 }
2150 spin_unlock(&drvdata->spinlock);
2151 return size;
2152}
2153static DEVICE_ATTR_RW(vmid_masks);
2154
2155static ssize_t cpu_show(struct device *dev,
2156 struct device_attribute *attr, char *buf)
2157{
2158 int val;
2159 struct etmv4_drvdata *drvdata = dev_get_drvdata(dev->parent);
2160
2161 val = drvdata->cpu;
2162 return scnprintf(buf, PAGE_SIZE, "%d\n", val);
2163
2164}
2165static DEVICE_ATTR_RO(cpu);
2166
2167static struct attribute *coresight_etmv4_attrs[] = {
2168 &dev_attr_nr_pe_cmp.attr,
2169 &dev_attr_nr_addr_cmp.attr,
2170 &dev_attr_nr_cntr.attr,
2171 &dev_attr_nr_ext_inp.attr,
2172 &dev_attr_numcidc.attr,
2173 &dev_attr_numvmidc.attr,
2174 &dev_attr_nrseqstate.attr,
2175 &dev_attr_nr_resource.attr,
2176 &dev_attr_nr_ss_cmp.attr,
2177 &dev_attr_reset.attr,
2178 &dev_attr_mode.attr,
2179 &dev_attr_pe.attr,
2180 &dev_attr_event.attr,
2181 &dev_attr_event_instren.attr,
2182 &dev_attr_event_ts.attr,
2183 &dev_attr_syncfreq.attr,
2184 &dev_attr_cyc_threshold.attr,
2185 &dev_attr_bb_ctrl.attr,
2186 &dev_attr_event_vinst.attr,
2187 &dev_attr_s_exlevel_vinst.attr,
2188 &dev_attr_ns_exlevel_vinst.attr,
2189 &dev_attr_addr_idx.attr,
2190 &dev_attr_addr_instdatatype.attr,
2191 &dev_attr_addr_single.attr,
2192 &dev_attr_addr_range.attr,
2193 &dev_attr_addr_start.attr,
2194 &dev_attr_addr_stop.attr,
2195 &dev_attr_addr_ctxtype.attr,
2196 &dev_attr_addr_context.attr,
2197 &dev_attr_seq_idx.attr,
2198 &dev_attr_seq_state.attr,
2199 &dev_attr_seq_event.attr,
2200 &dev_attr_seq_reset_event.attr,
2201 &dev_attr_cntr_idx.attr,
2202 &dev_attr_cntrldvr.attr,
2203 &dev_attr_cntr_val.attr,
2204 &dev_attr_cntr_ctrl.attr,
2205 &dev_attr_res_idx.attr,
2206 &dev_attr_res_ctrl.attr,
2207 &dev_attr_ctxid_idx.attr,
2208 &dev_attr_ctxid_pid.attr,
2209 &dev_attr_ctxid_masks.attr,
2210 &dev_attr_vmid_idx.attr,
2211 &dev_attr_vmid_val.attr,
2212 &dev_attr_vmid_masks.attr,
2213 &dev_attr_cpu.attr,
2214 NULL,
2215};
2216
2217#define coresight_simple_func(name, offset) \
2218static ssize_t name##_show(struct device *_dev, \
2219 struct device_attribute *attr, char *buf) \
2220{ \
2221 struct etmv4_drvdata *drvdata = dev_get_drvdata(_dev->parent); \
2222 return scnprintf(buf, PAGE_SIZE, "0x%x\n", \
2223 readl_relaxed(drvdata->base + offset)); \
2224} \
2225static DEVICE_ATTR_RO(name)
2226
2227coresight_simple_func(trcoslsr, TRCOSLSR);
2228coresight_simple_func(trcpdcr, TRCPDCR);
2229coresight_simple_func(trcpdsr, TRCPDSR);
2230coresight_simple_func(trclsr, TRCLSR);
2231coresight_simple_func(trcauthstatus, TRCAUTHSTATUS);
2232coresight_simple_func(trcdevid, TRCDEVID);
2233coresight_simple_func(trcdevtype, TRCDEVTYPE);
2234coresight_simple_func(trcpidr0, TRCPIDR0);
2235coresight_simple_func(trcpidr1, TRCPIDR1);
2236coresight_simple_func(trcpidr2, TRCPIDR2);
2237coresight_simple_func(trcpidr3, TRCPIDR3);
2238
2239static struct attribute *coresight_etmv4_mgmt_attrs[] = {
2240 &dev_attr_trcoslsr.attr,
2241 &dev_attr_trcpdcr.attr,
2242 &dev_attr_trcpdsr.attr,
2243 &dev_attr_trclsr.attr,
2244 &dev_attr_trcauthstatus.attr,
2245 &dev_attr_trcdevid.attr,
2246 &dev_attr_trcdevtype.attr,
2247 &dev_attr_trcpidr0.attr,
2248 &dev_attr_trcpidr1.attr,
2249 &dev_attr_trcpidr2.attr,
2250 &dev_attr_trcpidr3.attr,
2251 NULL,
2252};
2253
2254coresight_simple_func(trcidr0, TRCIDR0);
2255coresight_simple_func(trcidr1, TRCIDR1);
2256coresight_simple_func(trcidr2, TRCIDR2);
2257coresight_simple_func(trcidr3, TRCIDR3);
2258coresight_simple_func(trcidr4, TRCIDR4);
2259coresight_simple_func(trcidr5, TRCIDR5);
2260/* trcidr[6,7] are reserved */
2261coresight_simple_func(trcidr8, TRCIDR8);
2262coresight_simple_func(trcidr9, TRCIDR9);
2263coresight_simple_func(trcidr10, TRCIDR10);
2264coresight_simple_func(trcidr11, TRCIDR11);
2265coresight_simple_func(trcidr12, TRCIDR12);
2266coresight_simple_func(trcidr13, TRCIDR13);
2267
2268static struct attribute *coresight_etmv4_trcidr_attrs[] = {
2269 &dev_attr_trcidr0.attr,
2270 &dev_attr_trcidr1.attr,
2271 &dev_attr_trcidr2.attr,
2272 &dev_attr_trcidr3.attr,
2273 &dev_attr_trcidr4.attr,
2274 &dev_attr_trcidr5.attr,
2275 /* trcidr[6,7] are reserved */
2276 &dev_attr_trcidr8.attr,
2277 &dev_attr_trcidr9.attr,
2278 &dev_attr_trcidr10.attr,
2279 &dev_attr_trcidr11.attr,
2280 &dev_attr_trcidr12.attr,
2281 &dev_attr_trcidr13.attr,
2282 NULL,
2283};
2284
2285static const struct attribute_group coresight_etmv4_group = {
2286 .attrs = coresight_etmv4_attrs,
2287};
2288
2289static const struct attribute_group coresight_etmv4_mgmt_group = {
2290 .attrs = coresight_etmv4_mgmt_attrs,
2291 .name = "mgmt",
2292};
2293
2294static const struct attribute_group coresight_etmv4_trcidr_group = {
2295 .attrs = coresight_etmv4_trcidr_attrs,
2296 .name = "trcidr",
2297};
2298
2299static const struct attribute_group *coresight_etmv4_groups[] = {
2300 &coresight_etmv4_group,
2301 &coresight_etmv4_mgmt_group,
2302 &coresight_etmv4_trcidr_group,
2303 NULL,
2304};
2305
2306static void etm4_init_arch_data(void *info)
2307{
2308 u32 etmidr0;
2309 u32 etmidr1;
2310 u32 etmidr2;
2311 u32 etmidr3;
2312 u32 etmidr4;
2313 u32 etmidr5;
2314 struct etmv4_drvdata *drvdata = info;
2315
2316 CS_UNLOCK(drvdata->base);
2317
2318 /* find all capabilities of the tracing unit */
2319 etmidr0 = readl_relaxed(drvdata->base + TRCIDR0);
2320
2321 /* INSTP0, bits[2:1] P0 tracing support field */
2322 if (BMVAL(etmidr0, 1, 1) && BMVAL(etmidr0, 2, 2))
2323 drvdata->instrp0 = true;
2324 else
2325 drvdata->instrp0 = false;
2326
2327 /* TRCBB, bit[5] Branch broadcast tracing support bit */
2328 if (BMVAL(etmidr0, 5, 5))
2329 drvdata->trcbb = true;
2330 else
2331 drvdata->trcbb = false;
2332
2333 /* TRCCOND, bit[6] Conditional instruction tracing support bit */
2334 if (BMVAL(etmidr0, 6, 6))
2335 drvdata->trccond = true;
2336 else
2337 drvdata->trccond = false;
2338
2339 /* TRCCCI, bit[7] Cycle counting instruction bit */
2340 if (BMVAL(etmidr0, 7, 7))
2341 drvdata->trccci = true;
2342 else
2343 drvdata->trccci = false;
2344
2345 /* RETSTACK, bit[9] Return stack bit */
2346 if (BMVAL(etmidr0, 9, 9))
2347 drvdata->retstack = true;
2348 else
2349 drvdata->retstack = false;
2350
2351 /* NUMEVENT, bits[11:10] Number of events field */
2352 drvdata->nr_event = BMVAL(etmidr0, 10, 11);
2353 /* QSUPP, bits[16:15] Q element support field */
2354 drvdata->q_support = BMVAL(etmidr0, 15, 16);
2355 /* TSSIZE, bits[28:24] Global timestamp size field */
2356 drvdata->ts_size = BMVAL(etmidr0, 24, 28);
2357
2358 /* base architecture of trace unit */
2359 etmidr1 = readl_relaxed(drvdata->base + TRCIDR1);
2360 /*
2361 * TRCARCHMIN, bits[7:4] architecture the minor version number
2362 * TRCARCHMAJ, bits[11:8] architecture major versin number
2363 */
2364 drvdata->arch = BMVAL(etmidr1, 4, 11);
2365
2366 /* maximum size of resources */
2367 etmidr2 = readl_relaxed(drvdata->base + TRCIDR2);
2368 /* CIDSIZE, bits[9:5] Indicates the Context ID size */
2369 drvdata->ctxid_size = BMVAL(etmidr2, 5, 9);
2370 /* VMIDSIZE, bits[14:10] Indicates the VMID size */
2371 drvdata->vmid_size = BMVAL(etmidr2, 10, 14);
2372 /* CCSIZE, bits[28:25] size of the cycle counter in bits minus 12 */
2373 drvdata->ccsize = BMVAL(etmidr2, 25, 28);
2374
2375 etmidr3 = readl_relaxed(drvdata->base + TRCIDR3);
2376 /* CCITMIN, bits[11:0] minimum threshold value that can be programmed */
2377 drvdata->ccitmin = BMVAL(etmidr3, 0, 11);
2378 /* EXLEVEL_S, bits[19:16] Secure state instruction tracing */
2379 drvdata->s_ex_level = BMVAL(etmidr3, 16, 19);
2380 /* EXLEVEL_NS, bits[23:20] Non-secure state instruction tracing */
2381 drvdata->ns_ex_level = BMVAL(etmidr3, 20, 23);
2382
2383 /*
2384 * TRCERR, bit[24] whether a trace unit can trace a
2385 * system error exception.
2386 */
2387 if (BMVAL(etmidr3, 24, 24))
2388 drvdata->trc_error = true;
2389 else
2390 drvdata->trc_error = false;
2391
2392 /* SYNCPR, bit[25] implementation has a fixed synchronization period? */
2393 if (BMVAL(etmidr3, 25, 25))
2394 drvdata->syncpr = true;
2395 else
2396 drvdata->syncpr = false;
2397
2398 /* STALLCTL, bit[26] is stall control implemented? */
2399 if (BMVAL(etmidr3, 26, 26))
2400 drvdata->stallctl = true;
2401 else
2402 drvdata->stallctl = false;
2403
2404 /* SYSSTALL, bit[27] implementation can support stall control? */
2405 if (BMVAL(etmidr3, 27, 27))
2406 drvdata->sysstall = true;
2407 else
2408 drvdata->sysstall = false;
2409
2410 /* NUMPROC, bits[30:28] the number of PEs available for tracing */
2411 drvdata->nr_pe = BMVAL(etmidr3, 28, 30);
2412
2413 /* NOOVERFLOW, bit[31] is trace overflow prevention supported */
2414 if (BMVAL(etmidr3, 31, 31))
2415 drvdata->nooverflow = true;
2416 else
2417 drvdata->nooverflow = false;
2418
2419 /* number of resources trace unit supports */
2420 etmidr4 = readl_relaxed(drvdata->base + TRCIDR4);
2421 /* NUMACPAIRS, bits[0:3] number of addr comparator pairs for tracing */
2422 drvdata->nr_addr_cmp = BMVAL(etmidr4, 0, 3);
2423 /* NUMPC, bits[15:12] number of PE comparator inputs for tracing */
2424 drvdata->nr_pe_cmp = BMVAL(etmidr4, 12, 15);
2425 /*
2426 * NUMRSPAIR, bits[19:16]
2427 * The number of resource pairs conveyed by the HW starts at 0, i.e a
2428 * value of 0x0 indicate 1 resource pair, 0x1 indicate two and so on.
2429 * As such add 1 to the value of NUMRSPAIR for a better representation.
2430 */
2431 drvdata->nr_resource = BMVAL(etmidr4, 16, 19) + 1;
2432 /*
2433 * NUMSSCC, bits[23:20] the number of single-shot
2434 * comparator control for tracing
2435 */
2436 drvdata->nr_ss_cmp = BMVAL(etmidr4, 20, 23);
2437 /* NUMCIDC, bits[27:24] number of Context ID comparators for tracing */
2438 drvdata->numcidc = BMVAL(etmidr4, 24, 27);
2439 /* NUMVMIDC, bits[31:28] number of VMID comparators for tracing */
2440 drvdata->numvmidc = BMVAL(etmidr4, 28, 31);
2441
2442 etmidr5 = readl_relaxed(drvdata->base + TRCIDR5);
2443 /* NUMEXTIN, bits[8:0] number of external inputs implemented */
2444 drvdata->nr_ext_inp = BMVAL(etmidr5, 0, 8);
2445 /* TRACEIDSIZE, bits[21:16] indicates the trace ID width */
2446 drvdata->trcid_size = BMVAL(etmidr5, 16, 21);
2447 /* ATBTRIG, bit[22] implementation can support ATB triggers? */
2448 if (BMVAL(etmidr5, 22, 22))
2449 drvdata->atbtrig = true;
2450 else
2451 drvdata->atbtrig = false;
2452 /*
2453 * LPOVERRIDE, bit[23] implementation supports
2454 * low-power state override
2455 */
2456 if (BMVAL(etmidr5, 23, 23))
2457 drvdata->lpoverride = true;
2458 else
2459 drvdata->lpoverride = false;
2460 /* NUMSEQSTATE, bits[27:25] number of sequencer states implemented */
2461 drvdata->nrseqstate = BMVAL(etmidr5, 25, 27);
2462 /* NUMCNTR, bits[30:28] number of counters available for tracing */
2463 drvdata->nr_cntr = BMVAL(etmidr5, 28, 30);
2464 CS_LOCK(drvdata->base);
2465}
2466
2467static void etm4_init_default_data(struct etmv4_drvdata *drvdata)
2468{
2469 int i;
2470
2471 drvdata->pe_sel = 0x0;
2472 drvdata->cfg = (ETMv4_MODE_CTXID | ETM_MODE_VMID |
2473 ETMv4_MODE_TIMESTAMP | ETM_MODE_RETURNSTACK);
2474
2475 /* disable all events tracing */
2476 drvdata->eventctrl0 = 0x0;
2477 drvdata->eventctrl1 = 0x0;
2478
2479 /* disable stalling */
2480 drvdata->stall_ctrl = 0x0;
2481
2482 /* disable timestamp event */
2483 drvdata->ts_ctrl = 0x0;
2484
2485 /* enable trace synchronization every 4096 bytes for trace */
2486 if (drvdata->syncpr == false)
2487 drvdata->syncfreq = 0xC;
2488
2489 /*
2490 * enable viewInst to trace everything with start-stop logic in
2491 * started state
2492 */
2493 drvdata->vinst_ctrl |= BIT(0);
2494 /* set initial state of start-stop logic */
2495 if (drvdata->nr_addr_cmp)
2496 drvdata->vinst_ctrl |= BIT(9);
2497
2498 /* no address range filtering for ViewInst */
2499 drvdata->viiectlr = 0x0;
2500 /* no start-stop filtering for ViewInst */
2501 drvdata->vissctlr = 0x0;
2502
2503 /* disable seq events */
2504 for (i = 0; i < drvdata->nrseqstate-1; i++)
2505 drvdata->seq_ctrl[i] = 0x0;
2506 drvdata->seq_rst = 0x0;
2507 drvdata->seq_state = 0x0;
2508
2509 /* disable external input events */
2510 drvdata->ext_inp = 0x0;
2511
2512 for (i = 0; i < drvdata->nr_cntr; i++) {
2513 drvdata->cntrldvr[i] = 0x0;
2514 drvdata->cntr_ctrl[i] = 0x0;
2515 drvdata->cntr_val[i] = 0x0;
2516 }
2517
2518 /* Resource selector pair 0 is always implemented and reserved */
2519 drvdata->res_idx = 0x2;
2520 for (i = 2; i < drvdata->nr_resource * 2; i++)
2521 drvdata->res_ctrl[i] = 0x0;
2522
2523 for (i = 0; i < drvdata->nr_ss_cmp; i++) {
2524 drvdata->ss_ctrl[i] = 0x0;
2525 drvdata->ss_pe_cmp[i] = 0x0;
2526 }
2527
2528 if (drvdata->nr_addr_cmp >= 1) {
2529 drvdata->addr_val[0] = (unsigned long)_stext;
2530 drvdata->addr_val[1] = (unsigned long)_etext;
2531 drvdata->addr_type[0] = ETM_ADDR_TYPE_RANGE;
2532 drvdata->addr_type[1] = ETM_ADDR_TYPE_RANGE;
2533 }
2534
2535 for (i = 0; i < drvdata->numcidc; i++) {
2536 drvdata->ctxid_pid[i] = 0x0;
2537 drvdata->ctxid_vpid[i] = 0x0;
2538 }
2539
2540 drvdata->ctxid_mask0 = 0x0;
2541 drvdata->ctxid_mask1 = 0x0;
2542
2543 for (i = 0; i < drvdata->numvmidc; i++)
2544 drvdata->vmid_val[i] = 0x0;
2545 drvdata->vmid_mask0 = 0x0;
2546 drvdata->vmid_mask1 = 0x0;
2547
2548 /*
2549 * A trace ID value of 0 is invalid, so let's start at some
2550 * random value that fits in 7 bits. ETMv3.x has 0x10 so let's
2551 * start at 0x20.
2552 */
2553 drvdata->trcid = 0x20 + drvdata->cpu;
2554}
2555
2556static int etm4_cpu_callback(struct notifier_block *nfb, unsigned long action,
2557 void *hcpu)
2558{
2559 unsigned int cpu = (unsigned long)hcpu;
2560
2561 if (!etmdrvdata[cpu])
2562 goto out;
2563
2564 switch (action & (~CPU_TASKS_FROZEN)) {
2565 case CPU_STARTING:
2566 spin_lock(&etmdrvdata[cpu]->spinlock);
2567 if (!etmdrvdata[cpu]->os_unlock) {
2568 etm4_os_unlock(etmdrvdata[cpu]);
2569 etmdrvdata[cpu]->os_unlock = true;
2570 }
2571
2572 if (etmdrvdata[cpu]->enable)
2573 etm4_enable_hw(etmdrvdata[cpu]);
2574 spin_unlock(&etmdrvdata[cpu]->spinlock);
2575 break;
2576
2577 case CPU_ONLINE:
2578 if (etmdrvdata[cpu]->boot_enable &&
2579 !etmdrvdata[cpu]->sticky_enable)
2580 coresight_enable(etmdrvdata[cpu]->csdev);
2581 break;
2582
2583 case CPU_DYING:
2584 spin_lock(&etmdrvdata[cpu]->spinlock);
2585 if (etmdrvdata[cpu]->enable)
2586 etm4_disable_hw(etmdrvdata[cpu]);
2587 spin_unlock(&etmdrvdata[cpu]->spinlock);
2588 break;
2589 }
2590out:
2591 return NOTIFY_OK;
2592}
2593
2594static struct notifier_block etm4_cpu_notifier = {
2595 .notifier_call = etm4_cpu_callback,
2596};
2597
2598static int etm4_probe(struct amba_device *adev, const struct amba_id *id)
2599{
2600 int ret;
2601 void __iomem *base;
2602 struct device *dev = &adev->dev;
2603 struct coresight_platform_data *pdata = NULL;
2604 struct etmv4_drvdata *drvdata;
2605 struct resource *res = &adev->res;
2606 struct coresight_desc *desc;
2607 struct device_node *np = adev->dev.of_node;
2608
2609 desc = devm_kzalloc(dev, sizeof(*desc), GFP_KERNEL);
2610 if (!desc)
2611 return -ENOMEM;
2612
2613 drvdata = devm_kzalloc(dev, sizeof(*drvdata), GFP_KERNEL);
2614 if (!drvdata)
2615 return -ENOMEM;
2616
2617 if (np) {
2618 pdata = of_get_coresight_platform_data(dev, np);
2619 if (IS_ERR(pdata))
2620 return PTR_ERR(pdata);
2621 adev->dev.platform_data = pdata;
2622 }
2623
2624 drvdata->dev = &adev->dev;
2625 dev_set_drvdata(dev, drvdata);
2626
2627 /* Validity for the resource is already checked by the AMBA core */
2628 base = devm_ioremap_resource(dev, res);
2629 if (IS_ERR(base))
2630 return PTR_ERR(base);
2631
2632 drvdata->base = base;
2633
2634 spin_lock_init(&drvdata->spinlock);
2635
2636 drvdata->cpu = pdata ? pdata->cpu : 0;
2637
2638 get_online_cpus();
2639 etmdrvdata[drvdata->cpu] = drvdata;
2640
2641 if (!smp_call_function_single(drvdata->cpu, etm4_os_unlock, drvdata, 1))
2642 drvdata->os_unlock = true;
2643
2644 if (smp_call_function_single(drvdata->cpu,
2645 etm4_init_arch_data, drvdata, 1))
2646 dev_err(dev, "ETM arch init failed\n");
2647
2648 if (!etm4_count++)
2649 register_hotcpu_notifier(&etm4_cpu_notifier);
2650
2651 put_online_cpus();
2652
2653 if (etm4_arch_supported(drvdata->arch) == false) {
2654 ret = -EINVAL;
2655 goto err_arch_supported;
2656 }
2657 etm4_init_default_data(drvdata);
2658
2659 pm_runtime_put(&adev->dev);
2660
2661 desc->type = CORESIGHT_DEV_TYPE_SOURCE;
2662 desc->subtype.source_subtype = CORESIGHT_DEV_SUBTYPE_SOURCE_PROC;
2663 desc->ops = &etm4_cs_ops;
2664 desc->pdata = pdata;
2665 desc->dev = dev;
2666 desc->groups = coresight_etmv4_groups;
2667 drvdata->csdev = coresight_register(desc);
2668 if (IS_ERR(drvdata->csdev)) {
2669 ret = PTR_ERR(drvdata->csdev);
2670 goto err_coresight_register;
2671 }
2672
2673 dev_info(dev, "%s initialized\n", (char *)id->data);
2674
2675 if (boot_enable) {
2676 coresight_enable(drvdata->csdev);
2677 drvdata->boot_enable = true;
2678 }
2679
2680 return 0;
2681
2682err_arch_supported:
2683 pm_runtime_put(&adev->dev);
2684err_coresight_register:
2685 if (--etm4_count == 0)
2686 unregister_hotcpu_notifier(&etm4_cpu_notifier);
2687 return ret;
2688}
2689
2690static struct amba_id etm4_ids[] = {
2691 { /* ETM 4.0 - Qualcomm */
2692 .id = 0x0003b95d,
2693 .mask = 0x0003ffff,
2694 .data = "ETM 4.0",
2695 },
2696 { /* ETM 4.0 - Juno board */
2697 .id = 0x000bb95e,
2698 .mask = 0x000fffff,
2699 .data = "ETM 4.0",
2700 },
2701 { 0, 0},
2702};
2703
2704static struct amba_driver etm4x_driver = {
2705 .drv = {
2706 .name = "coresight-etm4x",
2707 .suppress_bind_attrs = true,
2708 },
2709 .probe = etm4_probe,
2710 .id_table = etm4_ids,
2711};
2712builtin_amba_driver(etm4x_driver);
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (c) 2014, The Linux Foundation. All rights reserved.
4 */
5
6#include <linux/kernel.h>
7#include <linux/moduleparam.h>
8#include <linux/init.h>
9#include <linux/types.h>
10#include <linux/device.h>
11#include <linux/io.h>
12#include <linux/err.h>
13#include <linux/fs.h>
14#include <linux/slab.h>
15#include <linux/delay.h>
16#include <linux/smp.h>
17#include <linux/sysfs.h>
18#include <linux/stat.h>
19#include <linux/clk.h>
20#include <linux/cpu.h>
21#include <linux/cpu_pm.h>
22#include <linux/coresight.h>
23#include <linux/coresight-pmu.h>
24#include <linux/pm_wakeup.h>
25#include <linux/amba/bus.h>
26#include <linux/seq_file.h>
27#include <linux/uaccess.h>
28#include <linux/perf_event.h>
29#include <linux/pm_runtime.h>
30#include <linux/property.h>
31#include <asm/sections.h>
32#include <asm/local.h>
33#include <asm/virt.h>
34
35#include "coresight-etm4x.h"
36#include "coresight-etm-perf.h"
37
38static int boot_enable;
39module_param(boot_enable, int, 0444);
40MODULE_PARM_DESC(boot_enable, "Enable tracing on boot");
41
42#define PARAM_PM_SAVE_FIRMWARE 0 /* save self-hosted state as per firmware */
43#define PARAM_PM_SAVE_NEVER 1 /* never save any state */
44#define PARAM_PM_SAVE_SELF_HOSTED 2 /* save self-hosted state only */
45
46static int pm_save_enable = PARAM_PM_SAVE_FIRMWARE;
47module_param(pm_save_enable, int, 0444);
48MODULE_PARM_DESC(pm_save_enable,
49 "Save/restore state on power down: 1 = never, 2 = self-hosted");
50
51/* The number of ETMv4 currently registered */
52static int etm4_count;
53static struct etmv4_drvdata *etmdrvdata[NR_CPUS];
54static void etm4_set_default_config(struct etmv4_config *config);
55static int etm4_set_event_filters(struct etmv4_drvdata *drvdata,
56 struct perf_event *event);
57
58static enum cpuhp_state hp_online;
59
60static void etm4_os_unlock(struct etmv4_drvdata *drvdata)
61{
62 /* Writing 0 to TRCOSLAR unlocks the trace registers */
63 writel_relaxed(0x0, drvdata->base + TRCOSLAR);
64 drvdata->os_unlock = true;
65 isb();
66}
67
68static void etm4_os_lock(struct etmv4_drvdata *drvdata)
69{
70 /* Writing 0x1 to TRCOSLAR locks the trace registers */
71 writel_relaxed(0x1, drvdata->base + TRCOSLAR);
72 drvdata->os_unlock = false;
73 isb();
74}
75
76static bool etm4_arch_supported(u8 arch)
77{
78 /* Mask out the minor version number */
79 switch (arch & 0xf0) {
80 case ETM_ARCH_V4:
81 break;
82 default:
83 return false;
84 }
85 return true;
86}
87
88static int etm4_cpu_id(struct coresight_device *csdev)
89{
90 struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
91
92 return drvdata->cpu;
93}
94
95static int etm4_trace_id(struct coresight_device *csdev)
96{
97 struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
98
99 return drvdata->trcid;
100}
101
102struct etm4_enable_arg {
103 struct etmv4_drvdata *drvdata;
104 int rc;
105};
106
107static int etm4_enable_hw(struct etmv4_drvdata *drvdata)
108{
109 int i, rc;
110 struct etmv4_config *config = &drvdata->config;
111 struct device *etm_dev = &drvdata->csdev->dev;
112
113 CS_UNLOCK(drvdata->base);
114
115 etm4_os_unlock(drvdata);
116
117 rc = coresight_claim_device_unlocked(drvdata->base);
118 if (rc)
119 goto done;
120
121 /* Disable the trace unit before programming trace registers */
122 writel_relaxed(0, drvdata->base + TRCPRGCTLR);
123
124 /* wait for TRCSTATR.IDLE to go up */
125 if (coresight_timeout(drvdata->base, TRCSTATR, TRCSTATR_IDLE_BIT, 1))
126 dev_err(etm_dev,
127 "timeout while waiting for Idle Trace Status\n");
128
129 writel_relaxed(config->pe_sel, drvdata->base + TRCPROCSELR);
130 writel_relaxed(config->cfg, drvdata->base + TRCCONFIGR);
131 /* nothing specific implemented */
132 writel_relaxed(0x0, drvdata->base + TRCAUXCTLR);
133 writel_relaxed(config->eventctrl0, drvdata->base + TRCEVENTCTL0R);
134 writel_relaxed(config->eventctrl1, drvdata->base + TRCEVENTCTL1R);
135 writel_relaxed(config->stall_ctrl, drvdata->base + TRCSTALLCTLR);
136 writel_relaxed(config->ts_ctrl, drvdata->base + TRCTSCTLR);
137 writel_relaxed(config->syncfreq, drvdata->base + TRCSYNCPR);
138 writel_relaxed(config->ccctlr, drvdata->base + TRCCCCTLR);
139 writel_relaxed(config->bb_ctrl, drvdata->base + TRCBBCTLR);
140 writel_relaxed(drvdata->trcid, drvdata->base + TRCTRACEIDR);
141 writel_relaxed(config->vinst_ctrl, drvdata->base + TRCVICTLR);
142 writel_relaxed(config->viiectlr, drvdata->base + TRCVIIECTLR);
143 writel_relaxed(config->vissctlr,
144 drvdata->base + TRCVISSCTLR);
145 writel_relaxed(config->vipcssctlr,
146 drvdata->base + TRCVIPCSSCTLR);
147 for (i = 0; i < drvdata->nrseqstate - 1; i++)
148 writel_relaxed(config->seq_ctrl[i],
149 drvdata->base + TRCSEQEVRn(i));
150 writel_relaxed(config->seq_rst, drvdata->base + TRCSEQRSTEVR);
151 writel_relaxed(config->seq_state, drvdata->base + TRCSEQSTR);
152 writel_relaxed(config->ext_inp, drvdata->base + TRCEXTINSELR);
153 for (i = 0; i < drvdata->nr_cntr; i++) {
154 writel_relaxed(config->cntrldvr[i],
155 drvdata->base + TRCCNTRLDVRn(i));
156 writel_relaxed(config->cntr_ctrl[i],
157 drvdata->base + TRCCNTCTLRn(i));
158 writel_relaxed(config->cntr_val[i],
159 drvdata->base + TRCCNTVRn(i));
160 }
161
162 /*
163 * Resource selector pair 0 is always implemented and reserved. As
164 * such start at 2.
165 */
166 for (i = 2; i < drvdata->nr_resource * 2; i++)
167 writel_relaxed(config->res_ctrl[i],
168 drvdata->base + TRCRSCTLRn(i));
169
170 for (i = 0; i < drvdata->nr_ss_cmp; i++) {
171 /* always clear status bit on restart if using single-shot */
172 if (config->ss_ctrl[i] || config->ss_pe_cmp[i])
173 config->ss_status[i] &= ~BIT(31);
174 writel_relaxed(config->ss_ctrl[i],
175 drvdata->base + TRCSSCCRn(i));
176 writel_relaxed(config->ss_status[i],
177 drvdata->base + TRCSSCSRn(i));
178 writel_relaxed(config->ss_pe_cmp[i],
179 drvdata->base + TRCSSPCICRn(i));
180 }
181 for (i = 0; i < drvdata->nr_addr_cmp; i++) {
182 writeq_relaxed(config->addr_val[i],
183 drvdata->base + TRCACVRn(i));
184 writeq_relaxed(config->addr_acc[i],
185 drvdata->base + TRCACATRn(i));
186 }
187 for (i = 0; i < drvdata->numcidc; i++)
188 writeq_relaxed(config->ctxid_pid[i],
189 drvdata->base + TRCCIDCVRn(i));
190 writel_relaxed(config->ctxid_mask0, drvdata->base + TRCCIDCCTLR0);
191 writel_relaxed(config->ctxid_mask1, drvdata->base + TRCCIDCCTLR1);
192
193 for (i = 0; i < drvdata->numvmidc; i++)
194 writeq_relaxed(config->vmid_val[i],
195 drvdata->base + TRCVMIDCVRn(i));
196 writel_relaxed(config->vmid_mask0, drvdata->base + TRCVMIDCCTLR0);
197 writel_relaxed(config->vmid_mask1, drvdata->base + TRCVMIDCCTLR1);
198
199 if (!drvdata->skip_power_up) {
200 /*
201 * Request to keep the trace unit powered and also
202 * emulation of powerdown
203 */
204 writel_relaxed(readl_relaxed(drvdata->base + TRCPDCR) |
205 TRCPDCR_PU, drvdata->base + TRCPDCR);
206 }
207
208 /* Enable the trace unit */
209 writel_relaxed(1, drvdata->base + TRCPRGCTLR);
210
211 /* wait for TRCSTATR.IDLE to go back down to '0' */
212 if (coresight_timeout(drvdata->base, TRCSTATR, TRCSTATR_IDLE_BIT, 0))
213 dev_err(etm_dev,
214 "timeout while waiting for Idle Trace Status\n");
215
216 /*
217 * As recommended by section 4.3.7 ("Synchronization when using the
218 * memory-mapped interface") of ARM IHI 0064D
219 */
220 dsb(sy);
221 isb();
222
223done:
224 CS_LOCK(drvdata->base);
225
226 dev_dbg(etm_dev, "cpu: %d enable smp call done: %d\n",
227 drvdata->cpu, rc);
228 return rc;
229}
230
231static void etm4_enable_hw_smp_call(void *info)
232{
233 struct etm4_enable_arg *arg = info;
234
235 if (WARN_ON(!arg))
236 return;
237 arg->rc = etm4_enable_hw(arg->drvdata);
238}
239
240/*
241 * The goal of function etm4_config_timestamp_event() is to configure a
242 * counter that will tell the tracer to emit a timestamp packet when it
243 * reaches zero. This is done in order to get a more fine grained idea
244 * of when instructions are executed so that they can be correlated
245 * with execution on other CPUs.
246 *
247 * To do this the counter itself is configured to self reload and
248 * TRCRSCTLR1 (always true) used to get the counter to decrement. From
249 * there a resource selector is configured with the counter and the
250 * timestamp control register to use the resource selector to trigger the
251 * event that will insert a timestamp packet in the stream.
252 */
253static int etm4_config_timestamp_event(struct etmv4_drvdata *drvdata)
254{
255 int ctridx, ret = -EINVAL;
256 int counter, rselector;
257 u32 val = 0;
258 struct etmv4_config *config = &drvdata->config;
259
260 /* No point in trying if we don't have at least one counter */
261 if (!drvdata->nr_cntr)
262 goto out;
263
264 /* Find a counter that hasn't been initialised */
265 for (ctridx = 0; ctridx < drvdata->nr_cntr; ctridx++)
266 if (config->cntr_val[ctridx] == 0)
267 break;
268
269 /* All the counters have been configured already, bail out */
270 if (ctridx == drvdata->nr_cntr) {
271 pr_debug("%s: no available counter found\n", __func__);
272 ret = -ENOSPC;
273 goto out;
274 }
275
276 /*
277 * Searching for an available resource selector to use, starting at
278 * '2' since every implementation has at least 2 resource selector.
279 * ETMIDR4 gives the number of resource selector _pairs_,
280 * hence multiply by 2.
281 */
282 for (rselector = 2; rselector < drvdata->nr_resource * 2; rselector++)
283 if (!config->res_ctrl[rselector])
284 break;
285
286 if (rselector == drvdata->nr_resource * 2) {
287 pr_debug("%s: no available resource selector found\n",
288 __func__);
289 ret = -ENOSPC;
290 goto out;
291 }
292
293 /* Remember what counter we used */
294 counter = 1 << ctridx;
295
296 /*
297 * Initialise original and reload counter value to the smallest
298 * possible value in order to get as much precision as we can.
299 */
300 config->cntr_val[ctridx] = 1;
301 config->cntrldvr[ctridx] = 1;
302
303 /* Set the trace counter control register */
304 val = 0x1 << 16 | /* Bit 16, reload counter automatically */
305 0x0 << 7 | /* Select single resource selector */
306 0x1; /* Resource selector 1, i.e always true */
307
308 config->cntr_ctrl[ctridx] = val;
309
310 val = 0x2 << 16 | /* Group 0b0010 - Counter and sequencers */
311 counter << 0; /* Counter to use */
312
313 config->res_ctrl[rselector] = val;
314
315 val = 0x0 << 7 | /* Select single resource selector */
316 rselector; /* Resource selector */
317
318 config->ts_ctrl = val;
319
320 ret = 0;
321out:
322 return ret;
323}
324
325static int etm4_parse_event_config(struct etmv4_drvdata *drvdata,
326 struct perf_event *event)
327{
328 int ret = 0;
329 struct etmv4_config *config = &drvdata->config;
330 struct perf_event_attr *attr = &event->attr;
331
332 if (!attr) {
333 ret = -EINVAL;
334 goto out;
335 }
336
337 /* Clear configuration from previous run */
338 memset(config, 0, sizeof(struct etmv4_config));
339
340 if (attr->exclude_kernel)
341 config->mode = ETM_MODE_EXCL_KERN;
342
343 if (attr->exclude_user)
344 config->mode = ETM_MODE_EXCL_USER;
345
346 /* Always start from the default config */
347 etm4_set_default_config(config);
348
349 /* Configure filters specified on the perf cmd line, if any. */
350 ret = etm4_set_event_filters(drvdata, event);
351 if (ret)
352 goto out;
353
354 /* Go from generic option to ETMv4 specifics */
355 if (attr->config & BIT(ETM_OPT_CYCACC)) {
356 config->cfg |= BIT(4);
357 /* TRM: Must program this for cycacc to work */
358 config->ccctlr = ETM_CYC_THRESHOLD_DEFAULT;
359 }
360 if (attr->config & BIT(ETM_OPT_TS)) {
361 /*
362 * Configure timestamps to be emitted at regular intervals in
363 * order to correlate instructions executed on different CPUs
364 * (CPU-wide trace scenarios).
365 */
366 ret = etm4_config_timestamp_event(drvdata);
367
368 /*
369 * No need to go further if timestamp intervals can't
370 * be configured.
371 */
372 if (ret)
373 goto out;
374
375 /* bit[11], Global timestamp tracing bit */
376 config->cfg |= BIT(11);
377 }
378
379 if (attr->config & BIT(ETM_OPT_CTXTID))
380 /* bit[6], Context ID tracing bit */
381 config->cfg |= BIT(ETM4_CFG_BIT_CTXTID);
382
383 /* return stack - enable if selected and supported */
384 if ((attr->config & BIT(ETM_OPT_RETSTK)) && drvdata->retstack)
385 /* bit[12], Return stack enable bit */
386 config->cfg |= BIT(12);
387
388out:
389 return ret;
390}
391
392static int etm4_enable_perf(struct coresight_device *csdev,
393 struct perf_event *event)
394{
395 int ret = 0;
396 struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
397
398 if (WARN_ON_ONCE(drvdata->cpu != smp_processor_id())) {
399 ret = -EINVAL;
400 goto out;
401 }
402
403 /* Configure the tracer based on the session's specifics */
404 ret = etm4_parse_event_config(drvdata, event);
405 if (ret)
406 goto out;
407 /* And enable it */
408 ret = etm4_enable_hw(drvdata);
409
410out:
411 return ret;
412}
413
414static int etm4_enable_sysfs(struct coresight_device *csdev)
415{
416 struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
417 struct etm4_enable_arg arg = { };
418 int ret;
419
420 spin_lock(&drvdata->spinlock);
421
422 /*
423 * Executing etm4_enable_hw on the cpu whose ETM is being enabled
424 * ensures that register writes occur when cpu is powered.
425 */
426 arg.drvdata = drvdata;
427 ret = smp_call_function_single(drvdata->cpu,
428 etm4_enable_hw_smp_call, &arg, 1);
429 if (!ret)
430 ret = arg.rc;
431 if (!ret)
432 drvdata->sticky_enable = true;
433 spin_unlock(&drvdata->spinlock);
434
435 if (!ret)
436 dev_dbg(&csdev->dev, "ETM tracing enabled\n");
437 return ret;
438}
439
440static int etm4_enable(struct coresight_device *csdev,
441 struct perf_event *event, u32 mode)
442{
443 int ret;
444 u32 val;
445 struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
446
447 val = local_cmpxchg(&drvdata->mode, CS_MODE_DISABLED, mode);
448
449 /* Someone is already using the tracer */
450 if (val)
451 return -EBUSY;
452
453 switch (mode) {
454 case CS_MODE_SYSFS:
455 ret = etm4_enable_sysfs(csdev);
456 break;
457 case CS_MODE_PERF:
458 ret = etm4_enable_perf(csdev, event);
459 break;
460 default:
461 ret = -EINVAL;
462 }
463
464 /* The tracer didn't start */
465 if (ret)
466 local_set(&drvdata->mode, CS_MODE_DISABLED);
467
468 return ret;
469}
470
471static void etm4_disable_hw(void *info)
472{
473 u32 control;
474 struct etmv4_drvdata *drvdata = info;
475 struct etmv4_config *config = &drvdata->config;
476 struct device *etm_dev = &drvdata->csdev->dev;
477 int i;
478
479 CS_UNLOCK(drvdata->base);
480
481 if (!drvdata->skip_power_up) {
482 /* power can be removed from the trace unit now */
483 control = readl_relaxed(drvdata->base + TRCPDCR);
484 control &= ~TRCPDCR_PU;
485 writel_relaxed(control, drvdata->base + TRCPDCR);
486 }
487
488 control = readl_relaxed(drvdata->base + TRCPRGCTLR);
489
490 /* EN, bit[0] Trace unit enable bit */
491 control &= ~0x1;
492
493 /*
494 * Make sure everything completes before disabling, as recommended
495 * by section 7.3.77 ("TRCVICTLR, ViewInst Main Control Register,
496 * SSTATUS") of ARM IHI 0064D
497 */
498 dsb(sy);
499 isb();
500 writel_relaxed(control, drvdata->base + TRCPRGCTLR);
501
502 /* wait for TRCSTATR.PMSTABLE to go to '1' */
503 if (coresight_timeout(drvdata->base, TRCSTATR,
504 TRCSTATR_PMSTABLE_BIT, 1))
505 dev_err(etm_dev,
506 "timeout while waiting for PM stable Trace Status\n");
507
508 /* read the status of the single shot comparators */
509 for (i = 0; i < drvdata->nr_ss_cmp; i++) {
510 config->ss_status[i] =
511 readl_relaxed(drvdata->base + TRCSSCSRn(i));
512 }
513
514 /* read back the current counter values */
515 for (i = 0; i < drvdata->nr_cntr; i++) {
516 config->cntr_val[i] =
517 readl_relaxed(drvdata->base + TRCCNTVRn(i));
518 }
519
520 coresight_disclaim_device_unlocked(drvdata->base);
521
522 CS_LOCK(drvdata->base);
523
524 dev_dbg(&drvdata->csdev->dev,
525 "cpu: %d disable smp call done\n", drvdata->cpu);
526}
527
528static int etm4_disable_perf(struct coresight_device *csdev,
529 struct perf_event *event)
530{
531 u32 control;
532 struct etm_filters *filters = event->hw.addr_filters;
533 struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
534
535 if (WARN_ON_ONCE(drvdata->cpu != smp_processor_id()))
536 return -EINVAL;
537
538 etm4_disable_hw(drvdata);
539
540 /*
541 * Check if the start/stop logic was active when the unit was stopped.
542 * That way we can re-enable the start/stop logic when the process is
543 * scheduled again. Configuration of the start/stop logic happens in
544 * function etm4_set_event_filters().
545 */
546 control = readl_relaxed(drvdata->base + TRCVICTLR);
547 /* TRCVICTLR::SSSTATUS, bit[9] */
548 filters->ssstatus = (control & BIT(9));
549
550 return 0;
551}
552
553static void etm4_disable_sysfs(struct coresight_device *csdev)
554{
555 struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
556
557 /*
558 * Taking hotplug lock here protects from clocks getting disabled
559 * with tracing being left on (crash scenario) if user disable occurs
560 * after cpu online mask indicates the cpu is offline but before the
561 * DYING hotplug callback is serviced by the ETM driver.
562 */
563 cpus_read_lock();
564 spin_lock(&drvdata->spinlock);
565
566 /*
567 * Executing etm4_disable_hw on the cpu whose ETM is being disabled
568 * ensures that register writes occur when cpu is powered.
569 */
570 smp_call_function_single(drvdata->cpu, etm4_disable_hw, drvdata, 1);
571
572 spin_unlock(&drvdata->spinlock);
573 cpus_read_unlock();
574
575 dev_dbg(&csdev->dev, "ETM tracing disabled\n");
576}
577
578static void etm4_disable(struct coresight_device *csdev,
579 struct perf_event *event)
580{
581 u32 mode;
582 struct etmv4_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
583
584 /*
585 * For as long as the tracer isn't disabled another entity can't
586 * change its status. As such we can read the status here without
587 * fearing it will change under us.
588 */
589 mode = local_read(&drvdata->mode);
590
591 switch (mode) {
592 case CS_MODE_DISABLED:
593 break;
594 case CS_MODE_SYSFS:
595 etm4_disable_sysfs(csdev);
596 break;
597 case CS_MODE_PERF:
598 etm4_disable_perf(csdev, event);
599 break;
600 }
601
602 if (mode)
603 local_set(&drvdata->mode, CS_MODE_DISABLED);
604}
605
606static const struct coresight_ops_source etm4_source_ops = {
607 .cpu_id = etm4_cpu_id,
608 .trace_id = etm4_trace_id,
609 .enable = etm4_enable,
610 .disable = etm4_disable,
611};
612
613static const struct coresight_ops etm4_cs_ops = {
614 .source_ops = &etm4_source_ops,
615};
616
617static void etm4_init_arch_data(void *info)
618{
619 u32 etmidr0;
620 u32 etmidr1;
621 u32 etmidr2;
622 u32 etmidr3;
623 u32 etmidr4;
624 u32 etmidr5;
625 struct etmv4_drvdata *drvdata = info;
626 int i;
627
628 /* Make sure all registers are accessible */
629 etm4_os_unlock(drvdata);
630
631 CS_UNLOCK(drvdata->base);
632
633 /* find all capabilities of the tracing unit */
634 etmidr0 = readl_relaxed(drvdata->base + TRCIDR0);
635
636 /* INSTP0, bits[2:1] P0 tracing support field */
637 if (BMVAL(etmidr0, 1, 1) && BMVAL(etmidr0, 2, 2))
638 drvdata->instrp0 = true;
639 else
640 drvdata->instrp0 = false;
641
642 /* TRCBB, bit[5] Branch broadcast tracing support bit */
643 if (BMVAL(etmidr0, 5, 5))
644 drvdata->trcbb = true;
645 else
646 drvdata->trcbb = false;
647
648 /* TRCCOND, bit[6] Conditional instruction tracing support bit */
649 if (BMVAL(etmidr0, 6, 6))
650 drvdata->trccond = true;
651 else
652 drvdata->trccond = false;
653
654 /* TRCCCI, bit[7] Cycle counting instruction bit */
655 if (BMVAL(etmidr0, 7, 7))
656 drvdata->trccci = true;
657 else
658 drvdata->trccci = false;
659
660 /* RETSTACK, bit[9] Return stack bit */
661 if (BMVAL(etmidr0, 9, 9))
662 drvdata->retstack = true;
663 else
664 drvdata->retstack = false;
665
666 /* NUMEVENT, bits[11:10] Number of events field */
667 drvdata->nr_event = BMVAL(etmidr0, 10, 11);
668 /* QSUPP, bits[16:15] Q element support field */
669 drvdata->q_support = BMVAL(etmidr0, 15, 16);
670 /* TSSIZE, bits[28:24] Global timestamp size field */
671 drvdata->ts_size = BMVAL(etmidr0, 24, 28);
672
673 /* base architecture of trace unit */
674 etmidr1 = readl_relaxed(drvdata->base + TRCIDR1);
675 /*
676 * TRCARCHMIN, bits[7:4] architecture the minor version number
677 * TRCARCHMAJ, bits[11:8] architecture major versin number
678 */
679 drvdata->arch = BMVAL(etmidr1, 4, 11);
680 drvdata->config.arch = drvdata->arch;
681
682 /* maximum size of resources */
683 etmidr2 = readl_relaxed(drvdata->base + TRCIDR2);
684 /* CIDSIZE, bits[9:5] Indicates the Context ID size */
685 drvdata->ctxid_size = BMVAL(etmidr2, 5, 9);
686 /* VMIDSIZE, bits[14:10] Indicates the VMID size */
687 drvdata->vmid_size = BMVAL(etmidr2, 10, 14);
688 /* CCSIZE, bits[28:25] size of the cycle counter in bits minus 12 */
689 drvdata->ccsize = BMVAL(etmidr2, 25, 28);
690
691 etmidr3 = readl_relaxed(drvdata->base + TRCIDR3);
692 /* CCITMIN, bits[11:0] minimum threshold value that can be programmed */
693 drvdata->ccitmin = BMVAL(etmidr3, 0, 11);
694 /* EXLEVEL_S, bits[19:16] Secure state instruction tracing */
695 drvdata->s_ex_level = BMVAL(etmidr3, 16, 19);
696 /* EXLEVEL_NS, bits[23:20] Non-secure state instruction tracing */
697 drvdata->ns_ex_level = BMVAL(etmidr3, 20, 23);
698
699 /*
700 * TRCERR, bit[24] whether a trace unit can trace a
701 * system error exception.
702 */
703 if (BMVAL(etmidr3, 24, 24))
704 drvdata->trc_error = true;
705 else
706 drvdata->trc_error = false;
707
708 /* SYNCPR, bit[25] implementation has a fixed synchronization period? */
709 if (BMVAL(etmidr3, 25, 25))
710 drvdata->syncpr = true;
711 else
712 drvdata->syncpr = false;
713
714 /* STALLCTL, bit[26] is stall control implemented? */
715 if (BMVAL(etmidr3, 26, 26))
716 drvdata->stallctl = true;
717 else
718 drvdata->stallctl = false;
719
720 /* SYSSTALL, bit[27] implementation can support stall control? */
721 if (BMVAL(etmidr3, 27, 27))
722 drvdata->sysstall = true;
723 else
724 drvdata->sysstall = false;
725
726 /* NUMPROC, bits[30:28] the number of PEs available for tracing */
727 drvdata->nr_pe = BMVAL(etmidr3, 28, 30);
728
729 /* NOOVERFLOW, bit[31] is trace overflow prevention supported */
730 if (BMVAL(etmidr3, 31, 31))
731 drvdata->nooverflow = true;
732 else
733 drvdata->nooverflow = false;
734
735 /* number of resources trace unit supports */
736 etmidr4 = readl_relaxed(drvdata->base + TRCIDR4);
737 /* NUMACPAIRS, bits[0:3] number of addr comparator pairs for tracing */
738 drvdata->nr_addr_cmp = BMVAL(etmidr4, 0, 3);
739 /* NUMPC, bits[15:12] number of PE comparator inputs for tracing */
740 drvdata->nr_pe_cmp = BMVAL(etmidr4, 12, 15);
741 /*
742 * NUMRSPAIR, bits[19:16]
743 * The number of resource pairs conveyed by the HW starts at 0, i.e a
744 * value of 0x0 indicate 1 resource pair, 0x1 indicate two and so on.
745 * As such add 1 to the value of NUMRSPAIR for a better representation.
746 */
747 drvdata->nr_resource = BMVAL(etmidr4, 16, 19) + 1;
748 /*
749 * NUMSSCC, bits[23:20] the number of single-shot
750 * comparator control for tracing. Read any status regs as these
751 * also contain RO capability data.
752 */
753 drvdata->nr_ss_cmp = BMVAL(etmidr4, 20, 23);
754 for (i = 0; i < drvdata->nr_ss_cmp; i++) {
755 drvdata->config.ss_status[i] =
756 readl_relaxed(drvdata->base + TRCSSCSRn(i));
757 }
758 /* NUMCIDC, bits[27:24] number of Context ID comparators for tracing */
759 drvdata->numcidc = BMVAL(etmidr4, 24, 27);
760 /* NUMVMIDC, bits[31:28] number of VMID comparators for tracing */
761 drvdata->numvmidc = BMVAL(etmidr4, 28, 31);
762
763 etmidr5 = readl_relaxed(drvdata->base + TRCIDR5);
764 /* NUMEXTIN, bits[8:0] number of external inputs implemented */
765 drvdata->nr_ext_inp = BMVAL(etmidr5, 0, 8);
766 /* TRACEIDSIZE, bits[21:16] indicates the trace ID width */
767 drvdata->trcid_size = BMVAL(etmidr5, 16, 21);
768 /* ATBTRIG, bit[22] implementation can support ATB triggers? */
769 if (BMVAL(etmidr5, 22, 22))
770 drvdata->atbtrig = true;
771 else
772 drvdata->atbtrig = false;
773 /*
774 * LPOVERRIDE, bit[23] implementation supports
775 * low-power state override
776 */
777 if (BMVAL(etmidr5, 23, 23))
778 drvdata->lpoverride = true;
779 else
780 drvdata->lpoverride = false;
781 /* NUMSEQSTATE, bits[27:25] number of sequencer states implemented */
782 drvdata->nrseqstate = BMVAL(etmidr5, 25, 27);
783 /* NUMCNTR, bits[30:28] number of counters available for tracing */
784 drvdata->nr_cntr = BMVAL(etmidr5, 28, 30);
785 CS_LOCK(drvdata->base);
786}
787
788static void etm4_set_default_config(struct etmv4_config *config)
789{
790 /* disable all events tracing */
791 config->eventctrl0 = 0x0;
792 config->eventctrl1 = 0x0;
793
794 /* disable stalling */
795 config->stall_ctrl = 0x0;
796
797 /* enable trace synchronization every 4096 bytes, if available */
798 config->syncfreq = 0xC;
799
800 /* disable timestamp event */
801 config->ts_ctrl = 0x0;
802
803 /* TRCVICTLR::EVENT = 0x01, select the always on logic */
804 config->vinst_ctrl = BIT(0);
805}
806
807static u64 etm4_get_ns_access_type(struct etmv4_config *config)
808{
809 u64 access_type = 0;
810
811 /*
812 * EXLEVEL_NS, bits[15:12]
813 * The Exception levels are:
814 * Bit[12] Exception level 0 - Application
815 * Bit[13] Exception level 1 - OS
816 * Bit[14] Exception level 2 - Hypervisor
817 * Bit[15] Never implemented
818 */
819 if (!is_kernel_in_hyp_mode()) {
820 /* Stay away from hypervisor mode for non-VHE */
821 access_type = ETM_EXLEVEL_NS_HYP;
822 if (config->mode & ETM_MODE_EXCL_KERN)
823 access_type |= ETM_EXLEVEL_NS_OS;
824 } else if (config->mode & ETM_MODE_EXCL_KERN) {
825 access_type = ETM_EXLEVEL_NS_HYP;
826 }
827
828 if (config->mode & ETM_MODE_EXCL_USER)
829 access_type |= ETM_EXLEVEL_NS_APP;
830
831 return access_type;
832}
833
834static u64 etm4_get_access_type(struct etmv4_config *config)
835{
836 u64 access_type = etm4_get_ns_access_type(config);
837 u64 s_hyp = (config->arch & 0x0f) >= 0x4 ? ETM_EXLEVEL_S_HYP : 0;
838
839 /*
840 * EXLEVEL_S, bits[11:8], don't trace anything happening
841 * in secure state.
842 */
843 access_type |= (ETM_EXLEVEL_S_APP |
844 ETM_EXLEVEL_S_OS |
845 s_hyp |
846 ETM_EXLEVEL_S_MON);
847
848 return access_type;
849}
850
851static void etm4_set_comparator_filter(struct etmv4_config *config,
852 u64 start, u64 stop, int comparator)
853{
854 u64 access_type = etm4_get_access_type(config);
855
856 /* First half of default address comparator */
857 config->addr_val[comparator] = start;
858 config->addr_acc[comparator] = access_type;
859 config->addr_type[comparator] = ETM_ADDR_TYPE_RANGE;
860
861 /* Second half of default address comparator */
862 config->addr_val[comparator + 1] = stop;
863 config->addr_acc[comparator + 1] = access_type;
864 config->addr_type[comparator + 1] = ETM_ADDR_TYPE_RANGE;
865
866 /*
867 * Configure the ViewInst function to include this address range
868 * comparator.
869 *
870 * @comparator is divided by two since it is the index in the
871 * etmv4_config::addr_val array but register TRCVIIECTLR deals with
872 * address range comparator _pairs_.
873 *
874 * Therefore:
875 * index 0 -> compatator pair 0
876 * index 2 -> comparator pair 1
877 * index 4 -> comparator pair 2
878 * ...
879 * index 14 -> comparator pair 7
880 */
881 config->viiectlr |= BIT(comparator / 2);
882}
883
884static void etm4_set_start_stop_filter(struct etmv4_config *config,
885 u64 address, int comparator,
886 enum etm_addr_type type)
887{
888 int shift;
889 u64 access_type = etm4_get_access_type(config);
890
891 /* Configure the comparator */
892 config->addr_val[comparator] = address;
893 config->addr_acc[comparator] = access_type;
894 config->addr_type[comparator] = type;
895
896 /*
897 * Configure ViewInst Start-Stop control register.
898 * Addresses configured to start tracing go from bit 0 to n-1,
899 * while those configured to stop tracing from 16 to 16 + n-1.
900 */
901 shift = (type == ETM_ADDR_TYPE_START ? 0 : 16);
902 config->vissctlr |= BIT(shift + comparator);
903}
904
905static void etm4_set_default_filter(struct etmv4_config *config)
906{
907 /* Trace everything 'default' filter achieved by no filtering */
908 config->viiectlr = 0x0;
909
910 /*
911 * TRCVICTLR::SSSTATUS == 1, the start-stop logic is
912 * in the started state
913 */
914 config->vinst_ctrl |= BIT(9);
915 config->mode |= ETM_MODE_VIEWINST_STARTSTOP;
916
917 /* No start-stop filtering for ViewInst */
918 config->vissctlr = 0x0;
919}
920
921static void etm4_set_default(struct etmv4_config *config)
922{
923 if (WARN_ON_ONCE(!config))
924 return;
925
926 /*
927 * Make default initialisation trace everything
928 *
929 * This is done by a minimum default config sufficient to enable
930 * full instruction trace - with a default filter for trace all
931 * achieved by having no filtering.
932 */
933 etm4_set_default_config(config);
934 etm4_set_default_filter(config);
935}
936
937static int etm4_get_next_comparator(struct etmv4_drvdata *drvdata, u32 type)
938{
939 int nr_comparator, index = 0;
940 struct etmv4_config *config = &drvdata->config;
941
942 /*
943 * nr_addr_cmp holds the number of comparator _pair_, so time 2
944 * for the total number of comparators.
945 */
946 nr_comparator = drvdata->nr_addr_cmp * 2;
947
948 /* Go through the tally of comparators looking for a free one. */
949 while (index < nr_comparator) {
950 switch (type) {
951 case ETM_ADDR_TYPE_RANGE:
952 if (config->addr_type[index] == ETM_ADDR_TYPE_NONE &&
953 config->addr_type[index + 1] == ETM_ADDR_TYPE_NONE)
954 return index;
955
956 /* Address range comparators go in pairs */
957 index += 2;
958 break;
959 case ETM_ADDR_TYPE_START:
960 case ETM_ADDR_TYPE_STOP:
961 if (config->addr_type[index] == ETM_ADDR_TYPE_NONE)
962 return index;
963
964 /* Start/stop address can have odd indexes */
965 index += 1;
966 break;
967 default:
968 return -EINVAL;
969 }
970 }
971
972 /* If we are here all the comparators have been used. */
973 return -ENOSPC;
974}
975
976static int etm4_set_event_filters(struct etmv4_drvdata *drvdata,
977 struct perf_event *event)
978{
979 int i, comparator, ret = 0;
980 u64 address;
981 struct etmv4_config *config = &drvdata->config;
982 struct etm_filters *filters = event->hw.addr_filters;
983
984 if (!filters)
985 goto default_filter;
986
987 /* Sync events with what Perf got */
988 perf_event_addr_filters_sync(event);
989
990 /*
991 * If there are no filters to deal with simply go ahead with
992 * the default filter, i.e the entire address range.
993 */
994 if (!filters->nr_filters)
995 goto default_filter;
996
997 for (i = 0; i < filters->nr_filters; i++) {
998 struct etm_filter *filter = &filters->etm_filter[i];
999 enum etm_addr_type type = filter->type;
1000
1001 /* See if a comparator is free. */
1002 comparator = etm4_get_next_comparator(drvdata, type);
1003 if (comparator < 0) {
1004 ret = comparator;
1005 goto out;
1006 }
1007
1008 switch (type) {
1009 case ETM_ADDR_TYPE_RANGE:
1010 etm4_set_comparator_filter(config,
1011 filter->start_addr,
1012 filter->stop_addr,
1013 comparator);
1014 /*
1015 * TRCVICTLR::SSSTATUS == 1, the start-stop logic is
1016 * in the started state
1017 */
1018 config->vinst_ctrl |= BIT(9);
1019
1020 /* No start-stop filtering for ViewInst */
1021 config->vissctlr = 0x0;
1022 break;
1023 case ETM_ADDR_TYPE_START:
1024 case ETM_ADDR_TYPE_STOP:
1025 /* Get the right start or stop address */
1026 address = (type == ETM_ADDR_TYPE_START ?
1027 filter->start_addr :
1028 filter->stop_addr);
1029
1030 /* Configure comparator */
1031 etm4_set_start_stop_filter(config, address,
1032 comparator, type);
1033
1034 /*
1035 * If filters::ssstatus == 1, trace acquisition was
1036 * started but the process was yanked away before the
1037 * the stop address was hit. As such the start/stop
1038 * logic needs to be re-started so that tracing can
1039 * resume where it left.
1040 *
1041 * The start/stop logic status when a process is
1042 * scheduled out is checked in function
1043 * etm4_disable_perf().
1044 */
1045 if (filters->ssstatus)
1046 config->vinst_ctrl |= BIT(9);
1047
1048 /* No include/exclude filtering for ViewInst */
1049 config->viiectlr = 0x0;
1050 break;
1051 default:
1052 ret = -EINVAL;
1053 goto out;
1054 }
1055 }
1056
1057 goto out;
1058
1059
1060default_filter:
1061 etm4_set_default_filter(config);
1062
1063out:
1064 return ret;
1065}
1066
1067void etm4_config_trace_mode(struct etmv4_config *config)
1068{
1069 u32 addr_acc, mode;
1070
1071 mode = config->mode;
1072 mode &= (ETM_MODE_EXCL_KERN | ETM_MODE_EXCL_USER);
1073
1074 /* excluding kernel AND user space doesn't make sense */
1075 WARN_ON_ONCE(mode == (ETM_MODE_EXCL_KERN | ETM_MODE_EXCL_USER));
1076
1077 /* nothing to do if neither flags are set */
1078 if (!(mode & ETM_MODE_EXCL_KERN) && !(mode & ETM_MODE_EXCL_USER))
1079 return;
1080
1081 addr_acc = config->addr_acc[ETM_DEFAULT_ADDR_COMP];
1082 /* clear default config */
1083 addr_acc &= ~(ETM_EXLEVEL_NS_APP | ETM_EXLEVEL_NS_OS |
1084 ETM_EXLEVEL_NS_HYP);
1085
1086 addr_acc |= etm4_get_ns_access_type(config);
1087
1088 config->addr_acc[ETM_DEFAULT_ADDR_COMP] = addr_acc;
1089 config->addr_acc[ETM_DEFAULT_ADDR_COMP + 1] = addr_acc;
1090}
1091
1092static int etm4_online_cpu(unsigned int cpu)
1093{
1094 if (!etmdrvdata[cpu])
1095 return 0;
1096
1097 if (etmdrvdata[cpu]->boot_enable && !etmdrvdata[cpu]->sticky_enable)
1098 coresight_enable(etmdrvdata[cpu]->csdev);
1099 return 0;
1100}
1101
1102static int etm4_starting_cpu(unsigned int cpu)
1103{
1104 if (!etmdrvdata[cpu])
1105 return 0;
1106
1107 spin_lock(&etmdrvdata[cpu]->spinlock);
1108 if (!etmdrvdata[cpu]->os_unlock)
1109 etm4_os_unlock(etmdrvdata[cpu]);
1110
1111 if (local_read(&etmdrvdata[cpu]->mode))
1112 etm4_enable_hw(etmdrvdata[cpu]);
1113 spin_unlock(&etmdrvdata[cpu]->spinlock);
1114 return 0;
1115}
1116
1117static int etm4_dying_cpu(unsigned int cpu)
1118{
1119 if (!etmdrvdata[cpu])
1120 return 0;
1121
1122 spin_lock(&etmdrvdata[cpu]->spinlock);
1123 if (local_read(&etmdrvdata[cpu]->mode))
1124 etm4_disable_hw(etmdrvdata[cpu]);
1125 spin_unlock(&etmdrvdata[cpu]->spinlock);
1126 return 0;
1127}
1128
1129static void etm4_init_trace_id(struct etmv4_drvdata *drvdata)
1130{
1131 drvdata->trcid = coresight_get_trace_id(drvdata->cpu);
1132}
1133
1134static int etm4_cpu_save(struct etmv4_drvdata *drvdata)
1135{
1136 int i, ret = 0;
1137 struct etmv4_save_state *state;
1138 struct device *etm_dev = &drvdata->csdev->dev;
1139
1140 /*
1141 * As recommended by 3.4.1 ("The procedure when powering down the PE")
1142 * of ARM IHI 0064D
1143 */
1144 dsb(sy);
1145 isb();
1146
1147 CS_UNLOCK(drvdata->base);
1148
1149 /* Lock the OS lock to disable trace and external debugger access */
1150 etm4_os_lock(drvdata);
1151
1152 /* wait for TRCSTATR.PMSTABLE to go up */
1153 if (coresight_timeout(drvdata->base, TRCSTATR,
1154 TRCSTATR_PMSTABLE_BIT, 1)) {
1155 dev_err(etm_dev,
1156 "timeout while waiting for PM Stable Status\n");
1157 etm4_os_unlock(drvdata);
1158 ret = -EBUSY;
1159 goto out;
1160 }
1161
1162 state = drvdata->save_state;
1163
1164 state->trcprgctlr = readl(drvdata->base + TRCPRGCTLR);
1165 state->trcprocselr = readl(drvdata->base + TRCPROCSELR);
1166 state->trcconfigr = readl(drvdata->base + TRCCONFIGR);
1167 state->trcauxctlr = readl(drvdata->base + TRCAUXCTLR);
1168 state->trceventctl0r = readl(drvdata->base + TRCEVENTCTL0R);
1169 state->trceventctl1r = readl(drvdata->base + TRCEVENTCTL1R);
1170 state->trcstallctlr = readl(drvdata->base + TRCSTALLCTLR);
1171 state->trctsctlr = readl(drvdata->base + TRCTSCTLR);
1172 state->trcsyncpr = readl(drvdata->base + TRCSYNCPR);
1173 state->trcccctlr = readl(drvdata->base + TRCCCCTLR);
1174 state->trcbbctlr = readl(drvdata->base + TRCBBCTLR);
1175 state->trctraceidr = readl(drvdata->base + TRCTRACEIDR);
1176 state->trcqctlr = readl(drvdata->base + TRCQCTLR);
1177
1178 state->trcvictlr = readl(drvdata->base + TRCVICTLR);
1179 state->trcviiectlr = readl(drvdata->base + TRCVIIECTLR);
1180 state->trcvissctlr = readl(drvdata->base + TRCVISSCTLR);
1181 state->trcvipcssctlr = readl(drvdata->base + TRCVIPCSSCTLR);
1182 state->trcvdctlr = readl(drvdata->base + TRCVDCTLR);
1183 state->trcvdsacctlr = readl(drvdata->base + TRCVDSACCTLR);
1184 state->trcvdarcctlr = readl(drvdata->base + TRCVDARCCTLR);
1185
1186 for (i = 0; i < drvdata->nrseqstate; i++)
1187 state->trcseqevr[i] = readl(drvdata->base + TRCSEQEVRn(i));
1188
1189 state->trcseqrstevr = readl(drvdata->base + TRCSEQRSTEVR);
1190 state->trcseqstr = readl(drvdata->base + TRCSEQSTR);
1191 state->trcextinselr = readl(drvdata->base + TRCEXTINSELR);
1192
1193 for (i = 0; i < drvdata->nr_cntr; i++) {
1194 state->trccntrldvr[i] = readl(drvdata->base + TRCCNTRLDVRn(i));
1195 state->trccntctlr[i] = readl(drvdata->base + TRCCNTCTLRn(i));
1196 state->trccntvr[i] = readl(drvdata->base + TRCCNTVRn(i));
1197 }
1198
1199 for (i = 0; i < drvdata->nr_resource * 2; i++)
1200 state->trcrsctlr[i] = readl(drvdata->base + TRCRSCTLRn(i));
1201
1202 for (i = 0; i < drvdata->nr_ss_cmp; i++) {
1203 state->trcssccr[i] = readl(drvdata->base + TRCSSCCRn(i));
1204 state->trcsscsr[i] = readl(drvdata->base + TRCSSCSRn(i));
1205 state->trcsspcicr[i] = readl(drvdata->base + TRCSSPCICRn(i));
1206 }
1207
1208 for (i = 0; i < drvdata->nr_addr_cmp * 2; i++) {
1209 state->trcacvr[i] = readq(drvdata->base + TRCACVRn(i));
1210 state->trcacatr[i] = readq(drvdata->base + TRCACATRn(i));
1211 }
1212
1213 /*
1214 * Data trace stream is architecturally prohibited for A profile cores
1215 * so we don't save (or later restore) trcdvcvr and trcdvcmr - As per
1216 * section 1.3.4 ("Possible functional configurations of an ETMv4 trace
1217 * unit") of ARM IHI 0064D.
1218 */
1219
1220 for (i = 0; i < drvdata->numcidc; i++)
1221 state->trccidcvr[i] = readq(drvdata->base + TRCCIDCVRn(i));
1222
1223 for (i = 0; i < drvdata->numvmidc; i++)
1224 state->trcvmidcvr[i] = readq(drvdata->base + TRCVMIDCVRn(i));
1225
1226 state->trccidcctlr0 = readl(drvdata->base + TRCCIDCCTLR0);
1227 state->trccidcctlr1 = readl(drvdata->base + TRCCIDCCTLR1);
1228
1229 state->trcvmidcctlr0 = readl(drvdata->base + TRCVMIDCCTLR0);
1230 state->trcvmidcctlr0 = readl(drvdata->base + TRCVMIDCCTLR1);
1231
1232 state->trcclaimset = readl(drvdata->base + TRCCLAIMCLR);
1233
1234 state->trcpdcr = readl(drvdata->base + TRCPDCR);
1235
1236 /* wait for TRCSTATR.IDLE to go up */
1237 if (coresight_timeout(drvdata->base, TRCSTATR, TRCSTATR_IDLE_BIT, 1)) {
1238 dev_err(etm_dev,
1239 "timeout while waiting for Idle Trace Status\n");
1240 etm4_os_unlock(drvdata);
1241 ret = -EBUSY;
1242 goto out;
1243 }
1244
1245 drvdata->state_needs_restore = true;
1246
1247 /*
1248 * Power can be removed from the trace unit now. We do this to
1249 * potentially save power on systems that respect the TRCPDCR_PU
1250 * despite requesting software to save/restore state.
1251 */
1252 writel_relaxed((state->trcpdcr & ~TRCPDCR_PU),
1253 drvdata->base + TRCPDCR);
1254
1255out:
1256 CS_LOCK(drvdata->base);
1257 return ret;
1258}
1259
1260static void etm4_cpu_restore(struct etmv4_drvdata *drvdata)
1261{
1262 int i;
1263 struct etmv4_save_state *state = drvdata->save_state;
1264
1265 CS_UNLOCK(drvdata->base);
1266
1267 writel_relaxed(state->trcclaimset, drvdata->base + TRCCLAIMSET);
1268
1269 writel_relaxed(state->trcprgctlr, drvdata->base + TRCPRGCTLR);
1270 writel_relaxed(state->trcprocselr, drvdata->base + TRCPROCSELR);
1271 writel_relaxed(state->trcconfigr, drvdata->base + TRCCONFIGR);
1272 writel_relaxed(state->trcauxctlr, drvdata->base + TRCAUXCTLR);
1273 writel_relaxed(state->trceventctl0r, drvdata->base + TRCEVENTCTL0R);
1274 writel_relaxed(state->trceventctl1r, drvdata->base + TRCEVENTCTL1R);
1275 writel_relaxed(state->trcstallctlr, drvdata->base + TRCSTALLCTLR);
1276 writel_relaxed(state->trctsctlr, drvdata->base + TRCTSCTLR);
1277 writel_relaxed(state->trcsyncpr, drvdata->base + TRCSYNCPR);
1278 writel_relaxed(state->trcccctlr, drvdata->base + TRCCCCTLR);
1279 writel_relaxed(state->trcbbctlr, drvdata->base + TRCBBCTLR);
1280 writel_relaxed(state->trctraceidr, drvdata->base + TRCTRACEIDR);
1281 writel_relaxed(state->trcqctlr, drvdata->base + TRCQCTLR);
1282
1283 writel_relaxed(state->trcvictlr, drvdata->base + TRCVICTLR);
1284 writel_relaxed(state->trcviiectlr, drvdata->base + TRCVIIECTLR);
1285 writel_relaxed(state->trcvissctlr, drvdata->base + TRCVISSCTLR);
1286 writel_relaxed(state->trcvipcssctlr, drvdata->base + TRCVIPCSSCTLR);
1287 writel_relaxed(state->trcvdctlr, drvdata->base + TRCVDCTLR);
1288 writel_relaxed(state->trcvdsacctlr, drvdata->base + TRCVDSACCTLR);
1289 writel_relaxed(state->trcvdarcctlr, drvdata->base + TRCVDARCCTLR);
1290
1291 for (i = 0; i < drvdata->nrseqstate; i++)
1292 writel_relaxed(state->trcseqevr[i],
1293 drvdata->base + TRCSEQEVRn(i));
1294
1295 writel_relaxed(state->trcseqrstevr, drvdata->base + TRCSEQRSTEVR);
1296 writel_relaxed(state->trcseqstr, drvdata->base + TRCSEQSTR);
1297 writel_relaxed(state->trcextinselr, drvdata->base + TRCEXTINSELR);
1298
1299 for (i = 0; i < drvdata->nr_cntr; i++) {
1300 writel_relaxed(state->trccntrldvr[i],
1301 drvdata->base + TRCCNTRLDVRn(i));
1302 writel_relaxed(state->trccntctlr[i],
1303 drvdata->base + TRCCNTCTLRn(i));
1304 writel_relaxed(state->trccntvr[i],
1305 drvdata->base + TRCCNTVRn(i));
1306 }
1307
1308 for (i = 0; i < drvdata->nr_resource * 2; i++)
1309 writel_relaxed(state->trcrsctlr[i],
1310 drvdata->base + TRCRSCTLRn(i));
1311
1312 for (i = 0; i < drvdata->nr_ss_cmp; i++) {
1313 writel_relaxed(state->trcssccr[i],
1314 drvdata->base + TRCSSCCRn(i));
1315 writel_relaxed(state->trcsscsr[i],
1316 drvdata->base + TRCSSCSRn(i));
1317 writel_relaxed(state->trcsspcicr[i],
1318 drvdata->base + TRCSSPCICRn(i));
1319 }
1320
1321 for (i = 0; i < drvdata->nr_addr_cmp * 2; i++) {
1322 writeq_relaxed(state->trcacvr[i],
1323 drvdata->base + TRCACVRn(i));
1324 writeq_relaxed(state->trcacatr[i],
1325 drvdata->base + TRCACATRn(i));
1326 }
1327
1328 for (i = 0; i < drvdata->numcidc; i++)
1329 writeq_relaxed(state->trccidcvr[i],
1330 drvdata->base + TRCCIDCVRn(i));
1331
1332 for (i = 0; i < drvdata->numvmidc; i++)
1333 writeq_relaxed(state->trcvmidcvr[i],
1334 drvdata->base + TRCVMIDCVRn(i));
1335
1336 writel_relaxed(state->trccidcctlr0, drvdata->base + TRCCIDCCTLR0);
1337 writel_relaxed(state->trccidcctlr1, drvdata->base + TRCCIDCCTLR1);
1338
1339 writel_relaxed(state->trcvmidcctlr0, drvdata->base + TRCVMIDCCTLR0);
1340 writel_relaxed(state->trcvmidcctlr0, drvdata->base + TRCVMIDCCTLR1);
1341
1342 writel_relaxed(state->trcclaimset, drvdata->base + TRCCLAIMSET);
1343
1344 writel_relaxed(state->trcpdcr, drvdata->base + TRCPDCR);
1345
1346 drvdata->state_needs_restore = false;
1347
1348 /*
1349 * As recommended by section 4.3.7 ("Synchronization when using the
1350 * memory-mapped interface") of ARM IHI 0064D
1351 */
1352 dsb(sy);
1353 isb();
1354
1355 /* Unlock the OS lock to re-enable trace and external debug access */
1356 etm4_os_unlock(drvdata);
1357 CS_LOCK(drvdata->base);
1358}
1359
1360static int etm4_cpu_pm_notify(struct notifier_block *nb, unsigned long cmd,
1361 void *v)
1362{
1363 struct etmv4_drvdata *drvdata;
1364 unsigned int cpu = smp_processor_id();
1365
1366 if (!etmdrvdata[cpu])
1367 return NOTIFY_OK;
1368
1369 drvdata = etmdrvdata[cpu];
1370
1371 if (!drvdata->save_state)
1372 return NOTIFY_OK;
1373
1374 if (WARN_ON_ONCE(drvdata->cpu != cpu))
1375 return NOTIFY_BAD;
1376
1377 switch (cmd) {
1378 case CPU_PM_ENTER:
1379 /* save the state if self-hosted coresight is in use */
1380 if (local_read(&drvdata->mode))
1381 if (etm4_cpu_save(drvdata))
1382 return NOTIFY_BAD;
1383 break;
1384 case CPU_PM_EXIT:
1385 case CPU_PM_ENTER_FAILED:
1386 if (drvdata->state_needs_restore)
1387 etm4_cpu_restore(drvdata);
1388 break;
1389 default:
1390 return NOTIFY_DONE;
1391 }
1392
1393 return NOTIFY_OK;
1394}
1395
1396static struct notifier_block etm4_cpu_pm_nb = {
1397 .notifier_call = etm4_cpu_pm_notify,
1398};
1399
1400/* Setup PM. Called with cpus locked. Deals with error conditions and counts */
1401static int etm4_pm_setup_cpuslocked(void)
1402{
1403 int ret;
1404
1405 if (etm4_count++)
1406 return 0;
1407
1408 ret = cpu_pm_register_notifier(&etm4_cpu_pm_nb);
1409 if (ret)
1410 goto reduce_count;
1411
1412 ret = cpuhp_setup_state_nocalls_cpuslocked(CPUHP_AP_ARM_CORESIGHT_STARTING,
1413 "arm/coresight4:starting",
1414 etm4_starting_cpu, etm4_dying_cpu);
1415
1416 if (ret)
1417 goto unregister_notifier;
1418
1419 ret = cpuhp_setup_state_nocalls_cpuslocked(CPUHP_AP_ONLINE_DYN,
1420 "arm/coresight4:online",
1421 etm4_online_cpu, NULL);
1422
1423 /* HP dyn state ID returned in ret on success */
1424 if (ret > 0) {
1425 hp_online = ret;
1426 return 0;
1427 }
1428
1429 /* failed dyn state - remove others */
1430 cpuhp_remove_state_nocalls_cpuslocked(CPUHP_AP_ARM_CORESIGHT_STARTING);
1431
1432unregister_notifier:
1433 cpu_pm_unregister_notifier(&etm4_cpu_pm_nb);
1434
1435reduce_count:
1436 --etm4_count;
1437 return ret;
1438}
1439
1440static void etm4_pm_clear(void)
1441{
1442 if (--etm4_count != 0)
1443 return;
1444
1445 cpu_pm_unregister_notifier(&etm4_cpu_pm_nb);
1446 cpuhp_remove_state_nocalls(CPUHP_AP_ARM_CORESIGHT_STARTING);
1447 if (hp_online) {
1448 cpuhp_remove_state_nocalls(hp_online);
1449 hp_online = 0;
1450 }
1451}
1452
1453static int etm4_probe(struct amba_device *adev, const struct amba_id *id)
1454{
1455 int ret;
1456 void __iomem *base;
1457 struct device *dev = &adev->dev;
1458 struct coresight_platform_data *pdata = NULL;
1459 struct etmv4_drvdata *drvdata;
1460 struct resource *res = &adev->res;
1461 struct coresight_desc desc = { 0 };
1462
1463 drvdata = devm_kzalloc(dev, sizeof(*drvdata), GFP_KERNEL);
1464 if (!drvdata)
1465 return -ENOMEM;
1466
1467 dev_set_drvdata(dev, drvdata);
1468
1469 if (pm_save_enable == PARAM_PM_SAVE_FIRMWARE)
1470 pm_save_enable = coresight_loses_context_with_cpu(dev) ?
1471 PARAM_PM_SAVE_SELF_HOSTED : PARAM_PM_SAVE_NEVER;
1472
1473 if (pm_save_enable != PARAM_PM_SAVE_NEVER) {
1474 drvdata->save_state = devm_kmalloc(dev,
1475 sizeof(struct etmv4_save_state), GFP_KERNEL);
1476 if (!drvdata->save_state)
1477 return -ENOMEM;
1478 }
1479
1480 if (fwnode_property_present(dev_fwnode(dev), "qcom,skip-power-up"))
1481 drvdata->skip_power_up = true;
1482
1483 /* Validity for the resource is already checked by the AMBA core */
1484 base = devm_ioremap_resource(dev, res);
1485 if (IS_ERR(base))
1486 return PTR_ERR(base);
1487
1488 drvdata->base = base;
1489
1490 spin_lock_init(&drvdata->spinlock);
1491
1492 drvdata->cpu = coresight_get_cpu(dev);
1493 if (drvdata->cpu < 0)
1494 return drvdata->cpu;
1495
1496 desc.name = devm_kasprintf(dev, GFP_KERNEL, "etm%d", drvdata->cpu);
1497 if (!desc.name)
1498 return -ENOMEM;
1499
1500 cpus_read_lock();
1501 etmdrvdata[drvdata->cpu] = drvdata;
1502
1503 if (smp_call_function_single(drvdata->cpu,
1504 etm4_init_arch_data, drvdata, 1))
1505 dev_err(dev, "ETM arch init failed\n");
1506
1507 ret = etm4_pm_setup_cpuslocked();
1508 cpus_read_unlock();
1509
1510 /* etm4_pm_setup_cpuslocked() does its own cleanup - exit on error */
1511 if (ret) {
1512 etmdrvdata[drvdata->cpu] = NULL;
1513 return ret;
1514 }
1515
1516 if (etm4_arch_supported(drvdata->arch) == false) {
1517 ret = -EINVAL;
1518 goto err_arch_supported;
1519 }
1520
1521 etm4_init_trace_id(drvdata);
1522 etm4_set_default(&drvdata->config);
1523
1524 pdata = coresight_get_platform_data(dev);
1525 if (IS_ERR(pdata)) {
1526 ret = PTR_ERR(pdata);
1527 goto err_arch_supported;
1528 }
1529 adev->dev.platform_data = pdata;
1530
1531 desc.type = CORESIGHT_DEV_TYPE_SOURCE;
1532 desc.subtype.source_subtype = CORESIGHT_DEV_SUBTYPE_SOURCE_PROC;
1533 desc.ops = &etm4_cs_ops;
1534 desc.pdata = pdata;
1535 desc.dev = dev;
1536 desc.groups = coresight_etmv4_groups;
1537 drvdata->csdev = coresight_register(&desc);
1538 if (IS_ERR(drvdata->csdev)) {
1539 ret = PTR_ERR(drvdata->csdev);
1540 goto err_arch_supported;
1541 }
1542
1543 ret = etm_perf_symlink(drvdata->csdev, true);
1544 if (ret) {
1545 coresight_unregister(drvdata->csdev);
1546 goto err_arch_supported;
1547 }
1548
1549 pm_runtime_put(&adev->dev);
1550 dev_info(&drvdata->csdev->dev, "CPU%d: ETM v%d.%d initialized\n",
1551 drvdata->cpu, drvdata->arch >> 4, drvdata->arch & 0xf);
1552
1553 if (boot_enable) {
1554 coresight_enable(drvdata->csdev);
1555 drvdata->boot_enable = true;
1556 }
1557
1558 return 0;
1559
1560err_arch_supported:
1561 etmdrvdata[drvdata->cpu] = NULL;
1562 etm4_pm_clear();
1563 return ret;
1564}
1565
1566static struct amba_cs_uci_id uci_id_etm4[] = {
1567 {
1568 /* ETMv4 UCI data */
1569 .devarch = 0x47704a13,
1570 .devarch_mask = 0xfff0ffff,
1571 .devtype = 0x00000013,
1572 }
1573};
1574
1575static const struct amba_id etm4_ids[] = {
1576 CS_AMBA_ID(0x000bb95d), /* Cortex-A53 */
1577 CS_AMBA_ID(0x000bb95e), /* Cortex-A57 */
1578 CS_AMBA_ID(0x000bb95a), /* Cortex-A72 */
1579 CS_AMBA_ID(0x000bb959), /* Cortex-A73 */
1580 CS_AMBA_UCI_ID(0x000bb9da, uci_id_etm4),/* Cortex-A35 */
1581 CS_AMBA_UCI_ID(0x000bbd0c, uci_id_etm4),/* Neoverse N1 */
1582 CS_AMBA_UCI_ID(0x000f0205, uci_id_etm4),/* Qualcomm Kryo */
1583 CS_AMBA_UCI_ID(0x000f0211, uci_id_etm4),/* Qualcomm Kryo */
1584 CS_AMBA_UCI_ID(0x000bb802, uci_id_etm4),/* Qualcomm Kryo 385 Cortex-A55 */
1585 CS_AMBA_UCI_ID(0x000bb803, uci_id_etm4),/* Qualcomm Kryo 385 Cortex-A75 */
1586 CS_AMBA_UCI_ID(0x000bb805, uci_id_etm4),/* Qualcomm Kryo 4XX Cortex-A55 */
1587 CS_AMBA_UCI_ID(0x000bb804, uci_id_etm4),/* Qualcomm Kryo 4XX Cortex-A76 */
1588 CS_AMBA_UCI_ID(0x000cc0af, uci_id_etm4),/* Marvell ThunderX2 */
1589 {},
1590};
1591
1592static struct amba_driver etm4x_driver = {
1593 .drv = {
1594 .name = "coresight-etm4x",
1595 .suppress_bind_attrs = true,
1596 },
1597 .probe = etm4_probe,
1598 .id_table = etm4_ids,
1599};
1600builtin_amba_driver(etm4x_driver);