Loading...
1/*
2 * Copyright (c) 2013, Steffen Trumtrar <s.trumtrar@pengutronix.de>
3 *
4 * based on drivers/clk/tegra/clk.h
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 */
16
17#ifndef __SOCFPGA_CLK_H
18#define __SOCFPGA_CLK_H
19
20#include <linux/clk-provider.h>
21
22/* Clock Manager offsets */
23#define CLKMGR_CTRL 0x0
24#define CLKMGR_BYPASS 0x4
25#define CLKMGR_DBCTRL 0x10
26#define CLKMGR_L4SRC 0x70
27#define CLKMGR_PERPLL_SRC 0xAC
28
29#define SOCFPGA_MAX_PARENTS 5
30
31#define streq(a, b) (strcmp((a), (b)) == 0)
32#define SYSMGR_SDMMC_CTRL_SET(smplsel, drvsel) \
33 ((((smplsel) & 0x7) << 3) | (((drvsel) & 0x7) << 0))
34
35extern void __iomem *clk_mgr_base_addr;
36extern void __iomem *clk_mgr_a10_base_addr;
37
38void __init socfpga_pll_init(struct device_node *node);
39void __init socfpga_periph_init(struct device_node *node);
40void __init socfpga_gate_init(struct device_node *node);
41void socfpga_a10_pll_init(struct device_node *node);
42void socfpga_a10_periph_init(struct device_node *node);
43void socfpga_a10_gate_init(struct device_node *node);
44
45struct socfpga_pll {
46 struct clk_gate hw;
47};
48
49struct socfpga_gate_clk {
50 struct clk_gate hw;
51 char *parent_name;
52 u32 fixed_div;
53 void __iomem *div_reg;
54 struct regmap *sys_mgr_base_addr;
55 u32 width; /* only valid if div_reg != 0 */
56 u32 shift; /* only valid if div_reg != 0 */
57 u32 clk_phase[2];
58};
59
60struct socfpga_periph_clk {
61 struct clk_gate hw;
62 char *parent_name;
63 u32 fixed_div;
64 void __iomem *div_reg;
65 u32 width; /* only valid if div_reg != 0 */
66 u32 shift; /* only valid if div_reg != 0 */
67};
68
69#endif /* SOCFPGA_CLK_H */
1/* SPDX-License-Identifier: GPL-2.0-only */
2/*
3 * Copyright (c) 2013, Steffen Trumtrar <s.trumtrar@pengutronix.de>
4 *
5 * based on drivers/clk/tegra/clk.h
6 */
7
8#ifndef __SOCFPGA_CLK_H
9#define __SOCFPGA_CLK_H
10
11#include <linux/clk-provider.h>
12
13/* Clock Manager offsets */
14#define CLKMGR_CTRL 0x0
15#define CLKMGR_BYPASS 0x4
16#define CLKMGR_DBCTRL 0x10
17#define CLKMGR_L4SRC 0x70
18#define CLKMGR_PERPLL_SRC 0xAC
19
20#define SOCFPGA_MAX_PARENTS 5
21
22#define streq(a, b) (strcmp((a), (b)) == 0)
23#define SYSMGR_SDMMC_CTRL_SET(smplsel, drvsel) \
24 ((((smplsel) & 0x7) << 3) | (((drvsel) & 0x7) << 0))
25
26#define SYSMGR_SDMMC_CTRL_SET_AS10(smplsel, drvsel) \
27 ((((smplsel) & 0x7) << 4) | (((drvsel) & 0x7) << 0))
28
29extern void __iomem *clk_mgr_base_addr;
30extern void __iomem *clk_mgr_a10_base_addr;
31
32void __init socfpga_pll_init(struct device_node *node);
33void __init socfpga_periph_init(struct device_node *node);
34void __init socfpga_gate_init(struct device_node *node);
35void socfpga_a10_pll_init(struct device_node *node);
36void socfpga_a10_periph_init(struct device_node *node);
37void socfpga_a10_gate_init(struct device_node *node);
38
39struct socfpga_pll {
40 struct clk_gate hw;
41};
42
43struct socfpga_gate_clk {
44 struct clk_gate hw;
45 char *parent_name;
46 u32 fixed_div;
47 void __iomem *div_reg;
48 void __iomem *bypass_reg;
49 struct regmap *sys_mgr_base_addr;
50 u32 width; /* only valid if div_reg != 0 */
51 u32 shift; /* only valid if div_reg != 0 */
52 u32 bypass_shift; /* only valid if bypass_reg != 0 */
53 u32 clk_phase[2];
54};
55
56struct socfpga_periph_clk {
57 struct clk_gate hw;
58 char *parent_name;
59 u32 fixed_div;
60 void __iomem *div_reg;
61 void __iomem *bypass_reg;
62 u32 width; /* only valid if div_reg != 0 */
63 u32 shift; /* only valid if div_reg != 0 */
64 u32 bypass_shift; /* only valid if bypass_reg != 0 */
65};
66
67#endif /* SOCFPGA_CLK_H */