Linux Audio

Check our new training course

Real-Time Linux with PREEMPT_RT training

Feb 18-20, 2025
Register
Loading...
v4.6
 
  1/*
  2 *  Atheros AR71XX/AR724X/AR913X specific setup
  3 *
  4 *  Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
  5 *  Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
  6 *  Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  7 *
  8 *  Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
  9 *
 10 *  This program is free software; you can redistribute it and/or modify it
 11 *  under the terms of the GNU General Public License version 2 as published
 12 *  by the Free Software Foundation.
 13 */
 14
 15#include <linux/kernel.h>
 16#include <linux/init.h>
 17#include <linux/bootmem.h>
 
 18#include <linux/err.h>
 19#include <linux/clk.h>
 20#include <linux/of_platform.h>
 21#include <linux/of_fdt.h>
 
 22
 23#include <asm/bootinfo.h>
 24#include <asm/idle.h>
 25#include <asm/time.h>		/* for mips_hpt_frequency */
 26#include <asm/reboot.h>		/* for _machine_{restart,halt} */
 27#include <asm/mips_machine.h>
 28#include <asm/prom.h>
 29#include <asm/fw/fw.h>
 30
 31#include <asm/mach-ath79/ath79.h>
 32#include <asm/mach-ath79/ar71xx_regs.h>
 33#include "common.h"
 34#include "dev-common.h"
 35#include "machtypes.h"
 36
 37#define ATH79_SYS_TYPE_LEN	64
 38
 39static char ath79_sys_type[ATH79_SYS_TYPE_LEN];
 40
 41static void ath79_restart(char *command)
 42{
 
 43	ath79_device_reset_set(AR71XX_RESET_FULL_CHIP);
 44	for (;;)
 45		if (cpu_wait)
 46			cpu_wait();
 47}
 48
 49static void ath79_halt(void)
 50{
 51	while (1)
 52		cpu_wait();
 53}
 54
 55static void __init ath79_detect_sys_type(void)
 56{
 57	char *chip = "????";
 58	u32 id;
 59	u32 major;
 60	u32 minor;
 61	u32 rev = 0;
 
 62
 63	id = ath79_reset_rr(AR71XX_RESET_REG_REV_ID);
 64	major = id & REV_ID_MAJOR_MASK;
 65
 66	switch (major) {
 67	case REV_ID_MAJOR_AR71XX:
 68		minor = id & AR71XX_REV_ID_MINOR_MASK;
 69		rev = id >> AR71XX_REV_ID_REVISION_SHIFT;
 70		rev &= AR71XX_REV_ID_REVISION_MASK;
 71		switch (minor) {
 72		case AR71XX_REV_ID_MINOR_AR7130:
 73			ath79_soc = ATH79_SOC_AR7130;
 74			chip = "7130";
 75			break;
 76
 77		case AR71XX_REV_ID_MINOR_AR7141:
 78			ath79_soc = ATH79_SOC_AR7141;
 79			chip = "7141";
 80			break;
 81
 82		case AR71XX_REV_ID_MINOR_AR7161:
 83			ath79_soc = ATH79_SOC_AR7161;
 84			chip = "7161";
 85			break;
 86		}
 87		break;
 88
 89	case REV_ID_MAJOR_AR7240:
 90		ath79_soc = ATH79_SOC_AR7240;
 91		chip = "7240";
 92		rev = id & AR724X_REV_ID_REVISION_MASK;
 93		break;
 94
 95	case REV_ID_MAJOR_AR7241:
 96		ath79_soc = ATH79_SOC_AR7241;
 97		chip = "7241";
 98		rev = id & AR724X_REV_ID_REVISION_MASK;
 99		break;
100
101	case REV_ID_MAJOR_AR7242:
102		ath79_soc = ATH79_SOC_AR7242;
103		chip = "7242";
104		rev = id & AR724X_REV_ID_REVISION_MASK;
105		break;
106
107	case REV_ID_MAJOR_AR913X:
108		minor = id & AR913X_REV_ID_MINOR_MASK;
109		rev = id >> AR913X_REV_ID_REVISION_SHIFT;
110		rev &= AR913X_REV_ID_REVISION_MASK;
111		switch (minor) {
112		case AR913X_REV_ID_MINOR_AR9130:
113			ath79_soc = ATH79_SOC_AR9130;
114			chip = "9130";
115			break;
116
117		case AR913X_REV_ID_MINOR_AR9132:
118			ath79_soc = ATH79_SOC_AR9132;
119			chip = "9132";
120			break;
121		}
122		break;
123
124	case REV_ID_MAJOR_AR9330:
125		ath79_soc = ATH79_SOC_AR9330;
126		chip = "9330";
127		rev = id & AR933X_REV_ID_REVISION_MASK;
128		break;
129
130	case REV_ID_MAJOR_AR9331:
131		ath79_soc = ATH79_SOC_AR9331;
132		chip = "9331";
133		rev = id & AR933X_REV_ID_REVISION_MASK;
134		break;
135
136	case REV_ID_MAJOR_AR9341:
137		ath79_soc = ATH79_SOC_AR9341;
138		chip = "9341";
139		rev = id & AR934X_REV_ID_REVISION_MASK;
140		break;
141
142	case REV_ID_MAJOR_AR9342:
143		ath79_soc = ATH79_SOC_AR9342;
144		chip = "9342";
145		rev = id & AR934X_REV_ID_REVISION_MASK;
146		break;
147
148	case REV_ID_MAJOR_AR9344:
149		ath79_soc = ATH79_SOC_AR9344;
150		chip = "9344";
151		rev = id & AR934X_REV_ID_REVISION_MASK;
152		break;
153
 
 
 
 
 
 
 
 
 
 
154	case REV_ID_MAJOR_QCA9556:
155		ath79_soc = ATH79_SOC_QCA9556;
156		chip = "9556";
157		rev = id & QCA955X_REV_ID_REVISION_MASK;
158		break;
159
160	case REV_ID_MAJOR_QCA9558:
161		ath79_soc = ATH79_SOC_QCA9558;
162		chip = "9558";
163		rev = id & QCA955X_REV_ID_REVISION_MASK;
164		break;
165
 
 
 
 
 
 
 
 
 
 
 
 
166	default:
167		panic("ath79: unknown SoC, id:0x%08x", id);
168	}
169
170	ath79_soc_rev = rev;
 
171
172	if (soc_is_qca955x())
173		sprintf(ath79_sys_type, "Qualcomm Atheros QCA%s rev %u",
 
 
 
174			chip, rev);
175	else
176		sprintf(ath79_sys_type, "Atheros AR%s rev %u", chip, rev);
177	pr_info("SoC: %s\n", ath79_sys_type);
178}
179
180const char *get_system_type(void)
181{
182	return ath79_sys_type;
183}
184
185int get_c0_perfcount_int(void)
186{
187	return ATH79_MISC_IRQ(5);
188}
189EXPORT_SYMBOL_GPL(get_c0_perfcount_int);
190
191unsigned int get_c0_compare_int(void)
192{
193	return CP0_LEGACY_COMPARE_IRQ;
194}
195
196void __init plat_mem_setup(void)
197{
198	unsigned long fdt_start;
199
200	set_io_port_base(KSEG1);
201
202	/* Get the position of the FDT passed by the bootloader */
203	fdt_start = fw_getenvl("fdt_start");
204	if (fdt_start)
205		__dt_setup_arch((void *)KSEG0ADDR(fdt_start));
206#ifdef CONFIG_BUILTIN_DTB
207	else
208		__dt_setup_arch(__dtb_start);
209#endif
210
211	ath79_reset_base = ioremap_nocache(AR71XX_RESET_BASE,
212					   AR71XX_RESET_SIZE);
213	ath79_pll_base = ioremap_nocache(AR71XX_PLL_BASE,
214					 AR71XX_PLL_SIZE);
215	ath79_detect_sys_type();
216	ath79_ddr_ctrl_init();
217
218	if (mips_machtype != ATH79_MACH_GENERIC_OF)
219		detect_memory_region(0, ATH79_MEM_SIZE_MIN, ATH79_MEM_SIZE_MAX);
220
221	_machine_restart = ath79_restart;
222	_machine_halt = ath79_halt;
223	pm_power_off = ath79_halt;
224}
225
226void __init plat_time_init(void)
227{
 
 
228	unsigned long cpu_clk_rate;
229	unsigned long ahb_clk_rate;
230	unsigned long ddr_clk_rate;
231	unsigned long ref_clk_rate;
232
233	ath79_clocks_init();
234
235	cpu_clk_rate = ath79_get_sys_clk_rate("cpu");
236	ahb_clk_rate = ath79_get_sys_clk_rate("ahb");
237	ddr_clk_rate = ath79_get_sys_clk_rate("ddr");
238	ref_clk_rate = ath79_get_sys_clk_rate("ref");
239
240	pr_info("Clocks: CPU:%lu.%03luMHz, DDR:%lu.%03luMHz, AHB:%lu.%03luMHz, Ref:%lu.%03luMHz\n",
241		cpu_clk_rate / 1000000, (cpu_clk_rate / 1000) % 1000,
242		ddr_clk_rate / 1000000, (ddr_clk_rate / 1000) % 1000,
243		ahb_clk_rate / 1000000, (ahb_clk_rate / 1000) % 1000,
244		ref_clk_rate / 1000000, (ref_clk_rate / 1000) % 1000);
245
246	mips_hpt_frequency = cpu_clk_rate / 2;
247}
248
249static int __init ath79_setup(void)
250{
251	of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
252	if  (mips_machtype == ATH79_MACH_GENERIC_OF)
253		return 0;
 
 
 
 
 
 
254
255	ath79_gpio_init();
256	ath79_register_uart();
257	ath79_register_wdt();
258
259	mips_machine_setup();
 
260
261	return 0;
 
 
262}
263
264arch_initcall(ath79_setup);
 
 
 
265
266void __init device_tree_init(void)
267{
268	unflatten_and_copy_device_tree();
269}
270
271MIPS_MACHINE(ATH79_MACH_GENERIC,
272	     "Generic",
273	     "Generic AR71XX/AR724X/AR913X based board",
274	     NULL);
275
276MIPS_MACHINE(ATH79_MACH_GENERIC_OF,
277	     "DTB",
278	     "Generic AR71XX/AR724X/AR913X based board (DT)",
279	     NULL);
v5.9
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 *  Atheros AR71XX/AR724X/AR913X specific setup
  4 *
  5 *  Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
  6 *  Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
  7 *  Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  8 *
  9 *  Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
 
 
 
 
 10 */
 11
 12#include <linux/kernel.h>
 13#include <linux/init.h>
 14#include <linux/io.h>
 15#include <linux/memblock.h>
 16#include <linux/err.h>
 17#include <linux/clk.h>
 18#include <linux/of_clk.h>
 19#include <linux/of_fdt.h>
 20#include <linux/irqchip.h>
 21
 22#include <asm/bootinfo.h>
 23#include <asm/idle.h>
 24#include <asm/time.h>		/* for mips_hpt_frequency */
 25#include <asm/reboot.h>		/* for _machine_{restart,halt} */
 
 26#include <asm/prom.h>
 27#include <asm/fw/fw.h>
 28
 29#include <asm/mach-ath79/ath79.h>
 30#include <asm/mach-ath79/ar71xx_regs.h>
 31#include "common.h"
 
 
 32
 33#define ATH79_SYS_TYPE_LEN	64
 34
 35static char ath79_sys_type[ATH79_SYS_TYPE_LEN];
 36
 37static void ath79_restart(char *command)
 38{
 39	local_irq_disable();
 40	ath79_device_reset_set(AR71XX_RESET_FULL_CHIP);
 41	for (;;)
 42		if (cpu_wait)
 43			cpu_wait();
 44}
 45
 46static void ath79_halt(void)
 47{
 48	while (1)
 49		cpu_wait();
 50}
 51
 52static void __init ath79_detect_sys_type(void)
 53{
 54	char *chip = "????";
 55	u32 id;
 56	u32 major;
 57	u32 minor;
 58	u32 rev = 0;
 59	u32 ver = 1;
 60
 61	id = ath79_reset_rr(AR71XX_RESET_REG_REV_ID);
 62	major = id & REV_ID_MAJOR_MASK;
 63
 64	switch (major) {
 65	case REV_ID_MAJOR_AR71XX:
 66		minor = id & AR71XX_REV_ID_MINOR_MASK;
 67		rev = id >> AR71XX_REV_ID_REVISION_SHIFT;
 68		rev &= AR71XX_REV_ID_REVISION_MASK;
 69		switch (minor) {
 70		case AR71XX_REV_ID_MINOR_AR7130:
 71			ath79_soc = ATH79_SOC_AR7130;
 72			chip = "7130";
 73			break;
 74
 75		case AR71XX_REV_ID_MINOR_AR7141:
 76			ath79_soc = ATH79_SOC_AR7141;
 77			chip = "7141";
 78			break;
 79
 80		case AR71XX_REV_ID_MINOR_AR7161:
 81			ath79_soc = ATH79_SOC_AR7161;
 82			chip = "7161";
 83			break;
 84		}
 85		break;
 86
 87	case REV_ID_MAJOR_AR7240:
 88		ath79_soc = ATH79_SOC_AR7240;
 89		chip = "7240";
 90		rev = id & AR724X_REV_ID_REVISION_MASK;
 91		break;
 92
 93	case REV_ID_MAJOR_AR7241:
 94		ath79_soc = ATH79_SOC_AR7241;
 95		chip = "7241";
 96		rev = id & AR724X_REV_ID_REVISION_MASK;
 97		break;
 98
 99	case REV_ID_MAJOR_AR7242:
100		ath79_soc = ATH79_SOC_AR7242;
101		chip = "7242";
102		rev = id & AR724X_REV_ID_REVISION_MASK;
103		break;
104
105	case REV_ID_MAJOR_AR913X:
106		minor = id & AR913X_REV_ID_MINOR_MASK;
107		rev = id >> AR913X_REV_ID_REVISION_SHIFT;
108		rev &= AR913X_REV_ID_REVISION_MASK;
109		switch (minor) {
110		case AR913X_REV_ID_MINOR_AR9130:
111			ath79_soc = ATH79_SOC_AR9130;
112			chip = "9130";
113			break;
114
115		case AR913X_REV_ID_MINOR_AR9132:
116			ath79_soc = ATH79_SOC_AR9132;
117			chip = "9132";
118			break;
119		}
120		break;
121
122	case REV_ID_MAJOR_AR9330:
123		ath79_soc = ATH79_SOC_AR9330;
124		chip = "9330";
125		rev = id & AR933X_REV_ID_REVISION_MASK;
126		break;
127
128	case REV_ID_MAJOR_AR9331:
129		ath79_soc = ATH79_SOC_AR9331;
130		chip = "9331";
131		rev = id & AR933X_REV_ID_REVISION_MASK;
132		break;
133
134	case REV_ID_MAJOR_AR9341:
135		ath79_soc = ATH79_SOC_AR9341;
136		chip = "9341";
137		rev = id & AR934X_REV_ID_REVISION_MASK;
138		break;
139
140	case REV_ID_MAJOR_AR9342:
141		ath79_soc = ATH79_SOC_AR9342;
142		chip = "9342";
143		rev = id & AR934X_REV_ID_REVISION_MASK;
144		break;
145
146	case REV_ID_MAJOR_AR9344:
147		ath79_soc = ATH79_SOC_AR9344;
148		chip = "9344";
149		rev = id & AR934X_REV_ID_REVISION_MASK;
150		break;
151
152	case REV_ID_MAJOR_QCA9533_V2:
153		ver = 2;
154		ath79_soc_rev = 2;
155		fallthrough;
156	case REV_ID_MAJOR_QCA9533:
157		ath79_soc = ATH79_SOC_QCA9533;
158		chip = "9533";
159		rev = id & QCA953X_REV_ID_REVISION_MASK;
160		break;
161
162	case REV_ID_MAJOR_QCA9556:
163		ath79_soc = ATH79_SOC_QCA9556;
164		chip = "9556";
165		rev = id & QCA955X_REV_ID_REVISION_MASK;
166		break;
167
168	case REV_ID_MAJOR_QCA9558:
169		ath79_soc = ATH79_SOC_QCA9558;
170		chip = "9558";
171		rev = id & QCA955X_REV_ID_REVISION_MASK;
172		break;
173
174	case REV_ID_MAJOR_QCA956X:
175		ath79_soc = ATH79_SOC_QCA956X;
176		chip = "956X";
177		rev = id & QCA956X_REV_ID_REVISION_MASK;
178		break;
179
180	case REV_ID_MAJOR_TP9343:
181		ath79_soc = ATH79_SOC_TP9343;
182		chip = "9343";
183		rev = id & QCA956X_REV_ID_REVISION_MASK;
184		break;
185
186	default:
187		panic("ath79: unknown SoC, id:0x%08x", id);
188	}
189
190	if (ver == 1)
191		ath79_soc_rev = rev;
192
193	if (soc_is_qca953x() || soc_is_qca955x() || soc_is_qca956x())
194		sprintf(ath79_sys_type, "Qualcomm Atheros QCA%s ver %u rev %u",
195			chip, ver, rev);
196	else if (soc_is_tp9343())
197		sprintf(ath79_sys_type, "Qualcomm Atheros TP%s rev %u",
198			chip, rev);
199	else
200		sprintf(ath79_sys_type, "Atheros AR%s rev %u", chip, rev);
201	pr_info("SoC: %s\n", ath79_sys_type);
202}
203
204const char *get_system_type(void)
205{
206	return ath79_sys_type;
207}
208
 
 
 
 
 
 
209unsigned int get_c0_compare_int(void)
210{
211	return CP0_LEGACY_COMPARE_IRQ;
212}
213
214void __init plat_mem_setup(void)
215{
216	unsigned long fdt_start;
217
218	set_io_port_base(KSEG1);
219
220	/* Get the position of the FDT passed by the bootloader */
221	fdt_start = fw_getenvl("fdt_start");
222	if (fdt_start)
223		__dt_setup_arch((void *)KSEG0ADDR(fdt_start));
224	else if (fw_passed_dtb)
225		__dt_setup_arch((void *)KSEG0ADDR(fw_passed_dtb));
 
 
226
227	ath79_reset_base = ioremap(AR71XX_RESET_BASE,
228					   AR71XX_RESET_SIZE);
229	ath79_pll_base = ioremap(AR71XX_PLL_BASE,
230					 AR71XX_PLL_SIZE);
231	ath79_detect_sys_type();
232	ath79_ddr_ctrl_init();
233
234	detect_memory_region(0, ATH79_MEM_SIZE_MIN, ATH79_MEM_SIZE_MAX);
 
235
236	_machine_restart = ath79_restart;
237	_machine_halt = ath79_halt;
238	pm_power_off = ath79_halt;
239}
240
241void __init plat_time_init(void)
242{
243	struct device_node *np;
244	struct clk *clk;
245	unsigned long cpu_clk_rate;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
246
247	of_clk_init(NULL);
 
248
249	np = of_get_cpu_node(0, NULL);
250	if (!np) {
251		pr_err("Failed to get CPU node\n");
252		return;
253	}
254
255	clk = of_clk_get(np, 0);
256	if (IS_ERR(clk)) {
257		pr_err("Failed to get CPU clock: %ld\n", PTR_ERR(clk));
258		return;
259	}
260
261	cpu_clk_rate = clk_get_rate(clk);
 
 
262
263	pr_info("CPU clock: %lu.%03lu MHz\n",
264		cpu_clk_rate / 1000000, (cpu_clk_rate / 1000) % 1000);
265
266	mips_hpt_frequency = cpu_clk_rate / 2;
267
268	clk_put(clk);
269}
270
271void __init arch_init_irq(void)
272{
273	irqchip_init();
274}
275
276void __init device_tree_init(void)
277{
278	unflatten_and_copy_device_tree();
279}