Loading...
1/*
2 * Copyright (C) 2012 Russell King
3 * Rewritten from the dovefb driver, and Armada510 manuals.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9#include <linux/clk.h>
10#include <linux/component.h>
11#include <linux/of_device.h>
12#include <linux/platform_device.h>
13#include <drm/drmP.h>
14#include <drm/drm_crtc_helper.h>
15#include <drm/drm_plane_helper.h>
16#include "armada_crtc.h"
17#include "armada_drm.h"
18#include "armada_fb.h"
19#include "armada_gem.h"
20#include "armada_hw.h"
21
22struct armada_frame_work {
23 struct armada_plane_work work;
24 struct drm_pending_vblank_event *event;
25 struct armada_regs regs[4];
26 struct drm_framebuffer *old_fb;
27};
28
29enum csc_mode {
30 CSC_AUTO = 0,
31 CSC_YUV_CCIR601 = 1,
32 CSC_YUV_CCIR709 = 2,
33 CSC_RGB_COMPUTER = 1,
34 CSC_RGB_STUDIO = 2,
35};
36
37static const uint32_t armada_primary_formats[] = {
38 DRM_FORMAT_UYVY,
39 DRM_FORMAT_YUYV,
40 DRM_FORMAT_VYUY,
41 DRM_FORMAT_YVYU,
42 DRM_FORMAT_ARGB8888,
43 DRM_FORMAT_ABGR8888,
44 DRM_FORMAT_XRGB8888,
45 DRM_FORMAT_XBGR8888,
46 DRM_FORMAT_RGB888,
47 DRM_FORMAT_BGR888,
48 DRM_FORMAT_ARGB1555,
49 DRM_FORMAT_ABGR1555,
50 DRM_FORMAT_RGB565,
51 DRM_FORMAT_BGR565,
52};
53
54/*
55 * A note about interlacing. Let's consider HDMI 1920x1080i.
56 * The timing parameters we have from X are:
57 * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot
58 * 1920 2448 2492 2640 1080 1084 1094 1125
59 * Which get translated to:
60 * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot
61 * 1920 2448 2492 2640 540 542 547 562
62 *
63 * This is how it is defined by CEA-861-D - line and pixel numbers are
64 * referenced to the rising edge of VSYNC and HSYNC. Total clocks per
65 * line: 2640. The odd frame, the first active line is at line 21, and
66 * the even frame, the first active line is 584.
67 *
68 * LN: 560 561 562 563 567 568 569
69 * DE: ~~~|____________________________//__________________________
70 * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
71 * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________
72 * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge).
73 *
74 * LN: 1123 1124 1125 1 5 6 7
75 * DE: ~~~|____________________________//__________________________
76 * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
77 * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________
78 * 23 blanking lines
79 *
80 * The Armada LCD Controller line and pixel numbers are, like X timings,
81 * referenced to the top left of the active frame.
82 *
83 * So, translating these to our LCD controller:
84 * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128.
85 * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448.
86 * Note: Vsync front porch remains constant!
87 *
88 * if (odd_frame) {
89 * vtotal = mode->crtc_vtotal + 1;
90 * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1;
91 * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2
92 * } else {
93 * vtotal = mode->crtc_vtotal;
94 * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay;
95 * vhorizpos = mode->crtc_hsync_start;
96 * }
97 * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end;
98 *
99 * So, we need to reprogram these registers on each vsync event:
100 * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL
101 *
102 * Note: we do not use the frame done interrupts because these appear
103 * to happen too early, and lead to jitter on the display (presumably
104 * they occur at the end of the last active line, before the vsync back
105 * porch, which we're reprogramming.)
106 */
107
108void
109armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs)
110{
111 while (regs->offset != ~0) {
112 void __iomem *reg = dcrtc->base + regs->offset;
113 uint32_t val;
114
115 val = regs->mask;
116 if (val != 0)
117 val &= readl_relaxed(reg);
118 writel_relaxed(val | regs->val, reg);
119 ++regs;
120 }
121}
122
123#define dpms_blanked(dpms) ((dpms) != DRM_MODE_DPMS_ON)
124
125static void armada_drm_crtc_update(struct armada_crtc *dcrtc)
126{
127 uint32_t dumb_ctrl;
128
129 dumb_ctrl = dcrtc->cfg_dumb_ctrl;
130
131 if (!dpms_blanked(dcrtc->dpms))
132 dumb_ctrl |= CFG_DUMB_ENA;
133
134 /*
135 * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might
136 * be using SPI or GPIO. If we set this to DUMB_BLANK, we will
137 * force LCD_D[23:0] to output blank color, overriding the GPIO or
138 * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode.
139 */
140 if (dpms_blanked(dcrtc->dpms) &&
141 (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) {
142 dumb_ctrl &= ~DUMB_MASK;
143 dumb_ctrl |= DUMB_BLANK;
144 }
145
146 /*
147 * The documentation doesn't indicate what the normal state of
148 * the sync signals are. Sebastian Hesselbart kindly probed
149 * these signals on his board to determine their state.
150 *
151 * The non-inverted state of the sync signals is active high.
152 * Setting these bits makes the appropriate signal active low.
153 */
154 if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NCSYNC)
155 dumb_ctrl |= CFG_INV_CSYNC;
156 if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NHSYNC)
157 dumb_ctrl |= CFG_INV_HSYNC;
158 if (dcrtc->crtc.mode.flags & DRM_MODE_FLAG_NVSYNC)
159 dumb_ctrl |= CFG_INV_VSYNC;
160
161 if (dcrtc->dumb_ctrl != dumb_ctrl) {
162 dcrtc->dumb_ctrl = dumb_ctrl;
163 writel_relaxed(dumb_ctrl, dcrtc->base + LCD_SPU_DUMB_CTRL);
164 }
165}
166
167static unsigned armada_drm_crtc_calc_fb(struct drm_framebuffer *fb,
168 int x, int y, struct armada_regs *regs, bool interlaced)
169{
170 struct armada_gem_object *obj = drm_fb_obj(fb);
171 unsigned pitch = fb->pitches[0];
172 unsigned offset = y * pitch + x * fb->bits_per_pixel / 8;
173 uint32_t addr_odd, addr_even;
174 unsigned i = 0;
175
176 DRM_DEBUG_DRIVER("pitch %u x %d y %d bpp %d\n",
177 pitch, x, y, fb->bits_per_pixel);
178
179 addr_odd = addr_even = obj->dev_addr + offset;
180
181 if (interlaced) {
182 addr_even += pitch;
183 pitch *= 2;
184 }
185
186 /* write offset, base, and pitch */
187 armada_reg_queue_set(regs, i, addr_odd, LCD_CFG_GRA_START_ADDR0);
188 armada_reg_queue_set(regs, i, addr_even, LCD_CFG_GRA_START_ADDR1);
189 armada_reg_queue_mod(regs, i, pitch, 0xffff, LCD_CFG_GRA_PITCH);
190
191 return i;
192}
193
194static void armada_drm_plane_work_run(struct armada_crtc *dcrtc,
195 struct armada_plane *plane)
196{
197 struct armada_plane_work *work = xchg(&plane->work, NULL);
198
199 /* Handle any pending frame work. */
200 if (work) {
201 work->fn(dcrtc, plane, work);
202 drm_vblank_put(dcrtc->crtc.dev, dcrtc->num);
203 }
204
205 wake_up(&plane->frame_wait);
206}
207
208int armada_drm_plane_work_queue(struct armada_crtc *dcrtc,
209 struct armada_plane *plane, struct armada_plane_work *work)
210{
211 int ret;
212
213 ret = drm_vblank_get(dcrtc->crtc.dev, dcrtc->num);
214 if (ret) {
215 DRM_ERROR("failed to acquire vblank counter\n");
216 return ret;
217 }
218
219 ret = cmpxchg(&plane->work, NULL, work) ? -EBUSY : 0;
220 if (ret)
221 drm_vblank_put(dcrtc->crtc.dev, dcrtc->num);
222
223 return ret;
224}
225
226int armada_drm_plane_work_wait(struct armada_plane *plane, long timeout)
227{
228 return wait_event_timeout(plane->frame_wait, !plane->work, timeout);
229}
230
231struct armada_plane_work *armada_drm_plane_work_cancel(
232 struct armada_crtc *dcrtc, struct armada_plane *plane)
233{
234 struct armada_plane_work *work = xchg(&plane->work, NULL);
235
236 if (work)
237 drm_vblank_put(dcrtc->crtc.dev, dcrtc->num);
238
239 return work;
240}
241
242static int armada_drm_crtc_queue_frame_work(struct armada_crtc *dcrtc,
243 struct armada_frame_work *work)
244{
245 struct armada_plane *plane = drm_to_armada_plane(dcrtc->crtc.primary);
246
247 return armada_drm_plane_work_queue(dcrtc, plane, &work->work);
248}
249
250static void armada_drm_crtc_complete_frame_work(struct armada_crtc *dcrtc,
251 struct armada_plane *plane, struct armada_plane_work *work)
252{
253 struct armada_frame_work *fwork = container_of(work, struct armada_frame_work, work);
254 struct drm_device *dev = dcrtc->crtc.dev;
255 unsigned long flags;
256
257 spin_lock_irqsave(&dcrtc->irq_lock, flags);
258 armada_drm_crtc_update_regs(dcrtc, fwork->regs);
259 spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
260
261 if (fwork->event) {
262 spin_lock_irqsave(&dev->event_lock, flags);
263 drm_send_vblank_event(dev, dcrtc->num, fwork->event);
264 spin_unlock_irqrestore(&dev->event_lock, flags);
265 }
266
267 /* Finally, queue the process-half of the cleanup. */
268 __armada_drm_queue_unref_work(dcrtc->crtc.dev, fwork->old_fb);
269 kfree(fwork);
270}
271
272static void armada_drm_crtc_finish_fb(struct armada_crtc *dcrtc,
273 struct drm_framebuffer *fb, bool force)
274{
275 struct armada_frame_work *work;
276
277 if (!fb)
278 return;
279
280 if (force) {
281 /* Display is disabled, so just drop the old fb */
282 drm_framebuffer_unreference(fb);
283 return;
284 }
285
286 work = kmalloc(sizeof(*work), GFP_KERNEL);
287 if (work) {
288 int i = 0;
289 work->work.fn = armada_drm_crtc_complete_frame_work;
290 work->event = NULL;
291 work->old_fb = fb;
292 armada_reg_queue_end(work->regs, i);
293
294 if (armada_drm_crtc_queue_frame_work(dcrtc, work) == 0)
295 return;
296
297 kfree(work);
298 }
299
300 /*
301 * Oops - just drop the reference immediately and hope for
302 * the best. The worst that will happen is the buffer gets
303 * reused before it has finished being displayed.
304 */
305 drm_framebuffer_unreference(fb);
306}
307
308static void armada_drm_vblank_off(struct armada_crtc *dcrtc)
309{
310 struct armada_plane *plane = drm_to_armada_plane(dcrtc->crtc.primary);
311
312 /*
313 * Tell the DRM core that vblank IRQs aren't going to happen for
314 * a while. This cleans up any pending vblank events for us.
315 */
316 drm_crtc_vblank_off(&dcrtc->crtc);
317 armada_drm_plane_work_run(dcrtc, plane);
318}
319
320void armada_drm_crtc_gamma_set(struct drm_crtc *crtc, u16 r, u16 g, u16 b,
321 int idx)
322{
323}
324
325void armada_drm_crtc_gamma_get(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
326 int idx)
327{
328}
329
330/* The mode_config.mutex will be held for this call */
331static void armada_drm_crtc_dpms(struct drm_crtc *crtc, int dpms)
332{
333 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
334
335 if (dcrtc->dpms != dpms) {
336 dcrtc->dpms = dpms;
337 if (!IS_ERR(dcrtc->clk) && !dpms_blanked(dpms))
338 WARN_ON(clk_prepare_enable(dcrtc->clk));
339 armada_drm_crtc_update(dcrtc);
340 if (!IS_ERR(dcrtc->clk) && dpms_blanked(dpms))
341 clk_disable_unprepare(dcrtc->clk);
342 if (dpms_blanked(dpms))
343 armada_drm_vblank_off(dcrtc);
344 else
345 drm_crtc_vblank_on(&dcrtc->crtc);
346 }
347}
348
349/*
350 * Prepare for a mode set. Turn off overlay to ensure that we don't end
351 * up with the overlay size being bigger than the active screen size.
352 * We rely upon X refreshing this state after the mode set has completed.
353 *
354 * The mode_config.mutex will be held for this call
355 */
356static void armada_drm_crtc_prepare(struct drm_crtc *crtc)
357{
358 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
359 struct drm_plane *plane;
360
361 /*
362 * If we have an overlay plane associated with this CRTC, disable
363 * it before the modeset to avoid its coordinates being outside
364 * the new mode parameters.
365 */
366 plane = dcrtc->plane;
367 if (plane)
368 drm_plane_force_disable(plane);
369}
370
371/* The mode_config.mutex will be held for this call */
372static void armada_drm_crtc_commit(struct drm_crtc *crtc)
373{
374 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
375
376 if (dcrtc->dpms != DRM_MODE_DPMS_ON) {
377 dcrtc->dpms = DRM_MODE_DPMS_ON;
378 armada_drm_crtc_update(dcrtc);
379 }
380}
381
382/* The mode_config.mutex will be held for this call */
383static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc,
384 const struct drm_display_mode *mode, struct drm_display_mode *adj)
385{
386 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
387 int ret;
388
389 /* We can't do interlaced modes if we don't have the SPU_ADV_REG */
390 if (!dcrtc->variant->has_spu_adv_reg &&
391 adj->flags & DRM_MODE_FLAG_INTERLACE)
392 return false;
393
394 /* Check whether the display mode is possible */
395 ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL);
396 if (ret)
397 return false;
398
399 return true;
400}
401
402static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat)
403{
404 void __iomem *base = dcrtc->base;
405 struct drm_plane *ovl_plane;
406
407 if (stat & DMA_FF_UNDERFLOW)
408 DRM_ERROR("video underflow on crtc %u\n", dcrtc->num);
409 if (stat & GRA_FF_UNDERFLOW)
410 DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num);
411
412 if (stat & VSYNC_IRQ)
413 drm_handle_vblank(dcrtc->crtc.dev, dcrtc->num);
414
415 spin_lock(&dcrtc->irq_lock);
416 ovl_plane = dcrtc->plane;
417 if (ovl_plane) {
418 struct armada_plane *plane = drm_to_armada_plane(ovl_plane);
419 armada_drm_plane_work_run(dcrtc, plane);
420 }
421
422 if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) {
423 int i = stat & GRA_FRAME_IRQ0 ? 0 : 1;
424 uint32_t val;
425
426 writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH);
427 writel_relaxed(dcrtc->v[i].spu_v_h_total,
428 base + LCD_SPUT_V_H_TOTAL);
429
430 val = readl_relaxed(base + LCD_SPU_ADV_REG);
431 val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN);
432 val |= dcrtc->v[i].spu_adv_reg;
433 writel_relaxed(val, base + LCD_SPU_ADV_REG);
434 }
435
436 if (stat & DUMB_FRAMEDONE && dcrtc->cursor_update) {
437 writel_relaxed(dcrtc->cursor_hw_pos,
438 base + LCD_SPU_HWC_OVSA_HPXL_VLN);
439 writel_relaxed(dcrtc->cursor_hw_sz,
440 base + LCD_SPU_HWC_HPXL_VLN);
441 armada_updatel(CFG_HWC_ENA,
442 CFG_HWC_ENA | CFG_HWC_1BITMOD | CFG_HWC_1BITENA,
443 base + LCD_SPU_DMA_CTRL0);
444 dcrtc->cursor_update = false;
445 armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
446 }
447
448 spin_unlock(&dcrtc->irq_lock);
449
450 if (stat & GRA_FRAME_IRQ) {
451 struct armada_plane *plane = drm_to_armada_plane(dcrtc->crtc.primary);
452 armada_drm_plane_work_run(dcrtc, plane);
453 }
454}
455
456static irqreturn_t armada_drm_irq(int irq, void *arg)
457{
458 struct armada_crtc *dcrtc = arg;
459 u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR);
460
461 /*
462 * This is rediculous - rather than writing bits to clear, we
463 * have to set the actual status register value. This is racy.
464 */
465 writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
466
467 /* Mask out those interrupts we haven't enabled */
468 v = stat & dcrtc->irq_ena;
469
470 if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) {
471 armada_drm_crtc_irq(dcrtc, stat);
472 return IRQ_HANDLED;
473 }
474 return IRQ_NONE;
475}
476
477/* These are locked by dev->vbl_lock */
478void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask)
479{
480 if (dcrtc->irq_ena & mask) {
481 dcrtc->irq_ena &= ~mask;
482 writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
483 }
484}
485
486void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask)
487{
488 if ((dcrtc->irq_ena & mask) != mask) {
489 dcrtc->irq_ena |= mask;
490 writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
491 if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask)
492 writel(0, dcrtc->base + LCD_SPU_IRQ_ISR);
493 }
494}
495
496static uint32_t armada_drm_crtc_calculate_csc(struct armada_crtc *dcrtc)
497{
498 struct drm_display_mode *adj = &dcrtc->crtc.mode;
499 uint32_t val = 0;
500
501 if (dcrtc->csc_yuv_mode == CSC_YUV_CCIR709)
502 val |= CFG_CSC_YUV_CCIR709;
503 if (dcrtc->csc_rgb_mode == CSC_RGB_STUDIO)
504 val |= CFG_CSC_RGB_STUDIO;
505
506 /*
507 * In auto mode, set the colorimetry, based upon the HDMI spec.
508 * 1280x720p, 1920x1080p and 1920x1080i use ITU709, others use
509 * ITU601. It may be more appropriate to set this depending on
510 * the source - but what if the graphic frame is YUV and the
511 * video frame is RGB?
512 */
513 if ((adj->hdisplay == 1280 && adj->vdisplay == 720 &&
514 !(adj->flags & DRM_MODE_FLAG_INTERLACE)) ||
515 (adj->hdisplay == 1920 && adj->vdisplay == 1080)) {
516 if (dcrtc->csc_yuv_mode == CSC_AUTO)
517 val |= CFG_CSC_YUV_CCIR709;
518 }
519
520 /*
521 * We assume we're connected to a TV-like device, so the YUV->RGB
522 * conversion should produce a limited range. We should set this
523 * depending on the connectors attached to this CRTC, and what
524 * kind of device they report being connected.
525 */
526 if (dcrtc->csc_rgb_mode == CSC_AUTO)
527 val |= CFG_CSC_RGB_STUDIO;
528
529 return val;
530}
531
532/* The mode_config.mutex will be held for this call */
533static int armada_drm_crtc_mode_set(struct drm_crtc *crtc,
534 struct drm_display_mode *mode, struct drm_display_mode *adj,
535 int x, int y, struct drm_framebuffer *old_fb)
536{
537 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
538 struct armada_regs regs[17];
539 uint32_t lm, rm, tm, bm, val, sclk;
540 unsigned long flags;
541 unsigned i;
542 bool interlaced;
543
544 drm_framebuffer_reference(crtc->primary->fb);
545
546 interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE);
547
548 i = armada_drm_crtc_calc_fb(dcrtc->crtc.primary->fb,
549 x, y, regs, interlaced);
550
551 rm = adj->crtc_hsync_start - adj->crtc_hdisplay;
552 lm = adj->crtc_htotal - adj->crtc_hsync_end;
553 bm = adj->crtc_vsync_start - adj->crtc_vdisplay;
554 tm = adj->crtc_vtotal - adj->crtc_vsync_end;
555
556 DRM_DEBUG_DRIVER("H: %d %d %d %d lm %d rm %d\n",
557 adj->crtc_hdisplay,
558 adj->crtc_hsync_start,
559 adj->crtc_hsync_end,
560 adj->crtc_htotal, lm, rm);
561 DRM_DEBUG_DRIVER("V: %d %d %d %d tm %d bm %d\n",
562 adj->crtc_vdisplay,
563 adj->crtc_vsync_start,
564 adj->crtc_vsync_end,
565 adj->crtc_vtotal, tm, bm);
566
567 /* Wait for pending flips to complete */
568 armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary),
569 MAX_SCHEDULE_TIMEOUT);
570
571 drm_crtc_vblank_off(crtc);
572
573 val = dcrtc->dumb_ctrl & ~CFG_DUMB_ENA;
574 if (val != dcrtc->dumb_ctrl) {
575 dcrtc->dumb_ctrl = val;
576 writel_relaxed(val, dcrtc->base + LCD_SPU_DUMB_CTRL);
577 }
578
579 /*
580 * If we are blanked, we would have disabled the clock. Re-enable
581 * it so that compute_clock() does the right thing.
582 */
583 if (!IS_ERR(dcrtc->clk) && dpms_blanked(dcrtc->dpms))
584 WARN_ON(clk_prepare_enable(dcrtc->clk));
585
586 /* Now compute the divider for real */
587 dcrtc->variant->compute_clock(dcrtc, adj, &sclk);
588
589 /* Ensure graphic fifo is enabled */
590 armada_reg_queue_mod(regs, i, 0, CFG_PDWN64x66, LCD_SPU_SRAM_PARA1);
591 armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV);
592
593 if (interlaced ^ dcrtc->interlaced) {
594 if (adj->flags & DRM_MODE_FLAG_INTERLACE)
595 drm_vblank_get(dcrtc->crtc.dev, dcrtc->num);
596 else
597 drm_vblank_put(dcrtc->crtc.dev, dcrtc->num);
598 dcrtc->interlaced = interlaced;
599 }
600
601 spin_lock_irqsave(&dcrtc->irq_lock, flags);
602
603 /* Even interlaced/progressive frame */
604 dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 |
605 adj->crtc_htotal;
606 dcrtc->v[1].spu_v_porch = tm << 16 | bm;
607 val = adj->crtc_hsync_start;
608 dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN |
609 dcrtc->variant->spu_adv_reg;
610
611 if (interlaced) {
612 /* Odd interlaced frame */
613 dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total +
614 (1 << 16);
615 dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1;
616 val = adj->crtc_hsync_start - adj->crtc_htotal / 2;
617 dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN |
618 dcrtc->variant->spu_adv_reg;
619 } else {
620 dcrtc->v[0] = dcrtc->v[1];
621 }
622
623 val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay;
624
625 armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE);
626 armada_reg_queue_set(regs, i, val, LCD_SPU_GRA_HPXL_VLN);
627 armada_reg_queue_set(regs, i, val, LCD_SPU_GZM_HPXL_VLN);
628 armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH);
629 armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH);
630 armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total,
631 LCD_SPUT_V_H_TOTAL);
632
633 if (dcrtc->variant->has_spu_adv_reg) {
634 armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg,
635 ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF |
636 ADV_VSYNCOFFEN, LCD_SPU_ADV_REG);
637 }
638
639 val = CFG_GRA_ENA | CFG_GRA_HSMOOTH;
640 val |= CFG_GRA_FMT(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt);
641 val |= CFG_GRA_MOD(drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->mod);
642
643 if (drm_fb_to_armada_fb(dcrtc->crtc.primary->fb)->fmt > CFG_420)
644 val |= CFG_PALETTE_ENA;
645
646 if (interlaced)
647 val |= CFG_GRA_FTOGGLE;
648
649 armada_reg_queue_mod(regs, i, val, CFG_GRAFORMAT |
650 CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV |
651 CFG_SWAPYU | CFG_YUV2RGB) |
652 CFG_PALETTE_ENA | CFG_GRA_FTOGGLE,
653 LCD_SPU_DMA_CTRL0);
654
655 val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0;
656 armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1);
657
658 val = dcrtc->spu_iopad_ctrl | armada_drm_crtc_calculate_csc(dcrtc);
659 armada_reg_queue_set(regs, i, val, LCD_SPU_IOPAD_CONTROL);
660 armada_reg_queue_end(regs, i);
661
662 armada_drm_crtc_update_regs(dcrtc, regs);
663 spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
664
665 armada_drm_crtc_update(dcrtc);
666
667 drm_crtc_vblank_on(crtc);
668 armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms));
669
670 return 0;
671}
672
673/* The mode_config.mutex will be held for this call */
674static int armada_drm_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
675 struct drm_framebuffer *old_fb)
676{
677 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
678 struct armada_regs regs[4];
679 unsigned i;
680
681 i = armada_drm_crtc_calc_fb(crtc->primary->fb, crtc->x, crtc->y, regs,
682 dcrtc->interlaced);
683 armada_reg_queue_end(regs, i);
684
685 /* Wait for pending flips to complete */
686 armada_drm_plane_work_wait(drm_to_armada_plane(dcrtc->crtc.primary),
687 MAX_SCHEDULE_TIMEOUT);
688
689 /* Take a reference to the new fb as we're using it */
690 drm_framebuffer_reference(crtc->primary->fb);
691
692 /* Update the base in the CRTC */
693 armada_drm_crtc_update_regs(dcrtc, regs);
694
695 /* Drop our previously held reference */
696 armada_drm_crtc_finish_fb(dcrtc, old_fb, dpms_blanked(dcrtc->dpms));
697
698 return 0;
699}
700
701void armada_drm_crtc_plane_disable(struct armada_crtc *dcrtc,
702 struct drm_plane *plane)
703{
704 u32 sram_para1, dma_ctrl0_mask;
705
706 /*
707 * Drop our reference on any framebuffer attached to this plane.
708 * We don't need to NULL this out as drm_plane_force_disable(),
709 * and __setplane_internal() will do so for an overlay plane, and
710 * __drm_helper_disable_unused_functions() will do so for the
711 * primary plane.
712 */
713 if (plane->fb)
714 drm_framebuffer_unreference(plane->fb);
715
716 /* Power down the Y/U/V FIFOs */
717 sram_para1 = CFG_PDWN16x66 | CFG_PDWN32x66;
718
719 /* Power down most RAMs and FIFOs if this is the primary plane */
720 if (plane->type == DRM_PLANE_TYPE_PRIMARY) {
721 sram_para1 |= CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 |
722 CFG_PDWN32x32 | CFG_PDWN64x66;
723 dma_ctrl0_mask = CFG_GRA_ENA;
724 } else {
725 dma_ctrl0_mask = CFG_DMA_ENA;
726 }
727
728 spin_lock_irq(&dcrtc->irq_lock);
729 armada_updatel(0, dma_ctrl0_mask, dcrtc->base + LCD_SPU_DMA_CTRL0);
730 spin_unlock_irq(&dcrtc->irq_lock);
731
732 armada_updatel(sram_para1, 0, dcrtc->base + LCD_SPU_SRAM_PARA1);
733}
734
735/* The mode_config.mutex will be held for this call */
736static void armada_drm_crtc_disable(struct drm_crtc *crtc)
737{
738 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
739
740 armada_drm_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
741 armada_drm_crtc_plane_disable(dcrtc, crtc->primary);
742}
743
744static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = {
745 .dpms = armada_drm_crtc_dpms,
746 .prepare = armada_drm_crtc_prepare,
747 .commit = armada_drm_crtc_commit,
748 .mode_fixup = armada_drm_crtc_mode_fixup,
749 .mode_set = armada_drm_crtc_mode_set,
750 .mode_set_base = armada_drm_crtc_mode_set_base,
751 .disable = armada_drm_crtc_disable,
752};
753
754static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix,
755 unsigned stride, unsigned width, unsigned height)
756{
757 uint32_t addr;
758 unsigned y;
759
760 addr = SRAM_HWC32_RAM1;
761 for (y = 0; y < height; y++) {
762 uint32_t *p = &pix[y * stride];
763 unsigned x;
764
765 for (x = 0; x < width; x++, p++) {
766 uint32_t val = *p;
767
768 val = (val & 0xff00ff00) |
769 (val & 0x000000ff) << 16 |
770 (val & 0x00ff0000) >> 16;
771
772 writel_relaxed(val,
773 base + LCD_SPU_SRAM_WRDAT);
774 writel_relaxed(addr | SRAM_WRITE,
775 base + LCD_SPU_SRAM_CTRL);
776 readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN);
777 addr += 1;
778 if ((addr & 0x00ff) == 0)
779 addr += 0xf00;
780 if ((addr & 0x30ff) == 0)
781 addr = SRAM_HWC32_RAM2;
782 }
783 }
784}
785
786static void armada_drm_crtc_cursor_tran(void __iomem *base)
787{
788 unsigned addr;
789
790 for (addr = 0; addr < 256; addr++) {
791 /* write the default value */
792 writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT);
793 writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN,
794 base + LCD_SPU_SRAM_CTRL);
795 }
796}
797
798static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload)
799{
800 uint32_t xoff, xscr, w = dcrtc->cursor_w, s;
801 uint32_t yoff, yscr, h = dcrtc->cursor_h;
802 uint32_t para1;
803
804 /*
805 * Calculate the visible width and height of the cursor,
806 * screen position, and the position in the cursor bitmap.
807 */
808 if (dcrtc->cursor_x < 0) {
809 xoff = -dcrtc->cursor_x;
810 xscr = 0;
811 w -= min(xoff, w);
812 } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) {
813 xoff = 0;
814 xscr = dcrtc->cursor_x;
815 w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0);
816 } else {
817 xoff = 0;
818 xscr = dcrtc->cursor_x;
819 }
820
821 if (dcrtc->cursor_y < 0) {
822 yoff = -dcrtc->cursor_y;
823 yscr = 0;
824 h -= min(yoff, h);
825 } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) {
826 yoff = 0;
827 yscr = dcrtc->cursor_y;
828 h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0);
829 } else {
830 yoff = 0;
831 yscr = dcrtc->cursor_y;
832 }
833
834 /* On interlaced modes, the vertical cursor size must be halved */
835 s = dcrtc->cursor_w;
836 if (dcrtc->interlaced) {
837 s *= 2;
838 yscr /= 2;
839 h /= 2;
840 }
841
842 if (!dcrtc->cursor_obj || !h || !w) {
843 spin_lock_irq(&dcrtc->irq_lock);
844 armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
845 dcrtc->cursor_update = false;
846 armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
847 spin_unlock_irq(&dcrtc->irq_lock);
848 return 0;
849 }
850
851 para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1);
852 armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32,
853 dcrtc->base + LCD_SPU_SRAM_PARA1);
854
855 /*
856 * Initialize the transparency if the SRAM was powered down.
857 * We must also reload the cursor data as well.
858 */
859 if (!(para1 & CFG_CSB_256x32)) {
860 armada_drm_crtc_cursor_tran(dcrtc->base);
861 reload = true;
862 }
863
864 if (dcrtc->cursor_hw_sz != (h << 16 | w)) {
865 spin_lock_irq(&dcrtc->irq_lock);
866 armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
867 dcrtc->cursor_update = false;
868 armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
869 spin_unlock_irq(&dcrtc->irq_lock);
870 reload = true;
871 }
872 if (reload) {
873 struct armada_gem_object *obj = dcrtc->cursor_obj;
874 uint32_t *pix;
875 /* Set the top-left corner of the cursor image */
876 pix = obj->addr;
877 pix += yoff * s + xoff;
878 armada_load_cursor_argb(dcrtc->base, pix, s, w, h);
879 }
880
881 /* Reload the cursor position, size and enable in the IRQ handler */
882 spin_lock_irq(&dcrtc->irq_lock);
883 dcrtc->cursor_hw_pos = yscr << 16 | xscr;
884 dcrtc->cursor_hw_sz = h << 16 | w;
885 dcrtc->cursor_update = true;
886 armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
887 spin_unlock_irq(&dcrtc->irq_lock);
888
889 return 0;
890}
891
892static void cursor_update(void *data)
893{
894 armada_drm_crtc_cursor_update(data, true);
895}
896
897static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc,
898 struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h)
899{
900 struct drm_device *dev = crtc->dev;
901 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
902 struct armada_gem_object *obj = NULL;
903 int ret;
904
905 /* If no cursor support, replicate drm's return value */
906 if (!dcrtc->variant->has_spu_adv_reg)
907 return -ENXIO;
908
909 if (handle && w > 0 && h > 0) {
910 /* maximum size is 64x32 or 32x64 */
911 if (w > 64 || h > 64 || (w > 32 && h > 32))
912 return -ENOMEM;
913
914 obj = armada_gem_object_lookup(dev, file, handle);
915 if (!obj)
916 return -ENOENT;
917
918 /* Must be a kernel-mapped object */
919 if (!obj->addr) {
920 drm_gem_object_unreference_unlocked(&obj->obj);
921 return -EINVAL;
922 }
923
924 if (obj->obj.size < w * h * 4) {
925 DRM_ERROR("buffer is too small\n");
926 drm_gem_object_unreference_unlocked(&obj->obj);
927 return -ENOMEM;
928 }
929 }
930
931 if (dcrtc->cursor_obj) {
932 dcrtc->cursor_obj->update = NULL;
933 dcrtc->cursor_obj->update_data = NULL;
934 drm_gem_object_unreference_unlocked(&dcrtc->cursor_obj->obj);
935 }
936 dcrtc->cursor_obj = obj;
937 dcrtc->cursor_w = w;
938 dcrtc->cursor_h = h;
939 ret = armada_drm_crtc_cursor_update(dcrtc, true);
940 if (obj) {
941 obj->update_data = dcrtc;
942 obj->update = cursor_update;
943 }
944
945 return ret;
946}
947
948static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
949{
950 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
951 int ret;
952
953 /* If no cursor support, replicate drm's return value */
954 if (!dcrtc->variant->has_spu_adv_reg)
955 return -EFAULT;
956
957 dcrtc->cursor_x = x;
958 dcrtc->cursor_y = y;
959 ret = armada_drm_crtc_cursor_update(dcrtc, false);
960
961 return ret;
962}
963
964static void armada_drm_crtc_destroy(struct drm_crtc *crtc)
965{
966 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
967 struct armada_private *priv = crtc->dev->dev_private;
968
969 if (dcrtc->cursor_obj)
970 drm_gem_object_unreference_unlocked(&dcrtc->cursor_obj->obj);
971
972 priv->dcrtc[dcrtc->num] = NULL;
973 drm_crtc_cleanup(&dcrtc->crtc);
974
975 if (!IS_ERR(dcrtc->clk))
976 clk_disable_unprepare(dcrtc->clk);
977
978 writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA);
979
980 of_node_put(dcrtc->crtc.port);
981
982 kfree(dcrtc);
983}
984
985/*
986 * The mode_config lock is held here, to prevent races between this
987 * and a mode_set.
988 */
989static int armada_drm_crtc_page_flip(struct drm_crtc *crtc,
990 struct drm_framebuffer *fb, struct drm_pending_vblank_event *event, uint32_t page_flip_flags)
991{
992 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
993 struct armada_frame_work *work;
994 unsigned i;
995 int ret;
996
997 /* We don't support changing the pixel format */
998 if (fb->pixel_format != crtc->primary->fb->pixel_format)
999 return -EINVAL;
1000
1001 work = kmalloc(sizeof(*work), GFP_KERNEL);
1002 if (!work)
1003 return -ENOMEM;
1004
1005 work->work.fn = armada_drm_crtc_complete_frame_work;
1006 work->event = event;
1007 work->old_fb = dcrtc->crtc.primary->fb;
1008
1009 i = armada_drm_crtc_calc_fb(fb, crtc->x, crtc->y, work->regs,
1010 dcrtc->interlaced);
1011 armada_reg_queue_end(work->regs, i);
1012
1013 /*
1014 * Ensure that we hold a reference on the new framebuffer.
1015 * This has to match the behaviour in mode_set.
1016 */
1017 drm_framebuffer_reference(fb);
1018
1019 ret = armada_drm_crtc_queue_frame_work(dcrtc, work);
1020 if (ret) {
1021 /* Undo our reference above */
1022 drm_framebuffer_unreference(fb);
1023 kfree(work);
1024 return ret;
1025 }
1026
1027 /*
1028 * Don't take a reference on the new framebuffer;
1029 * drm_mode_page_flip_ioctl() has already grabbed a reference and
1030 * will _not_ drop that reference on successful return from this
1031 * function. Simply mark this new framebuffer as the current one.
1032 */
1033 dcrtc->crtc.primary->fb = fb;
1034
1035 /*
1036 * Finally, if the display is blanked, we won't receive an
1037 * interrupt, so complete it now.
1038 */
1039 if (dpms_blanked(dcrtc->dpms))
1040 armada_drm_plane_work_run(dcrtc, drm_to_armada_plane(dcrtc->crtc.primary));
1041
1042 return 0;
1043}
1044
1045static int
1046armada_drm_crtc_set_property(struct drm_crtc *crtc,
1047 struct drm_property *property, uint64_t val)
1048{
1049 struct armada_private *priv = crtc->dev->dev_private;
1050 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
1051 bool update_csc = false;
1052
1053 if (property == priv->csc_yuv_prop) {
1054 dcrtc->csc_yuv_mode = val;
1055 update_csc = true;
1056 } else if (property == priv->csc_rgb_prop) {
1057 dcrtc->csc_rgb_mode = val;
1058 update_csc = true;
1059 }
1060
1061 if (update_csc) {
1062 uint32_t val;
1063
1064 val = dcrtc->spu_iopad_ctrl |
1065 armada_drm_crtc_calculate_csc(dcrtc);
1066 writel_relaxed(val, dcrtc->base + LCD_SPU_IOPAD_CONTROL);
1067 }
1068
1069 return 0;
1070}
1071
1072static const struct drm_crtc_funcs armada_crtc_funcs = {
1073 .cursor_set = armada_drm_crtc_cursor_set,
1074 .cursor_move = armada_drm_crtc_cursor_move,
1075 .destroy = armada_drm_crtc_destroy,
1076 .set_config = drm_crtc_helper_set_config,
1077 .page_flip = armada_drm_crtc_page_flip,
1078 .set_property = armada_drm_crtc_set_property,
1079};
1080
1081static const struct drm_plane_funcs armada_primary_plane_funcs = {
1082 .update_plane = drm_primary_helper_update,
1083 .disable_plane = drm_primary_helper_disable,
1084 .destroy = drm_primary_helper_destroy,
1085};
1086
1087int armada_drm_plane_init(struct armada_plane *plane)
1088{
1089 init_waitqueue_head(&plane->frame_wait);
1090
1091 return 0;
1092}
1093
1094static struct drm_prop_enum_list armada_drm_csc_yuv_enum_list[] = {
1095 { CSC_AUTO, "Auto" },
1096 { CSC_YUV_CCIR601, "CCIR601" },
1097 { CSC_YUV_CCIR709, "CCIR709" },
1098};
1099
1100static struct drm_prop_enum_list armada_drm_csc_rgb_enum_list[] = {
1101 { CSC_AUTO, "Auto" },
1102 { CSC_RGB_COMPUTER, "Computer system" },
1103 { CSC_RGB_STUDIO, "Studio" },
1104};
1105
1106static int armada_drm_crtc_create_properties(struct drm_device *dev)
1107{
1108 struct armada_private *priv = dev->dev_private;
1109
1110 if (priv->csc_yuv_prop)
1111 return 0;
1112
1113 priv->csc_yuv_prop = drm_property_create_enum(dev, 0,
1114 "CSC_YUV", armada_drm_csc_yuv_enum_list,
1115 ARRAY_SIZE(armada_drm_csc_yuv_enum_list));
1116 priv->csc_rgb_prop = drm_property_create_enum(dev, 0,
1117 "CSC_RGB", armada_drm_csc_rgb_enum_list,
1118 ARRAY_SIZE(armada_drm_csc_rgb_enum_list));
1119
1120 if (!priv->csc_yuv_prop || !priv->csc_rgb_prop)
1121 return -ENOMEM;
1122
1123 return 0;
1124}
1125
1126static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev,
1127 struct resource *res, int irq, const struct armada_variant *variant,
1128 struct device_node *port)
1129{
1130 struct armada_private *priv = drm->dev_private;
1131 struct armada_crtc *dcrtc;
1132 struct armada_plane *primary;
1133 void __iomem *base;
1134 int ret;
1135
1136 ret = armada_drm_crtc_create_properties(drm);
1137 if (ret)
1138 return ret;
1139
1140 base = devm_ioremap_resource(dev, res);
1141 if (IS_ERR(base))
1142 return PTR_ERR(base);
1143
1144 dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL);
1145 if (!dcrtc) {
1146 DRM_ERROR("failed to allocate Armada crtc\n");
1147 return -ENOMEM;
1148 }
1149
1150 if (dev != drm->dev)
1151 dev_set_drvdata(dev, dcrtc);
1152
1153 dcrtc->variant = variant;
1154 dcrtc->base = base;
1155 dcrtc->num = drm->mode_config.num_crtc;
1156 dcrtc->clk = ERR_PTR(-EINVAL);
1157 dcrtc->csc_yuv_mode = CSC_AUTO;
1158 dcrtc->csc_rgb_mode = CSC_AUTO;
1159 dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0;
1160 dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24;
1161 spin_lock_init(&dcrtc->irq_lock);
1162 dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR;
1163
1164 /* Initialize some registers which we don't otherwise set */
1165 writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV);
1166 writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR);
1167 writel_relaxed(dcrtc->spu_iopad_ctrl,
1168 dcrtc->base + LCD_SPU_IOPAD_CONTROL);
1169 writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0);
1170 writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 |
1171 CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 |
1172 CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1);
1173 writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1);
1174 writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_GRA_OVSA_HPXL_VLN);
1175 writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
1176 writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
1177
1178 ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc",
1179 dcrtc);
1180 if (ret < 0) {
1181 kfree(dcrtc);
1182 return ret;
1183 }
1184
1185 if (dcrtc->variant->init) {
1186 ret = dcrtc->variant->init(dcrtc, dev);
1187 if (ret) {
1188 kfree(dcrtc);
1189 return ret;
1190 }
1191 }
1192
1193 /* Ensure AXI pipeline is enabled */
1194 armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0);
1195
1196 priv->dcrtc[dcrtc->num] = dcrtc;
1197
1198 dcrtc->crtc.port = port;
1199
1200 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
1201 if (!primary)
1202 return -ENOMEM;
1203
1204 ret = armada_drm_plane_init(primary);
1205 if (ret) {
1206 kfree(primary);
1207 return ret;
1208 }
1209
1210 ret = drm_universal_plane_init(drm, &primary->base, 0,
1211 &armada_primary_plane_funcs,
1212 armada_primary_formats,
1213 ARRAY_SIZE(armada_primary_formats),
1214 DRM_PLANE_TYPE_PRIMARY, NULL);
1215 if (ret) {
1216 kfree(primary);
1217 return ret;
1218 }
1219
1220 ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, &primary->base, NULL,
1221 &armada_crtc_funcs, NULL);
1222 if (ret)
1223 goto err_crtc_init;
1224
1225 drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs);
1226
1227 drm_object_attach_property(&dcrtc->crtc.base, priv->csc_yuv_prop,
1228 dcrtc->csc_yuv_mode);
1229 drm_object_attach_property(&dcrtc->crtc.base, priv->csc_rgb_prop,
1230 dcrtc->csc_rgb_mode);
1231
1232 return armada_overlay_plane_create(drm, 1 << dcrtc->num);
1233
1234err_crtc_init:
1235 primary->base.funcs->destroy(&primary->base);
1236 return ret;
1237}
1238
1239static int
1240armada_lcd_bind(struct device *dev, struct device *master, void *data)
1241{
1242 struct platform_device *pdev = to_platform_device(dev);
1243 struct drm_device *drm = data;
1244 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1245 int irq = platform_get_irq(pdev, 0);
1246 const struct armada_variant *variant;
1247 struct device_node *port = NULL;
1248
1249 if (irq < 0)
1250 return irq;
1251
1252 if (!dev->of_node) {
1253 const struct platform_device_id *id;
1254
1255 id = platform_get_device_id(pdev);
1256 if (!id)
1257 return -ENXIO;
1258
1259 variant = (const struct armada_variant *)id->driver_data;
1260 } else {
1261 const struct of_device_id *match;
1262 struct device_node *np, *parent = dev->of_node;
1263
1264 match = of_match_device(dev->driver->of_match_table, dev);
1265 if (!match)
1266 return -ENXIO;
1267
1268 np = of_get_child_by_name(parent, "ports");
1269 if (np)
1270 parent = np;
1271 port = of_get_child_by_name(parent, "port");
1272 of_node_put(np);
1273 if (!port) {
1274 dev_err(dev, "no port node found in %s\n",
1275 parent->full_name);
1276 return -ENXIO;
1277 }
1278
1279 variant = match->data;
1280 }
1281
1282 return armada_drm_crtc_create(drm, dev, res, irq, variant, port);
1283}
1284
1285static void
1286armada_lcd_unbind(struct device *dev, struct device *master, void *data)
1287{
1288 struct armada_crtc *dcrtc = dev_get_drvdata(dev);
1289
1290 armada_drm_crtc_destroy(&dcrtc->crtc);
1291}
1292
1293static const struct component_ops armada_lcd_ops = {
1294 .bind = armada_lcd_bind,
1295 .unbind = armada_lcd_unbind,
1296};
1297
1298static int armada_lcd_probe(struct platform_device *pdev)
1299{
1300 return component_add(&pdev->dev, &armada_lcd_ops);
1301}
1302
1303static int armada_lcd_remove(struct platform_device *pdev)
1304{
1305 component_del(&pdev->dev, &armada_lcd_ops);
1306 return 0;
1307}
1308
1309static struct of_device_id armada_lcd_of_match[] = {
1310 {
1311 .compatible = "marvell,dove-lcd",
1312 .data = &armada510_ops,
1313 },
1314 {}
1315};
1316MODULE_DEVICE_TABLE(of, armada_lcd_of_match);
1317
1318static const struct platform_device_id armada_lcd_platform_ids[] = {
1319 {
1320 .name = "armada-lcd",
1321 .driver_data = (unsigned long)&armada510_ops,
1322 }, {
1323 .name = "armada-510-lcd",
1324 .driver_data = (unsigned long)&armada510_ops,
1325 },
1326 { },
1327};
1328MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids);
1329
1330struct platform_driver armada_lcd_platform_driver = {
1331 .probe = armada_lcd_probe,
1332 .remove = armada_lcd_remove,
1333 .driver = {
1334 .name = "armada-lcd",
1335 .owner = THIS_MODULE,
1336 .of_match_table = armada_lcd_of_match,
1337 },
1338 .id_table = armada_lcd_platform_ids,
1339};
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (C) 2012 Russell King
4 * Rewritten from the dovefb driver, and Armada510 manuals.
5 */
6
7#include <linux/clk.h>
8#include <linux/component.h>
9#include <linux/module.h>
10#include <linux/of_device.h>
11#include <linux/platform_device.h>
12
13#include <drm/drm_atomic.h>
14#include <drm/drm_atomic_helper.h>
15#include <drm/drm_plane_helper.h>
16#include <drm/drm_probe_helper.h>
17#include <drm/drm_vblank.h>
18
19#include "armada_crtc.h"
20#include "armada_drm.h"
21#include "armada_fb.h"
22#include "armada_gem.h"
23#include "armada_hw.h"
24#include "armada_plane.h"
25#include "armada_trace.h"
26
27/*
28 * A note about interlacing. Let's consider HDMI 1920x1080i.
29 * The timing parameters we have from X are:
30 * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot
31 * 1920 2448 2492 2640 1080 1084 1094 1125
32 * Which get translated to:
33 * Hact HsyA HsyI Htot Vact VsyA VsyI Vtot
34 * 1920 2448 2492 2640 540 542 547 562
35 *
36 * This is how it is defined by CEA-861-D - line and pixel numbers are
37 * referenced to the rising edge of VSYNC and HSYNC. Total clocks per
38 * line: 2640. The odd frame, the first active line is at line 21, and
39 * the even frame, the first active line is 584.
40 *
41 * LN: 560 561 562 563 567 568 569
42 * DE: ~~~|____________________________//__________________________
43 * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
44 * VSYNC: _________________________|~~~~~~//~~~~~~~~~~~~~~~|__________
45 * 22 blanking lines. VSYNC at 1320 (referenced to the HSYNC rising edge).
46 *
47 * LN: 1123 1124 1125 1 5 6 7
48 * DE: ~~~|____________________________//__________________________
49 * HSYNC: ____|~|_____|~|_____|~|_____|~|_//__|~|_____|~|_____|~|_____
50 * VSYNC: ____________________|~~~~~~~~~~~//~~~~~~~~~~|_______________
51 * 23 blanking lines
52 *
53 * The Armada LCD Controller line and pixel numbers are, like X timings,
54 * referenced to the top left of the active frame.
55 *
56 * So, translating these to our LCD controller:
57 * Odd frame, 563 total lines, VSYNC at line 543-548, pixel 1128.
58 * Even frame, 562 total lines, VSYNC at line 542-547, pixel 2448.
59 * Note: Vsync front porch remains constant!
60 *
61 * if (odd_frame) {
62 * vtotal = mode->crtc_vtotal + 1;
63 * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay + 1;
64 * vhorizpos = mode->crtc_hsync_start - mode->crtc_htotal / 2
65 * } else {
66 * vtotal = mode->crtc_vtotal;
67 * vbackporch = mode->crtc_vsync_start - mode->crtc_vdisplay;
68 * vhorizpos = mode->crtc_hsync_start;
69 * }
70 * vfrontporch = mode->crtc_vtotal - mode->crtc_vsync_end;
71 *
72 * So, we need to reprogram these registers on each vsync event:
73 * LCD_SPU_V_PORCH, LCD_SPU_ADV_REG, LCD_SPUT_V_H_TOTAL
74 *
75 * Note: we do not use the frame done interrupts because these appear
76 * to happen too early, and lead to jitter on the display (presumably
77 * they occur at the end of the last active line, before the vsync back
78 * porch, which we're reprogramming.)
79 */
80
81void
82armada_drm_crtc_update_regs(struct armada_crtc *dcrtc, struct armada_regs *regs)
83{
84 while (regs->offset != ~0) {
85 void __iomem *reg = dcrtc->base + regs->offset;
86 uint32_t val;
87
88 val = regs->mask;
89 if (val != 0)
90 val &= readl_relaxed(reg);
91 writel_relaxed(val | regs->val, reg);
92 ++regs;
93 }
94}
95
96static void armada_drm_crtc_update(struct armada_crtc *dcrtc, bool enable)
97{
98 uint32_t dumb_ctrl;
99
100 dumb_ctrl = dcrtc->cfg_dumb_ctrl;
101
102 if (enable)
103 dumb_ctrl |= CFG_DUMB_ENA;
104
105 /*
106 * When the dumb interface isn't in DUMB24_RGB888_0 mode, it might
107 * be using SPI or GPIO. If we set this to DUMB_BLANK, we will
108 * force LCD_D[23:0] to output blank color, overriding the GPIO or
109 * SPI usage. So leave it as-is unless in DUMB24_RGB888_0 mode.
110 */
111 if (!enable && (dumb_ctrl & DUMB_MASK) == DUMB24_RGB888_0) {
112 dumb_ctrl &= ~DUMB_MASK;
113 dumb_ctrl |= DUMB_BLANK;
114 }
115
116 armada_updatel(dumb_ctrl,
117 ~(CFG_INV_CSYNC | CFG_INV_HSYNC | CFG_INV_VSYNC),
118 dcrtc->base + LCD_SPU_DUMB_CTRL);
119}
120
121static void armada_drm_crtc_queue_state_event(struct drm_crtc *crtc)
122{
123 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
124 struct drm_pending_vblank_event *event;
125
126 /* If we have an event, we need vblank events enabled */
127 event = xchg(&crtc->state->event, NULL);
128 if (event) {
129 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
130 dcrtc->event = event;
131 }
132}
133
134static void armada_drm_update_gamma(struct drm_crtc *crtc)
135{
136 struct drm_property_blob *blob = crtc->state->gamma_lut;
137 void __iomem *base = drm_to_armada_crtc(crtc)->base;
138 int i;
139
140 if (blob) {
141 struct drm_color_lut *lut = blob->data;
142
143 armada_updatel(CFG_CSB_256x8, CFG_CSB_256x8 | CFG_PDWN256x8,
144 base + LCD_SPU_SRAM_PARA1);
145
146 for (i = 0; i < 256; i++) {
147 writel_relaxed(drm_color_lut_extract(lut[i].red, 8),
148 base + LCD_SPU_SRAM_WRDAT);
149 writel_relaxed(i | SRAM_WRITE | SRAM_GAMMA_YR,
150 base + LCD_SPU_SRAM_CTRL);
151 readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN);
152 writel_relaxed(drm_color_lut_extract(lut[i].green, 8),
153 base + LCD_SPU_SRAM_WRDAT);
154 writel_relaxed(i | SRAM_WRITE | SRAM_GAMMA_UG,
155 base + LCD_SPU_SRAM_CTRL);
156 readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN);
157 writel_relaxed(drm_color_lut_extract(lut[i].blue, 8),
158 base + LCD_SPU_SRAM_WRDAT);
159 writel_relaxed(i | SRAM_WRITE | SRAM_GAMMA_VB,
160 base + LCD_SPU_SRAM_CTRL);
161 readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN);
162 }
163 armada_updatel(CFG_GAMMA_ENA, CFG_GAMMA_ENA,
164 base + LCD_SPU_DMA_CTRL0);
165 } else {
166 armada_updatel(0, CFG_GAMMA_ENA, base + LCD_SPU_DMA_CTRL0);
167 armada_updatel(CFG_PDWN256x8, CFG_CSB_256x8 | CFG_PDWN256x8,
168 base + LCD_SPU_SRAM_PARA1);
169 }
170}
171
172static enum drm_mode_status armada_drm_crtc_mode_valid(struct drm_crtc *crtc,
173 const struct drm_display_mode *mode)
174{
175 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
176
177 if (mode->vscan > 1)
178 return MODE_NO_VSCAN;
179
180 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
181 return MODE_NO_DBLESCAN;
182
183 if (mode->flags & DRM_MODE_FLAG_HSKEW)
184 return MODE_H_ILLEGAL;
185
186 /* We can't do interlaced modes if we don't have the SPU_ADV_REG */
187 if (!dcrtc->variant->has_spu_adv_reg &&
188 mode->flags & DRM_MODE_FLAG_INTERLACE)
189 return MODE_NO_INTERLACE;
190
191 if (mode->flags & (DRM_MODE_FLAG_BCAST | DRM_MODE_FLAG_PIXMUX |
192 DRM_MODE_FLAG_CLKDIV2))
193 return MODE_BAD;
194
195 return MODE_OK;
196}
197
198/* The mode_config.mutex will be held for this call */
199static bool armada_drm_crtc_mode_fixup(struct drm_crtc *crtc,
200 const struct drm_display_mode *mode, struct drm_display_mode *adj)
201{
202 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
203 int ret;
204
205 /*
206 * Set CRTC modesetting parameters for the adjusted mode. This is
207 * applied after the connectors, bridges, and encoders have fixed up
208 * this mode, as described above drm_atomic_helper_check_modeset().
209 */
210 drm_mode_set_crtcinfo(adj, CRTC_INTERLACE_HALVE_V);
211
212 /*
213 * Validate the adjusted mode in case an encoder/bridge has set
214 * something we don't support.
215 */
216 if (armada_drm_crtc_mode_valid(crtc, adj) != MODE_OK)
217 return false;
218
219 /* Check whether the display mode is possible */
220 ret = dcrtc->variant->compute_clock(dcrtc, adj, NULL);
221 if (ret)
222 return false;
223
224 return true;
225}
226
227/* These are locked by dev->vbl_lock */
228static void armada_drm_crtc_disable_irq(struct armada_crtc *dcrtc, u32 mask)
229{
230 if (dcrtc->irq_ena & mask) {
231 dcrtc->irq_ena &= ~mask;
232 writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
233 }
234}
235
236static void armada_drm_crtc_enable_irq(struct armada_crtc *dcrtc, u32 mask)
237{
238 if ((dcrtc->irq_ena & mask) != mask) {
239 dcrtc->irq_ena |= mask;
240 writel(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
241 if (readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR) & mask)
242 writel(0, dcrtc->base + LCD_SPU_IRQ_ISR);
243 }
244}
245
246static void armada_drm_crtc_irq(struct armada_crtc *dcrtc, u32 stat)
247{
248 struct drm_pending_vblank_event *event;
249 void __iomem *base = dcrtc->base;
250
251 if (stat & DMA_FF_UNDERFLOW)
252 DRM_ERROR("video underflow on crtc %u\n", dcrtc->num);
253 if (stat & GRA_FF_UNDERFLOW)
254 DRM_ERROR("graphics underflow on crtc %u\n", dcrtc->num);
255
256 if (stat & VSYNC_IRQ)
257 drm_crtc_handle_vblank(&dcrtc->crtc);
258
259 spin_lock(&dcrtc->irq_lock);
260 if (stat & GRA_FRAME_IRQ && dcrtc->interlaced) {
261 int i = stat & GRA_FRAME_IRQ0 ? 0 : 1;
262 uint32_t val;
263
264 writel_relaxed(dcrtc->v[i].spu_v_porch, base + LCD_SPU_V_PORCH);
265 writel_relaxed(dcrtc->v[i].spu_v_h_total,
266 base + LCD_SPUT_V_H_TOTAL);
267
268 val = readl_relaxed(base + LCD_SPU_ADV_REG);
269 val &= ~(ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF | ADV_VSYNCOFFEN);
270 val |= dcrtc->v[i].spu_adv_reg;
271 writel_relaxed(val, base + LCD_SPU_ADV_REG);
272 }
273
274 if (stat & dcrtc->irq_ena & DUMB_FRAMEDONE) {
275 if (dcrtc->update_pending) {
276 armada_drm_crtc_update_regs(dcrtc, dcrtc->regs);
277 dcrtc->update_pending = false;
278 }
279 if (dcrtc->cursor_update) {
280 writel_relaxed(dcrtc->cursor_hw_pos,
281 base + LCD_SPU_HWC_OVSA_HPXL_VLN);
282 writel_relaxed(dcrtc->cursor_hw_sz,
283 base + LCD_SPU_HWC_HPXL_VLN);
284 armada_updatel(CFG_HWC_ENA,
285 CFG_HWC_ENA | CFG_HWC_1BITMOD |
286 CFG_HWC_1BITENA,
287 base + LCD_SPU_DMA_CTRL0);
288 dcrtc->cursor_update = false;
289 }
290 armada_drm_crtc_disable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
291 }
292 spin_unlock(&dcrtc->irq_lock);
293
294 if (stat & VSYNC_IRQ && !dcrtc->update_pending) {
295 event = xchg(&dcrtc->event, NULL);
296 if (event) {
297 spin_lock(&dcrtc->crtc.dev->event_lock);
298 drm_crtc_send_vblank_event(&dcrtc->crtc, event);
299 spin_unlock(&dcrtc->crtc.dev->event_lock);
300 drm_crtc_vblank_put(&dcrtc->crtc);
301 }
302 }
303}
304
305static irqreturn_t armada_drm_irq(int irq, void *arg)
306{
307 struct armada_crtc *dcrtc = arg;
308 u32 v, stat = readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR);
309
310 /*
311 * Reading the ISR appears to clear bits provided CLEAN_SPU_IRQ_ISR
312 * is set. Writing has some other effect to acknowledge the IRQ -
313 * without this, we only get a single IRQ.
314 */
315 writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
316
317 trace_armada_drm_irq(&dcrtc->crtc, stat);
318
319 /* Mask out those interrupts we haven't enabled */
320 v = stat & dcrtc->irq_ena;
321
322 if (v & (VSYNC_IRQ|GRA_FRAME_IRQ|DUMB_FRAMEDONE)) {
323 armada_drm_crtc_irq(dcrtc, stat);
324 return IRQ_HANDLED;
325 }
326 return IRQ_NONE;
327}
328
329/* The mode_config.mutex will be held for this call */
330static void armada_drm_crtc_mode_set_nofb(struct drm_crtc *crtc)
331{
332 struct drm_display_mode *adj = &crtc->state->adjusted_mode;
333 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
334 struct armada_regs regs[17];
335 uint32_t lm, rm, tm, bm, val, sclk;
336 unsigned long flags;
337 unsigned i;
338 bool interlaced = !!(adj->flags & DRM_MODE_FLAG_INTERLACE);
339
340 i = 0;
341 rm = adj->crtc_hsync_start - adj->crtc_hdisplay;
342 lm = adj->crtc_htotal - adj->crtc_hsync_end;
343 bm = adj->crtc_vsync_start - adj->crtc_vdisplay;
344 tm = adj->crtc_vtotal - adj->crtc_vsync_end;
345
346 DRM_DEBUG_KMS("[CRTC:%d:%s] mode " DRM_MODE_FMT "\n",
347 crtc->base.id, crtc->name, DRM_MODE_ARG(adj));
348 DRM_DEBUG_KMS("lm %d rm %d tm %d bm %d\n", lm, rm, tm, bm);
349
350 /* Now compute the divider for real */
351 dcrtc->variant->compute_clock(dcrtc, adj, &sclk);
352
353 armada_reg_queue_set(regs, i, sclk, LCD_CFG_SCLK_DIV);
354
355 spin_lock_irqsave(&dcrtc->irq_lock, flags);
356
357 dcrtc->interlaced = interlaced;
358 /* Even interlaced/progressive frame */
359 dcrtc->v[1].spu_v_h_total = adj->crtc_vtotal << 16 |
360 adj->crtc_htotal;
361 dcrtc->v[1].spu_v_porch = tm << 16 | bm;
362 val = adj->crtc_hsync_start;
363 dcrtc->v[1].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN;
364
365 if (interlaced) {
366 /* Odd interlaced frame */
367 val -= adj->crtc_htotal / 2;
368 dcrtc->v[0].spu_adv_reg = val << 20 | val | ADV_VSYNCOFFEN;
369 dcrtc->v[0].spu_v_h_total = dcrtc->v[1].spu_v_h_total +
370 (1 << 16);
371 dcrtc->v[0].spu_v_porch = dcrtc->v[1].spu_v_porch + 1;
372 } else {
373 dcrtc->v[0] = dcrtc->v[1];
374 }
375
376 val = adj->crtc_vdisplay << 16 | adj->crtc_hdisplay;
377
378 armada_reg_queue_set(regs, i, val, LCD_SPU_V_H_ACTIVE);
379 armada_reg_queue_set(regs, i, (lm << 16) | rm, LCD_SPU_H_PORCH);
380 armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_porch, LCD_SPU_V_PORCH);
381 armada_reg_queue_set(regs, i, dcrtc->v[0].spu_v_h_total,
382 LCD_SPUT_V_H_TOTAL);
383
384 if (dcrtc->variant->has_spu_adv_reg)
385 armada_reg_queue_mod(regs, i, dcrtc->v[0].spu_adv_reg,
386 ADV_VSYNC_L_OFF | ADV_VSYNC_H_OFF |
387 ADV_VSYNCOFFEN, LCD_SPU_ADV_REG);
388
389 val = adj->flags & DRM_MODE_FLAG_NVSYNC ? CFG_VSYNC_INV : 0;
390 armada_reg_queue_mod(regs, i, val, CFG_VSYNC_INV, LCD_SPU_DMA_CTRL1);
391
392 /*
393 * The documentation doesn't indicate what the normal state of
394 * the sync signals are. Sebastian Hesselbart kindly probed
395 * these signals on his board to determine their state.
396 *
397 * The non-inverted state of the sync signals is active high.
398 * Setting these bits makes the appropriate signal active low.
399 */
400 val = 0;
401 if (adj->flags & DRM_MODE_FLAG_NCSYNC)
402 val |= CFG_INV_CSYNC;
403 if (adj->flags & DRM_MODE_FLAG_NHSYNC)
404 val |= CFG_INV_HSYNC;
405 if (adj->flags & DRM_MODE_FLAG_NVSYNC)
406 val |= CFG_INV_VSYNC;
407 armada_reg_queue_mod(regs, i, val, CFG_INV_CSYNC | CFG_INV_HSYNC |
408 CFG_INV_VSYNC, LCD_SPU_DUMB_CTRL);
409 armada_reg_queue_end(regs, i);
410
411 armada_drm_crtc_update_regs(dcrtc, regs);
412 spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
413}
414
415static int armada_drm_crtc_atomic_check(struct drm_crtc *crtc,
416 struct drm_crtc_state *state)
417{
418 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
419
420 if (state->gamma_lut && drm_color_lut_size(state->gamma_lut) != 256)
421 return -EINVAL;
422
423 if (state->color_mgmt_changed)
424 state->planes_changed = true;
425
426 return 0;
427}
428
429static void armada_drm_crtc_atomic_begin(struct drm_crtc *crtc,
430 struct drm_crtc_state *old_crtc_state)
431{
432 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
433
434 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
435
436 if (crtc->state->color_mgmt_changed)
437 armada_drm_update_gamma(crtc);
438
439 dcrtc->regs_idx = 0;
440 dcrtc->regs = dcrtc->atomic_regs;
441}
442
443static void armada_drm_crtc_atomic_flush(struct drm_crtc *crtc,
444 struct drm_crtc_state *old_crtc_state)
445{
446 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
447
448 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
449
450 armada_reg_queue_end(dcrtc->regs, dcrtc->regs_idx);
451
452 /*
453 * If we aren't doing a full modeset, then we need to queue
454 * the event here.
455 */
456 if (!drm_atomic_crtc_needs_modeset(crtc->state)) {
457 dcrtc->update_pending = true;
458 armada_drm_crtc_queue_state_event(crtc);
459 spin_lock_irq(&dcrtc->irq_lock);
460 armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
461 spin_unlock_irq(&dcrtc->irq_lock);
462 } else {
463 spin_lock_irq(&dcrtc->irq_lock);
464 armada_drm_crtc_update_regs(dcrtc, dcrtc->regs);
465 spin_unlock_irq(&dcrtc->irq_lock);
466 }
467}
468
469static void armada_drm_crtc_atomic_disable(struct drm_crtc *crtc,
470 struct drm_crtc_state *old_state)
471{
472 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
473 struct drm_pending_vblank_event *event;
474
475 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
476
477 if (old_state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
478 drm_crtc_vblank_put(crtc);
479
480 drm_crtc_vblank_off(crtc);
481 armada_drm_crtc_update(dcrtc, false);
482
483 if (!crtc->state->active) {
484 /*
485 * This modeset will be leaving the CRTC disabled, so
486 * call the backend to disable upstream clocks etc.
487 */
488 if (dcrtc->variant->disable)
489 dcrtc->variant->disable(dcrtc);
490
491 /*
492 * We will not receive any further vblank events.
493 * Send the flip_done event manually.
494 */
495 event = crtc->state->event;
496 crtc->state->event = NULL;
497 if (event) {
498 spin_lock_irq(&crtc->dev->event_lock);
499 drm_crtc_send_vblank_event(crtc, event);
500 spin_unlock_irq(&crtc->dev->event_lock);
501 }
502 }
503}
504
505static void armada_drm_crtc_atomic_enable(struct drm_crtc *crtc,
506 struct drm_crtc_state *old_state)
507{
508 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
509
510 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
511
512 if (!old_state->active) {
513 /*
514 * This modeset is enabling the CRTC after it having
515 * been disabled. Reverse the call to ->disable in
516 * the atomic_disable().
517 */
518 if (dcrtc->variant->enable)
519 dcrtc->variant->enable(dcrtc, &crtc->state->adjusted_mode);
520 }
521 armada_drm_crtc_update(dcrtc, true);
522 drm_crtc_vblank_on(crtc);
523
524 if (crtc->state->adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
525 WARN_ON(drm_crtc_vblank_get(crtc));
526
527 armada_drm_crtc_queue_state_event(crtc);
528}
529
530static const struct drm_crtc_helper_funcs armada_crtc_helper_funcs = {
531 .mode_valid = armada_drm_crtc_mode_valid,
532 .mode_fixup = armada_drm_crtc_mode_fixup,
533 .mode_set_nofb = armada_drm_crtc_mode_set_nofb,
534 .atomic_check = armada_drm_crtc_atomic_check,
535 .atomic_begin = armada_drm_crtc_atomic_begin,
536 .atomic_flush = armada_drm_crtc_atomic_flush,
537 .atomic_disable = armada_drm_crtc_atomic_disable,
538 .atomic_enable = armada_drm_crtc_atomic_enable,
539};
540
541static void armada_load_cursor_argb(void __iomem *base, uint32_t *pix,
542 unsigned stride, unsigned width, unsigned height)
543{
544 uint32_t addr;
545 unsigned y;
546
547 addr = SRAM_HWC32_RAM1;
548 for (y = 0; y < height; y++) {
549 uint32_t *p = &pix[y * stride];
550 unsigned x;
551
552 for (x = 0; x < width; x++, p++) {
553 uint32_t val = *p;
554
555 /*
556 * In "ARGB888" (HWC32) mode, writing to the SRAM
557 * requires these bits to contain:
558 * 31:24 = alpha 23:16 = blue 15:8 = green 7:0 = red
559 * So, it's actually ABGR8888. This is independent
560 * of the SWAPRB bits in DMA control register 0.
561 */
562 val = (val & 0xff00ff00) |
563 (val & 0x000000ff) << 16 |
564 (val & 0x00ff0000) >> 16;
565
566 writel_relaxed(val,
567 base + LCD_SPU_SRAM_WRDAT);
568 writel_relaxed(addr | SRAM_WRITE,
569 base + LCD_SPU_SRAM_CTRL);
570 readl_relaxed(base + LCD_SPU_HWC_OVSA_HPXL_VLN);
571 addr += 1;
572 if ((addr & 0x00ff) == 0)
573 addr += 0xf00;
574 if ((addr & 0x30ff) == 0)
575 addr = SRAM_HWC32_RAM2;
576 }
577 }
578}
579
580static void armada_drm_crtc_cursor_tran(void __iomem *base)
581{
582 unsigned addr;
583
584 for (addr = 0; addr < 256; addr++) {
585 /* write the default value */
586 writel_relaxed(0x55555555, base + LCD_SPU_SRAM_WRDAT);
587 writel_relaxed(addr | SRAM_WRITE | SRAM_HWC32_TRAN,
588 base + LCD_SPU_SRAM_CTRL);
589 }
590}
591
592static int armada_drm_crtc_cursor_update(struct armada_crtc *dcrtc, bool reload)
593{
594 uint32_t xoff, xscr, w = dcrtc->cursor_w, s;
595 uint32_t yoff, yscr, h = dcrtc->cursor_h;
596 uint32_t para1;
597
598 /*
599 * Calculate the visible width and height of the cursor,
600 * screen position, and the position in the cursor bitmap.
601 */
602 if (dcrtc->cursor_x < 0) {
603 xoff = -dcrtc->cursor_x;
604 xscr = 0;
605 w -= min(xoff, w);
606 } else if (dcrtc->cursor_x + w > dcrtc->crtc.mode.hdisplay) {
607 xoff = 0;
608 xscr = dcrtc->cursor_x;
609 w = max_t(int, dcrtc->crtc.mode.hdisplay - dcrtc->cursor_x, 0);
610 } else {
611 xoff = 0;
612 xscr = dcrtc->cursor_x;
613 }
614
615 if (dcrtc->cursor_y < 0) {
616 yoff = -dcrtc->cursor_y;
617 yscr = 0;
618 h -= min(yoff, h);
619 } else if (dcrtc->cursor_y + h > dcrtc->crtc.mode.vdisplay) {
620 yoff = 0;
621 yscr = dcrtc->cursor_y;
622 h = max_t(int, dcrtc->crtc.mode.vdisplay - dcrtc->cursor_y, 0);
623 } else {
624 yoff = 0;
625 yscr = dcrtc->cursor_y;
626 }
627
628 /* On interlaced modes, the vertical cursor size must be halved */
629 s = dcrtc->cursor_w;
630 if (dcrtc->interlaced) {
631 s *= 2;
632 yscr /= 2;
633 h /= 2;
634 }
635
636 if (!dcrtc->cursor_obj || !h || !w) {
637 spin_lock_irq(&dcrtc->irq_lock);
638 dcrtc->cursor_update = false;
639 armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
640 spin_unlock_irq(&dcrtc->irq_lock);
641 return 0;
642 }
643
644 spin_lock_irq(&dcrtc->irq_lock);
645 para1 = readl_relaxed(dcrtc->base + LCD_SPU_SRAM_PARA1);
646 armada_updatel(CFG_CSB_256x32, CFG_CSB_256x32 | CFG_PDWN256x32,
647 dcrtc->base + LCD_SPU_SRAM_PARA1);
648 spin_unlock_irq(&dcrtc->irq_lock);
649
650 /*
651 * Initialize the transparency if the SRAM was powered down.
652 * We must also reload the cursor data as well.
653 */
654 if (!(para1 & CFG_CSB_256x32)) {
655 armada_drm_crtc_cursor_tran(dcrtc->base);
656 reload = true;
657 }
658
659 if (dcrtc->cursor_hw_sz != (h << 16 | w)) {
660 spin_lock_irq(&dcrtc->irq_lock);
661 dcrtc->cursor_update = false;
662 armada_updatel(0, CFG_HWC_ENA, dcrtc->base + LCD_SPU_DMA_CTRL0);
663 spin_unlock_irq(&dcrtc->irq_lock);
664 reload = true;
665 }
666 if (reload) {
667 struct armada_gem_object *obj = dcrtc->cursor_obj;
668 uint32_t *pix;
669 /* Set the top-left corner of the cursor image */
670 pix = obj->addr;
671 pix += yoff * s + xoff;
672 armada_load_cursor_argb(dcrtc->base, pix, s, w, h);
673 }
674
675 /* Reload the cursor position, size and enable in the IRQ handler */
676 spin_lock_irq(&dcrtc->irq_lock);
677 dcrtc->cursor_hw_pos = yscr << 16 | xscr;
678 dcrtc->cursor_hw_sz = h << 16 | w;
679 dcrtc->cursor_update = true;
680 armada_drm_crtc_enable_irq(dcrtc, DUMB_FRAMEDONE_ENA);
681 spin_unlock_irq(&dcrtc->irq_lock);
682
683 return 0;
684}
685
686static void cursor_update(void *data)
687{
688 armada_drm_crtc_cursor_update(data, true);
689}
690
691static int armada_drm_crtc_cursor_set(struct drm_crtc *crtc,
692 struct drm_file *file, uint32_t handle, uint32_t w, uint32_t h)
693{
694 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
695 struct armada_gem_object *obj = NULL;
696 int ret;
697
698 /* If no cursor support, replicate drm's return value */
699 if (!dcrtc->variant->has_spu_adv_reg)
700 return -ENXIO;
701
702 if (handle && w > 0 && h > 0) {
703 /* maximum size is 64x32 or 32x64 */
704 if (w > 64 || h > 64 || (w > 32 && h > 32))
705 return -ENOMEM;
706
707 obj = armada_gem_object_lookup(file, handle);
708 if (!obj)
709 return -ENOENT;
710
711 /* Must be a kernel-mapped object */
712 if (!obj->addr) {
713 drm_gem_object_put(&obj->obj);
714 return -EINVAL;
715 }
716
717 if (obj->obj.size < w * h * 4) {
718 DRM_ERROR("buffer is too small\n");
719 drm_gem_object_put(&obj->obj);
720 return -ENOMEM;
721 }
722 }
723
724 if (dcrtc->cursor_obj) {
725 dcrtc->cursor_obj->update = NULL;
726 dcrtc->cursor_obj->update_data = NULL;
727 drm_gem_object_put(&dcrtc->cursor_obj->obj);
728 }
729 dcrtc->cursor_obj = obj;
730 dcrtc->cursor_w = w;
731 dcrtc->cursor_h = h;
732 ret = armada_drm_crtc_cursor_update(dcrtc, true);
733 if (obj) {
734 obj->update_data = dcrtc;
735 obj->update = cursor_update;
736 }
737
738 return ret;
739}
740
741static int armada_drm_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
742{
743 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
744 int ret;
745
746 /* If no cursor support, replicate drm's return value */
747 if (!dcrtc->variant->has_spu_adv_reg)
748 return -EFAULT;
749
750 dcrtc->cursor_x = x;
751 dcrtc->cursor_y = y;
752 ret = armada_drm_crtc_cursor_update(dcrtc, false);
753
754 return ret;
755}
756
757static void armada_drm_crtc_destroy(struct drm_crtc *crtc)
758{
759 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
760 struct armada_private *priv = crtc->dev->dev_private;
761
762 if (dcrtc->cursor_obj)
763 drm_gem_object_put(&dcrtc->cursor_obj->obj);
764
765 priv->dcrtc[dcrtc->num] = NULL;
766 drm_crtc_cleanup(&dcrtc->crtc);
767
768 if (dcrtc->variant->disable)
769 dcrtc->variant->disable(dcrtc);
770
771 writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ENA);
772
773 of_node_put(dcrtc->crtc.port);
774
775 kfree(dcrtc);
776}
777
778static int armada_drm_crtc_late_register(struct drm_crtc *crtc)
779{
780 if (IS_ENABLED(CONFIG_DEBUG_FS))
781 armada_drm_crtc_debugfs_init(drm_to_armada_crtc(crtc));
782
783 return 0;
784}
785
786/* These are called under the vbl_lock. */
787static int armada_drm_crtc_enable_vblank(struct drm_crtc *crtc)
788{
789 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
790 unsigned long flags;
791
792 spin_lock_irqsave(&dcrtc->irq_lock, flags);
793 armada_drm_crtc_enable_irq(dcrtc, VSYNC_IRQ_ENA);
794 spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
795 return 0;
796}
797
798static void armada_drm_crtc_disable_vblank(struct drm_crtc *crtc)
799{
800 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
801 unsigned long flags;
802
803 spin_lock_irqsave(&dcrtc->irq_lock, flags);
804 armada_drm_crtc_disable_irq(dcrtc, VSYNC_IRQ_ENA);
805 spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
806}
807
808static const struct drm_crtc_funcs armada_crtc_funcs = {
809 .reset = drm_atomic_helper_crtc_reset,
810 .cursor_set = armada_drm_crtc_cursor_set,
811 .cursor_move = armada_drm_crtc_cursor_move,
812 .destroy = armada_drm_crtc_destroy,
813 .gamma_set = drm_atomic_helper_legacy_gamma_set,
814 .set_config = drm_atomic_helper_set_config,
815 .page_flip = drm_atomic_helper_page_flip,
816 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
817 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
818 .late_register = armada_drm_crtc_late_register,
819 .enable_vblank = armada_drm_crtc_enable_vblank,
820 .disable_vblank = armada_drm_crtc_disable_vblank,
821};
822
823int armada_crtc_select_clock(struct armada_crtc *dcrtc,
824 struct armada_clk_result *res,
825 const struct armada_clocking_params *params,
826 struct clk *clks[], size_t num_clks,
827 unsigned long desired_khz)
828{
829 unsigned long desired_hz = desired_khz * 1000;
830 unsigned long desired_clk_hz; // requested clk input
831 unsigned long real_clk_hz; // actual clk input
832 unsigned long real_hz; // actual pixel clk
833 unsigned long permillage;
834 struct clk *clk;
835 u32 div;
836 int i;
837
838 DRM_DEBUG_KMS("[CRTC:%u:%s] desired clock=%luHz\n",
839 dcrtc->crtc.base.id, dcrtc->crtc.name, desired_hz);
840
841 for (i = 0; i < num_clks; i++) {
842 clk = clks[i];
843 if (!clk)
844 continue;
845
846 if (params->settable & BIT(i)) {
847 real_clk_hz = clk_round_rate(clk, desired_hz);
848 desired_clk_hz = desired_hz;
849 } else {
850 real_clk_hz = clk_get_rate(clk);
851 desired_clk_hz = real_clk_hz;
852 }
853
854 /* If the clock can do exactly the desired rate, we're done */
855 if (real_clk_hz == desired_hz) {
856 real_hz = real_clk_hz;
857 div = 1;
858 goto found;
859 }
860
861 /* Calculate the divider - if invalid, we can't do this rate */
862 div = DIV_ROUND_CLOSEST(real_clk_hz, desired_hz);
863 if (div == 0 || div > params->div_max)
864 continue;
865
866 /* Calculate the actual rate - HDMI requires -0.6%..+0.5% */
867 real_hz = DIV_ROUND_CLOSEST(real_clk_hz, div);
868
869 DRM_DEBUG_KMS("[CRTC:%u:%s] clk=%u %luHz div=%u real=%luHz\n",
870 dcrtc->crtc.base.id, dcrtc->crtc.name,
871 i, real_clk_hz, div, real_hz);
872
873 /* Avoid repeated division */
874 if (real_hz < desired_hz) {
875 permillage = real_hz / desired_khz;
876 if (permillage < params->permillage_min)
877 continue;
878 } else {
879 permillage = DIV_ROUND_UP(real_hz, desired_khz);
880 if (permillage > params->permillage_max)
881 continue;
882 }
883 goto found;
884 }
885
886 return -ERANGE;
887
888found:
889 DRM_DEBUG_KMS("[CRTC:%u:%s] selected clk=%u %luHz div=%u real=%luHz\n",
890 dcrtc->crtc.base.id, dcrtc->crtc.name,
891 i, real_clk_hz, div, real_hz);
892
893 res->desired_clk_hz = desired_clk_hz;
894 res->clk = clk;
895 res->div = div;
896
897 return i;
898}
899
900static int armada_drm_crtc_create(struct drm_device *drm, struct device *dev,
901 struct resource *res, int irq, const struct armada_variant *variant,
902 struct device_node *port)
903{
904 struct armada_private *priv = drm->dev_private;
905 struct armada_crtc *dcrtc;
906 struct drm_plane *primary;
907 void __iomem *base;
908 int ret;
909
910 base = devm_ioremap_resource(dev, res);
911 if (IS_ERR(base))
912 return PTR_ERR(base);
913
914 dcrtc = kzalloc(sizeof(*dcrtc), GFP_KERNEL);
915 if (!dcrtc) {
916 DRM_ERROR("failed to allocate Armada crtc\n");
917 return -ENOMEM;
918 }
919
920 if (dev != drm->dev)
921 dev_set_drvdata(dev, dcrtc);
922
923 dcrtc->variant = variant;
924 dcrtc->base = base;
925 dcrtc->num = drm->mode_config.num_crtc;
926 dcrtc->cfg_dumb_ctrl = DUMB24_RGB888_0;
927 dcrtc->spu_iopad_ctrl = CFG_VSCALE_LN_EN | CFG_IOPAD_DUMB24;
928 spin_lock_init(&dcrtc->irq_lock);
929 dcrtc->irq_ena = CLEAN_SPU_IRQ_ISR;
930
931 /* Initialize some registers which we don't otherwise set */
932 writel_relaxed(0x00000001, dcrtc->base + LCD_CFG_SCLK_DIV);
933 writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_BLANKCOLOR);
934 writel_relaxed(dcrtc->spu_iopad_ctrl,
935 dcrtc->base + LCD_SPU_IOPAD_CONTROL);
936 writel_relaxed(0x00000000, dcrtc->base + LCD_SPU_SRAM_PARA0);
937 writel_relaxed(CFG_PDWN256x32 | CFG_PDWN256x24 | CFG_PDWN256x8 |
938 CFG_PDWN32x32 | CFG_PDWN16x66 | CFG_PDWN32x66 |
939 CFG_PDWN64x66, dcrtc->base + LCD_SPU_SRAM_PARA1);
940 writel_relaxed(0x2032ff81, dcrtc->base + LCD_SPU_DMA_CTRL1);
941 writel_relaxed(dcrtc->irq_ena, dcrtc->base + LCD_SPU_IRQ_ENA);
942 readl_relaxed(dcrtc->base + LCD_SPU_IRQ_ISR);
943 writel_relaxed(0, dcrtc->base + LCD_SPU_IRQ_ISR);
944
945 ret = devm_request_irq(dev, irq, armada_drm_irq, 0, "armada_drm_crtc",
946 dcrtc);
947 if (ret < 0)
948 goto err_crtc;
949
950 if (dcrtc->variant->init) {
951 ret = dcrtc->variant->init(dcrtc, dev);
952 if (ret)
953 goto err_crtc;
954 }
955
956 /* Ensure AXI pipeline is enabled */
957 armada_updatel(CFG_ARBFAST_ENA, 0, dcrtc->base + LCD_SPU_DMA_CTRL0);
958
959 priv->dcrtc[dcrtc->num] = dcrtc;
960
961 dcrtc->crtc.port = port;
962
963 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
964 if (!primary) {
965 ret = -ENOMEM;
966 goto err_crtc;
967 }
968
969 ret = armada_drm_primary_plane_init(drm, primary);
970 if (ret) {
971 kfree(primary);
972 goto err_crtc;
973 }
974
975 ret = drm_crtc_init_with_planes(drm, &dcrtc->crtc, primary, NULL,
976 &armada_crtc_funcs, NULL);
977 if (ret)
978 goto err_crtc_init;
979
980 drm_crtc_helper_add(&dcrtc->crtc, &armada_crtc_helper_funcs);
981
982 ret = drm_mode_crtc_set_gamma_size(&dcrtc->crtc, 256);
983 if (ret)
984 return ret;
985
986 drm_crtc_enable_color_mgmt(&dcrtc->crtc, 0, false, 256);
987
988 return armada_overlay_plane_create(drm, 1 << dcrtc->num);
989
990err_crtc_init:
991 primary->funcs->destroy(primary);
992err_crtc:
993 kfree(dcrtc);
994
995 return ret;
996}
997
998static int
999armada_lcd_bind(struct device *dev, struct device *master, void *data)
1000{
1001 struct platform_device *pdev = to_platform_device(dev);
1002 struct drm_device *drm = data;
1003 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1004 int irq = platform_get_irq(pdev, 0);
1005 const struct armada_variant *variant;
1006 struct device_node *port = NULL;
1007
1008 if (irq < 0)
1009 return irq;
1010
1011 if (!dev->of_node) {
1012 const struct platform_device_id *id;
1013
1014 id = platform_get_device_id(pdev);
1015 if (!id)
1016 return -ENXIO;
1017
1018 variant = (const struct armada_variant *)id->driver_data;
1019 } else {
1020 const struct of_device_id *match;
1021 struct device_node *np, *parent = dev->of_node;
1022
1023 match = of_match_device(dev->driver->of_match_table, dev);
1024 if (!match)
1025 return -ENXIO;
1026
1027 np = of_get_child_by_name(parent, "ports");
1028 if (np)
1029 parent = np;
1030 port = of_get_child_by_name(parent, "port");
1031 of_node_put(np);
1032 if (!port) {
1033 dev_err(dev, "no port node found in %pOF\n", parent);
1034 return -ENXIO;
1035 }
1036
1037 variant = match->data;
1038 }
1039
1040 return armada_drm_crtc_create(drm, dev, res, irq, variant, port);
1041}
1042
1043static void
1044armada_lcd_unbind(struct device *dev, struct device *master, void *data)
1045{
1046 struct armada_crtc *dcrtc = dev_get_drvdata(dev);
1047
1048 armada_drm_crtc_destroy(&dcrtc->crtc);
1049}
1050
1051static const struct component_ops armada_lcd_ops = {
1052 .bind = armada_lcd_bind,
1053 .unbind = armada_lcd_unbind,
1054};
1055
1056static int armada_lcd_probe(struct platform_device *pdev)
1057{
1058 return component_add(&pdev->dev, &armada_lcd_ops);
1059}
1060
1061static int armada_lcd_remove(struct platform_device *pdev)
1062{
1063 component_del(&pdev->dev, &armada_lcd_ops);
1064 return 0;
1065}
1066
1067static const struct of_device_id armada_lcd_of_match[] = {
1068 {
1069 .compatible = "marvell,dove-lcd",
1070 .data = &armada510_ops,
1071 },
1072 {}
1073};
1074MODULE_DEVICE_TABLE(of, armada_lcd_of_match);
1075
1076static const struct platform_device_id armada_lcd_platform_ids[] = {
1077 {
1078 .name = "armada-lcd",
1079 .driver_data = (unsigned long)&armada510_ops,
1080 }, {
1081 .name = "armada-510-lcd",
1082 .driver_data = (unsigned long)&armada510_ops,
1083 },
1084 { },
1085};
1086MODULE_DEVICE_TABLE(platform, armada_lcd_platform_ids);
1087
1088struct platform_driver armada_lcd_platform_driver = {
1089 .probe = armada_lcd_probe,
1090 .remove = armada_lcd_remove,
1091 .driver = {
1092 .name = "armada-lcd",
1093 .owner = THIS_MODULE,
1094 .of_match_table = armada_lcd_of_match,
1095 },
1096 .id_table = armada_lcd_platform_ids,
1097};