Linux Audio

Check our new training course

Loading...
v4.6
 
  1/*
  2 *  This program is free software; you can redistribute it and/or
  3 *  modify it under the terms of the GNU General Public License
  4 *  as published by the Free Software Foundation; either version
  5 *  2 of the License, or (at your option) any later version.
  6 */
  7#ifndef _ASM_POWERPC_CACHEFLUSH_H
  8#define _ASM_POWERPC_CACHEFLUSH_H
  9
 10#ifdef __KERNEL__
 11
 12#include <linux/mm.h>
 13#include <asm/cputable.h>
 
 14
 
 15/*
 16 * No cache flushing is required when address mappings are changed,
 17 * because the caches on PowerPCs are physically addressed.
 
 
 
 18 */
 19#define flush_cache_all()			do { } while (0)
 20#define flush_cache_mm(mm)			do { } while (0)
 21#define flush_cache_dup_mm(mm)			do { } while (0)
 22#define flush_cache_range(vma, start, end)	do { } while (0)
 23#define flush_cache_page(vma, vmaddr, pfn)	do { } while (0)
 24#define flush_icache_page(vma, page)		do { } while (0)
 25#define flush_cache_vmap(start, end)		do { } while (0)
 26#define flush_cache_vunmap(start, end)		do { } while (0)
 27
 28#define ARCH_IMPLEMENTS_FLUSH_DCACHE_PAGE 1
 29extern void flush_dcache_page(struct page *page);
 30#define flush_dcache_mmap_lock(mapping)		do { } while (0)
 31#define flush_dcache_mmap_unlock(mapping)	do { } while (0)
 32
 33extern void flush_icache_range(unsigned long, unsigned long);
 34extern void flush_icache_user_range(struct vm_area_struct *vma,
 35				    struct page *page, unsigned long addr,
 36				    int len);
 37extern void __flush_dcache_icache(void *page_va);
 38extern void flush_dcache_icache_page(struct page *page);
 39#if defined(CONFIG_PPC32) && !defined(CONFIG_BOOKE)
 40extern void __flush_dcache_icache_phys(unsigned long physaddr);
 41#else
 42static inline void __flush_dcache_icache_phys(unsigned long physaddr)
 43{
 44	BUG();
 45}
 46#endif
 47
 48#ifdef CONFIG_PPC32
 49/*
 50 * Write any modified data cache blocks out to memory and invalidate them.
 51 * Does not invalidate the corresponding instruction cache blocks.
 
 
 
 
 
 
 
 
 
 
 52 */
 53static inline void flush_dcache_range(unsigned long start, unsigned long stop)
 54{
 55	void *addr = (void *)(start & ~(L1_CACHE_BYTES - 1));
 56	unsigned long size = stop - (unsigned long)addr + (L1_CACHE_BYTES - 1);
 
 
 57	unsigned long i;
 58
 59	for (i = 0; i < size >> L1_CACHE_SHIFT; i++, addr += L1_CACHE_BYTES)
 
 
 
 60		dcbf(addr);
 61	mb();	/* sync */
 
 62}
 63
 64/*
 65 * Write any modified data cache blocks out to memory.
 66 * Does not invalidate the corresponding cache lines (especially for
 67 * any corresponding instruction cache).
 68 */
 69static inline void clean_dcache_range(unsigned long start, unsigned long stop)
 70{
 71	void *addr = (void *)(start & ~(L1_CACHE_BYTES - 1));
 72	unsigned long size = stop - (unsigned long)addr + (L1_CACHE_BYTES - 1);
 
 
 73	unsigned long i;
 74
 75	for (i = 0; i < size >> L1_CACHE_SHIFT; i++, addr += L1_CACHE_BYTES)
 76		dcbst(addr);
 77	mb();	/* sync */
 78}
 79
 80/*
 81 * Like above, but invalidate the D-cache.  This is used by the 8xx
 82 * to invalidate the cache so the PPC core doesn't get stale data
 83 * from the CPM (no cache snooping here :-).
 84 */
 85static inline void invalidate_dcache_range(unsigned long start,
 86					   unsigned long stop)
 87{
 88	void *addr = (void *)(start & ~(L1_CACHE_BYTES - 1));
 89	unsigned long size = stop - (unsigned long)addr + (L1_CACHE_BYTES - 1);
 
 
 90	unsigned long i;
 91
 92	for (i = 0; i < size >> L1_CACHE_SHIFT; i++, addr += L1_CACHE_BYTES)
 93		dcbi(addr);
 94	mb();	/* sync */
 95}
 96
 97#endif /* CONFIG_PPC32 */
 98#ifdef CONFIG_PPC64
 99extern void flush_dcache_range(unsigned long start, unsigned long stop);
100extern void flush_inval_dcache_range(unsigned long start, unsigned long stop);
101extern void flush_dcache_phys_range(unsigned long start, unsigned long stop);
102#endif
103
104#define copy_to_user_page(vma, page, vaddr, dst, src, len) \
105	do { \
106		memcpy(dst, src, len); \
107		flush_icache_user_range(vma, page, vaddr, len); \
108	} while (0)
109#define copy_from_user_page(vma, page, vaddr, dst, src, len) \
110	memcpy(dst, src, len)
111
112#endif /* __KERNEL__ */
113
114#endif /* _ASM_POWERPC_CACHEFLUSH_H */
v5.9
  1/* SPDX-License-Identifier: GPL-2.0-or-later */
  2/*
 
 
 
 
  3 */
  4#ifndef _ASM_POWERPC_CACHEFLUSH_H
  5#define _ASM_POWERPC_CACHEFLUSH_H
  6
 
 
  7#include <linux/mm.h>
  8#include <asm/cputable.h>
  9#include <asm/cpu_has_feature.h>
 10
 11#ifdef CONFIG_PPC_BOOK3S_64
 12/*
 13 * Book3s has no ptesync after setting a pte, so without this ptesync it's
 14 * possible for a kernel virtual mapping access to return a spurious fault
 15 * if it's accessed right after the pte is set. The page fault handler does
 16 * not expect this type of fault. flush_cache_vmap is not exactly the right
 17 * place to put this, but it seems to work well enough.
 18 */
 19static inline void flush_cache_vmap(unsigned long start, unsigned long end)
 20{
 21	asm volatile("ptesync" ::: "memory");
 22}
 23#define flush_cache_vmap flush_cache_vmap
 24#endif /* CONFIG_PPC_BOOK3S_64 */
 
 
 25
 26#define ARCH_IMPLEMENTS_FLUSH_DCACHE_PAGE 1
 27extern void flush_dcache_page(struct page *page);
 
 
 28
 29void flush_icache_range(unsigned long start, unsigned long stop);
 30#define flush_icache_range flush_icache_range
 
 
 
 
 
 
 
 
 
 
 
 
 31
 32void flush_icache_user_page(struct vm_area_struct *vma, struct page *page,
 33		unsigned long addr, int len);
 34#define flush_icache_user_page flush_icache_user_page
 35
 36void flush_dcache_icache_page(struct page *page);
 37void __flush_dcache_icache(void *page);
 38
 39/**
 40 * flush_dcache_range(): Write any modified data cache blocks out to memory and
 41 * invalidate them. Does not invalidate the corresponding instruction cache
 42 * blocks.
 43 *
 44 * @start: the start address
 45 * @stop: the stop address (exclusive)
 46 */
 47static inline void flush_dcache_range(unsigned long start, unsigned long stop)
 48{
 49	unsigned long shift = l1_dcache_shift();
 50	unsigned long bytes = l1_dcache_bytes();
 51	void *addr = (void *)(start & ~(bytes - 1));
 52	unsigned long size = stop - (unsigned long)addr + (bytes - 1);
 53	unsigned long i;
 54
 55	if (IS_ENABLED(CONFIG_PPC64))
 56		mb();	/* sync */
 57
 58	for (i = 0; i < size >> shift; i++, addr += bytes)
 59		dcbf(addr);
 60	mb();	/* sync */
 61
 62}
 63
 64/*
 65 * Write any modified data cache blocks out to memory.
 66 * Does not invalidate the corresponding cache lines (especially for
 67 * any corresponding instruction cache).
 68 */
 69static inline void clean_dcache_range(unsigned long start, unsigned long stop)
 70{
 71	unsigned long shift = l1_dcache_shift();
 72	unsigned long bytes = l1_dcache_bytes();
 73	void *addr = (void *)(start & ~(bytes - 1));
 74	unsigned long size = stop - (unsigned long)addr + (bytes - 1);
 75	unsigned long i;
 76
 77	for (i = 0; i < size >> shift; i++, addr += bytes)
 78		dcbst(addr);
 79	mb();	/* sync */
 80}
 81
 82/*
 83 * Like above, but invalidate the D-cache.  This is used by the 8xx
 84 * to invalidate the cache so the PPC core doesn't get stale data
 85 * from the CPM (no cache snooping here :-).
 86 */
 87static inline void invalidate_dcache_range(unsigned long start,
 88					   unsigned long stop)
 89{
 90	unsigned long shift = l1_dcache_shift();
 91	unsigned long bytes = l1_dcache_bytes();
 92	void *addr = (void *)(start & ~(bytes - 1));
 93	unsigned long size = stop - (unsigned long)addr + (bytes - 1);
 94	unsigned long i;
 95
 96	for (i = 0; i < size >> shift; i++, addr += bytes)
 97		dcbi(addr);
 98	mb();	/* sync */
 99}
100
101#include <asm-generic/cacheflush.h>
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
102
103#endif /* _ASM_POWERPC_CACHEFLUSH_H */