Linux Audio

Check our new training course

Loading...
v4.6
   1/*
   2 * Copyright 2009 Jerome Glisse.
   3 * All Rights Reserved.
   4 *
   5 * Permission is hereby granted, free of charge, to any person obtaining a
   6 * copy of this software and associated documentation files (the
   7 * "Software"), to deal in the Software without restriction, including
   8 * without limitation the rights to use, copy, modify, merge, publish,
   9 * distribute, sub license, and/or sell copies of the Software, and to
  10 * permit persons to whom the Software is furnished to do so, subject to
  11 * the following conditions:
  12 *
  13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20 *
  21 * The above copyright notice and this permission notice (including the
  22 * next paragraph) shall be included in all copies or substantial portions
  23 * of the Software.
  24 *
  25 */
  26/*
  27 * Authors:
  28 *    Jerome Glisse <glisse@freedesktop.org>
  29 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30 *    Dave Airlie
  31 */
  32#include <ttm/ttm_bo_api.h>
  33#include <ttm/ttm_bo_driver.h>
  34#include <ttm/ttm_placement.h>
  35#include <ttm/ttm_module.h>
  36#include <ttm/ttm_page_alloc.h>
  37#include <drm/drmP.h>
  38#include <drm/radeon_drm.h>
  39#include <linux/seq_file.h>
  40#include <linux/slab.h>
  41#include <linux/swiotlb.h>
  42#include <linux/swap.h>
  43#include <linux/pagemap.h>
  44#include <linux/debugfs.h>
 
 
 
 
 
 
 
 
 
 
 
 
 
  45#include "radeon_reg.h"
  46#include "radeon.h"
  47
  48#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  49
  50static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
  51static void radeon_ttm_debugfs_fini(struct radeon_device *rdev);
  52
  53static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
  54{
  55	struct radeon_mman *mman;
  56	struct radeon_device *rdev;
  57
  58	mman = container_of(bdev, struct radeon_mman, bdev);
  59	rdev = container_of(mman, struct radeon_device, mman);
  60	return rdev;
  61}
  62
  63
  64/*
  65 * Global memory.
  66 */
  67static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
  68{
  69	return ttm_mem_global_init(ref->object);
  70}
  71
  72static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
  73{
  74	ttm_mem_global_release(ref->object);
  75}
  76
  77static int radeon_ttm_global_init(struct radeon_device *rdev)
  78{
  79	struct drm_global_reference *global_ref;
  80	int r;
  81
  82	rdev->mman.mem_global_referenced = false;
  83	global_ref = &rdev->mman.mem_global_ref;
  84	global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  85	global_ref->size = sizeof(struct ttm_mem_global);
  86	global_ref->init = &radeon_ttm_mem_global_init;
  87	global_ref->release = &radeon_ttm_mem_global_release;
  88	r = drm_global_item_ref(global_ref);
  89	if (r != 0) {
  90		DRM_ERROR("Failed setting up TTM memory accounting "
  91			  "subsystem.\n");
  92		return r;
  93	}
  94
  95	rdev->mman.bo_global_ref.mem_glob =
  96		rdev->mman.mem_global_ref.object;
  97	global_ref = &rdev->mman.bo_global_ref.ref;
  98	global_ref->global_type = DRM_GLOBAL_TTM_BO;
  99	global_ref->size = sizeof(struct ttm_bo_global);
 100	global_ref->init = &ttm_bo_global_init;
 101	global_ref->release = &ttm_bo_global_release;
 102	r = drm_global_item_ref(global_ref);
 103	if (r != 0) {
 104		DRM_ERROR("Failed setting up TTM BO subsystem.\n");
 105		drm_global_item_unref(&rdev->mman.mem_global_ref);
 106		return r;
 107	}
 108
 109	rdev->mman.mem_global_referenced = true;
 110	return 0;
 111}
 112
 113static void radeon_ttm_global_fini(struct radeon_device *rdev)
 114{
 115	if (rdev->mman.mem_global_referenced) {
 116		drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
 117		drm_global_item_unref(&rdev->mman.mem_global_ref);
 118		rdev->mman.mem_global_referenced = false;
 119	}
 120}
 121
 122static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
 123{
 124	return 0;
 125}
 126
 127static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
 128				struct ttm_mem_type_manager *man)
 129{
 130	struct radeon_device *rdev;
 131
 132	rdev = radeon_get_rdev(bdev);
 133
 134	switch (type) {
 135	case TTM_PL_SYSTEM:
 136		/* System memory */
 137		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
 138		man->available_caching = TTM_PL_MASK_CACHING;
 139		man->default_caching = TTM_PL_FLAG_CACHED;
 140		break;
 141	case TTM_PL_TT:
 142		man->func = &ttm_bo_manager_func;
 143		man->gpu_offset = rdev->mc.gtt_start;
 144		man->available_caching = TTM_PL_MASK_CACHING;
 145		man->default_caching = TTM_PL_FLAG_CACHED;
 146		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
 147#if IS_ENABLED(CONFIG_AGP)
 148		if (rdev->flags & RADEON_IS_AGP) {
 149			if (!rdev->ddev->agp) {
 150				DRM_ERROR("AGP is not enabled for memory type %u\n",
 151					  (unsigned)type);
 152				return -EINVAL;
 153			}
 154			if (!rdev->ddev->agp->cant_use_aperture)
 155				man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
 156			man->available_caching = TTM_PL_FLAG_UNCACHED |
 157						 TTM_PL_FLAG_WC;
 158			man->default_caching = TTM_PL_FLAG_WC;
 159		}
 160#endif
 161		break;
 162	case TTM_PL_VRAM:
 163		/* "On-card" video ram */
 164		man->func = &ttm_bo_manager_func;
 165		man->gpu_offset = rdev->mc.vram_start;
 166		man->flags = TTM_MEMTYPE_FLAG_FIXED |
 167			     TTM_MEMTYPE_FLAG_MAPPABLE;
 168		man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
 169		man->default_caching = TTM_PL_FLAG_WC;
 170		break;
 171	default:
 172		DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
 173		return -EINVAL;
 174	}
 175	return 0;
 176}
 177
 178static void radeon_evict_flags(struct ttm_buffer_object *bo,
 179				struct ttm_placement *placement)
 180{
 181	static struct ttm_place placements = {
 182		.fpfn = 0,
 183		.lpfn = 0,
 184		.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
 185	};
 186
 187	struct radeon_bo *rbo;
 188
 189	if (!radeon_ttm_bo_is_radeon_bo(bo)) {
 190		placement->placement = &placements;
 191		placement->busy_placement = &placements;
 192		placement->num_placement = 1;
 193		placement->num_busy_placement = 1;
 194		return;
 195	}
 196	rbo = container_of(bo, struct radeon_bo, tbo);
 197	switch (bo->mem.mem_type) {
 198	case TTM_PL_VRAM:
 199		if (rbo->rdev->ring[radeon_copy_ring_index(rbo->rdev)].ready == false)
 200			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
 201		else if (rbo->rdev->mc.visible_vram_size < rbo->rdev->mc.real_vram_size &&
 202			 bo->mem.start < (rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT)) {
 203			unsigned fpfn = rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
 204			int i;
 205
 206			/* Try evicting to the CPU inaccessible part of VRAM
 207			 * first, but only set GTT as busy placement, so this
 208			 * BO will be evicted to GTT rather than causing other
 209			 * BOs to be evicted from VRAM
 210			 */
 211			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM |
 212							 RADEON_GEM_DOMAIN_GTT);
 213			rbo->placement.num_busy_placement = 0;
 214			for (i = 0; i < rbo->placement.num_placement; i++) {
 215				if (rbo->placements[i].flags & TTM_PL_FLAG_VRAM) {
 216					if (rbo->placements[0].fpfn < fpfn)
 217						rbo->placements[0].fpfn = fpfn;
 218				} else {
 219					rbo->placement.busy_placement =
 220						&rbo->placements[i];
 221					rbo->placement.num_busy_placement = 1;
 222				}
 223			}
 224		} else
 225			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
 226		break;
 227	case TTM_PL_TT:
 228	default:
 229		radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
 230	}
 231	*placement = rbo->placement;
 232}
 233
 234static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
 235{
 236	struct radeon_bo *rbo = container_of(bo, struct radeon_bo, tbo);
 237
 238	if (radeon_ttm_tt_has_userptr(bo->ttm))
 239		return -EPERM;
 240	return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
 
 241}
 242
 243static void radeon_move_null(struct ttm_buffer_object *bo,
 244			     struct ttm_mem_reg *new_mem)
 245{
 246	struct ttm_mem_reg *old_mem = &bo->mem;
 247
 248	BUG_ON(old_mem->mm_node != NULL);
 249	*old_mem = *new_mem;
 250	new_mem->mm_node = NULL;
 251}
 252
 253static int radeon_move_blit(struct ttm_buffer_object *bo,
 254			bool evict, bool no_wait_gpu,
 255			struct ttm_mem_reg *new_mem,
 256			struct ttm_mem_reg *old_mem)
 257{
 258	struct radeon_device *rdev;
 259	uint64_t old_start, new_start;
 260	struct radeon_fence *fence;
 261	unsigned num_pages;
 262	int r, ridx;
 263
 264	rdev = radeon_get_rdev(bo->bdev);
 265	ridx = radeon_copy_ring_index(rdev);
 266	old_start = old_mem->start << PAGE_SHIFT;
 267	new_start = new_mem->start << PAGE_SHIFT;
 268
 269	switch (old_mem->mem_type) {
 270	case TTM_PL_VRAM:
 271		old_start += rdev->mc.vram_start;
 272		break;
 273	case TTM_PL_TT:
 274		old_start += rdev->mc.gtt_start;
 275		break;
 276	default:
 277		DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
 278		return -EINVAL;
 279	}
 280	switch (new_mem->mem_type) {
 281	case TTM_PL_VRAM:
 282		new_start += rdev->mc.vram_start;
 283		break;
 284	case TTM_PL_TT:
 285		new_start += rdev->mc.gtt_start;
 286		break;
 287	default:
 288		DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
 289		return -EINVAL;
 290	}
 291	if (!rdev->ring[ridx].ready) {
 292		DRM_ERROR("Trying to move memory with ring turned off.\n");
 293		return -EINVAL;
 294	}
 295
 296	BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);
 297
 298	num_pages = new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
 299	fence = radeon_copy(rdev, old_start, new_start, num_pages, bo->resv);
 300	if (IS_ERR(fence))
 301		return PTR_ERR(fence);
 302
 303	r = ttm_bo_move_accel_cleanup(bo, &fence->base,
 304				      evict, no_wait_gpu, new_mem);
 305	radeon_fence_unref(&fence);
 306	return r;
 307}
 308
 309static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
 310				bool evict, bool interruptible,
 311				bool no_wait_gpu,
 312				struct ttm_mem_reg *new_mem)
 313{
 314	struct radeon_device *rdev;
 315	struct ttm_mem_reg *old_mem = &bo->mem;
 316	struct ttm_mem_reg tmp_mem;
 317	struct ttm_place placements;
 318	struct ttm_placement placement;
 319	int r;
 320
 321	rdev = radeon_get_rdev(bo->bdev);
 322	tmp_mem = *new_mem;
 323	tmp_mem.mm_node = NULL;
 324	placement.num_placement = 1;
 325	placement.placement = &placements;
 326	placement.num_busy_placement = 1;
 327	placement.busy_placement = &placements;
 328	placements.fpfn = 0;
 329	placements.lpfn = 0;
 330	placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
 331	r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
 332			     interruptible, no_wait_gpu);
 333	if (unlikely(r)) {
 334		return r;
 335	}
 336
 337	r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
 338	if (unlikely(r)) {
 339		goto out_cleanup;
 340	}
 341
 342	r = ttm_tt_bind(bo->ttm, &tmp_mem);
 343	if (unlikely(r)) {
 344		goto out_cleanup;
 345	}
 346	r = radeon_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
 347	if (unlikely(r)) {
 348		goto out_cleanup;
 349	}
 350	r = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
 351out_cleanup:
 352	ttm_bo_mem_put(bo, &tmp_mem);
 353	return r;
 354}
 355
 356static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
 357				bool evict, bool interruptible,
 358				bool no_wait_gpu,
 359				struct ttm_mem_reg *new_mem)
 360{
 361	struct radeon_device *rdev;
 362	struct ttm_mem_reg *old_mem = &bo->mem;
 363	struct ttm_mem_reg tmp_mem;
 364	struct ttm_placement placement;
 365	struct ttm_place placements;
 366	int r;
 367
 368	rdev = radeon_get_rdev(bo->bdev);
 369	tmp_mem = *new_mem;
 370	tmp_mem.mm_node = NULL;
 371	placement.num_placement = 1;
 372	placement.placement = &placements;
 373	placement.num_busy_placement = 1;
 374	placement.busy_placement = &placements;
 375	placements.fpfn = 0;
 376	placements.lpfn = 0;
 377	placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
 378	r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
 379			     interruptible, no_wait_gpu);
 380	if (unlikely(r)) {
 381		return r;
 382	}
 383	r = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
 384	if (unlikely(r)) {
 385		goto out_cleanup;
 386	}
 387	r = radeon_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
 388	if (unlikely(r)) {
 389		goto out_cleanup;
 390	}
 391out_cleanup:
 392	ttm_bo_mem_put(bo, &tmp_mem);
 393	return r;
 394}
 395
 396static int radeon_bo_move(struct ttm_buffer_object *bo,
 397			bool evict, bool interruptible,
 398			bool no_wait_gpu,
 399			struct ttm_mem_reg *new_mem)
 400{
 401	struct radeon_device *rdev;
 402	struct radeon_bo *rbo;
 403	struct ttm_mem_reg *old_mem = &bo->mem;
 404	int r;
 405
 
 
 
 
 406	/* Can't move a pinned BO */
 407	rbo = container_of(bo, struct radeon_bo, tbo);
 408	if (WARN_ON_ONCE(rbo->pin_count > 0))
 409		return -EINVAL;
 410
 411	rdev = radeon_get_rdev(bo->bdev);
 412	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
 413		radeon_move_null(bo, new_mem);
 414		return 0;
 415	}
 416	if ((old_mem->mem_type == TTM_PL_TT &&
 417	     new_mem->mem_type == TTM_PL_SYSTEM) ||
 418	    (old_mem->mem_type == TTM_PL_SYSTEM &&
 419	     new_mem->mem_type == TTM_PL_TT)) {
 420		/* bind is enough */
 421		radeon_move_null(bo, new_mem);
 422		return 0;
 423	}
 424	if (!rdev->ring[radeon_copy_ring_index(rdev)].ready ||
 425	    rdev->asic->copy.copy == NULL) {
 426		/* use memcpy */
 427		goto memcpy;
 428	}
 429
 430	if (old_mem->mem_type == TTM_PL_VRAM &&
 431	    new_mem->mem_type == TTM_PL_SYSTEM) {
 432		r = radeon_move_vram_ram(bo, evict, interruptible,
 433					no_wait_gpu, new_mem);
 434	} else if (old_mem->mem_type == TTM_PL_SYSTEM &&
 435		   new_mem->mem_type == TTM_PL_VRAM) {
 436		r = radeon_move_ram_vram(bo, evict, interruptible,
 437					    no_wait_gpu, new_mem);
 438	} else {
 439		r = radeon_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
 
 440	}
 441
 442	if (r) {
 443memcpy:
 444		r = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
 445		if (r) {
 446			return r;
 447		}
 448	}
 449
 450	/* update statistics */
 451	atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &rdev->num_bytes_moved);
 452	return 0;
 453}
 454
 455static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
 456{
 457	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
 458	struct radeon_device *rdev = radeon_get_rdev(bdev);
 459
 460	mem->bus.addr = NULL;
 461	mem->bus.offset = 0;
 462	mem->bus.size = mem->num_pages << PAGE_SHIFT;
 463	mem->bus.base = 0;
 464	mem->bus.is_iomem = false;
 465	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
 466		return -EINVAL;
 467	switch (mem->mem_type) {
 468	case TTM_PL_SYSTEM:
 469		/* system memory */
 470		return 0;
 471	case TTM_PL_TT:
 472#if IS_ENABLED(CONFIG_AGP)
 473		if (rdev->flags & RADEON_IS_AGP) {
 474			/* RADEON_IS_AGP is set only if AGP is active */
 475			mem->bus.offset = mem->start << PAGE_SHIFT;
 476			mem->bus.base = rdev->mc.agp_base;
 477			mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
 478		}
 479#endif
 480		break;
 481	case TTM_PL_VRAM:
 482		mem->bus.offset = mem->start << PAGE_SHIFT;
 483		/* check if it's visible */
 484		if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
 485			return -EINVAL;
 486		mem->bus.base = rdev->mc.aper_base;
 487		mem->bus.is_iomem = true;
 488#ifdef __alpha__
 489		/*
 490		 * Alpha: use bus.addr to hold the ioremap() return,
 491		 * so we can modify bus.base below.
 492		 */
 493		if (mem->placement & TTM_PL_FLAG_WC)
 494			mem->bus.addr =
 495				ioremap_wc(mem->bus.base + mem->bus.offset,
 496					   mem->bus.size);
 497		else
 498			mem->bus.addr =
 499				ioremap_nocache(mem->bus.base + mem->bus.offset,
 500						mem->bus.size);
 
 
 501
 502		/*
 503		 * Alpha: Use just the bus offset plus
 504		 * the hose/domain memory base for bus.base.
 505		 * It then can be used to build PTEs for VRAM
 506		 * access, as done in ttm_bo_vm_fault().
 507		 */
 508		mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
 509			rdev->ddev->hose->dense_mem_base;
 510#endif
 511		break;
 512	default:
 513		return -EINVAL;
 514	}
 515	return 0;
 516}
 517
 518static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
 519{
 520}
 521
 522/*
 523 * TTM backend functions.
 524 */
 525struct radeon_ttm_tt {
 526	struct ttm_dma_tt		ttm;
 527	struct radeon_device		*rdev;
 528	u64				offset;
 529
 530	uint64_t			userptr;
 531	struct mm_struct		*usermm;
 532	uint32_t			userflags;
 533};
 534
 535/* prepare the sg table with the user pages */
 536static int radeon_ttm_tt_pin_userptr(struct ttm_tt *ttm)
 537{
 538	struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
 539	struct radeon_ttm_tt *gtt = (void *)ttm;
 540	unsigned pinned = 0, nents;
 541	int r;
 542
 543	int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
 544	enum dma_data_direction direction = write ?
 545		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
 546
 547	if (current->mm != gtt->usermm)
 548		return -EPERM;
 549
 550	if (gtt->userflags & RADEON_GEM_USERPTR_ANONONLY) {
 551		/* check that we only pin down anonymous memory
 552		   to prevent problems with writeback */
 553		unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
 554		struct vm_area_struct *vma;
 555		vma = find_vma(gtt->usermm, gtt->userptr);
 556		if (!vma || vma->vm_file || vma->vm_end < end)
 557			return -EPERM;
 558	}
 559
 560	do {
 561		unsigned num_pages = ttm->num_pages - pinned;
 562		uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
 563		struct page **pages = ttm->pages + pinned;
 564
 565		r = get_user_pages(userptr, num_pages, write, 0, pages, NULL);
 
 566		if (r < 0)
 567			goto release_pages;
 568
 569		pinned += r;
 570
 571	} while (pinned < ttm->num_pages);
 572
 573	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
 574				      ttm->num_pages << PAGE_SHIFT,
 575				      GFP_KERNEL);
 576	if (r)
 577		goto release_sg;
 578
 579	r = -ENOMEM;
 580	nents = dma_map_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
 581	if (nents != ttm->sg->nents)
 582		goto release_sg;
 583
 584	drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
 585					 gtt->ttm.dma_address, ttm->num_pages);
 586
 587	return 0;
 588
 589release_sg:
 590	kfree(ttm->sg);
 591
 592release_pages:
 593	release_pages(ttm->pages, pinned, 0);
 594	return r;
 595}
 596
 597static void radeon_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
 598{
 599	struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
 600	struct radeon_ttm_tt *gtt = (void *)ttm;
 601	struct sg_page_iter sg_iter;
 602
 603	int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
 604	enum dma_data_direction direction = write ?
 605		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
 606
 607	/* double check that we don't free the table twice */
 608	if (!ttm->sg->sgl)
 609		return;
 610
 611	/* free the sg table and pages again */
 612	dma_unmap_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
 613
 614	for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
 615		struct page *page = sg_page_iter_page(&sg_iter);
 616		if (!(gtt->userflags & RADEON_GEM_USERPTR_READONLY))
 617			set_page_dirty(page);
 618
 619		mark_page_accessed(page);
 620		put_page(page);
 621	}
 622
 623	sg_free_table(ttm->sg);
 624}
 625
 626static int radeon_ttm_backend_bind(struct ttm_tt *ttm,
 627				   struct ttm_mem_reg *bo_mem)
 628{
 629	struct radeon_ttm_tt *gtt = (void*)ttm;
 630	uint32_t flags = RADEON_GART_PAGE_VALID | RADEON_GART_PAGE_READ |
 631		RADEON_GART_PAGE_WRITE;
 632	int r;
 633
 634	if (gtt->userptr) {
 635		radeon_ttm_tt_pin_userptr(ttm);
 636		flags &= ~RADEON_GART_PAGE_WRITE;
 637	}
 638
 639	gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
 640	if (!ttm->num_pages) {
 641		WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
 642		     ttm->num_pages, bo_mem, ttm);
 643	}
 644	if (ttm->caching_state == tt_cached)
 645		flags |= RADEON_GART_PAGE_SNOOP;
 646	r = radeon_gart_bind(gtt->rdev, gtt->offset, ttm->num_pages,
 647			     ttm->pages, gtt->ttm.dma_address, flags);
 648	if (r) {
 649		DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
 650			  ttm->num_pages, (unsigned)gtt->offset);
 651		return r;
 652	}
 653	return 0;
 654}
 655
 656static int radeon_ttm_backend_unbind(struct ttm_tt *ttm)
 657{
 658	struct radeon_ttm_tt *gtt = (void *)ttm;
 659
 660	radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages);
 661
 662	if (gtt->userptr)
 663		radeon_ttm_tt_unpin_userptr(ttm);
 664
 665	return 0;
 666}
 667
 668static void radeon_ttm_backend_destroy(struct ttm_tt *ttm)
 669{
 670	struct radeon_ttm_tt *gtt = (void *)ttm;
 671
 672	ttm_dma_tt_fini(&gtt->ttm);
 673	kfree(gtt);
 674}
 675
 676static struct ttm_backend_func radeon_backend_func = {
 677	.bind = &radeon_ttm_backend_bind,
 678	.unbind = &radeon_ttm_backend_unbind,
 679	.destroy = &radeon_ttm_backend_destroy,
 680};
 681
 682static struct ttm_tt *radeon_ttm_tt_create(struct ttm_bo_device *bdev,
 683				    unsigned long size, uint32_t page_flags,
 684				    struct page *dummy_read_page)
 685{
 686	struct radeon_device *rdev;
 687	struct radeon_ttm_tt *gtt;
 688
 689	rdev = radeon_get_rdev(bdev);
 690#if IS_ENABLED(CONFIG_AGP)
 691	if (rdev->flags & RADEON_IS_AGP) {
 692		return ttm_agp_tt_create(bdev, rdev->ddev->agp->bridge,
 693					 size, page_flags, dummy_read_page);
 694	}
 695#endif
 696
 697	gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL);
 698	if (gtt == NULL) {
 699		return NULL;
 700	}
 701	gtt->ttm.ttm.func = &radeon_backend_func;
 702	gtt->rdev = rdev;
 703	if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
 704		kfree(gtt);
 705		return NULL;
 706	}
 707	return &gtt->ttm.ttm;
 708}
 709
 710static struct radeon_ttm_tt *radeon_ttm_tt_to_gtt(struct ttm_tt *ttm)
 711{
 712	if (!ttm || ttm->func != &radeon_backend_func)
 713		return NULL;
 714	return (struct radeon_ttm_tt *)ttm;
 715}
 716
 717static int radeon_ttm_tt_populate(struct ttm_tt *ttm)
 
 718{
 719	struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
 720	struct radeon_device *rdev;
 721	unsigned i;
 722	int r;
 723	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
 724
 725	if (ttm->state != tt_unpopulated)
 726		return 0;
 727
 728	if (gtt && gtt->userptr) {
 729		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
 730		if (!ttm->sg)
 731			return -ENOMEM;
 732
 733		ttm->page_flags |= TTM_PAGE_FLAG_SG;
 734		ttm->state = tt_unbound;
 735		return 0;
 736	}
 737
 738	if (slave && ttm->sg) {
 739		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
 740						 gtt->ttm.dma_address, ttm->num_pages);
 741		ttm->state = tt_unbound;
 742		return 0;
 743	}
 744
 745	rdev = radeon_get_rdev(ttm->bdev);
 746#if IS_ENABLED(CONFIG_AGP)
 747	if (rdev->flags & RADEON_IS_AGP) {
 748		return ttm_agp_tt_populate(ttm);
 749	}
 750#endif
 751
 752#ifdef CONFIG_SWIOTLB
 753	if (swiotlb_nr_tbl()) {
 754		return ttm_dma_populate(&gtt->ttm, rdev->dev);
 755	}
 756#endif
 757
 758	r = ttm_pool_populate(ttm);
 759	if (r) {
 760		return r;
 761	}
 762
 763	for (i = 0; i < ttm->num_pages; i++) {
 764		gtt->ttm.dma_address[i] = pci_map_page(rdev->pdev, ttm->pages[i],
 765						       0, PAGE_SIZE,
 766						       PCI_DMA_BIDIRECTIONAL);
 767		if (pci_dma_mapping_error(rdev->pdev, gtt->ttm.dma_address[i])) {
 768			while (i--) {
 769				pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
 770					       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
 771				gtt->ttm.dma_address[i] = 0;
 772			}
 773			ttm_pool_unpopulate(ttm);
 774			return -EFAULT;
 775		}
 776	}
 777	return 0;
 778}
 779
 780static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm)
 781{
 782	struct radeon_device *rdev;
 783	struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
 784	unsigned i;
 785	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
 786
 787	if (gtt && gtt->userptr) {
 788		kfree(ttm->sg);
 789		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
 790		return;
 791	}
 792
 793	if (slave)
 794		return;
 795
 796	rdev = radeon_get_rdev(ttm->bdev);
 797#if IS_ENABLED(CONFIG_AGP)
 798	if (rdev->flags & RADEON_IS_AGP) {
 799		ttm_agp_tt_unpopulate(ttm);
 800		return;
 801	}
 802#endif
 803
 804#ifdef CONFIG_SWIOTLB
 805	if (swiotlb_nr_tbl()) {
 806		ttm_dma_unpopulate(&gtt->ttm, rdev->dev);
 807		return;
 808	}
 809#endif
 810
 811	for (i = 0; i < ttm->num_pages; i++) {
 812		if (gtt->ttm.dma_address[i]) {
 813			pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
 814				       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
 815		}
 816	}
 817
 818	ttm_pool_unpopulate(ttm);
 819}
 820
 821int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
 822			      uint32_t flags)
 823{
 824	struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
 825
 826	if (gtt == NULL)
 827		return -EINVAL;
 828
 829	gtt->userptr = addr;
 830	gtt->usermm = current->mm;
 831	gtt->userflags = flags;
 832	return 0;
 833}
 834
 835bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm)
 836{
 837	struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
 838
 839	if (gtt == NULL)
 840		return false;
 841
 842	return !!gtt->userptr;
 843}
 844
 845bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm)
 846{
 847	struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
 848
 849	if (gtt == NULL)
 850		return false;
 851
 852	return !!(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
 853}
 854
 855static struct ttm_bo_driver radeon_bo_driver = {
 856	.ttm_tt_create = &radeon_ttm_tt_create,
 857	.ttm_tt_populate = &radeon_ttm_tt_populate,
 858	.ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate,
 859	.invalidate_caches = &radeon_invalidate_caches,
 860	.init_mem_type = &radeon_init_mem_type,
 
 861	.evict_flags = &radeon_evict_flags,
 862	.move = &radeon_bo_move,
 863	.verify_access = &radeon_verify_access,
 864	.move_notify = &radeon_bo_move_notify,
 865	.fault_reserve_notify = &radeon_bo_fault_reserve_notify,
 866	.io_mem_reserve = &radeon_ttm_io_mem_reserve,
 867	.io_mem_free = &radeon_ttm_io_mem_free,
 868};
 869
 870int radeon_ttm_init(struct radeon_device *rdev)
 871{
 872	int r;
 873
 874	r = radeon_ttm_global_init(rdev);
 875	if (r) {
 876		return r;
 877	}
 878	/* No others user of address space so set it to 0 */
 879	r = ttm_bo_device_init(&rdev->mman.bdev,
 880			       rdev->mman.bo_global_ref.ref.object,
 881			       &radeon_bo_driver,
 882			       rdev->ddev->anon_inode->i_mapping,
 883			       DRM_FILE_PAGE_OFFSET,
 884			       rdev->need_dma32);
 885	if (r) {
 886		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
 887		return r;
 888	}
 889	rdev->mman.initialized = true;
 890	r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
 891				rdev->mc.real_vram_size >> PAGE_SHIFT);
 892	if (r) {
 893		DRM_ERROR("Failed initializing VRAM heap.\n");
 894		return r;
 895	}
 896	/* Change the size here instead of the init above so only lpfn is affected */
 897	radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
 898
 899	r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
 900			     RADEON_GEM_DOMAIN_VRAM, 0, NULL,
 901			     NULL, &rdev->stollen_vga_memory);
 902	if (r) {
 903		return r;
 904	}
 905	r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
 906	if (r)
 907		return r;
 908	r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
 909	radeon_bo_unreserve(rdev->stollen_vga_memory);
 910	if (r) {
 911		radeon_bo_unref(&rdev->stollen_vga_memory);
 912		return r;
 913	}
 914	DRM_INFO("radeon: %uM of VRAM memory ready\n",
 915		 (unsigned) (rdev->mc.real_vram_size / (1024 * 1024)));
 916	r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
 917				rdev->mc.gtt_size >> PAGE_SHIFT);
 918	if (r) {
 919		DRM_ERROR("Failed initializing GTT heap.\n");
 920		return r;
 921	}
 922	DRM_INFO("radeon: %uM of GTT memory ready.\n",
 923		 (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
 924
 925	r = radeon_ttm_debugfs_init(rdev);
 926	if (r) {
 927		DRM_ERROR("Failed to init debugfs\n");
 928		return r;
 929	}
 930	return 0;
 931}
 932
 933void radeon_ttm_fini(struct radeon_device *rdev)
 934{
 935	int r;
 936
 937	if (!rdev->mman.initialized)
 938		return;
 939	radeon_ttm_debugfs_fini(rdev);
 940	if (rdev->stollen_vga_memory) {
 941		r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
 942		if (r == 0) {
 943			radeon_bo_unpin(rdev->stollen_vga_memory);
 944			radeon_bo_unreserve(rdev->stollen_vga_memory);
 945		}
 946		radeon_bo_unref(&rdev->stollen_vga_memory);
 947	}
 948	ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
 949	ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
 950	ttm_bo_device_release(&rdev->mman.bdev);
 951	radeon_gart_fini(rdev);
 952	radeon_ttm_global_fini(rdev);
 953	rdev->mman.initialized = false;
 954	DRM_INFO("radeon: ttm finalized\n");
 955}
 956
 957/* this should only be called at bootup or when userspace
 958 * isn't running */
 959void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
 960{
 961	struct ttm_mem_type_manager *man;
 962
 963	if (!rdev->mman.initialized)
 964		return;
 965
 966	man = &rdev->mman.bdev.man[TTM_PL_VRAM];
 967	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
 968	man->size = size >> PAGE_SHIFT;
 969}
 970
 971static struct vm_operations_struct radeon_ttm_vm_ops;
 972static const struct vm_operations_struct *ttm_vm_ops = NULL;
 973
 974static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
 975{
 976	struct ttm_buffer_object *bo;
 977	struct radeon_device *rdev;
 978	int r;
 979
 980	bo = (struct ttm_buffer_object *)vma->vm_private_data;	
 981	if (bo == NULL) {
 982		return VM_FAULT_NOPAGE;
 983	}
 984	rdev = radeon_get_rdev(bo->bdev);
 985	down_read(&rdev->pm.mclk_lock);
 986	r = ttm_vm_ops->fault(vma, vmf);
 987	up_read(&rdev->pm.mclk_lock);
 988	return r;
 989}
 990
 991int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
 992{
 993	struct drm_file *file_priv;
 994	struct radeon_device *rdev;
 995	int r;
 
 
 996
 997	if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
 998		return -EINVAL;
 999	}
1000
1001	file_priv = filp->private_data;
1002	rdev = file_priv->minor->dev->dev_private;
1003	if (rdev == NULL) {
1004		return -EINVAL;
1005	}
1006	r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
1007	if (unlikely(r != 0)) {
1008		return r;
1009	}
1010	if (unlikely(ttm_vm_ops == NULL)) {
1011		ttm_vm_ops = vma->vm_ops;
1012		radeon_ttm_vm_ops = *ttm_vm_ops;
1013		radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
1014	}
1015	vma->vm_ops = &radeon_ttm_vm_ops;
1016	return 0;
1017}
1018
1019#if defined(CONFIG_DEBUG_FS)
1020
1021static int radeon_mm_dump_table(struct seq_file *m, void *data)
1022{
1023	struct drm_info_node *node = (struct drm_info_node *)m->private;
1024	unsigned ttm_pl = *(int *)node->info_ent->data;
1025	struct drm_device *dev = node->minor->dev;
1026	struct radeon_device *rdev = dev->dev_private;
1027	struct drm_mm *mm = (struct drm_mm *)rdev->mman.bdev.man[ttm_pl].priv;
1028	int ret;
1029	struct ttm_bo_global *glob = rdev->mman.bdev.glob;
1030
1031	spin_lock(&glob->lru_lock);
1032	ret = drm_mm_dump_table(m, mm);
1033	spin_unlock(&glob->lru_lock);
1034	return ret;
1035}
1036
 
1037static int ttm_pl_vram = TTM_PL_VRAM;
1038static int ttm_pl_tt = TTM_PL_TT;
1039
1040static struct drm_info_list radeon_ttm_debugfs_list[] = {
1041	{"radeon_vram_mm", radeon_mm_dump_table, 0, &ttm_pl_vram},
1042	{"radeon_gtt_mm", radeon_mm_dump_table, 0, &ttm_pl_tt},
1043	{"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1044#ifdef CONFIG_SWIOTLB
1045	{"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1046#endif
1047};
1048
1049static int radeon_ttm_vram_open(struct inode *inode, struct file *filep)
1050{
1051	struct radeon_device *rdev = inode->i_private;
1052	i_size_write(inode, rdev->mc.mc_vram_size);
1053	filep->private_data = inode->i_private;
1054	return 0;
1055}
1056
1057static ssize_t radeon_ttm_vram_read(struct file *f, char __user *buf,
1058				    size_t size, loff_t *pos)
1059{
1060	struct radeon_device *rdev = f->private_data;
1061	ssize_t result = 0;
1062	int r;
1063
1064	if (size & 0x3 || *pos & 0x3)
1065		return -EINVAL;
1066
1067	while (size) {
1068		unsigned long flags;
1069		uint32_t value;
1070
1071		if (*pos >= rdev->mc.mc_vram_size)
1072			return result;
1073
1074		spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
1075		WREG32(RADEON_MM_INDEX, ((uint32_t)*pos) | 0x80000000);
1076		if (rdev->family >= CHIP_CEDAR)
1077			WREG32(EVERGREEN_MM_INDEX_HI, *pos >> 31);
1078		value = RREG32(RADEON_MM_DATA);
1079		spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
1080
1081		r = put_user(value, (uint32_t *)buf);
1082		if (r)
1083			return r;
1084
1085		result += 4;
1086		buf += 4;
1087		*pos += 4;
1088		size -= 4;
1089	}
1090
1091	return result;
1092}
1093
1094static const struct file_operations radeon_ttm_vram_fops = {
1095	.owner = THIS_MODULE,
1096	.open = radeon_ttm_vram_open,
1097	.read = radeon_ttm_vram_read,
1098	.llseek = default_llseek
1099};
1100
1101static int radeon_ttm_gtt_open(struct inode *inode, struct file *filep)
1102{
1103	struct radeon_device *rdev = inode->i_private;
1104	i_size_write(inode, rdev->mc.gtt_size);
1105	filep->private_data = inode->i_private;
1106	return 0;
1107}
1108
1109static ssize_t radeon_ttm_gtt_read(struct file *f, char __user *buf,
1110				   size_t size, loff_t *pos)
1111{
1112	struct radeon_device *rdev = f->private_data;
1113	ssize_t result = 0;
1114	int r;
1115
1116	while (size) {
1117		loff_t p = *pos / PAGE_SIZE;
1118		unsigned off = *pos & ~PAGE_MASK;
1119		size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1120		struct page *page;
1121		void *ptr;
1122
1123		if (p >= rdev->gart.num_cpu_pages)
1124			return result;
1125
1126		page = rdev->gart.pages[p];
1127		if (page) {
1128			ptr = kmap(page);
1129			ptr += off;
1130
1131			r = copy_to_user(buf, ptr, cur_size);
1132			kunmap(rdev->gart.pages[p]);
1133		} else
1134			r = clear_user(buf, cur_size);
1135
1136		if (r)
1137			return -EFAULT;
1138
1139		result += cur_size;
1140		buf += cur_size;
1141		*pos += cur_size;
1142		size -= cur_size;
1143	}
1144
1145	return result;
1146}
1147
1148static const struct file_operations radeon_ttm_gtt_fops = {
1149	.owner = THIS_MODULE,
1150	.open = radeon_ttm_gtt_open,
1151	.read = radeon_ttm_gtt_read,
1152	.llseek = default_llseek
1153};
1154
1155#endif
1156
1157static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
1158{
1159#if defined(CONFIG_DEBUG_FS)
1160	unsigned count;
1161
1162	struct drm_minor *minor = rdev->ddev->primary;
1163	struct dentry *ent, *root = minor->debugfs_root;
 
 
 
 
1164
1165	ent = debugfs_create_file("radeon_vram", S_IFREG | S_IRUGO, root,
1166				  rdev, &radeon_ttm_vram_fops);
1167	if (IS_ERR(ent))
1168		return PTR_ERR(ent);
1169	rdev->mman.vram = ent;
1170
1171	ent = debugfs_create_file("radeon_gtt", S_IFREG | S_IRUGO, root,
1172				  rdev, &radeon_ttm_gtt_fops);
1173	if (IS_ERR(ent))
1174		return PTR_ERR(ent);
1175	rdev->mman.gtt = ent;
1176
1177	count = ARRAY_SIZE(radeon_ttm_debugfs_list);
1178
1179#ifdef CONFIG_SWIOTLB
1180	if (!swiotlb_nr_tbl())
1181		--count;
1182#endif
1183
1184	return radeon_debugfs_add_files(rdev, radeon_ttm_debugfs_list, count);
1185#else
1186
1187	return 0;
1188#endif
1189}
1190
1191static void radeon_ttm_debugfs_fini(struct radeon_device *rdev)
1192{
1193#if defined(CONFIG_DEBUG_FS)
1194
1195	debugfs_remove(rdev->mman.vram);
1196	rdev->mman.vram = NULL;
1197
1198	debugfs_remove(rdev->mman.gtt);
1199	rdev->mman.gtt = NULL;
1200#endif
1201}
v5.4
   1/*
   2 * Copyright 2009 Jerome Glisse.
   3 * All Rights Reserved.
   4 *
   5 * Permission is hereby granted, free of charge, to any person obtaining a
   6 * copy of this software and associated documentation files (the
   7 * "Software"), to deal in the Software without restriction, including
   8 * without limitation the rights to use, copy, modify, merge, publish,
   9 * distribute, sub license, and/or sell copies of the Software, and to
  10 * permit persons to whom the Software is furnished to do so, subject to
  11 * the following conditions:
  12 *
  13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20 *
  21 * The above copyright notice and this permission notice (including the
  22 * next paragraph) shall be included in all copies or substantial portions
  23 * of the Software.
  24 *
  25 */
  26/*
  27 * Authors:
  28 *    Jerome Glisse <glisse@freedesktop.org>
  29 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30 *    Dave Airlie
  31 */
  32
  33#include <linux/dma-mapping.h>
  34#include <linux/pagemap.h>
 
 
 
 
  35#include <linux/seq_file.h>
  36#include <linux/slab.h>
 
  37#include <linux/swap.h>
  38#include <linux/swiotlb.h>
  39
  40#include <drm/drm_agpsupport.h>
  41#include <drm/drm_debugfs.h>
  42#include <drm/drm_device.h>
  43#include <drm/drm_file.h>
  44#include <drm/drm_pci.h>
  45#include <drm/drm_prime.h>
  46#include <drm/radeon_drm.h>
  47#include <drm/ttm/ttm_bo_api.h>
  48#include <drm/ttm/ttm_bo_driver.h>
  49#include <drm/ttm/ttm_module.h>
  50#include <drm/ttm/ttm_page_alloc.h>
  51#include <drm/ttm/ttm_placement.h>
  52
  53#include "radeon_reg.h"
  54#include "radeon.h"
  55
 
 
  56static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
  57static void radeon_ttm_debugfs_fini(struct radeon_device *rdev);
  58
  59static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
  60{
  61	struct radeon_mman *mman;
  62	struct radeon_device *rdev;
  63
  64	mman = container_of(bdev, struct radeon_mman, bdev);
  65	rdev = container_of(mman, struct radeon_device, mman);
  66	return rdev;
  67}
  68
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  69static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  70{
  71	return 0;
  72}
  73
  74static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  75				struct ttm_mem_type_manager *man)
  76{
  77	struct radeon_device *rdev;
  78
  79	rdev = radeon_get_rdev(bdev);
  80
  81	switch (type) {
  82	case TTM_PL_SYSTEM:
  83		/* System memory */
  84		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  85		man->available_caching = TTM_PL_MASK_CACHING;
  86		man->default_caching = TTM_PL_FLAG_CACHED;
  87		break;
  88	case TTM_PL_TT:
  89		man->func = &ttm_bo_manager_func;
  90		man->gpu_offset = rdev->mc.gtt_start;
  91		man->available_caching = TTM_PL_MASK_CACHING;
  92		man->default_caching = TTM_PL_FLAG_CACHED;
  93		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  94#if IS_ENABLED(CONFIG_AGP)
  95		if (rdev->flags & RADEON_IS_AGP) {
  96			if (!rdev->ddev->agp) {
  97				DRM_ERROR("AGP is not enabled for memory type %u\n",
  98					  (unsigned)type);
  99				return -EINVAL;
 100			}
 101			if (!rdev->ddev->agp->cant_use_aperture)
 102				man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
 103			man->available_caching = TTM_PL_FLAG_UNCACHED |
 104						 TTM_PL_FLAG_WC;
 105			man->default_caching = TTM_PL_FLAG_WC;
 106		}
 107#endif
 108		break;
 109	case TTM_PL_VRAM:
 110		/* "On-card" video ram */
 111		man->func = &ttm_bo_manager_func;
 112		man->gpu_offset = rdev->mc.vram_start;
 113		man->flags = TTM_MEMTYPE_FLAG_FIXED |
 114			     TTM_MEMTYPE_FLAG_MAPPABLE;
 115		man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
 116		man->default_caching = TTM_PL_FLAG_WC;
 117		break;
 118	default:
 119		DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
 120		return -EINVAL;
 121	}
 122	return 0;
 123}
 124
 125static void radeon_evict_flags(struct ttm_buffer_object *bo,
 126				struct ttm_placement *placement)
 127{
 128	static const struct ttm_place placements = {
 129		.fpfn = 0,
 130		.lpfn = 0,
 131		.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
 132	};
 133
 134	struct radeon_bo *rbo;
 135
 136	if (!radeon_ttm_bo_is_radeon_bo(bo)) {
 137		placement->placement = &placements;
 138		placement->busy_placement = &placements;
 139		placement->num_placement = 1;
 140		placement->num_busy_placement = 1;
 141		return;
 142	}
 143	rbo = container_of(bo, struct radeon_bo, tbo);
 144	switch (bo->mem.mem_type) {
 145	case TTM_PL_VRAM:
 146		if (rbo->rdev->ring[radeon_copy_ring_index(rbo->rdev)].ready == false)
 147			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
 148		else if (rbo->rdev->mc.visible_vram_size < rbo->rdev->mc.real_vram_size &&
 149			 bo->mem.start < (rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT)) {
 150			unsigned fpfn = rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
 151			int i;
 152
 153			/* Try evicting to the CPU inaccessible part of VRAM
 154			 * first, but only set GTT as busy placement, so this
 155			 * BO will be evicted to GTT rather than causing other
 156			 * BOs to be evicted from VRAM
 157			 */
 158			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM |
 159							 RADEON_GEM_DOMAIN_GTT);
 160			rbo->placement.num_busy_placement = 0;
 161			for (i = 0; i < rbo->placement.num_placement; i++) {
 162				if (rbo->placements[i].flags & TTM_PL_FLAG_VRAM) {
 163					if (rbo->placements[i].fpfn < fpfn)
 164						rbo->placements[i].fpfn = fpfn;
 165				} else {
 166					rbo->placement.busy_placement =
 167						&rbo->placements[i];
 168					rbo->placement.num_busy_placement = 1;
 169				}
 170			}
 171		} else
 172			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
 173		break;
 174	case TTM_PL_TT:
 175	default:
 176		radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
 177	}
 178	*placement = rbo->placement;
 179}
 180
 181static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
 182{
 183	struct radeon_bo *rbo = container_of(bo, struct radeon_bo, tbo);
 184
 185	if (radeon_ttm_tt_has_userptr(bo->ttm))
 186		return -EPERM;
 187	return drm_vma_node_verify_access(&rbo->tbo.base.vma_node,
 188					  filp->private_data);
 189}
 190
 191static void radeon_move_null(struct ttm_buffer_object *bo,
 192			     struct ttm_mem_reg *new_mem)
 193{
 194	struct ttm_mem_reg *old_mem = &bo->mem;
 195
 196	BUG_ON(old_mem->mm_node != NULL);
 197	*old_mem = *new_mem;
 198	new_mem->mm_node = NULL;
 199}
 200
 201static int radeon_move_blit(struct ttm_buffer_object *bo,
 202			bool evict, bool no_wait_gpu,
 203			struct ttm_mem_reg *new_mem,
 204			struct ttm_mem_reg *old_mem)
 205{
 206	struct radeon_device *rdev;
 207	uint64_t old_start, new_start;
 208	struct radeon_fence *fence;
 209	unsigned num_pages;
 210	int r, ridx;
 211
 212	rdev = radeon_get_rdev(bo->bdev);
 213	ridx = radeon_copy_ring_index(rdev);
 214	old_start = (u64)old_mem->start << PAGE_SHIFT;
 215	new_start = (u64)new_mem->start << PAGE_SHIFT;
 216
 217	switch (old_mem->mem_type) {
 218	case TTM_PL_VRAM:
 219		old_start += rdev->mc.vram_start;
 220		break;
 221	case TTM_PL_TT:
 222		old_start += rdev->mc.gtt_start;
 223		break;
 224	default:
 225		DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
 226		return -EINVAL;
 227	}
 228	switch (new_mem->mem_type) {
 229	case TTM_PL_VRAM:
 230		new_start += rdev->mc.vram_start;
 231		break;
 232	case TTM_PL_TT:
 233		new_start += rdev->mc.gtt_start;
 234		break;
 235	default:
 236		DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
 237		return -EINVAL;
 238	}
 239	if (!rdev->ring[ridx].ready) {
 240		DRM_ERROR("Trying to move memory with ring turned off.\n");
 241		return -EINVAL;
 242	}
 243
 244	BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);
 245
 246	num_pages = new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
 247	fence = radeon_copy(rdev, old_start, new_start, num_pages, bo->base.resv);
 248	if (IS_ERR(fence))
 249		return PTR_ERR(fence);
 250
 251	r = ttm_bo_move_accel_cleanup(bo, &fence->base, evict, new_mem);
 
 252	radeon_fence_unref(&fence);
 253	return r;
 254}
 255
 256static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
 257				bool evict, bool interruptible,
 258				bool no_wait_gpu,
 259				struct ttm_mem_reg *new_mem)
 260{
 261	struct ttm_operation_ctx ctx = { interruptible, no_wait_gpu };
 262	struct ttm_mem_reg *old_mem = &bo->mem;
 263	struct ttm_mem_reg tmp_mem;
 264	struct ttm_place placements;
 265	struct ttm_placement placement;
 266	int r;
 267
 
 268	tmp_mem = *new_mem;
 269	tmp_mem.mm_node = NULL;
 270	placement.num_placement = 1;
 271	placement.placement = &placements;
 272	placement.num_busy_placement = 1;
 273	placement.busy_placement = &placements;
 274	placements.fpfn = 0;
 275	placements.lpfn = 0;
 276	placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
 277	r = ttm_bo_mem_space(bo, &placement, &tmp_mem, &ctx);
 
 278	if (unlikely(r)) {
 279		return r;
 280	}
 281
 282	r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
 283	if (unlikely(r)) {
 284		goto out_cleanup;
 285	}
 286
 287	r = ttm_tt_bind(bo->ttm, &tmp_mem, &ctx);
 288	if (unlikely(r)) {
 289		goto out_cleanup;
 290	}
 291	r = radeon_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
 292	if (unlikely(r)) {
 293		goto out_cleanup;
 294	}
 295	r = ttm_bo_move_ttm(bo, &ctx, new_mem);
 296out_cleanup:
 297	ttm_bo_mem_put(bo, &tmp_mem);
 298	return r;
 299}
 300
 301static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
 302				bool evict, bool interruptible,
 303				bool no_wait_gpu,
 304				struct ttm_mem_reg *new_mem)
 305{
 306	struct ttm_operation_ctx ctx = { interruptible, no_wait_gpu };
 307	struct ttm_mem_reg *old_mem = &bo->mem;
 308	struct ttm_mem_reg tmp_mem;
 309	struct ttm_placement placement;
 310	struct ttm_place placements;
 311	int r;
 312
 
 313	tmp_mem = *new_mem;
 314	tmp_mem.mm_node = NULL;
 315	placement.num_placement = 1;
 316	placement.placement = &placements;
 317	placement.num_busy_placement = 1;
 318	placement.busy_placement = &placements;
 319	placements.fpfn = 0;
 320	placements.lpfn = 0;
 321	placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
 322	r = ttm_bo_mem_space(bo, &placement, &tmp_mem, &ctx);
 
 323	if (unlikely(r)) {
 324		return r;
 325	}
 326	r = ttm_bo_move_ttm(bo, &ctx, &tmp_mem);
 327	if (unlikely(r)) {
 328		goto out_cleanup;
 329	}
 330	r = radeon_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
 331	if (unlikely(r)) {
 332		goto out_cleanup;
 333	}
 334out_cleanup:
 335	ttm_bo_mem_put(bo, &tmp_mem);
 336	return r;
 337}
 338
 339static int radeon_bo_move(struct ttm_buffer_object *bo, bool evict,
 340			  struct ttm_operation_ctx *ctx,
 341			  struct ttm_mem_reg *new_mem)
 
 342{
 343	struct radeon_device *rdev;
 344	struct radeon_bo *rbo;
 345	struct ttm_mem_reg *old_mem = &bo->mem;
 346	int r;
 347
 348	r = ttm_bo_wait(bo, ctx->interruptible, ctx->no_wait_gpu);
 349	if (r)
 350		return r;
 351
 352	/* Can't move a pinned BO */
 353	rbo = container_of(bo, struct radeon_bo, tbo);
 354	if (WARN_ON_ONCE(rbo->pin_count > 0))
 355		return -EINVAL;
 356
 357	rdev = radeon_get_rdev(bo->bdev);
 358	if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
 359		radeon_move_null(bo, new_mem);
 360		return 0;
 361	}
 362	if ((old_mem->mem_type == TTM_PL_TT &&
 363	     new_mem->mem_type == TTM_PL_SYSTEM) ||
 364	    (old_mem->mem_type == TTM_PL_SYSTEM &&
 365	     new_mem->mem_type == TTM_PL_TT)) {
 366		/* bind is enough */
 367		radeon_move_null(bo, new_mem);
 368		return 0;
 369	}
 370	if (!rdev->ring[radeon_copy_ring_index(rdev)].ready ||
 371	    rdev->asic->copy.copy == NULL) {
 372		/* use memcpy */
 373		goto memcpy;
 374	}
 375
 376	if (old_mem->mem_type == TTM_PL_VRAM &&
 377	    new_mem->mem_type == TTM_PL_SYSTEM) {
 378		r = radeon_move_vram_ram(bo, evict, ctx->interruptible,
 379					ctx->no_wait_gpu, new_mem);
 380	} else if (old_mem->mem_type == TTM_PL_SYSTEM &&
 381		   new_mem->mem_type == TTM_PL_VRAM) {
 382		r = radeon_move_ram_vram(bo, evict, ctx->interruptible,
 383					    ctx->no_wait_gpu, new_mem);
 384	} else {
 385		r = radeon_move_blit(bo, evict, ctx->no_wait_gpu,
 386				     new_mem, old_mem);
 387	}
 388
 389	if (r) {
 390memcpy:
 391		r = ttm_bo_move_memcpy(bo, ctx, new_mem);
 392		if (r) {
 393			return r;
 394		}
 395	}
 396
 397	/* update statistics */
 398	atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &rdev->num_bytes_moved);
 399	return 0;
 400}
 401
 402static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
 403{
 404	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
 405	struct radeon_device *rdev = radeon_get_rdev(bdev);
 406
 407	mem->bus.addr = NULL;
 408	mem->bus.offset = 0;
 409	mem->bus.size = mem->num_pages << PAGE_SHIFT;
 410	mem->bus.base = 0;
 411	mem->bus.is_iomem = false;
 412	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
 413		return -EINVAL;
 414	switch (mem->mem_type) {
 415	case TTM_PL_SYSTEM:
 416		/* system memory */
 417		return 0;
 418	case TTM_PL_TT:
 419#if IS_ENABLED(CONFIG_AGP)
 420		if (rdev->flags & RADEON_IS_AGP) {
 421			/* RADEON_IS_AGP is set only if AGP is active */
 422			mem->bus.offset = mem->start << PAGE_SHIFT;
 423			mem->bus.base = rdev->mc.agp_base;
 424			mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
 425		}
 426#endif
 427		break;
 428	case TTM_PL_VRAM:
 429		mem->bus.offset = mem->start << PAGE_SHIFT;
 430		/* check if it's visible */
 431		if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
 432			return -EINVAL;
 433		mem->bus.base = rdev->mc.aper_base;
 434		mem->bus.is_iomem = true;
 435#ifdef __alpha__
 436		/*
 437		 * Alpha: use bus.addr to hold the ioremap() return,
 438		 * so we can modify bus.base below.
 439		 */
 440		if (mem->placement & TTM_PL_FLAG_WC)
 441			mem->bus.addr =
 442				ioremap_wc(mem->bus.base + mem->bus.offset,
 443					   mem->bus.size);
 444		else
 445			mem->bus.addr =
 446				ioremap_nocache(mem->bus.base + mem->bus.offset,
 447						mem->bus.size);
 448		if (!mem->bus.addr)
 449			return -ENOMEM;
 450
 451		/*
 452		 * Alpha: Use just the bus offset plus
 453		 * the hose/domain memory base for bus.base.
 454		 * It then can be used to build PTEs for VRAM
 455		 * access, as done in ttm_bo_vm_fault().
 456		 */
 457		mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
 458			rdev->ddev->hose->dense_mem_base;
 459#endif
 460		break;
 461	default:
 462		return -EINVAL;
 463	}
 464	return 0;
 465}
 466
 467static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
 468{
 469}
 470
 471/*
 472 * TTM backend functions.
 473 */
 474struct radeon_ttm_tt {
 475	struct ttm_dma_tt		ttm;
 476	struct radeon_device		*rdev;
 477	u64				offset;
 478
 479	uint64_t			userptr;
 480	struct mm_struct		*usermm;
 481	uint32_t			userflags;
 482};
 483
 484/* prepare the sg table with the user pages */
 485static int radeon_ttm_tt_pin_userptr(struct ttm_tt *ttm)
 486{
 487	struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
 488	struct radeon_ttm_tt *gtt = (void *)ttm;
 489	unsigned pinned = 0, nents;
 490	int r;
 491
 492	int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
 493	enum dma_data_direction direction = write ?
 494		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
 495
 496	if (current->mm != gtt->usermm)
 497		return -EPERM;
 498
 499	if (gtt->userflags & RADEON_GEM_USERPTR_ANONONLY) {
 500		/* check that we only pin down anonymous memory
 501		   to prevent problems with writeback */
 502		unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
 503		struct vm_area_struct *vma;
 504		vma = find_vma(gtt->usermm, gtt->userptr);
 505		if (!vma || vma->vm_file || vma->vm_end < end)
 506			return -EPERM;
 507	}
 508
 509	do {
 510		unsigned num_pages = ttm->num_pages - pinned;
 511		uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
 512		struct page **pages = ttm->pages + pinned;
 513
 514		r = get_user_pages(userptr, num_pages, write ? FOLL_WRITE : 0,
 515				   pages, NULL);
 516		if (r < 0)
 517			goto release_pages;
 518
 519		pinned += r;
 520
 521	} while (pinned < ttm->num_pages);
 522
 523	r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
 524				      ttm->num_pages << PAGE_SHIFT,
 525				      GFP_KERNEL);
 526	if (r)
 527		goto release_sg;
 528
 529	r = -ENOMEM;
 530	nents = dma_map_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
 531	if (nents != ttm->sg->nents)
 532		goto release_sg;
 533
 534	drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
 535					 gtt->ttm.dma_address, ttm->num_pages);
 536
 537	return 0;
 538
 539release_sg:
 540	kfree(ttm->sg);
 541
 542release_pages:
 543	release_pages(ttm->pages, pinned);
 544	return r;
 545}
 546
 547static void radeon_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
 548{
 549	struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
 550	struct radeon_ttm_tt *gtt = (void *)ttm;
 551	struct sg_page_iter sg_iter;
 552
 553	int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
 554	enum dma_data_direction direction = write ?
 555		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
 556
 557	/* double check that we don't free the table twice */
 558	if (!ttm->sg->sgl)
 559		return;
 560
 561	/* free the sg table and pages again */
 562	dma_unmap_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
 563
 564	for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
 565		struct page *page = sg_page_iter_page(&sg_iter);
 566		if (!(gtt->userflags & RADEON_GEM_USERPTR_READONLY))
 567			set_page_dirty(page);
 568
 569		mark_page_accessed(page);
 570		put_page(page);
 571	}
 572
 573	sg_free_table(ttm->sg);
 574}
 575
 576static int radeon_ttm_backend_bind(struct ttm_tt *ttm,
 577				   struct ttm_mem_reg *bo_mem)
 578{
 579	struct radeon_ttm_tt *gtt = (void*)ttm;
 580	uint32_t flags = RADEON_GART_PAGE_VALID | RADEON_GART_PAGE_READ |
 581		RADEON_GART_PAGE_WRITE;
 582	int r;
 583
 584	if (gtt->userptr) {
 585		radeon_ttm_tt_pin_userptr(ttm);
 586		flags &= ~RADEON_GART_PAGE_WRITE;
 587	}
 588
 589	gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
 590	if (!ttm->num_pages) {
 591		WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
 592		     ttm->num_pages, bo_mem, ttm);
 593	}
 594	if (ttm->caching_state == tt_cached)
 595		flags |= RADEON_GART_PAGE_SNOOP;
 596	r = radeon_gart_bind(gtt->rdev, gtt->offset, ttm->num_pages,
 597			     ttm->pages, gtt->ttm.dma_address, flags);
 598	if (r) {
 599		DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
 600			  ttm->num_pages, (unsigned)gtt->offset);
 601		return r;
 602	}
 603	return 0;
 604}
 605
 606static int radeon_ttm_backend_unbind(struct ttm_tt *ttm)
 607{
 608	struct radeon_ttm_tt *gtt = (void *)ttm;
 609
 610	radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages);
 611
 612	if (gtt->userptr)
 613		radeon_ttm_tt_unpin_userptr(ttm);
 614
 615	return 0;
 616}
 617
 618static void radeon_ttm_backend_destroy(struct ttm_tt *ttm)
 619{
 620	struct radeon_ttm_tt *gtt = (void *)ttm;
 621
 622	ttm_dma_tt_fini(&gtt->ttm);
 623	kfree(gtt);
 624}
 625
 626static struct ttm_backend_func radeon_backend_func = {
 627	.bind = &radeon_ttm_backend_bind,
 628	.unbind = &radeon_ttm_backend_unbind,
 629	.destroy = &radeon_ttm_backend_destroy,
 630};
 631
 632static struct ttm_tt *radeon_ttm_tt_create(struct ttm_buffer_object *bo,
 633					   uint32_t page_flags)
 
 634{
 635	struct radeon_device *rdev;
 636	struct radeon_ttm_tt *gtt;
 637
 638	rdev = radeon_get_rdev(bo->bdev);
 639#if IS_ENABLED(CONFIG_AGP)
 640	if (rdev->flags & RADEON_IS_AGP) {
 641		return ttm_agp_tt_create(bo, rdev->ddev->agp->bridge,
 642					 page_flags);
 643	}
 644#endif
 645
 646	gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL);
 647	if (gtt == NULL) {
 648		return NULL;
 649	}
 650	gtt->ttm.ttm.func = &radeon_backend_func;
 651	gtt->rdev = rdev;
 652	if (ttm_dma_tt_init(&gtt->ttm, bo, page_flags)) {
 653		kfree(gtt);
 654		return NULL;
 655	}
 656	return &gtt->ttm.ttm;
 657}
 658
 659static struct radeon_ttm_tt *radeon_ttm_tt_to_gtt(struct ttm_tt *ttm)
 660{
 661	if (!ttm || ttm->func != &radeon_backend_func)
 662		return NULL;
 663	return (struct radeon_ttm_tt *)ttm;
 664}
 665
 666static int radeon_ttm_tt_populate(struct ttm_tt *ttm,
 667			struct ttm_operation_ctx *ctx)
 668{
 669	struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
 670	struct radeon_device *rdev;
 
 
 671	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
 672
 
 
 
 673	if (gtt && gtt->userptr) {
 674		ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
 675		if (!ttm->sg)
 676			return -ENOMEM;
 677
 678		ttm->page_flags |= TTM_PAGE_FLAG_SG;
 679		ttm->state = tt_unbound;
 680		return 0;
 681	}
 682
 683	if (slave && ttm->sg) {
 684		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
 685						 gtt->ttm.dma_address, ttm->num_pages);
 686		ttm->state = tt_unbound;
 687		return 0;
 688	}
 689
 690	rdev = radeon_get_rdev(ttm->bdev);
 691#if IS_ENABLED(CONFIG_AGP)
 692	if (rdev->flags & RADEON_IS_AGP) {
 693		return ttm_agp_tt_populate(ttm, ctx);
 694	}
 695#endif
 696
 697#ifdef CONFIG_SWIOTLB
 698	if (rdev->need_swiotlb && swiotlb_nr_tbl()) {
 699		return ttm_dma_populate(&gtt->ttm, rdev->dev, ctx);
 700	}
 701#endif
 702
 703	return ttm_populate_and_map_pages(rdev->dev, &gtt->ttm, ctx);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 704}
 705
 706static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm)
 707{
 708	struct radeon_device *rdev;
 709	struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
 
 710	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
 711
 712	if (gtt && gtt->userptr) {
 713		kfree(ttm->sg);
 714		ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
 715		return;
 716	}
 717
 718	if (slave)
 719		return;
 720
 721	rdev = radeon_get_rdev(ttm->bdev);
 722#if IS_ENABLED(CONFIG_AGP)
 723	if (rdev->flags & RADEON_IS_AGP) {
 724		ttm_agp_tt_unpopulate(ttm);
 725		return;
 726	}
 727#endif
 728
 729#ifdef CONFIG_SWIOTLB
 730	if (rdev->need_swiotlb && swiotlb_nr_tbl()) {
 731		ttm_dma_unpopulate(&gtt->ttm, rdev->dev);
 732		return;
 733	}
 734#endif
 735
 736	ttm_unmap_and_unpopulate_pages(rdev->dev, &gtt->ttm);
 
 
 
 
 
 
 
 737}
 738
 739int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
 740			      uint32_t flags)
 741{
 742	struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
 743
 744	if (gtt == NULL)
 745		return -EINVAL;
 746
 747	gtt->userptr = addr;
 748	gtt->usermm = current->mm;
 749	gtt->userflags = flags;
 750	return 0;
 751}
 752
 753bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm)
 754{
 755	struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
 756
 757	if (gtt == NULL)
 758		return false;
 759
 760	return !!gtt->userptr;
 761}
 762
 763bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm)
 764{
 765	struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
 766
 767	if (gtt == NULL)
 768		return false;
 769
 770	return !!(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
 771}
 772
 773static struct ttm_bo_driver radeon_bo_driver = {
 774	.ttm_tt_create = &radeon_ttm_tt_create,
 775	.ttm_tt_populate = &radeon_ttm_tt_populate,
 776	.ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate,
 777	.invalidate_caches = &radeon_invalidate_caches,
 778	.init_mem_type = &radeon_init_mem_type,
 779	.eviction_valuable = ttm_bo_eviction_valuable,
 780	.evict_flags = &radeon_evict_flags,
 781	.move = &radeon_bo_move,
 782	.verify_access = &radeon_verify_access,
 783	.move_notify = &radeon_bo_move_notify,
 784	.fault_reserve_notify = &radeon_bo_fault_reserve_notify,
 785	.io_mem_reserve = &radeon_ttm_io_mem_reserve,
 786	.io_mem_free = &radeon_ttm_io_mem_free,
 787};
 788
 789int radeon_ttm_init(struct radeon_device *rdev)
 790{
 791	int r;
 792
 
 
 
 
 793	/* No others user of address space so set it to 0 */
 794	r = ttm_bo_device_init(&rdev->mman.bdev,
 
 795			       &radeon_bo_driver,
 796			       rdev->ddev->anon_inode->i_mapping,
 797			       dma_addressing_limited(&rdev->pdev->dev));
 
 798	if (r) {
 799		DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
 800		return r;
 801	}
 802	rdev->mman.initialized = true;
 803	r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
 804				rdev->mc.real_vram_size >> PAGE_SHIFT);
 805	if (r) {
 806		DRM_ERROR("Failed initializing VRAM heap.\n");
 807		return r;
 808	}
 809	/* Change the size here instead of the init above so only lpfn is affected */
 810	radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
 811
 812	r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
 813			     RADEON_GEM_DOMAIN_VRAM, 0, NULL,
 814			     NULL, &rdev->stolen_vga_memory);
 815	if (r) {
 816		return r;
 817	}
 818	r = radeon_bo_reserve(rdev->stolen_vga_memory, false);
 819	if (r)
 820		return r;
 821	r = radeon_bo_pin(rdev->stolen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
 822	radeon_bo_unreserve(rdev->stolen_vga_memory);
 823	if (r) {
 824		radeon_bo_unref(&rdev->stolen_vga_memory);
 825		return r;
 826	}
 827	DRM_INFO("radeon: %uM of VRAM memory ready\n",
 828		 (unsigned) (rdev->mc.real_vram_size / (1024 * 1024)));
 829	r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
 830				rdev->mc.gtt_size >> PAGE_SHIFT);
 831	if (r) {
 832		DRM_ERROR("Failed initializing GTT heap.\n");
 833		return r;
 834	}
 835	DRM_INFO("radeon: %uM of GTT memory ready.\n",
 836		 (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
 837
 838	r = radeon_ttm_debugfs_init(rdev);
 839	if (r) {
 840		DRM_ERROR("Failed to init debugfs\n");
 841		return r;
 842	}
 843	return 0;
 844}
 845
 846void radeon_ttm_fini(struct radeon_device *rdev)
 847{
 848	int r;
 849
 850	if (!rdev->mman.initialized)
 851		return;
 852	radeon_ttm_debugfs_fini(rdev);
 853	if (rdev->stolen_vga_memory) {
 854		r = radeon_bo_reserve(rdev->stolen_vga_memory, false);
 855		if (r == 0) {
 856			radeon_bo_unpin(rdev->stolen_vga_memory);
 857			radeon_bo_unreserve(rdev->stolen_vga_memory);
 858		}
 859		radeon_bo_unref(&rdev->stolen_vga_memory);
 860	}
 861	ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
 862	ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
 863	ttm_bo_device_release(&rdev->mman.bdev);
 864	radeon_gart_fini(rdev);
 
 865	rdev->mman.initialized = false;
 866	DRM_INFO("radeon: ttm finalized\n");
 867}
 868
 869/* this should only be called at bootup or when userspace
 870 * isn't running */
 871void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
 872{
 873	struct ttm_mem_type_manager *man;
 874
 875	if (!rdev->mman.initialized)
 876		return;
 877
 878	man = &rdev->mman.bdev.man[TTM_PL_VRAM];
 879	/* this just adjusts TTM size idea, which sets lpfn to the correct value */
 880	man->size = size >> PAGE_SHIFT;
 881}
 882
 883static struct vm_operations_struct radeon_ttm_vm_ops;
 884static const struct vm_operations_struct *ttm_vm_ops = NULL;
 885
 886static vm_fault_t radeon_ttm_fault(struct vm_fault *vmf)
 887{
 888	struct ttm_buffer_object *bo;
 889	struct radeon_device *rdev;
 890	vm_fault_t ret;
 891
 892	bo = (struct ttm_buffer_object *)vmf->vma->vm_private_data;
 893	if (bo == NULL) {
 894		return VM_FAULT_NOPAGE;
 895	}
 896	rdev = radeon_get_rdev(bo->bdev);
 897	down_read(&rdev->pm.mclk_lock);
 898	ret = ttm_vm_ops->fault(vmf);
 899	up_read(&rdev->pm.mclk_lock);
 900	return ret;
 901}
 902
 903int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
 904{
 
 
 905	int r;
 906	struct drm_file *file_priv = filp->private_data;
 907	struct radeon_device *rdev = file_priv->minor->dev->dev_private;
 908
 
 
 
 
 
 
 909	if (rdev == NULL) {
 910		return -EINVAL;
 911	}
 912	r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
 913	if (unlikely(r != 0)) {
 914		return r;
 915	}
 916	if (unlikely(ttm_vm_ops == NULL)) {
 917		ttm_vm_ops = vma->vm_ops;
 918		radeon_ttm_vm_ops = *ttm_vm_ops;
 919		radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
 920	}
 921	vma->vm_ops = &radeon_ttm_vm_ops;
 922	return 0;
 923}
 924
 925#if defined(CONFIG_DEBUG_FS)
 926
 927static int radeon_mm_dump_table(struct seq_file *m, void *data)
 928{
 929	struct drm_info_node *node = (struct drm_info_node *)m->private;
 930	unsigned ttm_pl = *(int*)node->info_ent->data;
 931	struct drm_device *dev = node->minor->dev;
 932	struct radeon_device *rdev = dev->dev_private;
 933	struct ttm_mem_type_manager *man = &rdev->mman.bdev.man[ttm_pl];
 934	struct drm_printer p = drm_seq_file_printer(m);
 935
 936	man->func->debug(man, &p);
 937	return 0;
 
 
 
 938}
 939
 940
 941static int ttm_pl_vram = TTM_PL_VRAM;
 942static int ttm_pl_tt = TTM_PL_TT;
 943
 944static struct drm_info_list radeon_ttm_debugfs_list[] = {
 945	{"radeon_vram_mm", radeon_mm_dump_table, 0, &ttm_pl_vram},
 946	{"radeon_gtt_mm", radeon_mm_dump_table, 0, &ttm_pl_tt},
 947	{"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
 948#ifdef CONFIG_SWIOTLB
 949	{"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
 950#endif
 951};
 952
 953static int radeon_ttm_vram_open(struct inode *inode, struct file *filep)
 954{
 955	struct radeon_device *rdev = inode->i_private;
 956	i_size_write(inode, rdev->mc.mc_vram_size);
 957	filep->private_data = inode->i_private;
 958	return 0;
 959}
 960
 961static ssize_t radeon_ttm_vram_read(struct file *f, char __user *buf,
 962				    size_t size, loff_t *pos)
 963{
 964	struct radeon_device *rdev = f->private_data;
 965	ssize_t result = 0;
 966	int r;
 967
 968	if (size & 0x3 || *pos & 0x3)
 969		return -EINVAL;
 970
 971	while (size) {
 972		unsigned long flags;
 973		uint32_t value;
 974
 975		if (*pos >= rdev->mc.mc_vram_size)
 976			return result;
 977
 978		spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
 979		WREG32(RADEON_MM_INDEX, ((uint32_t)*pos) | 0x80000000);
 980		if (rdev->family >= CHIP_CEDAR)
 981			WREG32(EVERGREEN_MM_INDEX_HI, *pos >> 31);
 982		value = RREG32(RADEON_MM_DATA);
 983		spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
 984
 985		r = put_user(value, (uint32_t *)buf);
 986		if (r)
 987			return r;
 988
 989		result += 4;
 990		buf += 4;
 991		*pos += 4;
 992		size -= 4;
 993	}
 994
 995	return result;
 996}
 997
 998static const struct file_operations radeon_ttm_vram_fops = {
 999	.owner = THIS_MODULE,
1000	.open = radeon_ttm_vram_open,
1001	.read = radeon_ttm_vram_read,
1002	.llseek = default_llseek
1003};
1004
1005static int radeon_ttm_gtt_open(struct inode *inode, struct file *filep)
1006{
1007	struct radeon_device *rdev = inode->i_private;
1008	i_size_write(inode, rdev->mc.gtt_size);
1009	filep->private_data = inode->i_private;
1010	return 0;
1011}
1012
1013static ssize_t radeon_ttm_gtt_read(struct file *f, char __user *buf,
1014				   size_t size, loff_t *pos)
1015{
1016	struct radeon_device *rdev = f->private_data;
1017	ssize_t result = 0;
1018	int r;
1019
1020	while (size) {
1021		loff_t p = *pos / PAGE_SIZE;
1022		unsigned off = *pos & ~PAGE_MASK;
1023		size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1024		struct page *page;
1025		void *ptr;
1026
1027		if (p >= rdev->gart.num_cpu_pages)
1028			return result;
1029
1030		page = rdev->gart.pages[p];
1031		if (page) {
1032			ptr = kmap(page);
1033			ptr += off;
1034
1035			r = copy_to_user(buf, ptr, cur_size);
1036			kunmap(rdev->gart.pages[p]);
1037		} else
1038			r = clear_user(buf, cur_size);
1039
1040		if (r)
1041			return -EFAULT;
1042
1043		result += cur_size;
1044		buf += cur_size;
1045		*pos += cur_size;
1046		size -= cur_size;
1047	}
1048
1049	return result;
1050}
1051
1052static const struct file_operations radeon_ttm_gtt_fops = {
1053	.owner = THIS_MODULE,
1054	.open = radeon_ttm_gtt_open,
1055	.read = radeon_ttm_gtt_read,
1056	.llseek = default_llseek
1057};
1058
1059#endif
1060
1061static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
1062{
1063#if defined(CONFIG_DEBUG_FS)
1064	unsigned count;
1065
1066	struct drm_minor *minor = rdev->ddev->primary;
1067	struct dentry *root = minor->debugfs_root;
1068
1069	rdev->mman.vram = debugfs_create_file("radeon_vram", S_IFREG | S_IRUGO,
1070					      root, rdev,
1071					      &radeon_ttm_vram_fops);
1072
1073	rdev->mman.gtt = debugfs_create_file("radeon_gtt", S_IFREG | S_IRUGO,
1074					     root, rdev, &radeon_ttm_gtt_fops);
 
 
 
 
 
 
 
 
 
1075
1076	count = ARRAY_SIZE(radeon_ttm_debugfs_list);
1077
1078#ifdef CONFIG_SWIOTLB
1079	if (!(rdev->need_swiotlb && swiotlb_nr_tbl()))
1080		--count;
1081#endif
1082
1083	return radeon_debugfs_add_files(rdev, radeon_ttm_debugfs_list, count);
1084#else
1085
1086	return 0;
1087#endif
1088}
1089
1090static void radeon_ttm_debugfs_fini(struct radeon_device *rdev)
1091{
1092#if defined(CONFIG_DEBUG_FS)
1093
1094	debugfs_remove(rdev->mman.vram);
1095	rdev->mman.vram = NULL;
1096
1097	debugfs_remove(rdev->mman.gtt);
1098	rdev->mman.gtt = NULL;
1099#endif
1100}