Loading...
1/*
2 * HDMI driver definition for TI OMAP4 Processor.
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
19#ifndef _HDMI_H
20#define _HDMI_H
21
22#include <linux/delay.h>
23#include <linux/io.h>
24#include <linux/platform_device.h>
25#include <linux/hdmi.h>
26#include <video/omapdss.h>
27
28#include "dss.h"
29
30/* HDMI Wrapper */
31
32#define HDMI_WP_REVISION 0x0
33#define HDMI_WP_SYSCONFIG 0x10
34#define HDMI_WP_IRQSTATUS_RAW 0x24
35#define HDMI_WP_IRQSTATUS 0x28
36#define HDMI_WP_IRQENABLE_SET 0x2C
37#define HDMI_WP_IRQENABLE_CLR 0x30
38#define HDMI_WP_IRQWAKEEN 0x34
39#define HDMI_WP_PWR_CTRL 0x40
40#define HDMI_WP_DEBOUNCE 0x44
41#define HDMI_WP_VIDEO_CFG 0x50
42#define HDMI_WP_VIDEO_SIZE 0x60
43#define HDMI_WP_VIDEO_TIMING_H 0x68
44#define HDMI_WP_VIDEO_TIMING_V 0x6C
45#define HDMI_WP_CLK 0x70
46#define HDMI_WP_AUDIO_CFG 0x80
47#define HDMI_WP_AUDIO_CFG2 0x84
48#define HDMI_WP_AUDIO_CTRL 0x88
49#define HDMI_WP_AUDIO_DATA 0x8C
50
51/* HDMI WP IRQ flags */
52#define HDMI_IRQ_CORE (1 << 0)
53#define HDMI_IRQ_OCP_TIMEOUT (1 << 4)
54#define HDMI_IRQ_AUDIO_FIFO_UNDERFLOW (1 << 8)
55#define HDMI_IRQ_AUDIO_FIFO_OVERFLOW (1 << 9)
56#define HDMI_IRQ_AUDIO_FIFO_SAMPLE_REQ (1 << 10)
57#define HDMI_IRQ_VIDEO_VSYNC (1 << 16)
58#define HDMI_IRQ_VIDEO_FRAME_DONE (1 << 17)
59#define HDMI_IRQ_PHY_LINE5V_ASSERT (1 << 24)
60#define HDMI_IRQ_LINK_CONNECT (1 << 25)
61#define HDMI_IRQ_LINK_DISCONNECT (1 << 26)
62#define HDMI_IRQ_PLL_LOCK (1 << 29)
63#define HDMI_IRQ_PLL_UNLOCK (1 << 30)
64#define HDMI_IRQ_PLL_RECAL (1 << 31)
65
66/* HDMI PLL */
67
68#define PLLCTRL_PLL_CONTROL 0x0
69#define PLLCTRL_PLL_STATUS 0x4
70#define PLLCTRL_PLL_GO 0x8
71#define PLLCTRL_CFG1 0xC
72#define PLLCTRL_CFG2 0x10
73#define PLLCTRL_CFG3 0x14
74#define PLLCTRL_SSC_CFG1 0x18
75#define PLLCTRL_SSC_CFG2 0x1C
76#define PLLCTRL_CFG4 0x20
77
78/* HDMI PHY */
79
80#define HDMI_TXPHY_TX_CTRL 0x0
81#define HDMI_TXPHY_DIGITAL_CTRL 0x4
82#define HDMI_TXPHY_POWER_CTRL 0x8
83#define HDMI_TXPHY_PAD_CFG_CTRL 0xC
84#define HDMI_TXPHY_BIST_CONTROL 0x1C
85
86enum hdmi_pll_pwr {
87 HDMI_PLLPWRCMD_ALLOFF = 0,
88 HDMI_PLLPWRCMD_PLLONLY = 1,
89 HDMI_PLLPWRCMD_BOTHON_ALLCLKS = 2,
90 HDMI_PLLPWRCMD_BOTHON_NOPHYCLK = 3
91};
92
93enum hdmi_phy_pwr {
94 HDMI_PHYPWRCMD_OFF = 0,
95 HDMI_PHYPWRCMD_LDOON = 1,
96 HDMI_PHYPWRCMD_TXON = 2
97};
98
99enum hdmi_core_hdmi_dvi {
100 HDMI_DVI = 0,
101 HDMI_HDMI = 1
102};
103
104enum hdmi_packing_mode {
105 HDMI_PACK_10b_RGB_YUV444 = 0,
106 HDMI_PACK_24b_RGB_YUV444_YUV422 = 1,
107 HDMI_PACK_20b_YUV422 = 2,
108 HDMI_PACK_ALREADYPACKED = 7
109};
110
111enum hdmi_stereo_channels {
112 HDMI_AUDIO_STEREO_NOCHANNELS = 0,
113 HDMI_AUDIO_STEREO_ONECHANNEL = 1,
114 HDMI_AUDIO_STEREO_TWOCHANNELS = 2,
115 HDMI_AUDIO_STEREO_THREECHANNELS = 3,
116 HDMI_AUDIO_STEREO_FOURCHANNELS = 4
117};
118
119enum hdmi_audio_type {
120 HDMI_AUDIO_TYPE_LPCM = 0,
121 HDMI_AUDIO_TYPE_IEC = 1
122};
123
124enum hdmi_audio_justify {
125 HDMI_AUDIO_JUSTIFY_LEFT = 0,
126 HDMI_AUDIO_JUSTIFY_RIGHT = 1
127};
128
129enum hdmi_audio_sample_order {
130 HDMI_AUDIO_SAMPLE_RIGHT_FIRST = 0,
131 HDMI_AUDIO_SAMPLE_LEFT_FIRST = 1
132};
133
134enum hdmi_audio_samples_perword {
135 HDMI_AUDIO_ONEWORD_ONESAMPLE = 0,
136 HDMI_AUDIO_ONEWORD_TWOSAMPLES = 1
137};
138
139enum hdmi_audio_sample_size_omap {
140 HDMI_AUDIO_SAMPLE_16BITS = 0,
141 HDMI_AUDIO_SAMPLE_24BITS = 1
142};
143
144enum hdmi_audio_transf_mode {
145 HDMI_AUDIO_TRANSF_DMA = 0,
146 HDMI_AUDIO_TRANSF_IRQ = 1
147};
148
149enum hdmi_audio_blk_strt_end_sig {
150 HDMI_AUDIO_BLOCK_SIG_STARTEND_ON = 0,
151 HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF = 1
152};
153
154enum hdmi_core_audio_layout {
155 HDMI_AUDIO_LAYOUT_2CH = 0,
156 HDMI_AUDIO_LAYOUT_8CH = 1,
157 HDMI_AUDIO_LAYOUT_6CH = 2
158};
159
160enum hdmi_core_cts_mode {
161 HDMI_AUDIO_CTS_MODE_HW = 0,
162 HDMI_AUDIO_CTS_MODE_SW = 1
163};
164
165enum hdmi_audio_mclk_mode {
166 HDMI_AUDIO_MCLK_128FS = 0,
167 HDMI_AUDIO_MCLK_256FS = 1,
168 HDMI_AUDIO_MCLK_384FS = 2,
169 HDMI_AUDIO_MCLK_512FS = 3,
170 HDMI_AUDIO_MCLK_768FS = 4,
171 HDMI_AUDIO_MCLK_1024FS = 5,
172 HDMI_AUDIO_MCLK_1152FS = 6,
173 HDMI_AUDIO_MCLK_192FS = 7
174};
175
176struct hdmi_video_format {
177 enum hdmi_packing_mode packing_mode;
178 u32 y_res; /* Line per panel */
179 u32 x_res; /* pixel per line */
180};
181
182struct hdmi_config {
183 struct omap_video_timings timings;
184 struct hdmi_avi_infoframe infoframe;
185 enum hdmi_core_hdmi_dvi hdmi_dvi_mode;
186};
187
188struct hdmi_audio_format {
189 enum hdmi_stereo_channels stereo_channels;
190 u8 active_chnnls_msk;
191 enum hdmi_audio_type type;
192 enum hdmi_audio_justify justification;
193 enum hdmi_audio_sample_order sample_order;
194 enum hdmi_audio_samples_perword samples_per_word;
195 enum hdmi_audio_sample_size_omap sample_size;
196 enum hdmi_audio_blk_strt_end_sig en_sig_blk_strt_end;
197};
198
199struct hdmi_audio_dma {
200 u8 transfer_size;
201 u8 block_size;
202 enum hdmi_audio_transf_mode mode;
203 u16 fifo_threshold;
204};
205
206struct hdmi_core_audio_i2s_config {
207 u8 in_length_bits;
208 u8 justification;
209 u8 sck_edge_mode;
210 u8 vbit;
211 u8 direction;
212 u8 shift;
213 u8 active_sds;
214};
215
216struct hdmi_core_audio_config {
217 struct hdmi_core_audio_i2s_config i2s_cfg;
218 struct snd_aes_iec958 *iec60958_cfg;
219 bool fs_override;
220 u32 n;
221 u32 cts;
222 u32 aud_par_busclk;
223 enum hdmi_core_audio_layout layout;
224 enum hdmi_core_cts_mode cts_mode;
225 bool use_mclk;
226 enum hdmi_audio_mclk_mode mclk_mode;
227 bool en_acr_pkt;
228 bool en_dsd_audio;
229 bool en_parallel_aud_input;
230 bool en_spdif;
231};
232
233struct hdmi_wp_data {
234 void __iomem *base;
235 phys_addr_t phys_base;
236};
237
238struct hdmi_pll_data {
239 struct dss_pll pll;
240
241 void __iomem *base;
242
243 struct hdmi_wp_data *wp;
244};
245
246struct hdmi_phy_data {
247 void __iomem *base;
248
249 u8 lane_function[4];
250 u8 lane_polarity[4];
251};
252
253struct hdmi_core_data {
254 void __iomem *base;
255};
256
257static inline void hdmi_write_reg(void __iomem *base_addr, const u32 idx,
258 u32 val)
259{
260 __raw_writel(val, base_addr + idx);
261}
262
263static inline u32 hdmi_read_reg(void __iomem *base_addr, const u32 idx)
264{
265 return __raw_readl(base_addr + idx);
266}
267
268#define REG_FLD_MOD(base, idx, val, start, end) \
269 hdmi_write_reg(base, idx, FLD_MOD(hdmi_read_reg(base, idx),\
270 val, start, end))
271#define REG_GET(base, idx, start, end) \
272 FLD_GET(hdmi_read_reg(base, idx), start, end)
273
274static inline int hdmi_wait_for_bit_change(void __iomem *base_addr,
275 const u32 idx, int b2, int b1, u32 val)
276{
277 u32 t = 0, v;
278 while (val != (v = REG_GET(base_addr, idx, b2, b1))) {
279 if (t++ > 10000)
280 return v;
281 udelay(1);
282 }
283 return v;
284}
285
286/* HDMI wrapper funcs */
287int hdmi_wp_video_start(struct hdmi_wp_data *wp);
288void hdmi_wp_video_stop(struct hdmi_wp_data *wp);
289void hdmi_wp_dump(struct hdmi_wp_data *wp, struct seq_file *s);
290u32 hdmi_wp_get_irqstatus(struct hdmi_wp_data *wp);
291void hdmi_wp_set_irqstatus(struct hdmi_wp_data *wp, u32 irqstatus);
292void hdmi_wp_set_irqenable(struct hdmi_wp_data *wp, u32 mask);
293void hdmi_wp_clear_irqenable(struct hdmi_wp_data *wp, u32 mask);
294int hdmi_wp_set_phy_pwr(struct hdmi_wp_data *wp, enum hdmi_phy_pwr val);
295int hdmi_wp_set_pll_pwr(struct hdmi_wp_data *wp, enum hdmi_pll_pwr val);
296void hdmi_wp_video_config_format(struct hdmi_wp_data *wp,
297 struct hdmi_video_format *video_fmt);
298void hdmi_wp_video_config_interface(struct hdmi_wp_data *wp,
299 struct omap_video_timings *timings);
300void hdmi_wp_video_config_timing(struct hdmi_wp_data *wp,
301 struct omap_video_timings *timings);
302void hdmi_wp_init_vid_fmt_timings(struct hdmi_video_format *video_fmt,
303 struct omap_video_timings *timings, struct hdmi_config *param);
304int hdmi_wp_init(struct platform_device *pdev, struct hdmi_wp_data *wp);
305phys_addr_t hdmi_wp_get_audio_dma_addr(struct hdmi_wp_data *wp);
306
307/* HDMI PLL funcs */
308void hdmi_pll_dump(struct hdmi_pll_data *pll, struct seq_file *s);
309void hdmi_pll_compute(struct hdmi_pll_data *pll,
310 unsigned long target_tmds, struct dss_pll_clock_info *pi);
311int hdmi_pll_init(struct platform_device *pdev, struct hdmi_pll_data *pll,
312 struct hdmi_wp_data *wp);
313void hdmi_pll_uninit(struct hdmi_pll_data *hpll);
314
315/* HDMI PHY funcs */
316int hdmi_phy_configure(struct hdmi_phy_data *phy, unsigned long hfbitclk,
317 unsigned long lfbitclk);
318void hdmi_phy_dump(struct hdmi_phy_data *phy, struct seq_file *s);
319int hdmi_phy_init(struct platform_device *pdev, struct hdmi_phy_data *phy);
320int hdmi_phy_parse_lanes(struct hdmi_phy_data *phy, const u32 *lanes);
321
322/* HDMI common funcs */
323int hdmi_parse_lanes_of(struct platform_device *pdev, struct device_node *ep,
324 struct hdmi_phy_data *phy);
325
326/* Audio funcs */
327int hdmi_compute_acr(u32 pclk, u32 sample_freq, u32 *n, u32 *cts);
328int hdmi_wp_audio_enable(struct hdmi_wp_data *wp, bool enable);
329int hdmi_wp_audio_core_req_enable(struct hdmi_wp_data *wp, bool enable);
330void hdmi_wp_audio_config_format(struct hdmi_wp_data *wp,
331 struct hdmi_audio_format *aud_fmt);
332void hdmi_wp_audio_config_dma(struct hdmi_wp_data *wp,
333 struct hdmi_audio_dma *aud_dma);
334static inline bool hdmi_mode_has_audio(struct hdmi_config *cfg)
335{
336 return cfg->hdmi_dvi_mode == HDMI_HDMI ? true : false;
337}
338
339/* HDMI DRV data */
340struct omap_hdmi {
341 struct mutex lock;
342 struct platform_device *pdev;
343
344 struct hdmi_wp_data wp;
345 struct hdmi_pll_data pll;
346 struct hdmi_phy_data phy;
347 struct hdmi_core_data core;
348
349 struct hdmi_config cfg;
350
351 struct regulator *vdda_reg;
352
353 bool core_enabled;
354
355 struct omap_dss_device output;
356
357 struct platform_device *audio_pdev;
358 void (*audio_abort_cb)(struct device *dev);
359 int wp_idlemode;
360
361 bool audio_configured;
362 struct omap_dss_audio audio_config;
363
364 /* This lock should be taken when booleans bellow are touched. */
365 spinlock_t audio_playing_lock;
366 bool audio_playing;
367 bool display_enabled;
368};
369
370#endif
1/* SPDX-License-Identifier: GPL-2.0-only */
2/*
3 * HDMI driver definition for TI OMAP4 Processor.
4 *
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
6 */
7
8#ifndef _HDMI_H
9#define _HDMI_H
10
11#include <linux/delay.h>
12#include <linux/io.h>
13#include <linux/platform_device.h>
14#include <linux/hdmi.h>
15#include <sound/omap-hdmi-audio.h>
16#include <media/cec.h>
17
18#include "omapdss.h"
19#include "dss.h"
20
21struct dss_device;
22
23/* HDMI Wrapper */
24
25#define HDMI_WP_REVISION 0x0
26#define HDMI_WP_SYSCONFIG 0x10
27#define HDMI_WP_IRQSTATUS_RAW 0x24
28#define HDMI_WP_IRQSTATUS 0x28
29#define HDMI_WP_IRQENABLE_SET 0x2C
30#define HDMI_WP_IRQENABLE_CLR 0x30
31#define HDMI_WP_IRQWAKEEN 0x34
32#define HDMI_WP_PWR_CTRL 0x40
33#define HDMI_WP_DEBOUNCE 0x44
34#define HDMI_WP_VIDEO_CFG 0x50
35#define HDMI_WP_VIDEO_SIZE 0x60
36#define HDMI_WP_VIDEO_TIMING_H 0x68
37#define HDMI_WP_VIDEO_TIMING_V 0x6C
38#define HDMI_WP_CLK 0x70
39#define HDMI_WP_AUDIO_CFG 0x80
40#define HDMI_WP_AUDIO_CFG2 0x84
41#define HDMI_WP_AUDIO_CTRL 0x88
42#define HDMI_WP_AUDIO_DATA 0x8C
43
44/* HDMI WP IRQ flags */
45#define HDMI_IRQ_CORE (1 << 0)
46#define HDMI_IRQ_OCP_TIMEOUT (1 << 4)
47#define HDMI_IRQ_AUDIO_FIFO_UNDERFLOW (1 << 8)
48#define HDMI_IRQ_AUDIO_FIFO_OVERFLOW (1 << 9)
49#define HDMI_IRQ_AUDIO_FIFO_SAMPLE_REQ (1 << 10)
50#define HDMI_IRQ_VIDEO_VSYNC (1 << 16)
51#define HDMI_IRQ_VIDEO_FRAME_DONE (1 << 17)
52#define HDMI_IRQ_PHY_LINE5V_ASSERT (1 << 24)
53#define HDMI_IRQ_LINK_CONNECT (1 << 25)
54#define HDMI_IRQ_LINK_DISCONNECT (1 << 26)
55#define HDMI_IRQ_PLL_LOCK (1 << 29)
56#define HDMI_IRQ_PLL_UNLOCK (1 << 30)
57#define HDMI_IRQ_PLL_RECAL (1 << 31)
58
59/* HDMI PLL */
60
61#define PLLCTRL_PLL_CONTROL 0x0
62#define PLLCTRL_PLL_STATUS 0x4
63#define PLLCTRL_PLL_GO 0x8
64#define PLLCTRL_CFG1 0xC
65#define PLLCTRL_CFG2 0x10
66#define PLLCTRL_CFG3 0x14
67#define PLLCTRL_SSC_CFG1 0x18
68#define PLLCTRL_SSC_CFG2 0x1C
69#define PLLCTRL_CFG4 0x20
70
71/* HDMI PHY */
72
73#define HDMI_TXPHY_TX_CTRL 0x0
74#define HDMI_TXPHY_DIGITAL_CTRL 0x4
75#define HDMI_TXPHY_POWER_CTRL 0x8
76#define HDMI_TXPHY_PAD_CFG_CTRL 0xC
77#define HDMI_TXPHY_BIST_CONTROL 0x1C
78
79enum hdmi_pll_pwr {
80 HDMI_PLLPWRCMD_ALLOFF = 0,
81 HDMI_PLLPWRCMD_PLLONLY = 1,
82 HDMI_PLLPWRCMD_BOTHON_ALLCLKS = 2,
83 HDMI_PLLPWRCMD_BOTHON_NOPHYCLK = 3
84};
85
86enum hdmi_phy_pwr {
87 HDMI_PHYPWRCMD_OFF = 0,
88 HDMI_PHYPWRCMD_LDOON = 1,
89 HDMI_PHYPWRCMD_TXON = 2
90};
91
92enum hdmi_core_hdmi_dvi {
93 HDMI_DVI = 0,
94 HDMI_HDMI = 1
95};
96
97enum hdmi_packing_mode {
98 HDMI_PACK_10b_RGB_YUV444 = 0,
99 HDMI_PACK_24b_RGB_YUV444_YUV422 = 1,
100 HDMI_PACK_20b_YUV422 = 2,
101 HDMI_PACK_ALREADYPACKED = 7
102};
103
104enum hdmi_stereo_channels {
105 HDMI_AUDIO_STEREO_NOCHANNELS = 0,
106 HDMI_AUDIO_STEREO_ONECHANNEL = 1,
107 HDMI_AUDIO_STEREO_TWOCHANNELS = 2,
108 HDMI_AUDIO_STEREO_THREECHANNELS = 3,
109 HDMI_AUDIO_STEREO_FOURCHANNELS = 4
110};
111
112enum hdmi_audio_type {
113 HDMI_AUDIO_TYPE_LPCM = 0,
114 HDMI_AUDIO_TYPE_IEC = 1
115};
116
117enum hdmi_audio_justify {
118 HDMI_AUDIO_JUSTIFY_LEFT = 0,
119 HDMI_AUDIO_JUSTIFY_RIGHT = 1
120};
121
122enum hdmi_audio_sample_order {
123 HDMI_AUDIO_SAMPLE_RIGHT_FIRST = 0,
124 HDMI_AUDIO_SAMPLE_LEFT_FIRST = 1
125};
126
127enum hdmi_audio_samples_perword {
128 HDMI_AUDIO_ONEWORD_ONESAMPLE = 0,
129 HDMI_AUDIO_ONEWORD_TWOSAMPLES = 1
130};
131
132enum hdmi_audio_sample_size_omap {
133 HDMI_AUDIO_SAMPLE_16BITS = 0,
134 HDMI_AUDIO_SAMPLE_24BITS = 1
135};
136
137enum hdmi_audio_transf_mode {
138 HDMI_AUDIO_TRANSF_DMA = 0,
139 HDMI_AUDIO_TRANSF_IRQ = 1
140};
141
142enum hdmi_audio_blk_strt_end_sig {
143 HDMI_AUDIO_BLOCK_SIG_STARTEND_ON = 0,
144 HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF = 1
145};
146
147enum hdmi_core_audio_layout {
148 HDMI_AUDIO_LAYOUT_2CH = 0,
149 HDMI_AUDIO_LAYOUT_8CH = 1,
150 HDMI_AUDIO_LAYOUT_6CH = 2
151};
152
153enum hdmi_core_cts_mode {
154 HDMI_AUDIO_CTS_MODE_HW = 0,
155 HDMI_AUDIO_CTS_MODE_SW = 1
156};
157
158enum hdmi_audio_mclk_mode {
159 HDMI_AUDIO_MCLK_128FS = 0,
160 HDMI_AUDIO_MCLK_256FS = 1,
161 HDMI_AUDIO_MCLK_384FS = 2,
162 HDMI_AUDIO_MCLK_512FS = 3,
163 HDMI_AUDIO_MCLK_768FS = 4,
164 HDMI_AUDIO_MCLK_1024FS = 5,
165 HDMI_AUDIO_MCLK_1152FS = 6,
166 HDMI_AUDIO_MCLK_192FS = 7
167};
168
169struct hdmi_video_format {
170 enum hdmi_packing_mode packing_mode;
171 u32 y_res; /* Line per panel */
172 u32 x_res; /* pixel per line */
173};
174
175struct hdmi_config {
176 struct videomode vm;
177 struct hdmi_avi_infoframe infoframe;
178 enum hdmi_core_hdmi_dvi hdmi_dvi_mode;
179};
180
181struct hdmi_audio_format {
182 enum hdmi_stereo_channels stereo_channels;
183 u8 active_chnnls_msk;
184 enum hdmi_audio_type type;
185 enum hdmi_audio_justify justification;
186 enum hdmi_audio_sample_order sample_order;
187 enum hdmi_audio_samples_perword samples_per_word;
188 enum hdmi_audio_sample_size_omap sample_size;
189 enum hdmi_audio_blk_strt_end_sig en_sig_blk_strt_end;
190};
191
192struct hdmi_audio_dma {
193 u8 transfer_size;
194 u8 block_size;
195 enum hdmi_audio_transf_mode mode;
196 u16 fifo_threshold;
197};
198
199struct hdmi_core_audio_i2s_config {
200 u8 in_length_bits;
201 u8 justification;
202 u8 sck_edge_mode;
203 u8 vbit;
204 u8 direction;
205 u8 shift;
206 u8 active_sds;
207};
208
209struct hdmi_core_audio_config {
210 struct hdmi_core_audio_i2s_config i2s_cfg;
211 struct snd_aes_iec958 *iec60958_cfg;
212 bool fs_override;
213 u32 n;
214 u32 cts;
215 u32 aud_par_busclk;
216 enum hdmi_core_audio_layout layout;
217 enum hdmi_core_cts_mode cts_mode;
218 bool use_mclk;
219 enum hdmi_audio_mclk_mode mclk_mode;
220 bool en_acr_pkt;
221 bool en_dsd_audio;
222 bool en_parallel_aud_input;
223 bool en_spdif;
224};
225
226struct hdmi_wp_data {
227 void __iomem *base;
228 phys_addr_t phys_base;
229 unsigned int version;
230};
231
232struct hdmi_pll_data {
233 struct dss_pll pll;
234
235 void __iomem *base;
236
237 struct platform_device *pdev;
238 struct hdmi_wp_data *wp;
239};
240
241struct hdmi_phy_features {
242 bool bist_ctrl;
243 bool ldo_voltage;
244 unsigned long max_phy;
245};
246
247struct hdmi_phy_data {
248 void __iomem *base;
249
250 const struct hdmi_phy_features *features;
251 u8 lane_function[4];
252 u8 lane_polarity[4];
253};
254
255struct hdmi_core_data {
256 void __iomem *base;
257 bool cts_swmode;
258 bool audio_use_mclk;
259
260 struct hdmi_wp_data *wp;
261 unsigned int core_pwr_cnt;
262 struct cec_adapter *adap;
263};
264
265static inline void hdmi_write_reg(void __iomem *base_addr, const u32 idx,
266 u32 val)
267{
268 __raw_writel(val, base_addr + idx);
269}
270
271static inline u32 hdmi_read_reg(void __iomem *base_addr, const u32 idx)
272{
273 return __raw_readl(base_addr + idx);
274}
275
276#define REG_FLD_MOD(base, idx, val, start, end) \
277 hdmi_write_reg(base, idx, FLD_MOD(hdmi_read_reg(base, idx),\
278 val, start, end))
279#define REG_GET(base, idx, start, end) \
280 FLD_GET(hdmi_read_reg(base, idx), start, end)
281
282static inline int hdmi_wait_for_bit_change(void __iomem *base_addr,
283 const u32 idx, int b2, int b1, u32 val)
284{
285 u32 t = 0, v;
286 while (val != (v = REG_GET(base_addr, idx, b2, b1))) {
287 if (t++ > 10000)
288 return v;
289 udelay(1);
290 }
291 return v;
292}
293
294/* HDMI wrapper funcs */
295int hdmi_wp_video_start(struct hdmi_wp_data *wp);
296void hdmi_wp_video_stop(struct hdmi_wp_data *wp);
297void hdmi_wp_dump(struct hdmi_wp_data *wp, struct seq_file *s);
298u32 hdmi_wp_get_irqstatus(struct hdmi_wp_data *wp);
299void hdmi_wp_set_irqstatus(struct hdmi_wp_data *wp, u32 irqstatus);
300void hdmi_wp_set_irqenable(struct hdmi_wp_data *wp, u32 mask);
301void hdmi_wp_clear_irqenable(struct hdmi_wp_data *wp, u32 mask);
302int hdmi_wp_set_phy_pwr(struct hdmi_wp_data *wp, enum hdmi_phy_pwr val);
303int hdmi_wp_set_pll_pwr(struct hdmi_wp_data *wp, enum hdmi_pll_pwr val);
304void hdmi_wp_video_config_format(struct hdmi_wp_data *wp,
305 const struct hdmi_video_format *video_fmt);
306void hdmi_wp_video_config_interface(struct hdmi_wp_data *wp,
307 const struct videomode *vm);
308void hdmi_wp_video_config_timing(struct hdmi_wp_data *wp,
309 const struct videomode *vm);
310void hdmi_wp_init_vid_fmt_timings(struct hdmi_video_format *video_fmt,
311 struct videomode *vm, const struct hdmi_config *param);
312int hdmi_wp_init(struct platform_device *pdev, struct hdmi_wp_data *wp,
313 unsigned int version);
314phys_addr_t hdmi_wp_get_audio_dma_addr(struct hdmi_wp_data *wp);
315
316/* HDMI PLL funcs */
317void hdmi_pll_dump(struct hdmi_pll_data *pll, struct seq_file *s);
318int hdmi_pll_init(struct dss_device *dss, struct platform_device *pdev,
319 struct hdmi_pll_data *pll, struct hdmi_wp_data *wp);
320void hdmi_pll_uninit(struct hdmi_pll_data *hpll);
321
322/* HDMI PHY funcs */
323int hdmi_phy_configure(struct hdmi_phy_data *phy, unsigned long hfbitclk,
324 unsigned long lfbitclk);
325void hdmi_phy_dump(struct hdmi_phy_data *phy, struct seq_file *s);
326int hdmi_phy_init(struct platform_device *pdev, struct hdmi_phy_data *phy,
327 unsigned int version);
328int hdmi_phy_parse_lanes(struct hdmi_phy_data *phy, const u32 *lanes);
329
330/* HDMI common funcs */
331int hdmi_parse_lanes_of(struct platform_device *pdev, struct device_node *ep,
332 struct hdmi_phy_data *phy);
333
334/* Audio funcs */
335int hdmi_compute_acr(u32 pclk, u32 sample_freq, u32 *n, u32 *cts);
336int hdmi_wp_audio_enable(struct hdmi_wp_data *wp, bool enable);
337int hdmi_wp_audio_core_req_enable(struct hdmi_wp_data *wp, bool enable);
338void hdmi_wp_audio_config_format(struct hdmi_wp_data *wp,
339 struct hdmi_audio_format *aud_fmt);
340void hdmi_wp_audio_config_dma(struct hdmi_wp_data *wp,
341 struct hdmi_audio_dma *aud_dma);
342static inline bool hdmi_mode_has_audio(struct hdmi_config *cfg)
343{
344 return cfg->hdmi_dvi_mode == HDMI_HDMI ? true : false;
345}
346
347/* HDMI DRV data */
348struct omap_hdmi {
349 struct mutex lock;
350 struct platform_device *pdev;
351 struct dss_device *dss;
352
353 struct dss_debugfs_entry *debugfs;
354
355 struct hdmi_wp_data wp;
356 struct hdmi_pll_data pll;
357 struct hdmi_phy_data phy;
358 struct hdmi_core_data core;
359
360 struct hdmi_config cfg;
361
362 struct regulator *vdda_reg;
363
364 bool core_enabled;
365
366 struct omap_dss_device output;
367
368 struct platform_device *audio_pdev;
369 void (*audio_abort_cb)(struct device *dev);
370 int wp_idlemode;
371
372 bool audio_configured;
373 struct omap_dss_audio audio_config;
374
375 /* This lock should be taken when booleans below are touched. */
376 spinlock_t audio_playing_lock;
377 bool audio_playing;
378 bool display_enabled;
379};
380
381#define dssdev_to_hdmi(dssdev) container_of(dssdev, struct omap_hdmi, output)
382
383#endif