Loading...
1/*
2 * GPIO interface for Intel Poulsbo SCH
3 *
4 * Copyright (c) 2010 CompuLab Ltd
5 * Author: Denis Turischev <denis@compulab.co.il>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License 2 as published
9 * by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; see the file COPYING. If not, write to
18 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#include <linux/init.h>
22#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/io.h>
25#include <linux/errno.h>
26#include <linux/acpi.h>
27#include <linux/platform_device.h>
28#include <linux/pci_ids.h>
29
30#include <linux/gpio.h>
31
32#define GEN 0x00
33#define GIO 0x04
34#define GLV 0x08
35
36struct sch_gpio {
37 struct gpio_chip chip;
38 spinlock_t lock;
39 unsigned short iobase;
40 unsigned short core_base;
41 unsigned short resume_base;
42};
43
44static unsigned sch_gpio_offset(struct sch_gpio *sch, unsigned gpio,
45 unsigned reg)
46{
47 unsigned base = 0;
48
49 if (gpio >= sch->resume_base) {
50 gpio -= sch->resume_base;
51 base += 0x20;
52 }
53
54 return base + reg + gpio / 8;
55}
56
57static unsigned sch_gpio_bit(struct sch_gpio *sch, unsigned gpio)
58{
59 if (gpio >= sch->resume_base)
60 gpio -= sch->resume_base;
61 return gpio % 8;
62}
63
64static int sch_gpio_reg_get(struct gpio_chip *gc, unsigned gpio, unsigned reg)
65{
66 struct sch_gpio *sch = gpiochip_get_data(gc);
67 unsigned short offset, bit;
68 u8 reg_val;
69
70 offset = sch_gpio_offset(sch, gpio, reg);
71 bit = sch_gpio_bit(sch, gpio);
72
73 reg_val = !!(inb(sch->iobase + offset) & BIT(bit));
74
75 return reg_val;
76}
77
78static void sch_gpio_reg_set(struct gpio_chip *gc, unsigned gpio, unsigned reg,
79 int val)
80{
81 struct sch_gpio *sch = gpiochip_get_data(gc);
82 unsigned short offset, bit;
83 u8 reg_val;
84
85 offset = sch_gpio_offset(sch, gpio, reg);
86 bit = sch_gpio_bit(sch, gpio);
87
88 reg_val = inb(sch->iobase + offset);
89
90 if (val)
91 outb(reg_val | BIT(bit), sch->iobase + offset);
92 else
93 outb((reg_val & ~BIT(bit)), sch->iobase + offset);
94}
95
96static int sch_gpio_direction_in(struct gpio_chip *gc, unsigned gpio_num)
97{
98 struct sch_gpio *sch = gpiochip_get_data(gc);
99
100 spin_lock(&sch->lock);
101 sch_gpio_reg_set(gc, gpio_num, GIO, 1);
102 spin_unlock(&sch->lock);
103 return 0;
104}
105
106static int sch_gpio_get(struct gpio_chip *gc, unsigned gpio_num)
107{
108 return sch_gpio_reg_get(gc, gpio_num, GLV);
109}
110
111static void sch_gpio_set(struct gpio_chip *gc, unsigned gpio_num, int val)
112{
113 struct sch_gpio *sch = gpiochip_get_data(gc);
114
115 spin_lock(&sch->lock);
116 sch_gpio_reg_set(gc, gpio_num, GLV, val);
117 spin_unlock(&sch->lock);
118}
119
120static int sch_gpio_direction_out(struct gpio_chip *gc, unsigned gpio_num,
121 int val)
122{
123 struct sch_gpio *sch = gpiochip_get_data(gc);
124
125 spin_lock(&sch->lock);
126 sch_gpio_reg_set(gc, gpio_num, GIO, 0);
127 spin_unlock(&sch->lock);
128
129 /*
130 * according to the datasheet, writing to the level register has no
131 * effect when GPIO is programmed as input.
132 * Actually the the level register is read-only when configured as input.
133 * Thus presetting the output level before switching to output is _NOT_ possible.
134 * Hence we set the level after configuring the GPIO as output.
135 * But we cannot prevent a short low pulse if direction is set to high
136 * and an external pull-up is connected.
137 */
138 sch_gpio_set(gc, gpio_num, val);
139 return 0;
140}
141
142static struct gpio_chip sch_gpio_chip = {
143 .label = "sch_gpio",
144 .owner = THIS_MODULE,
145 .direction_input = sch_gpio_direction_in,
146 .get = sch_gpio_get,
147 .direction_output = sch_gpio_direction_out,
148 .set = sch_gpio_set,
149};
150
151static int sch_gpio_probe(struct platform_device *pdev)
152{
153 struct sch_gpio *sch;
154 struct resource *res;
155
156 sch = devm_kzalloc(&pdev->dev, sizeof(*sch), GFP_KERNEL);
157 if (!sch)
158 return -ENOMEM;
159
160 res = platform_get_resource(pdev, IORESOURCE_IO, 0);
161 if (!res)
162 return -EBUSY;
163
164 if (!devm_request_region(&pdev->dev, res->start, resource_size(res),
165 pdev->name))
166 return -EBUSY;
167
168 spin_lock_init(&sch->lock);
169 sch->iobase = res->start;
170 sch->chip = sch_gpio_chip;
171 sch->chip.label = dev_name(&pdev->dev);
172 sch->chip.parent = &pdev->dev;
173
174 switch (pdev->id) {
175 case PCI_DEVICE_ID_INTEL_SCH_LPC:
176 sch->core_base = 0;
177 sch->resume_base = 10;
178 sch->chip.ngpio = 14;
179
180 /*
181 * GPIO[6:0] enabled by default
182 * GPIO7 is configured by the CMC as SLPIOVR
183 * Enable GPIO[9:8] core powered gpios explicitly
184 */
185 sch_gpio_reg_set(&sch->chip, 8, GEN, 1);
186 sch_gpio_reg_set(&sch->chip, 9, GEN, 1);
187 /*
188 * SUS_GPIO[2:0] enabled by default
189 * Enable SUS_GPIO3 resume powered gpio explicitly
190 */
191 sch_gpio_reg_set(&sch->chip, 13, GEN, 1);
192 break;
193
194 case PCI_DEVICE_ID_INTEL_ITC_LPC:
195 sch->core_base = 0;
196 sch->resume_base = 5;
197 sch->chip.ngpio = 14;
198 break;
199
200 case PCI_DEVICE_ID_INTEL_CENTERTON_ILB:
201 sch->core_base = 0;
202 sch->resume_base = 21;
203 sch->chip.ngpio = 30;
204 break;
205
206 case PCI_DEVICE_ID_INTEL_QUARK_X1000_ILB:
207 sch->core_base = 0;
208 sch->resume_base = 2;
209 sch->chip.ngpio = 8;
210 break;
211
212 default:
213 return -ENODEV;
214 }
215
216 platform_set_drvdata(pdev, sch);
217
218 return devm_gpiochip_add_data(&pdev->dev, &sch->chip, sch);
219}
220
221static struct platform_driver sch_gpio_driver = {
222 .driver = {
223 .name = "sch_gpio",
224 },
225 .probe = sch_gpio_probe,
226};
227
228module_platform_driver(sch_gpio_driver);
229
230MODULE_AUTHOR("Denis Turischev <denis@compulab.co.il>");
231MODULE_DESCRIPTION("GPIO interface for Intel Poulsbo SCH");
232MODULE_LICENSE("GPL");
233MODULE_ALIAS("platform:sch_gpio");
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * GPIO interface for Intel Poulsbo SCH
4 *
5 * Copyright (c) 2010 CompuLab Ltd
6 * Author: Denis Turischev <denis@compulab.co.il>
7 */
8
9#include <linux/acpi.h>
10#include <linux/errno.h>
11#include <linux/gpio/driver.h>
12#include <linux/io.h>
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/pci_ids.h>
16#include <linux/platform_device.h>
17
18#define GEN 0x00
19#define GIO 0x04
20#define GLV 0x08
21
22struct sch_gpio {
23 struct gpio_chip chip;
24 spinlock_t lock;
25 unsigned short iobase;
26 unsigned short resume_base;
27};
28
29static unsigned sch_gpio_offset(struct sch_gpio *sch, unsigned gpio,
30 unsigned reg)
31{
32 unsigned base = 0;
33
34 if (gpio >= sch->resume_base) {
35 gpio -= sch->resume_base;
36 base += 0x20;
37 }
38
39 return base + reg + gpio / 8;
40}
41
42static unsigned sch_gpio_bit(struct sch_gpio *sch, unsigned gpio)
43{
44 if (gpio >= sch->resume_base)
45 gpio -= sch->resume_base;
46 return gpio % 8;
47}
48
49static int sch_gpio_reg_get(struct sch_gpio *sch, unsigned gpio, unsigned reg)
50{
51 unsigned short offset, bit;
52 u8 reg_val;
53
54 offset = sch_gpio_offset(sch, gpio, reg);
55 bit = sch_gpio_bit(sch, gpio);
56
57 reg_val = !!(inb(sch->iobase + offset) & BIT(bit));
58
59 return reg_val;
60}
61
62static void sch_gpio_reg_set(struct sch_gpio *sch, unsigned gpio, unsigned reg,
63 int val)
64{
65 unsigned short offset, bit;
66 u8 reg_val;
67
68 offset = sch_gpio_offset(sch, gpio, reg);
69 bit = sch_gpio_bit(sch, gpio);
70
71 reg_val = inb(sch->iobase + offset);
72
73 if (val)
74 outb(reg_val | BIT(bit), sch->iobase + offset);
75 else
76 outb((reg_val & ~BIT(bit)), sch->iobase + offset);
77}
78
79static int sch_gpio_direction_in(struct gpio_chip *gc, unsigned gpio_num)
80{
81 struct sch_gpio *sch = gpiochip_get_data(gc);
82
83 spin_lock(&sch->lock);
84 sch_gpio_reg_set(sch, gpio_num, GIO, 1);
85 spin_unlock(&sch->lock);
86 return 0;
87}
88
89static int sch_gpio_get(struct gpio_chip *gc, unsigned gpio_num)
90{
91 struct sch_gpio *sch = gpiochip_get_data(gc);
92 return sch_gpio_reg_get(sch, gpio_num, GLV);
93}
94
95static void sch_gpio_set(struct gpio_chip *gc, unsigned gpio_num, int val)
96{
97 struct sch_gpio *sch = gpiochip_get_data(gc);
98
99 spin_lock(&sch->lock);
100 sch_gpio_reg_set(sch, gpio_num, GLV, val);
101 spin_unlock(&sch->lock);
102}
103
104static int sch_gpio_direction_out(struct gpio_chip *gc, unsigned gpio_num,
105 int val)
106{
107 struct sch_gpio *sch = gpiochip_get_data(gc);
108
109 spin_lock(&sch->lock);
110 sch_gpio_reg_set(sch, gpio_num, GIO, 0);
111 spin_unlock(&sch->lock);
112
113 /*
114 * according to the datasheet, writing to the level register has no
115 * effect when GPIO is programmed as input.
116 * Actually the the level register is read-only when configured as input.
117 * Thus presetting the output level before switching to output is _NOT_ possible.
118 * Hence we set the level after configuring the GPIO as output.
119 * But we cannot prevent a short low pulse if direction is set to high
120 * and an external pull-up is connected.
121 */
122 sch_gpio_set(gc, gpio_num, val);
123 return 0;
124}
125
126static int sch_gpio_get_direction(struct gpio_chip *gc, unsigned gpio_num)
127{
128 struct sch_gpio *sch = gpiochip_get_data(gc);
129
130 return sch_gpio_reg_get(sch, gpio_num, GIO);
131}
132
133static const struct gpio_chip sch_gpio_chip = {
134 .label = "sch_gpio",
135 .owner = THIS_MODULE,
136 .direction_input = sch_gpio_direction_in,
137 .get = sch_gpio_get,
138 .direction_output = sch_gpio_direction_out,
139 .set = sch_gpio_set,
140 .get_direction = sch_gpio_get_direction,
141};
142
143static int sch_gpio_probe(struct platform_device *pdev)
144{
145 struct sch_gpio *sch;
146 struct resource *res;
147
148 sch = devm_kzalloc(&pdev->dev, sizeof(*sch), GFP_KERNEL);
149 if (!sch)
150 return -ENOMEM;
151
152 res = platform_get_resource(pdev, IORESOURCE_IO, 0);
153 if (!res)
154 return -EBUSY;
155
156 if (!devm_request_region(&pdev->dev, res->start, resource_size(res),
157 pdev->name))
158 return -EBUSY;
159
160 spin_lock_init(&sch->lock);
161 sch->iobase = res->start;
162 sch->chip = sch_gpio_chip;
163 sch->chip.label = dev_name(&pdev->dev);
164 sch->chip.parent = &pdev->dev;
165
166 switch (pdev->id) {
167 case PCI_DEVICE_ID_INTEL_SCH_LPC:
168 sch->resume_base = 10;
169 sch->chip.ngpio = 14;
170
171 /*
172 * GPIO[6:0] enabled by default
173 * GPIO7 is configured by the CMC as SLPIOVR
174 * Enable GPIO[9:8] core powered gpios explicitly
175 */
176 sch_gpio_reg_set(sch, 8, GEN, 1);
177 sch_gpio_reg_set(sch, 9, GEN, 1);
178 /*
179 * SUS_GPIO[2:0] enabled by default
180 * Enable SUS_GPIO3 resume powered gpio explicitly
181 */
182 sch_gpio_reg_set(sch, 13, GEN, 1);
183 break;
184
185 case PCI_DEVICE_ID_INTEL_ITC_LPC:
186 sch->resume_base = 5;
187 sch->chip.ngpio = 14;
188 break;
189
190 case PCI_DEVICE_ID_INTEL_CENTERTON_ILB:
191 sch->resume_base = 21;
192 sch->chip.ngpio = 30;
193 break;
194
195 case PCI_DEVICE_ID_INTEL_QUARK_X1000_ILB:
196 sch->resume_base = 2;
197 sch->chip.ngpio = 8;
198 break;
199
200 default:
201 return -ENODEV;
202 }
203
204 platform_set_drvdata(pdev, sch);
205
206 return devm_gpiochip_add_data(&pdev->dev, &sch->chip, sch);
207}
208
209static struct platform_driver sch_gpio_driver = {
210 .driver = {
211 .name = "sch_gpio",
212 },
213 .probe = sch_gpio_probe,
214};
215
216module_platform_driver(sch_gpio_driver);
217
218MODULE_AUTHOR("Denis Turischev <denis@compulab.co.il>");
219MODULE_DESCRIPTION("GPIO interface for Intel Poulsbo SCH");
220MODULE_LICENSE("GPL v2");
221MODULE_ALIAS("platform:sch_gpio");